blob: b7cfa037e593ef7b86048a5393d3cda6870e2c34 [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020014#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020015#include <linux/of.h>
Geert Uytterhoeveneb06d6b2018-04-18 16:50:01 +020016#include <linux/of_clk.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070017
18#ifdef CONFIG_COMMON_CLK
19
Mike Turquetteb24764902012-03-15 23:11:19 -070020/*
21 * flags used across common struct clk. these flags should only affect the
22 * top-level framework. custom flags for dealing with hardware specifics
23 * belong in struct clk_foo
Geert Uytterhoevena6059ab2018-01-03 12:06:16 +010024 *
25 * Please update clk_flags[] in drivers/clk/clk.c when making changes here!
Mike Turquetteb24764902012-03-15 23:11:19 -070026 */
27#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
28#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
29#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
30#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boydb9610e72016-06-01 14:56:57 -070031 /* unused */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053032#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020033#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010034#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010035#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020036#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010037#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Lee Jones32b9b102016-02-11 13:19:09 -080038#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
Dong Aishenga4b35182016-06-30 17:31:13 +080039/* parents need enable during gate/ungate, set rate and re-parent */
40#define CLK_OPS_PARENT_ENABLE BIT(12)
Mike Turquetteb24764902012-03-15 23:11:19 -070041
Stephen Boyd61ae7652015-06-22 17:13:49 -070042struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070043struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010044struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050045struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070046
Mike Turquetteb24764902012-03-15 23:11:19 -070047/**
Boris Brezillon0817b622015-07-07 20:48:08 +020048 * struct clk_rate_request - Structure encoding the clk constraints that
49 * a clock user might require.
50 *
51 * @rate: Requested clock rate. This field will be adjusted by
52 * clock drivers according to hardware capabilities.
53 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090054 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020055 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
56 * requested constraints.
57 * @best_parent_hw: The most appropriate parent clock that fulfills the
58 * requested constraints.
59 *
60 */
61struct clk_rate_request {
62 unsigned long rate;
63 unsigned long min_rate;
64 unsigned long max_rate;
65 unsigned long best_parent_rate;
66 struct clk_hw *best_parent_hw;
67};
68
69/**
Mike Turquetteb24764902012-03-15 23:11:19 -070070 * struct clk_ops - Callback operations for hardware clocks; these are to
71 * be provided by the clock implementation, and will be called by drivers
72 * through the clk_* api.
73 *
74 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020075 * the clock is fully prepared, and it's safe to call clk_enable.
76 * This callback is intended to allow clock implementations to
77 * do any initialisation that may sleep. Called with
78 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070079 *
80 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020081 * undo any work done in the @prepare callback. Called with
82 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070083 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010084 * @is_prepared: Queries the hardware to determine if the clock is prepared.
85 * This function is allowed to sleep. Optional, if this op is not
86 * set then the prepare count will be used.
87 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010088 * @unprepare_unused: Unprepare the clock atomically. Only called from
89 * clk_disable_unused for prepare clocks with special needs.
90 * Called with prepare mutex held. This function may sleep.
91 *
Mike Turquetteb24764902012-03-15 23:11:19 -070092 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020093 * clock is generating a valid clock signal, usable by consumer
94 * devices. Called with enable_lock held. This function must not
95 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070096 *
97 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020098 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070099 *
Stephen Boyd119c7122012-10-03 23:38:53 -0700100 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200101 * This function must not sleep. Optional, if this op is not
102 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -0700103 *
Mike Turquette7c045a52012-12-04 11:00:35 -0800104 * @disable_unused: Disable the clock atomically. Only called from
105 * clk_disable_unused for gate clocks with special needs.
106 * Called with enable_lock held. This function must not
107 * sleep.
108 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700109 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200110 * parent rate is an input parameter. It is up to the caller to
111 * ensure that the prepare_mutex is held across this call.
112 * Returns the calculated rate. Optional, but recommended - if
113 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700114 *
115 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200116 * supported by the clock. The parent rate is an input/output
117 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700118 *
James Hogan71472c02013-07-29 12:25:00 +0100119 * @determine_rate: Given a target rate as input, returns the closest rate
120 * actually supported by the clock, and optionally the parent clock
121 * that should be used to provide the clock rate.
122 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700123 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200124 * possible parents specify a new parent by passing in the index
125 * as a u8 corresponding to the parent in either the .parent_names
126 * or .parents arrays. This function in affect translates an
127 * array index into the value programmed into the hardware.
128 * Returns 0 on success, -EERROR otherwise.
129 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700130 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200131 * return value is a u8 which specifies the index corresponding to
132 * the parent clock. This index can be applied to either the
133 * .parent_names or .parents arrays. In short, this function
134 * translates the parent value read from hardware into an array
135 * index. Currently only called when the clock is initialized by
136 * __clk_init. This callback is mandatory for clocks with
137 * multiple parents. It is optional (and unnecessary) for clocks
138 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700139 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800140 * @set_rate: Change the rate of this clock. The requested rate is specified
141 * by the second argument, which should typically be the return
142 * of .round_rate call. The third argument gives the parent rate
143 * which is likely helpful for most .set_rate implementation.
144 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700145 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800146 * @set_rate_and_parent: Change the rate and the parent of this clock. The
147 * requested rate is specified by the second argument, which
148 * should typically be the return of .round_rate call. The
149 * third argument gives the parent rate which is likely helpful
150 * for most .set_rate_and_parent implementation. The fourth
151 * argument gives the parent index. This callback is optional (and
152 * unnecessary) for clocks with 0 or 1 parents as well as
153 * for clocks that can tolerate switching the rate and the parent
154 * separately via calls to .set_parent and .set_rate.
155 * Returns 0 on success, -EERROR otherwise.
156 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200157 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
158 * is expressed in ppb (parts per billion). The parent accuracy is
159 * an input parameter.
160 * Returns the calculated accuracy. Optional - if this op is not
161 * set then clock accuracy will be initialized to parent accuracy
162 * or 0 (perfect clock) if clock has no parent.
163 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200164 * @get_phase: Queries the hardware to get the current phase of a clock.
165 * Returned values are 0-359 degrees on success, negative
166 * error codes on failure.
167 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800168 * @set_phase: Shift the phase this clock signal in degrees specified
169 * by the second argument. Valid values for degrees are
170 * 0-359. Return 0 on success, otherwise -EERROR.
171 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200172 * @init: Perform platform-specific initialization magic.
173 * This is not not used by any of the basic clock types.
174 * Please consider other ways of solving initialization problems
175 * before using this callback, as its use is discouraged.
176 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500177 * @debug_init: Set up type-specific debugfs entries for this clock. This
178 * is called once, after the debugfs directory entry for this
179 * clock has been created. The dentry pointer representing that
180 * directory is provided as an argument. Called with
181 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
182 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800183 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700184 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
185 * implementations to split any work between atomic (enable) and sleepable
186 * (prepare) contexts. If enabling a clock requires code that might sleep,
187 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700188 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700189 *
190 * Typically, drivers will call clk_prepare when a clock may be needed later
191 * (eg. when a device is opened), and clk_enable when the clock is actually
192 * required (eg. from an interrupt). Note that clk_prepare MUST have been
193 * called before clk_enable.
194 */
195struct clk_ops {
196 int (*prepare)(struct clk_hw *hw);
197 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100198 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100199 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700200 int (*enable)(struct clk_hw *hw);
201 void (*disable)(struct clk_hw *hw);
202 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800203 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700204 unsigned long (*recalc_rate)(struct clk_hw *hw,
205 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200206 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
207 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200208 int (*determine_rate)(struct clk_hw *hw,
209 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700210 int (*set_parent)(struct clk_hw *hw, u8 index);
211 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200212 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
213 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800214 int (*set_rate_and_parent)(struct clk_hw *hw,
215 unsigned long rate,
216 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100217 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
218 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200219 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800220 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700221 void (*init)(struct clk_hw *hw);
Stephen Boydd75d50c2018-06-01 21:42:07 -0700222 void (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700223};
224
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700225/**
226 * struct clk_init_data - holds init data that's common to all clocks and is
227 * shared between the clock provider and the common clock framework.
228 *
229 * @name: clock name
230 * @ops: operations this clock supports
231 * @parent_names: array of string names for all possible parents
232 * @num_parents: number of possible parents
233 * @flags: framework-level hints and quirks
234 */
235struct clk_init_data {
236 const char *name;
237 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200238 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700239 u8 num_parents;
240 unsigned long flags;
241};
242
243/**
244 * struct clk_hw - handle for traversing from a struct clk to its corresponding
245 * hardware-specific structure. struct clk_hw should be declared within struct
246 * clk_foo and then referenced by the struct clk instance that uses struct
247 * clk_foo's clk_ops
248 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100249 * @core: pointer to the struct clk_core instance that points back to this
250 * struct clk_hw instance
251 *
252 * @clk: pointer to the per-user struct clk instance that can be used to call
253 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700254 *
255 * @init: pointer to struct clk_init_data that contains the init data shared
256 * with the common clock framework.
257 */
258struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100259 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700260 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100261 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700262};
263
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700264/*
265 * DOC: Basic clock implementations common to many platforms
266 *
267 * Each basic clock hardware type is comprised of a structure describing the
268 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
269 * unique flags for that hardware type, a registration function and an
270 * alternative macro for static initialization
271 */
272
273/**
274 * struct clk_fixed_rate - fixed-rate clock
275 * @hw: handle between common and hardware-specific interfaces
276 * @fixed_rate: constant frequency of clock
277 */
278struct clk_fixed_rate {
279 struct clk_hw hw;
280 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100281 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700282 u8 flags;
283};
284
Geliang Tang5fd9c052016-01-08 23:51:46 +0800285#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
286
Shawn Guobffad662012-03-27 15:23:23 +0800287extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700288struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
289 const char *parent_name, unsigned long flags,
290 unsigned long fixed_rate);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800291struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
292 const char *parent_name, unsigned long flags,
293 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100294struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
295 const char *name, const char *parent_name, unsigned long flags,
296 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900297void clk_unregister_fixed_rate(struct clk *clk);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800298struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
299 const char *name, const char *parent_name, unsigned long flags,
300 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada52445632016-05-22 14:33:35 +0900301void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800302
Grant Likely015ba402012-04-07 21:39:39 -0500303void of_fixed_clk_setup(struct device_node *np);
304
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700305/**
306 * struct clk_gate - gating clock
307 *
308 * @hw: handle between common and hardware-specific interfaces
309 * @reg: register controlling gate
310 * @bit_idx: single bit controlling gate
311 * @flags: hardware-specific flags
312 * @lock: register lock
313 *
314 * Clock which can gate its output. Implements .enable & .disable
315 *
316 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530317 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200318 * enable the clock. Setting this flag does the opposite: setting the bit
319 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800320 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200321 * of this register, and mask of gate bits are in higher 16-bit of this
322 * register. While setting the gate bits, higher 16-bit should also be
323 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700324 */
325struct clk_gate {
326 struct clk_hw hw;
327 void __iomem *reg;
328 u8 bit_idx;
329 u8 flags;
330 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700331};
332
Geliang Tang5fd9c052016-01-08 23:51:46 +0800333#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
334
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700335#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800336#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700337
Shawn Guobffad662012-03-27 15:23:23 +0800338extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700339struct clk *clk_register_gate(struct device *dev, const char *name,
340 const char *parent_name, unsigned long flags,
341 void __iomem *reg, u8 bit_idx,
342 u8 clk_gate_flags, spinlock_t *lock);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800343struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
344 const char *parent_name, unsigned long flags,
345 void __iomem *reg, u8 bit_idx,
346 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100347void clk_unregister_gate(struct clk *clk);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800348void clk_hw_unregister_gate(struct clk_hw *hw);
Gabriel Fernandez0a9c8692017-08-21 13:59:01 +0200349int clk_gate_is_enabled(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700350
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530351struct clk_div_table {
352 unsigned int val;
353 unsigned int div;
354};
355
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700356/**
357 * struct clk_divider - adjustable divider clock
358 *
359 * @hw: handle between common and hardware-specific interfaces
360 * @reg: register containing the divider
361 * @shift: shift to the divider bit field
362 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530363 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700364 * @lock: register lock
365 *
366 * Clock with an adjustable divider affecting its output frequency. Implements
367 * .recalc_rate, .set_rate and .round_rate
368 *
369 * Flags:
370 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200371 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
372 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700373 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700374 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200375 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700376 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
377 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
378 * Some hardware implementations gracefully handle this case and allow a
379 * zero divisor by not modifying their input clock
380 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800381 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200382 * of this register, and mask of divider bits are in higher 16-bit of this
383 * register. While setting the divider bits, higher 16-bit should also be
384 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100385 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
386 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530387 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
388 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400389 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
390 * except when the value read from the register is zero, the divisor is
391 * 2^width of the field.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700392 */
393struct clk_divider {
394 struct clk_hw hw;
395 void __iomem *reg;
396 u8 shift;
397 u8 width;
398 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530399 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700400 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700401};
402
Jerome Brunete6d3cc72018-02-14 14:43:33 +0100403#define clk_div_mask(width) ((1 << (width)) - 1)
Geliang Tang5fd9c052016-01-08 23:51:46 +0800404#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
405
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700406#define CLK_DIVIDER_ONE_BASED BIT(0)
407#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700408#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800409#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100410#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530411#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400412#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700413
Shawn Guobffad662012-03-27 15:23:23 +0800414extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100415extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800416
417unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
418 unsigned int val, const struct clk_div_table *table,
Jerome Brunet12a26c22017-12-21 17:30:54 +0100419 unsigned long flags, unsigned long width);
Maxime Ripard22833a92017-05-17 09:40:30 +0200420long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
421 unsigned long rate, unsigned long *prate,
422 const struct clk_div_table *table,
423 u8 width, unsigned long flags);
Jerome Brunetb15ee492018-02-14 14:43:39 +0100424long divider_ro_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
425 unsigned long rate, unsigned long *prate,
426 const struct clk_div_table *table, u8 width,
427 unsigned long flags, unsigned int val);
Stephen Boydbca96902015-01-19 18:05:29 -0800428int divider_get_val(unsigned long rate, unsigned long parent_rate,
429 const struct clk_div_table *table, u8 width,
430 unsigned long flags);
431
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700432struct clk *clk_register_divider(struct device *dev, const char *name,
433 const char *parent_name, unsigned long flags,
434 void __iomem *reg, u8 shift, u8 width,
435 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800436struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
437 const char *parent_name, unsigned long flags,
438 void __iomem *reg, u8 shift, u8 width,
439 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530440struct clk *clk_register_divider_table(struct device *dev, const char *name,
441 const char *parent_name, unsigned long flags,
442 void __iomem *reg, u8 shift, u8 width,
443 u8 clk_divider_flags, const struct clk_div_table *table,
444 spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800445struct clk_hw *clk_hw_register_divider_table(struct device *dev,
446 const char *name, const char *parent_name, unsigned long flags,
447 void __iomem *reg, u8 shift, u8 width,
448 u8 clk_divider_flags, const struct clk_div_table *table,
449 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100450void clk_unregister_divider(struct clk *clk);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800451void clk_hw_unregister_divider(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700452
453/**
454 * struct clk_mux - multiplexer clock
455 *
456 * @hw: handle between common and hardware-specific interfaces
457 * @reg: register controlling multiplexer
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100458 * @table: array of register values corresponding to the parent index
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700459 * @shift: shift to multiplexer bit field
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100460 * @mask: mask of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000461 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700462 * @lock: register lock
463 *
464 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
465 * and .recalc_rate
466 *
467 * Flags:
468 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530469 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800470 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200471 * register, and mask of mux bits are in higher 16-bit of this register.
472 * While setting the mux bits, higher 16-bit should also be updated to
473 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800474 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
475 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700476 */
477struct clk_mux {
478 struct clk_hw hw;
479 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200480 u32 *table;
481 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700482 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700483 u8 flags;
484 spinlock_t *lock;
485};
486
Geliang Tang5fd9c052016-01-08 23:51:46 +0800487#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
488
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700489#define CLK_MUX_INDEX_ONE BIT(0)
490#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800491#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800492#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
493#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700494
Shawn Guobffad662012-03-27 15:23:23 +0800495extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200496extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200497
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700498struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200499 const char * const *parent_names, u8 num_parents,
500 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700501 void __iomem *reg, u8 shift, u8 width,
502 u8 clk_mux_flags, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800503struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
504 const char * const *parent_names, u8 num_parents,
505 unsigned long flags,
506 void __iomem *reg, u8 shift, u8 width,
507 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700508
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200509struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200510 const char * const *parent_names, u8 num_parents,
511 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200512 void __iomem *reg, u8 shift, u32 mask,
513 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800514struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
515 const char * const *parent_names, u8 num_parents,
516 unsigned long flags,
517 void __iomem *reg, u8 shift, u32 mask,
518 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200519
Jerome Brunet77deb662018-02-14 14:43:34 +0100520int clk_mux_val_to_index(struct clk_hw *hw, u32 *table, unsigned int flags,
521 unsigned int val);
522unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index);
523
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100524void clk_unregister_mux(struct clk *clk);
Stephen Boyd264b3172016-02-07 00:05:48 -0800525void clk_hw_unregister_mux(struct clk_hw *hw);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100526
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200527void of_fixed_factor_clk_setup(struct device_node *node);
528
Mike Turquetteb24764902012-03-15 23:11:19 -0700529/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530530 * struct clk_fixed_factor - fixed multiplier and divider clock
531 *
532 * @hw: handle between common and hardware-specific interfaces
533 * @mult: multiplier
534 * @div: divider
535 *
536 * Clock with a fixed multiplier and divider. The output frequency is the
537 * parent clock rate divided by div and multiplied by mult.
538 * Implements .recalc_rate, .set_rate and .round_rate
539 */
540
541struct clk_fixed_factor {
542 struct clk_hw hw;
543 unsigned int mult;
544 unsigned int div;
545};
546
Geliang Tang5fd9c052016-01-08 23:51:46 +0800547#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
548
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100549extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530550struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
551 const char *parent_name, unsigned long flags,
552 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900553void clk_unregister_fixed_factor(struct clk *clk);
Stephen Boyd0759ac82016-02-07 00:11:06 -0800554struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
555 const char *name, const char *parent_name, unsigned long flags,
556 unsigned int mult, unsigned int div);
557void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530558
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300559/**
560 * struct clk_fractional_divider - adjustable fractional divider clock
561 *
562 * @hw: handle between common and hardware-specific interfaces
563 * @reg: register containing the divider
564 * @mshift: shift to the numerator bit field
565 * @mwidth: width of the numerator bit field
566 * @nshift: shift to the denominator bit field
567 * @nwidth: width of the denominator bit field
568 * @lock: register lock
569 *
570 * Clock with adjustable fractional divider affecting its output frequency.
571 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300572struct clk_fractional_divider {
573 struct clk_hw hw;
574 void __iomem *reg;
575 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300576 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300577 u32 mmask;
578 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300579 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300580 u32 nmask;
581 u8 flags;
Elaine Zhangec52e462017-08-01 18:21:22 +0200582 void (*approximation)(struct clk_hw *hw,
583 unsigned long rate, unsigned long *parent_rate,
584 unsigned long *m, unsigned long *n);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300585 spinlock_t *lock;
586};
587
Geliang Tang5fd9c052016-01-08 23:51:46 +0800588#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
589
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300590extern const struct clk_ops clk_fractional_divider_ops;
591struct clk *clk_register_fractional_divider(struct device *dev,
592 const char *name, const char *parent_name, unsigned long flags,
593 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
594 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boyd39b44cf2016-02-07 00:15:09 -0800595struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
596 const char *name, const char *parent_name, unsigned long flags,
597 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
598 u8 clk_divider_flags, spinlock_t *lock);
599void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300600
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200601/**
602 * struct clk_multiplier - adjustable multiplier clock
603 *
604 * @hw: handle between common and hardware-specific interfaces
605 * @reg: register containing the multiplier
606 * @shift: shift to the multiplier bit field
607 * @width: width of the multiplier bit field
608 * @lock: register lock
609 *
610 * Clock with an adjustable multiplier affecting its output frequency.
611 * Implements .recalc_rate, .set_rate and .round_rate
612 *
613 * Flags:
614 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
615 * from the register, with 0 being a valid value effectively
616 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
617 * set, then a null multiplier will be considered as a bypass,
618 * leaving the parent rate unmodified.
619 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
620 * rounded to the closest integer instead of the down one.
621 */
622struct clk_multiplier {
623 struct clk_hw hw;
624 void __iomem *reg;
625 u8 shift;
626 u8 width;
627 u8 flags;
628 spinlock_t *lock;
629};
630
Geliang Tang5fd9c052016-01-08 23:51:46 +0800631#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
632
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200633#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
634#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
635
636extern const struct clk_ops clk_multiplier_ops;
637
Prashant Gaikwadece70092013-03-20 17:30:34 +0530638/***
639 * struct clk_composite - aggregate clock of mux, divider and gate clocks
640 *
641 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700642 * @mux_hw: handle between composite and hardware-specific mux clock
643 * @rate_hw: handle between composite and hardware-specific rate clock
644 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530645 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700646 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530647 * @gate_ops: clock ops for gate
648 */
649struct clk_composite {
650 struct clk_hw hw;
651 struct clk_ops ops;
652
653 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700654 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530655 struct clk_hw *gate_hw;
656
657 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700658 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530659 const struct clk_ops *gate_ops;
660};
661
Geliang Tang5fd9c052016-01-08 23:51:46 +0800662#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
663
Prashant Gaikwadece70092013-03-20 17:30:34 +0530664struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200665 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530666 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700667 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530668 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
669 unsigned long flags);
Maxime Ripard92a39d92016-03-23 17:38:24 +0100670void clk_unregister_composite(struct clk *clk);
Stephen Boyd49cb3922016-02-07 00:20:31 -0800671struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
672 const char * const *parent_names, int num_parents,
673 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
674 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
675 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
676 unsigned long flags);
677void clk_hw_unregister_composite(struct clk_hw *hw);
Prashant Gaikwadece70092013-03-20 17:30:34 +0530678
Jyri Sarhac873d142014-09-05 15:21:34 +0300679/***
680 * struct clk_gpio_gate - gpio gated clock
681 *
682 * @hw: handle between common and hardware-specific interfaces
683 * @gpiod: gpio descriptor
684 *
685 * Clock with a gpio control for enabling and disabling the parent clock.
686 * Implements .enable, .disable and .is_enabled
687 */
688
689struct clk_gpio {
690 struct clk_hw hw;
691 struct gpio_desc *gpiod;
692};
693
Geliang Tang5fd9c052016-01-08 23:51:46 +0800694#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
695
Jyri Sarhac873d142014-09-05 15:21:34 +0300696extern const struct clk_ops clk_gpio_gate_ops;
697struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200698 const char *parent_name, struct gpio_desc *gpiod,
Jyri Sarhac873d142014-09-05 15:21:34 +0300699 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800700struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200701 const char *parent_name, struct gpio_desc *gpiod,
Stephen Boydb1207432016-02-07 00:27:55 -0800702 unsigned long flags);
703void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
Jyri Sarhac873d142014-09-05 15:21:34 +0300704
Sascha Hauerf0948f52012-05-03 15:36:14 +0530705/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200706 * struct clk_gpio_mux - gpio controlled clock multiplexer
707 *
708 * @hw: see struct clk_gpio
709 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
710 *
711 * Clock with a gpio control for selecting the parent clock.
712 * Implements .get_parent, .set_parent and .determine_rate
713 */
714
715extern const struct clk_ops clk_gpio_mux_ops;
716struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200717 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
718 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800719struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200720 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
721 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800722void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200723
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200724/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700725 * clk_register - allocate a new clock, register it and return an opaque cookie
726 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700727 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700728 *
729 * clk_register is the primary interface for populating the clock tree with new
730 * clock nodes. It returns a pointer to the newly allocated struct clk which
731 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700732 * rest of the clock API. In the event of an error clk_register will return an
733 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700734 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700735struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700736struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700737
Stephen Boyd41438042016-02-05 17:02:52 -0800738int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
739int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
740
Mark Brown1df5c932012-04-18 09:07:12 +0100741void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700742void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100743
Stephen Boyd41438042016-02-05 17:02:52 -0800744void clk_hw_unregister(struct clk_hw *hw);
745void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
746
Mike Turquetteb24764902012-03-15 23:11:19 -0700747/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200748const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700749const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700750struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700751unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
752struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
753struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700754 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800755unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700756unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700757unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700758unsigned long clk_hw_get_flags(const struct clk_hw *hw);
759bool clk_hw_is_prepared(const struct clk_hw *hw);
Jerome Brunete55a8392017-12-01 22:51:56 +0100760bool clk_hw_rate_is_protected(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200761bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700762bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700763struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200764int __clk_mux_determine_rate(struct clk_hw *hw,
765 struct clk_rate_request *req);
766int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
767int __clk_mux_determine_rate_closest(struct clk_hw *hw,
768 struct clk_rate_request *req);
Jerome Brunet4ad69b802018-04-09 15:59:20 +0200769int clk_mux_determine_rate_flags(struct clk_hw *hw,
770 struct clk_rate_request *req,
771 unsigned long flags);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100772void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700773void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
774 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700775
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100776static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
777{
778 dst->clk = src->clk;
779 dst->core = src->core;
780}
781
Maxime Ripard22833a92017-05-17 09:40:30 +0200782static inline long divider_round_rate(struct clk_hw *hw, unsigned long rate,
783 unsigned long *prate,
784 const struct clk_div_table *table,
785 u8 width, unsigned long flags)
786{
787 return divider_round_rate_parent(hw, clk_hw_get_parent(hw),
788 rate, prate, table, width, flags);
789}
790
Jerome Brunetb15ee492018-02-14 14:43:39 +0100791static inline long divider_ro_round_rate(struct clk_hw *hw, unsigned long rate,
792 unsigned long *prate,
793 const struct clk_div_table *table,
794 u8 width, unsigned long flags,
795 unsigned int val)
796{
797 return divider_ro_round_rate_parent(hw, clk_hw_get_parent(hw),
798 rate, prate, table, width, flags,
799 val);
800}
801
Mike Turquetteb24764902012-03-15 23:11:19 -0700802/*
803 * FIXME clock api without lock protection
804 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700805unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700806
Grant Likely766e6a42012-04-09 14:50:06 -0500807struct of_device_id;
808
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200809struct clk_onecell_data {
810 struct clk **clks;
811 unsigned int clk_num;
812};
813
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800814struct clk_hw_onecell_data {
Masahiro Yamada5963f192016-09-23 21:29:36 +0900815 unsigned int num;
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800816 struct clk_hw *hws[];
817};
818
Tero Kristo819b4862013-10-22 11:39:36 +0300819extern struct of_device_id __clk_of_table;
820
Rob Herring54196cc2014-05-08 16:09:24 -0500821#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200822
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200823/*
824 * Use this macro when you have a driver that requires two initialization
825 * routines, one at of_clk_init(), and one at platform device probe
826 */
827#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
Shawn Guo339e1e52016-10-08 16:59:38 +0800828 static void __init name##_of_clk_init_driver(struct device_node *np) \
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200829 { \
830 of_node_clear_flag(np, OF_POPULATED); \
831 fn(np); \
832 } \
833 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
834
Chunyan Zhang1ded8792017-12-07 20:57:04 +0800835#define CLK_HW_INIT(_name, _parent, _ops, _flags) \
836 (&(struct clk_init_data) { \
837 .flags = _flags, \
838 .name = _name, \
839 .parent_names = (const char *[]) { _parent }, \
840 .num_parents = 1, \
841 .ops = _ops, \
842 })
843
844#define CLK_HW_INIT_PARENTS(_name, _parents, _ops, _flags) \
845 (&(struct clk_init_data) { \
846 .flags = _flags, \
847 .name = _name, \
848 .parent_names = _parents, \
849 .num_parents = ARRAY_SIZE(_parents), \
850 .ops = _ops, \
851 })
852
853#define CLK_HW_INIT_NO_PARENT(_name, _ops, _flags) \
854 (&(struct clk_init_data) { \
855 .flags = _flags, \
856 .name = _name, \
857 .parent_names = NULL, \
858 .num_parents = 0, \
859 .ops = _ops, \
860 })
861
862#define CLK_FIXED_FACTOR(_struct, _name, _parent, \
863 _div, _mult, _flags) \
864 struct clk_fixed_factor _struct = { \
865 .div = _div, \
866 .mult = _mult, \
867 .hw.init = CLK_HW_INIT(_name, \
868 _parent, \
869 &clk_fixed_factor_ops, \
870 _flags), \
871 }
872
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200873#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500874int of_clk_add_provider(struct device_node *np,
875 struct clk *(*clk_src_get)(struct of_phandle_args *args,
876 void *data),
877 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800878int of_clk_add_hw_provider(struct device_node *np,
879 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
880 void *data),
881 void *data);
Stephen Boydaa795c42017-09-01 16:16:40 -0700882int devm_of_clk_add_hw_provider(struct device *dev,
883 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
884 void *data),
885 void *data);
Grant Likely766e6a42012-04-09 14:50:06 -0500886void of_clk_del_provider(struct device_node *np);
Stephen Boydaa795c42017-09-01 16:16:40 -0700887void devm_of_clk_del_provider(struct device *dev);
Grant Likely766e6a42012-04-09 14:50:06 -0500888struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
889 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800890struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
891 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800892struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800893struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
894 void *data);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500895int of_clk_parent_fill(struct device_node *np, const char **parents,
896 unsigned int size);
Lee Jonesd56f8992016-02-11 13:19:11 -0800897int of_clk_detect_critical(struct device_node *np, int index,
898 unsigned long *flags);
Grant Likely766e6a42012-04-09 14:50:06 -0500899
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200900#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530901
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200902static inline int of_clk_add_provider(struct device_node *np,
903 struct clk *(*clk_src_get)(struct of_phandle_args *args,
904 void *data),
905 void *data)
906{
907 return 0;
908}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800909static inline int of_clk_add_hw_provider(struct device_node *np,
910 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
911 void *data),
912 void *data)
913{
914 return 0;
915}
Stephen Boydaa795c42017-09-01 16:16:40 -0700916static inline int devm_of_clk_add_hw_provider(struct device *dev,
917 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
918 void *data),
919 void *data)
920{
921 return 0;
922}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100923static inline void of_clk_del_provider(struct device_node *np) {}
Stephen Boydaa795c42017-09-01 16:16:40 -0700924static inline void devm_of_clk_del_provider(struct device *dev) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200925static inline struct clk *of_clk_src_simple_get(
926 struct of_phandle_args *clkspec, void *data)
927{
928 return ERR_PTR(-ENOENT);
929}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800930static inline struct clk_hw *
931of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
932{
933 return ERR_PTR(-ENOENT);
934}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200935static inline struct clk *of_clk_src_onecell_get(
936 struct of_phandle_args *clkspec, void *data)
937{
938 return ERR_PTR(-ENOENT);
939}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800940static inline struct clk_hw *
941of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
942{
943 return ERR_PTR(-ENOENT);
944}
Stephen Boyd679c51c2015-10-26 11:55:34 -0700945static inline int of_clk_parent_fill(struct device_node *np,
946 const char **parents, unsigned int size)
947{
948 return 0;
949}
Lee Jonesd56f8992016-02-11 13:19:11 -0800950static inline int of_clk_detect_critical(struct device_node *np, int index,
951 unsigned long *flags)
952{
953 return 0;
954}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200955#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200956
957/*
958 * wrap access to peripherals in accessor routines
959 * for improved portability across platforms
960 */
961
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100962#if IS_ENABLED(CONFIG_PPC)
963
964static inline u32 clk_readl(u32 __iomem *reg)
965{
966 return ioread32be(reg);
967}
968
969static inline void clk_writel(u32 val, u32 __iomem *reg)
970{
971 iowrite32be(val, reg);
972}
973
974#else /* platform dependent I/O accessors */
975
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200976static inline u32 clk_readl(u32 __iomem *reg)
977{
978 return readl(reg);
979}
980
981static inline void clk_writel(u32 val, u32 __iomem *reg)
982{
983 writel(val, reg);
984}
985
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100986#endif /* platform dependent I/O accessors */
987
Mike Turquetteb24764902012-03-15 23:11:19 -0700988#endif /* CONFIG_COMMON_CLK */
989#endif /* CLK_PROVIDER_H */