blob: 69b20d4c1e1ab3ce00d246fff8f5e00efd83cc6f [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
14#include <linux/clk.h>
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020015#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020016#include <linux/of.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070017
18#ifdef CONFIG_COMMON_CLK
19
Mike Turquetteb24764902012-03-15 23:11:19 -070020/*
21 * flags used across common struct clk. these flags should only affect the
22 * top-level framework. custom flags for dealing with hardware specifics
23 * belong in struct clk_foo
24 */
25#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
26#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
27#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
28#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
29#define CLK_IS_ROOT BIT(4) /* root clk, has no parent */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053030#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020031#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010032#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010033#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Mike Turquetteb24764902012-03-15 23:11:19 -070034
Saravana Kannan0197b3e2012-04-25 22:58:56 -070035struct clk_hw;
Alex Elderc646cbf2014-03-21 06:43:56 -050036struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070037
Mike Turquetteb24764902012-03-15 23:11:19 -070038/**
39 * struct clk_ops - Callback operations for hardware clocks; these are to
40 * be provided by the clock implementation, and will be called by drivers
41 * through the clk_* api.
42 *
43 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020044 * the clock is fully prepared, and it's safe to call clk_enable.
45 * This callback is intended to allow clock implementations to
46 * do any initialisation that may sleep. Called with
47 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070048 *
49 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020050 * undo any work done in the @prepare callback. Called with
51 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070052 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010053 * @is_prepared: Queries the hardware to determine if the clock is prepared.
54 * This function is allowed to sleep. Optional, if this op is not
55 * set then the prepare count will be used.
56 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010057 * @unprepare_unused: Unprepare the clock atomically. Only called from
58 * clk_disable_unused for prepare clocks with special needs.
59 * Called with prepare mutex held. This function may sleep.
60 *
Mike Turquetteb24764902012-03-15 23:11:19 -070061 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020062 * clock is generating a valid clock signal, usable by consumer
63 * devices. Called with enable_lock held. This function must not
64 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070065 *
66 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020067 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070068 *
Stephen Boyd119c7122012-10-03 23:38:53 -070069 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020070 * This function must not sleep. Optional, if this op is not
71 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -070072 *
Mike Turquette7c045a52012-12-04 11:00:35 -080073 * @disable_unused: Disable the clock atomically. Only called from
74 * clk_disable_unused for gate clocks with special needs.
75 * Called with enable_lock held. This function must not
76 * sleep.
77 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -070078 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020079 * parent rate is an input parameter. It is up to the caller to
80 * ensure that the prepare_mutex is held across this call.
81 * Returns the calculated rate. Optional, but recommended - if
82 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -070083 *
84 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +020085 * supported by the clock. The parent rate is an input/output
86 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -070087 *
James Hogan71472c02013-07-29 12:25:00 +010088 * @determine_rate: Given a target rate as input, returns the closest rate
89 * actually supported by the clock, and optionally the parent clock
90 * that should be used to provide the clock rate.
91 *
Mike Turquetteb24764902012-03-15 23:11:19 -070092 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +020093 * possible parents specify a new parent by passing in the index
94 * as a u8 corresponding to the parent in either the .parent_names
95 * or .parents arrays. This function in affect translates an
96 * array index into the value programmed into the hardware.
97 * Returns 0 on success, -EERROR otherwise.
98 *
Mike Turquetteb24764902012-03-15 23:11:19 -070099 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200100 * return value is a u8 which specifies the index corresponding to
101 * the parent clock. This index can be applied to either the
102 * .parent_names or .parents arrays. In short, this function
103 * translates the parent value read from hardware into an array
104 * index. Currently only called when the clock is initialized by
105 * __clk_init. This callback is mandatory for clocks with
106 * multiple parents. It is optional (and unnecessary) for clocks
107 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700108 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800109 * @set_rate: Change the rate of this clock. The requested rate is specified
110 * by the second argument, which should typically be the return
111 * of .round_rate call. The third argument gives the parent rate
112 * which is likely helpful for most .set_rate implementation.
113 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700114 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800115 * @set_rate_and_parent: Change the rate and the parent of this clock. The
116 * requested rate is specified by the second argument, which
117 * should typically be the return of .round_rate call. The
118 * third argument gives the parent rate which is likely helpful
119 * for most .set_rate_and_parent implementation. The fourth
120 * argument gives the parent index. This callback is optional (and
121 * unnecessary) for clocks with 0 or 1 parents as well as
122 * for clocks that can tolerate switching the rate and the parent
123 * separately via calls to .set_parent and .set_rate.
124 * Returns 0 on success, -EERROR otherwise.
125 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200126 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
127 * is expressed in ppb (parts per billion). The parent accuracy is
128 * an input parameter.
129 * Returns the calculated accuracy. Optional - if this op is not
130 * set then clock accuracy will be initialized to parent accuracy
131 * or 0 (perfect clock) if clock has no parent.
132 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800133 * @set_phase: Shift the phase this clock signal in degrees specified
134 * by the second argument. Valid values for degrees are
135 * 0-359. Return 0 on success, otherwise -EERROR.
136 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200137 * @init: Perform platform-specific initialization magic.
138 * This is not not used by any of the basic clock types.
139 * Please consider other ways of solving initialization problems
140 * before using this callback, as its use is discouraged.
141 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500142 * @debug_init: Set up type-specific debugfs entries for this clock. This
143 * is called once, after the debugfs directory entry for this
144 * clock has been created. The dentry pointer representing that
145 * directory is provided as an argument. Called with
146 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
147 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800148 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700149 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
150 * implementations to split any work between atomic (enable) and sleepable
151 * (prepare) contexts. If enabling a clock requires code that might sleep,
152 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700153 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700154 *
155 * Typically, drivers will call clk_prepare when a clock may be needed later
156 * (eg. when a device is opened), and clk_enable when the clock is actually
157 * required (eg. from an interrupt). Note that clk_prepare MUST have been
158 * called before clk_enable.
159 */
160struct clk_ops {
161 int (*prepare)(struct clk_hw *hw);
162 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100163 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100164 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700165 int (*enable)(struct clk_hw *hw);
166 void (*disable)(struct clk_hw *hw);
167 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800168 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700169 unsigned long (*recalc_rate)(struct clk_hw *hw,
170 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200171 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
172 unsigned long *parent_rate);
James Hogan71472c02013-07-29 12:25:00 +0100173 long (*determine_rate)(struct clk_hw *hw, unsigned long rate,
174 unsigned long *best_parent_rate,
175 struct clk **best_parent_clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700176 int (*set_parent)(struct clk_hw *hw, u8 index);
177 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200178 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
179 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800180 int (*set_rate_and_parent)(struct clk_hw *hw,
181 unsigned long rate,
182 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100183 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
184 unsigned long parent_accuracy);
Mike Turquettee59c5372014-02-18 21:21:25 -0800185 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700186 void (*init)(struct clk_hw *hw);
Alex Elderc646cbf2014-03-21 06:43:56 -0500187 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700188};
189
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700190/**
191 * struct clk_init_data - holds init data that's common to all clocks and is
192 * shared between the clock provider and the common clock framework.
193 *
194 * @name: clock name
195 * @ops: operations this clock supports
196 * @parent_names: array of string names for all possible parents
197 * @num_parents: number of possible parents
198 * @flags: framework-level hints and quirks
199 */
200struct clk_init_data {
201 const char *name;
202 const struct clk_ops *ops;
203 const char **parent_names;
204 u8 num_parents;
205 unsigned long flags;
206};
207
208/**
209 * struct clk_hw - handle for traversing from a struct clk to its corresponding
210 * hardware-specific structure. struct clk_hw should be declared within struct
211 * clk_foo and then referenced by the struct clk instance that uses struct
212 * clk_foo's clk_ops
213 *
214 * @clk: pointer to the struct clk instance that points back to this struct
215 * clk_hw instance
216 *
217 * @init: pointer to struct clk_init_data that contains the init data shared
218 * with the common clock framework.
219 */
220struct clk_hw {
221 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100222 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700223};
224
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700225/*
226 * DOC: Basic clock implementations common to many platforms
227 *
228 * Each basic clock hardware type is comprised of a structure describing the
229 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
230 * unique flags for that hardware type, a registration function and an
231 * alternative macro for static initialization
232 */
233
234/**
235 * struct clk_fixed_rate - fixed-rate clock
236 * @hw: handle between common and hardware-specific interfaces
237 * @fixed_rate: constant frequency of clock
238 */
239struct clk_fixed_rate {
240 struct clk_hw hw;
241 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100242 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700243 u8 flags;
244};
245
Shawn Guobffad662012-03-27 15:23:23 +0800246extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700247struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
248 const char *parent_name, unsigned long flags,
249 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100250struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
251 const char *name, const char *parent_name, unsigned long flags,
252 unsigned long fixed_rate, unsigned long fixed_accuracy);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700253
Grant Likely015ba402012-04-07 21:39:39 -0500254void of_fixed_clk_setup(struct device_node *np);
255
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700256/**
257 * struct clk_gate - gating clock
258 *
259 * @hw: handle between common and hardware-specific interfaces
260 * @reg: register controlling gate
261 * @bit_idx: single bit controlling gate
262 * @flags: hardware-specific flags
263 * @lock: register lock
264 *
265 * Clock which can gate its output. Implements .enable & .disable
266 *
267 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530268 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200269 * enable the clock. Setting this flag does the opposite: setting the bit
270 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800271 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200272 * of this register, and mask of gate bits are in higher 16-bit of this
273 * register. While setting the gate bits, higher 16-bit should also be
274 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700275 */
276struct clk_gate {
277 struct clk_hw hw;
278 void __iomem *reg;
279 u8 bit_idx;
280 u8 flags;
281 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700282};
283
284#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800285#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700286
Shawn Guobffad662012-03-27 15:23:23 +0800287extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700288struct clk *clk_register_gate(struct device *dev, const char *name,
289 const char *parent_name, unsigned long flags,
290 void __iomem *reg, u8 bit_idx,
291 u8 clk_gate_flags, spinlock_t *lock);
292
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530293struct clk_div_table {
294 unsigned int val;
295 unsigned int div;
296};
297
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700298/**
299 * struct clk_divider - adjustable divider clock
300 *
301 * @hw: handle between common and hardware-specific interfaces
302 * @reg: register containing the divider
303 * @shift: shift to the divider bit field
304 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530305 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700306 * @lock: register lock
307 *
308 * Clock with an adjustable divider affecting its output frequency. Implements
309 * .recalc_rate, .set_rate and .round_rate
310 *
311 * Flags:
312 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200313 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
314 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700315 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700316 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200317 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700318 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
319 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
320 * Some hardware implementations gracefully handle this case and allow a
321 * zero divisor by not modifying their input clock
322 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800323 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200324 * of this register, and mask of divider bits are in higher 16-bit of this
325 * register. While setting the divider bits, higher 16-bit should also be
326 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100327 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
328 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530329 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
330 * not be changed by the clock framework.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700331 */
332struct clk_divider {
333 struct clk_hw hw;
334 void __iomem *reg;
335 u8 shift;
336 u8 width;
337 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530338 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700339 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700340};
341
342#define CLK_DIVIDER_ONE_BASED BIT(0)
343#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700344#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800345#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100346#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530347#define CLK_DIVIDER_READ_ONLY BIT(5)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700348
Shawn Guobffad662012-03-27 15:23:23 +0800349extern const struct clk_ops clk_divider_ops;
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530350extern const struct clk_ops clk_divider_ro_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700351struct clk *clk_register_divider(struct device *dev, const char *name,
352 const char *parent_name, unsigned long flags,
353 void __iomem *reg, u8 shift, u8 width,
354 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530355struct clk *clk_register_divider_table(struct device *dev, const char *name,
356 const char *parent_name, unsigned long flags,
357 void __iomem *reg, u8 shift, u8 width,
358 u8 clk_divider_flags, const struct clk_div_table *table,
359 spinlock_t *lock);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700360
361/**
362 * struct clk_mux - multiplexer clock
363 *
364 * @hw: handle between common and hardware-specific interfaces
365 * @reg: register controlling multiplexer
366 * @shift: shift to multiplexer bit field
367 * @width: width of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000368 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700369 * @lock: register lock
370 *
371 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
372 * and .recalc_rate
373 *
374 * Flags:
375 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530376 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800377 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200378 * register, and mask of mux bits are in higher 16-bit of this register.
379 * While setting the mux bits, higher 16-bit should also be updated to
380 * indicate changing mux bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700381 */
382struct clk_mux {
383 struct clk_hw hw;
384 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200385 u32 *table;
386 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700387 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700388 u8 flags;
389 spinlock_t *lock;
390};
391
392#define CLK_MUX_INDEX_ONE BIT(0)
393#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800394#define CLK_MUX_HIWORD_MASK BIT(2)
Tomasz Figac57acd12013-07-23 01:49:18 +0200395#define CLK_MUX_READ_ONLY BIT(3) /* mux setting cannot be changed */
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700396
Shawn Guobffad662012-03-27 15:23:23 +0800397extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200398extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200399
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700400struct clk *clk_register_mux(struct device *dev, const char *name,
Mark Brownd305fb72012-03-21 20:01:20 +0000401 const char **parent_names, u8 num_parents, unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700402 void __iomem *reg, u8 shift, u8 width,
403 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700404
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200405struct clk *clk_register_mux_table(struct device *dev, const char *name,
406 const char **parent_names, u8 num_parents, unsigned long flags,
407 void __iomem *reg, u8 shift, u32 mask,
408 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
409
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200410void of_fixed_factor_clk_setup(struct device_node *node);
411
Mike Turquetteb24764902012-03-15 23:11:19 -0700412/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530413 * struct clk_fixed_factor - fixed multiplier and divider clock
414 *
415 * @hw: handle between common and hardware-specific interfaces
416 * @mult: multiplier
417 * @div: divider
418 *
419 * Clock with a fixed multiplier and divider. The output frequency is the
420 * parent clock rate divided by div and multiplied by mult.
421 * Implements .recalc_rate, .set_rate and .round_rate
422 */
423
424struct clk_fixed_factor {
425 struct clk_hw hw;
426 unsigned int mult;
427 unsigned int div;
428};
429
430extern struct clk_ops clk_fixed_factor_ops;
431struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
432 const char *parent_name, unsigned long flags,
433 unsigned int mult, unsigned int div);
434
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300435/**
436 * struct clk_fractional_divider - adjustable fractional divider clock
437 *
438 * @hw: handle between common and hardware-specific interfaces
439 * @reg: register containing the divider
440 * @mshift: shift to the numerator bit field
441 * @mwidth: width of the numerator bit field
442 * @nshift: shift to the denominator bit field
443 * @nwidth: width of the denominator bit field
444 * @lock: register lock
445 *
446 * Clock with adjustable fractional divider affecting its output frequency.
447 */
448
449struct clk_fractional_divider {
450 struct clk_hw hw;
451 void __iomem *reg;
452 u8 mshift;
453 u32 mmask;
454 u8 nshift;
455 u32 nmask;
456 u8 flags;
457 spinlock_t *lock;
458};
459
460extern const struct clk_ops clk_fractional_divider_ops;
461struct clk *clk_register_fractional_divider(struct device *dev,
462 const char *name, const char *parent_name, unsigned long flags,
463 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
464 u8 clk_divider_flags, spinlock_t *lock);
465
Prashant Gaikwadece70092013-03-20 17:30:34 +0530466/***
467 * struct clk_composite - aggregate clock of mux, divider and gate clocks
468 *
469 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700470 * @mux_hw: handle between composite and hardware-specific mux clock
471 * @rate_hw: handle between composite and hardware-specific rate clock
472 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530473 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700474 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530475 * @gate_ops: clock ops for gate
476 */
477struct clk_composite {
478 struct clk_hw hw;
479 struct clk_ops ops;
480
481 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700482 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530483 struct clk_hw *gate_hw;
484
485 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700486 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530487 const struct clk_ops *gate_ops;
488};
489
490struct clk *clk_register_composite(struct device *dev, const char *name,
491 const char **parent_names, int num_parents,
492 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700493 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530494 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
495 unsigned long flags);
496
Sascha Hauerf0948f52012-05-03 15:36:14 +0530497/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700498 * clk_register - allocate a new clock, register it and return an opaque cookie
499 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700500 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700501 *
502 * clk_register is the primary interface for populating the clock tree with new
503 * clock nodes. It returns a pointer to the newly allocated struct clk which
504 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700505 * rest of the clock API. In the event of an error clk_register will return an
506 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700507 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700508struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700509struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700510
Mark Brown1df5c932012-04-18 09:07:12 +0100511void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700512void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100513
Mike Turquetteb24764902012-03-15 23:11:19 -0700514/* helper functions */
515const char *__clk_get_name(struct clk *clk);
516struct clk_hw *__clk_get_hw(struct clk *clk);
517u8 __clk_get_num_parents(struct clk *clk);
518struct clk *__clk_get_parent(struct clk *clk);
James Hogan7ef3dcc2013-07-29 12:24:58 +0100519struct clk *clk_get_parent_by_index(struct clk *clk, u8 index);
Linus Torvalds93874682012-12-11 11:25:08 -0800520unsigned int __clk_get_enable_count(struct clk *clk);
521unsigned int __clk_get_prepare_count(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700522unsigned long __clk_get_rate(struct clk *clk);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100523unsigned long __clk_get_accuracy(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700524unsigned long __clk_get_flags(struct clk *clk);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100525bool __clk_is_prepared(struct clk *clk);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700526bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700527struct clk *__clk_lookup(const char *name);
James Hogane366fdd2013-07-29 12:25:02 +0100528long __clk_mux_determine_rate(struct clk_hw *hw, unsigned long rate,
529 unsigned long *best_parent_rate,
530 struct clk **best_parent_p);
Mike Turquetteb24764902012-03-15 23:11:19 -0700531
532/*
533 * FIXME clock api without lock protection
534 */
535int __clk_prepare(struct clk *clk);
536void __clk_unprepare(struct clk *clk);
537void __clk_reparent(struct clk *clk, struct clk *new_parent);
538unsigned long __clk_round_rate(struct clk *clk, unsigned long rate);
539
Grant Likely766e6a42012-04-09 14:50:06 -0500540struct of_device_id;
541
542typedef void (*of_clk_init_cb_t)(struct device_node *);
543
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200544struct clk_onecell_data {
545 struct clk **clks;
546 unsigned int clk_num;
547};
548
Tero Kristo819b4862013-10-22 11:39:36 +0300549extern struct of_device_id __clk_of_table;
550
Rob Herring54196cc2014-05-08 16:09:24 -0500551#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200552
553#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500554int of_clk_add_provider(struct device_node *np,
555 struct clk *(*clk_src_get)(struct of_phandle_args *args,
556 void *data),
557 void *data);
558void of_clk_del_provider(struct device_node *np);
559struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
560 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800561struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Mike Turquettef6102742013-10-07 23:12:13 -0700562int of_clk_get_parent_count(struct device_node *np);
Grant Likely766e6a42012-04-09 14:50:06 -0500563const char *of_clk_get_parent_name(struct device_node *np, int index);
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530564
Grant Likely766e6a42012-04-09 14:50:06 -0500565void of_clk_init(const struct of_device_id *matches);
566
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200567#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530568
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200569static inline int of_clk_add_provider(struct device_node *np,
570 struct clk *(*clk_src_get)(struct of_phandle_args *args,
571 void *data),
572 void *data)
573{
574 return 0;
575}
576#define of_clk_del_provider(np) \
577 { while (0); }
578static inline struct clk *of_clk_src_simple_get(
579 struct of_phandle_args *clkspec, void *data)
580{
581 return ERR_PTR(-ENOENT);
582}
583static inline struct clk *of_clk_src_onecell_get(
584 struct of_phandle_args *clkspec, void *data)
585{
586 return ERR_PTR(-ENOENT);
587}
588static inline const char *of_clk_get_parent_name(struct device_node *np,
589 int index)
590{
591 return NULL;
592}
593#define of_clk_init(matches) \
594 { while (0); }
595#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200596
597/*
598 * wrap access to peripherals in accessor routines
599 * for improved portability across platforms
600 */
601
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100602#if IS_ENABLED(CONFIG_PPC)
603
604static inline u32 clk_readl(u32 __iomem *reg)
605{
606 return ioread32be(reg);
607}
608
609static inline void clk_writel(u32 val, u32 __iomem *reg)
610{
611 iowrite32be(val, reg);
612}
613
614#else /* platform dependent I/O accessors */
615
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200616static inline u32 clk_readl(u32 __iomem *reg)
617{
618 return readl(reg);
619}
620
621static inline void clk_writel(u32 val, u32 __iomem *reg)
622{
623 writel(val, reg);
624}
625
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100626#endif /* platform dependent I/O accessors */
627
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300628#ifdef CONFIG_DEBUG_FS
629struct dentry *clk_debugfs_add_file(struct clk *clk, char *name, umode_t mode,
630 void *data, const struct file_operations *fops);
631#endif
632
Mike Turquetteb24764902012-03-15 23:11:19 -0700633#endif /* CONFIG_COMMON_CLK */
634#endif /* CLK_PROVIDER_H */