blob: bee92846cfab930f6304a9ebb4316b25b8780bc7 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
48/*#define VERBOSE_IRQ*/
49#define DSI_CATCH_MISSING_TE
50
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051struct dsi_reg { u16 idx; };
52
53#define DSI_REG(idx) ((const struct dsi_reg) { idx })
54
55#define DSI_SZ_REGS SZ_1K
56/* DSI Protocol Engine */
57
58#define DSI_REVISION DSI_REG(0x0000)
59#define DSI_SYSCONFIG DSI_REG(0x0010)
60#define DSI_SYSSTATUS DSI_REG(0x0014)
61#define DSI_IRQSTATUS DSI_REG(0x0018)
62#define DSI_IRQENABLE DSI_REG(0x001C)
63#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053064#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020065#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
66#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
67#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
68#define DSI_CLK_CTRL DSI_REG(0x0054)
69#define DSI_TIMING1 DSI_REG(0x0058)
70#define DSI_TIMING2 DSI_REG(0x005C)
71#define DSI_VM_TIMING1 DSI_REG(0x0060)
72#define DSI_VM_TIMING2 DSI_REG(0x0064)
73#define DSI_VM_TIMING3 DSI_REG(0x0068)
74#define DSI_CLK_TIMING DSI_REG(0x006C)
75#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
76#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
77#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
78#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
79#define DSI_VM_TIMING4 DSI_REG(0x0080)
80#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
81#define DSI_VM_TIMING5 DSI_REG(0x0088)
82#define DSI_VM_TIMING6 DSI_REG(0x008C)
83#define DSI_VM_TIMING7 DSI_REG(0x0090)
84#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
85#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
86#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
89#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
90#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
91#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
92
93/* DSIPHY_SCP */
94
95#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
96#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
97#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
98#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030099#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200100
101/* DSI_PLL_CTRL_SCP */
102
103#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
104#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
105#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
106#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
107#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
108
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530109#define REG_GET(dsidev, idx, start, end) \
110 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200111
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530112#define REG_FLD_MOD(dsidev, idx, val, start, end) \
113 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200114
115/* Global interrupts */
116#define DSI_IRQ_VC0 (1 << 0)
117#define DSI_IRQ_VC1 (1 << 1)
118#define DSI_IRQ_VC2 (1 << 2)
119#define DSI_IRQ_VC3 (1 << 3)
120#define DSI_IRQ_WAKEUP (1 << 4)
121#define DSI_IRQ_RESYNC (1 << 5)
122#define DSI_IRQ_PLL_LOCK (1 << 7)
123#define DSI_IRQ_PLL_UNLOCK (1 << 8)
124#define DSI_IRQ_PLL_RECALL (1 << 9)
125#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
126#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
127#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
128#define DSI_IRQ_TE_TRIGGER (1 << 16)
129#define DSI_IRQ_ACK_TRIGGER (1 << 17)
130#define DSI_IRQ_SYNC_LOST (1 << 18)
131#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
132#define DSI_IRQ_TA_TIMEOUT (1 << 20)
133#define DSI_IRQ_ERROR_MASK \
134 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530135 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200136#define DSI_IRQ_CHANNEL_MASK 0xf
137
138/* Virtual channel interrupts */
139#define DSI_VC_IRQ_CS (1 << 0)
140#define DSI_VC_IRQ_ECC_CORR (1 << 1)
141#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
142#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
143#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
144#define DSI_VC_IRQ_BTA (1 << 5)
145#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
146#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
147#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
148#define DSI_VC_IRQ_ERROR_MASK \
149 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
150 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
151 DSI_VC_IRQ_FIFO_TX_UDF)
152
153/* ComplexIO interrupts */
154#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
155#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
156#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200157#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
158#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200159#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
160#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
161#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200162#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
163#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200164#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
165#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
166#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200167#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
168#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200169#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
170#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
171#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200172#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
173#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200174#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200180#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300186#define DSI_CIO_IRQ_ERROR_MASK \
187 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200188 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
189 DSI_CIO_IRQ_ERRSYNCESC5 | \
190 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
191 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
192 DSI_CIO_IRQ_ERRESC5 | \
193 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
194 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
195 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300196 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
197 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200198 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200201
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200202typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
203
204#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300205#define DSI_MAX_NR_LANES 5
206
207enum dsi_lane_function {
208 DSI_LANE_UNUSED = 0,
209 DSI_LANE_CLK,
210 DSI_LANE_DATA1,
211 DSI_LANE_DATA2,
212 DSI_LANE_DATA3,
213 DSI_LANE_DATA4,
214};
215
216struct dsi_lane_config {
217 enum dsi_lane_function function;
218 u8 polarity;
219};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200220
221struct dsi_isr_data {
222 omap_dsi_isr_t isr;
223 void *arg;
224 u32 mask;
225};
226
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200227enum fifo_size {
228 DSI_FIFO_SIZE_0 = 0,
229 DSI_FIFO_SIZE_32 = 1,
230 DSI_FIFO_SIZE_64 = 2,
231 DSI_FIFO_SIZE_96 = 3,
232 DSI_FIFO_SIZE_128 = 4,
233};
234
Archit Tanejad6049142011-08-22 11:58:08 +0530235enum dsi_vc_source {
236 DSI_VC_SOURCE_L4 = 0,
237 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200238};
239
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200240struct dsi_irq_stats {
241 unsigned long last_reset;
242 unsigned irq_count;
243 unsigned dsi_irqs[32];
244 unsigned vc_irqs[4][32];
245 unsigned cio_irqs[32];
246};
247
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200248struct dsi_isr_tables {
249 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
250 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
252};
253
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530254struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000255 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300257
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200258 int module_id;
259
archit tanejaaffe3602011-02-23 08:41:03 +0000260 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300262 struct clk *dss_clk;
263 struct clk *sys_clk;
264
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265 struct dsi_clock_info current_cinfo;
266
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300267 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200268 struct regulator *vdds_dsi_reg;
269
270 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530271 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct omap_dss_device *dssdev;
273 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530274 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 } vc[4];
276
277 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200278 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279
280 unsigned pll_locked;
281
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200282 spinlock_t irq_lock;
283 struct dsi_isr_tables isr_tables;
284 /* space for a copy used by the interrupt handler */
285 struct dsi_isr_tables isr_tables_copy;
286
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200287 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200288#ifdef DEBUG
289 unsigned update_bytes;
290#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200291
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300293 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200295 void (*framedone_callback)(int, void *);
296 void *framedone_data;
297
298 struct delayed_work framedone_timeout_work;
299
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200300#ifdef DSI_CATCH_MISSING_TE
301 struct timer_list te_timer;
302#endif
303
304 unsigned long cache_req_pck;
305 unsigned long cache_clk_freq;
306 struct dsi_clock_info cache_cinfo;
307
308 u32 errors;
309 spinlock_t errors_lock;
310#ifdef DEBUG
311 ktime_t perf_setup_time;
312 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313#endif
314 int debug_read;
315 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200316
317#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
318 spinlock_t irq_stats_lock;
319 struct dsi_irq_stats irq_stats;
320#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500321 /* DSI PLL Parameter Ranges */
322 unsigned long regm_max, regn_max;
323 unsigned long regm_dispc_max, regm_dsi_max;
324 unsigned long fint_min, fint_max;
325 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300326
Tomi Valkeinend9820852011-10-12 15:05:59 +0300327 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530328
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300329 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
330 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300331
332 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530333
334 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530335 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530336 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530337 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530338 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530339
340 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530341};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200342
Archit Taneja2e868db2011-05-12 17:26:28 +0530343struct dsi_packet_sent_handler_data {
344 struct platform_device *dsidev;
345 struct completion *completion;
346};
347
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030349static bool dsi_perf;
350module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351#endif
352
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530353static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
354{
355 return dev_get_drvdata(&dsidev->dev);
356}
357
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530358static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
359{
Archit Taneja400e65d2012-07-04 13:48:34 +0530360 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530361}
362
363struct platform_device *dsi_get_dsidev_from_id(int module)
364{
Archit Taneja400e65d2012-07-04 13:48:34 +0530365 struct omap_dss_output *out;
366 enum omap_dss_output_id id;
367
Tomi Valkeinenea29c4e2012-10-15 12:48:11 +0300368 switch (module) {
369 case 0:
370 id = OMAP_DSS_OUTPUT_DSI1;
371 break;
372 case 1:
373 id = OMAP_DSS_OUTPUT_DSI2;
374 break;
375 default:
376 return NULL;
377 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530378
379 out = omap_dss_get_output(id);
380
Tomi Valkeinenea29c4e2012-10-15 12:48:11 +0300381 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530382}
383
384static inline void dsi_write_reg(struct platform_device *dsidev,
385 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
388
389 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200390}
391
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530392static inline u32 dsi_read_reg(struct platform_device *dsidev,
393 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530395 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
396
397 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200398}
399
Archit Taneja1ffefe72011-05-12 17:26:24 +0530400void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200401{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530402 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
404
405 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200406}
407EXPORT_SYMBOL(dsi_bus_lock);
408
Archit Taneja1ffefe72011-05-12 17:26:24 +0530409void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200410{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530411 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
412 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
413
414 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200415}
416EXPORT_SYMBOL(dsi_bus_unlock);
417
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530418static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200419{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530420 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
421
422 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200423}
424
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200425static void dsi_completion_handler(void *data, u32 mask)
426{
427 complete((struct completion *)data);
428}
429
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530430static inline int wait_for_bit_change(struct platform_device *dsidev,
431 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200432{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300433 unsigned long timeout;
434 ktime_t wait;
435 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200436
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300437 /* first busyloop to see if the bit changes right away */
438 t = 100;
439 while (t-- > 0) {
440 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
441 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200442 }
443
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300444 /* then loop for 500ms, sleeping for 1ms in between */
445 timeout = jiffies + msecs_to_jiffies(500);
446 while (time_before(jiffies, timeout)) {
447 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
448 return value;
449
450 wait = ns_to_ktime(1000 * 1000);
451 set_current_state(TASK_UNINTERRUPTIBLE);
452 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
453 }
454
455 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200456}
457
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530458u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
459{
460 switch (fmt) {
461 case OMAP_DSS_DSI_FMT_RGB888:
462 case OMAP_DSS_DSI_FMT_RGB666:
463 return 24;
464 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
465 return 18;
466 case OMAP_DSS_DSI_FMT_RGB565:
467 return 16;
468 default:
469 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300470 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530471 }
472}
473
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530475static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200476{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530477 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
478 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200479}
480
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530481static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
484 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485}
486
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530487static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530489 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490 ktime_t t, setup_time, trans_time;
491 u32 total_bytes;
492 u32 setup_us, trans_us, total_us;
493
494 if (!dsi_perf)
495 return;
496
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200497 t = ktime_get();
498
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530499 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500 setup_us = (u32)ktime_to_us(setup_time);
501 if (setup_us == 0)
502 setup_us = 1;
503
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530504 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200505 trans_us = (u32)ktime_to_us(trans_time);
506 if (trans_us == 0)
507 trans_us = 1;
508
509 total_us = setup_us + trans_us;
510
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200511 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200512
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200513 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
514 "%u bytes, %u kbytes/sec\n",
515 name,
516 setup_us,
517 trans_us,
518 total_us,
519 1000*1000 / total_us,
520 total_bytes,
521 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200522}
523#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300524static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
525{
526}
527
528static inline void dsi_perf_mark_start(struct platform_device *dsidev)
529{
530}
531
532static inline void dsi_perf_show(struct platform_device *dsidev,
533 const char *name)
534{
535}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200536#endif
537
538static void print_irq_status(u32 status)
539{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200540 if (status == 0)
541 return;
542
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200543#ifndef VERBOSE_IRQ
544 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
545 return;
546#endif
547 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
548
549#define PIS(x) \
550 if (status & DSI_IRQ_##x) \
551 printk(#x " ");
552#ifdef VERBOSE_IRQ
553 PIS(VC0);
554 PIS(VC1);
555 PIS(VC2);
556 PIS(VC3);
557#endif
558 PIS(WAKEUP);
559 PIS(RESYNC);
560 PIS(PLL_LOCK);
561 PIS(PLL_UNLOCK);
562 PIS(PLL_RECALL);
563 PIS(COMPLEXIO_ERR);
564 PIS(HS_TX_TIMEOUT);
565 PIS(LP_RX_TIMEOUT);
566 PIS(TE_TRIGGER);
567 PIS(ACK_TRIGGER);
568 PIS(SYNC_LOST);
569 PIS(LDO_POWER_GOOD);
570 PIS(TA_TIMEOUT);
571#undef PIS
572
573 printk("\n");
574}
575
576static void print_irq_status_vc(int channel, u32 status)
577{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200578 if (status == 0)
579 return;
580
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200581#ifndef VERBOSE_IRQ
582 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
583 return;
584#endif
585 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
586
587#define PIS(x) \
588 if (status & DSI_VC_IRQ_##x) \
589 printk(#x " ");
590 PIS(CS);
591 PIS(ECC_CORR);
592#ifdef VERBOSE_IRQ
593 PIS(PACKET_SENT);
594#endif
595 PIS(FIFO_TX_OVF);
596 PIS(FIFO_RX_OVF);
597 PIS(BTA);
598 PIS(ECC_NO_CORR);
599 PIS(FIFO_TX_UDF);
600 PIS(PP_BUSY_CHANGE);
601#undef PIS
602 printk("\n");
603}
604
605static void print_irq_status_cio(u32 status)
606{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200607 if (status == 0)
608 return;
609
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200610 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
611
612#define PIS(x) \
613 if (status & DSI_CIO_IRQ_##x) \
614 printk(#x " ");
615 PIS(ERRSYNCESC1);
616 PIS(ERRSYNCESC2);
617 PIS(ERRSYNCESC3);
618 PIS(ERRESC1);
619 PIS(ERRESC2);
620 PIS(ERRESC3);
621 PIS(ERRCONTROL1);
622 PIS(ERRCONTROL2);
623 PIS(ERRCONTROL3);
624 PIS(STATEULPS1);
625 PIS(STATEULPS2);
626 PIS(STATEULPS3);
627 PIS(ERRCONTENTIONLP0_1);
628 PIS(ERRCONTENTIONLP1_1);
629 PIS(ERRCONTENTIONLP0_2);
630 PIS(ERRCONTENTIONLP1_2);
631 PIS(ERRCONTENTIONLP0_3);
632 PIS(ERRCONTENTIONLP1_3);
633 PIS(ULPSACTIVENOT_ALL0);
634 PIS(ULPSACTIVENOT_ALL1);
635#undef PIS
636
637 printk("\n");
638}
639
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530641static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
642 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200643{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530644 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200645 int i;
646
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530647 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200648
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530649 dsi->irq_stats.irq_count++;
650 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651
652 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530653 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200654
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530655 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200656
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530657 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200658}
659#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530660#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200661#endif
662
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200663static int debug_irq;
664
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530665static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
666 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200667{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530668 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200669 int i;
670
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200671 if (irqstatus & DSI_IRQ_ERROR_MASK) {
672 DSSERR("DSI error, irqstatus %x\n", irqstatus);
673 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530674 spin_lock(&dsi->errors_lock);
675 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
676 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200677 } else if (debug_irq) {
678 print_irq_status(irqstatus);
679 }
680
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200681 for (i = 0; i < 4; ++i) {
682 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
683 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
684 i, vcstatus[i]);
685 print_irq_status_vc(i, vcstatus[i]);
686 } else if (debug_irq) {
687 print_irq_status_vc(i, vcstatus[i]);
688 }
689 }
690
691 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
692 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
693 print_irq_status_cio(ciostatus);
694 } else if (debug_irq) {
695 print_irq_status_cio(ciostatus);
696 }
697}
698
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200699static void dsi_call_isrs(struct dsi_isr_data *isr_array,
700 unsigned isr_array_size, u32 irqstatus)
701{
702 struct dsi_isr_data *isr_data;
703 int i;
704
705 for (i = 0; i < isr_array_size; i++) {
706 isr_data = &isr_array[i];
707 if (isr_data->isr && isr_data->mask & irqstatus)
708 isr_data->isr(isr_data->arg, irqstatus);
709 }
710}
711
712static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
713 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
714{
715 int i;
716
717 dsi_call_isrs(isr_tables->isr_table,
718 ARRAY_SIZE(isr_tables->isr_table),
719 irqstatus);
720
721 for (i = 0; i < 4; ++i) {
722 if (vcstatus[i] == 0)
723 continue;
724 dsi_call_isrs(isr_tables->isr_table_vc[i],
725 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
726 vcstatus[i]);
727 }
728
729 if (ciostatus != 0)
730 dsi_call_isrs(isr_tables->isr_table_cio,
731 ARRAY_SIZE(isr_tables->isr_table_cio),
732 ciostatus);
733}
734
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200735static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
736{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530737 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530738 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200739 u32 irqstatus, vcstatus[4], ciostatus;
740 int i;
741
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530742 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530743 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530744
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530745 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200746
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530747 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200748
749 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200750 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530751 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200752 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200753 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200754
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200756 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758
759 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200760 if ((irqstatus & (1 << i)) == 0) {
761 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200762 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300763 }
764
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530765 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200766
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530767 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200768 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530769 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200770 }
771
772 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530773 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200774
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530775 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200776 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530777 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200778 } else {
779 ciostatus = 0;
780 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200781
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200782#ifdef DSI_CATCH_MISSING_TE
783 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530784 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200785#endif
786
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200787 /* make a copy and unlock, so that isrs can unregister
788 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530789 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
790 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200791
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530792 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200793
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530794 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200795
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530796 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200797
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530798 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200799
archit tanejaaffe3602011-02-23 08:41:03 +0000800 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801}
802
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530803/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530804static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
805 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200806 unsigned isr_array_size, u32 default_mask,
807 const struct dsi_reg enable_reg,
808 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200809{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810 struct dsi_isr_data *isr_data;
811 u32 mask;
812 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200813 int i;
814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200816
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817 for (i = 0; i < isr_array_size; i++) {
818 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200819
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200820 if (isr_data->isr == NULL)
821 continue;
822
823 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200824 }
825
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530826 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200827 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530828 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
829 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200830
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530832 dsi_read_reg(dsidev, enable_reg);
833 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834}
835
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200838{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530839 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200841#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200842 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
845 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846 DSI_IRQENABLE, DSI_IRQSTATUS);
847}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200848
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530849/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530850static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530852 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
853
854 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
855 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856 DSI_VC_IRQ_ERROR_MASK,
857 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
858}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200859
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530860/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530861static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
864
865 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
866 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200867 DSI_CIO_IRQ_ERROR_MASK,
868 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
869}
870
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530871static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530873 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200874 unsigned long flags;
875 int vc;
876
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530877 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530879 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200880
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530881 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530883 _omap_dsi_set_irqs_vc(dsidev, vc);
884 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200885
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530886 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200887}
888
889static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
890 struct dsi_isr_data *isr_array, unsigned isr_array_size)
891{
892 struct dsi_isr_data *isr_data;
893 int free_idx;
894 int i;
895
896 BUG_ON(isr == NULL);
897
898 /* check for duplicate entry and find a free slot */
899 free_idx = -1;
900 for (i = 0; i < isr_array_size; i++) {
901 isr_data = &isr_array[i];
902
903 if (isr_data->isr == isr && isr_data->arg == arg &&
904 isr_data->mask == mask) {
905 return -EINVAL;
906 }
907
908 if (isr_data->isr == NULL && free_idx == -1)
909 free_idx = i;
910 }
911
912 if (free_idx == -1)
913 return -EBUSY;
914
915 isr_data = &isr_array[free_idx];
916 isr_data->isr = isr;
917 isr_data->arg = arg;
918 isr_data->mask = mask;
919
920 return 0;
921}
922
923static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
924 struct dsi_isr_data *isr_array, unsigned isr_array_size)
925{
926 struct dsi_isr_data *isr_data;
927 int i;
928
929 for (i = 0; i < isr_array_size; i++) {
930 isr_data = &isr_array[i];
931 if (isr_data->isr != isr || isr_data->arg != arg ||
932 isr_data->mask != mask)
933 continue;
934
935 isr_data->isr = NULL;
936 isr_data->arg = NULL;
937 isr_data->mask = 0;
938
939 return 0;
940 }
941
942 return -EINVAL;
943}
944
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530945static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
946 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530948 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949 unsigned long flags;
950 int r;
951
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530954 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
955 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
957 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530958 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200959
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530960 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
962 return r;
963}
964
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530965static int dsi_unregister_isr(struct platform_device *dsidev,
966 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200967{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530968 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969 unsigned long flags;
970 int r;
971
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530974 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
975 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
977 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530978 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200979
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 return r;
983}
984
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530985static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
986 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530988 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200989 unsigned long flags;
990 int r;
991
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993
994 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530995 dsi->isr_tables.isr_table_vc[channel],
996 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
998 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530999 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 return r;
1004}
1005
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301006static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1007 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001008{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301009 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001010 unsigned long flags;
1011 int r;
1012
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014
1015 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 dsi->isr_tables.isr_table_vc[channel],
1017 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
1019 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301020 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301022 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
1024 return r;
1025}
1026
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301027static int dsi_register_isr_cio(struct platform_device *dsidev,
1028 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031 unsigned long flags;
1032 int r;
1033
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1037 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038
1039 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301040 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
1044 return r;
1045}
1046
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301047static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1048 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051 unsigned long flags;
1052 int r;
1053
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301054 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1057 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
1059 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301060 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001061
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301062 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001063
1064 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065}
1066
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301067static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001070 unsigned long flags;
1071 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301072 spin_lock_irqsave(&dsi->errors_lock, flags);
1073 e = dsi->errors;
1074 dsi->errors = 0;
1075 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001076 return e;
1077}
1078
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001079int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001080{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001081 int r;
1082 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1083
1084 DSSDBG("dsi_runtime_get\n");
1085
1086 r = pm_runtime_get_sync(&dsi->pdev->dev);
1087 WARN_ON(r < 0);
1088 return r < 0 ? r : 0;
1089}
1090
1091void dsi_runtime_put(struct platform_device *dsidev)
1092{
1093 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1094 int r;
1095
1096 DSSDBG("dsi_runtime_put\n");
1097
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001098 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001099 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100}
1101
1102/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301103static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1104 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301106 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1107
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301109 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001110 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301111 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301113 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301114 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001115 DSSERR("cannot lock PLL when enabling clocks\n");
1116 }
1117}
1118
1119#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301120static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121{
1122 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001123 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124
1125 if (!dss_debug)
1126 return;
1127
1128 /* A dummy read using the SCP interface to any DSIPHY register is
1129 * required after DSIPHY reset to complete the reset of the DSI complex
1130 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301131 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001132
1133 printk(KERN_DEBUG "DSI resets: ");
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301138 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001139 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1140
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001141 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1142 b0 = 28;
1143 b1 = 27;
1144 b2 = 26;
1145 } else {
1146 b0 = 24;
1147 b1 = 25;
1148 b2 = 26;
1149 }
1150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301151 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001152 printk("PHY (%x%x%x, %d, %d, %d)\n",
1153 FLD_GET(l, b0, b0),
1154 FLD_GET(l, b1, b1),
1155 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156 FLD_GET(l, 29, 29),
1157 FLD_GET(l, 30, 30),
1158 FLD_GET(l, 31, 31));
1159}
1160#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301161#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001162#endif
1163
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301164static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001165{
1166 DSSDBG("dsi_if_enable(%d)\n", enable);
1167
1168 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301169 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301171 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1173 return -EIO;
1174 }
1175
1176 return 0;
1177}
1178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301179unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301181 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1182
1183 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001184}
1185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301186static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001187{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1189
1190 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191}
1192
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301193static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301195 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1196
1197 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001198}
1199
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301200static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001201{
1202 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001203 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001205 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301206 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001207 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001208 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301209 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301210 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211 }
1212
1213 return r;
1214}
1215
1216static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1217{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301218 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301219 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220 unsigned long dsi_fclk;
1221 unsigned lp_clk_div;
1222 unsigned long lp_clk;
1223
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001224 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301226 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227 return -EINVAL;
1228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301229 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230
1231 lp_clk = dsi_fclk / 2 / lp_clk_div;
1232
1233 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301234 dsi->current_cinfo.lp_clk = lp_clk;
1235 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001236
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301237 /* LP_CLK_DIVISOR */
1238 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001239
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301240 /* LP_RX_SYNCHRO_ENABLE */
1241 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242
1243 return 0;
1244}
1245
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301246static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001247{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301248 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1249
1250 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001252}
1253
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301254static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001255{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301256 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1257
1258 WARN_ON(dsi->scp_clk_refcount == 0);
1259 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301260 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001261}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001262
1263enum dsi_pll_power_state {
1264 DSI_PLL_POWER_OFF = 0x0,
1265 DSI_PLL_POWER_ON_HSCLK = 0x1,
1266 DSI_PLL_POWER_ON_ALL = 0x2,
1267 DSI_PLL_POWER_ON_DIV = 0x3,
1268};
1269
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301270static int dsi_pll_power(struct platform_device *dsidev,
1271 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272{
1273 int t = 0;
1274
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001275 /* DSI-PLL power command 0x3 is not working */
1276 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1277 state == DSI_PLL_POWER_ON_DIV)
1278 state = DSI_PLL_POWER_ON_ALL;
1279
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301280 /* PLL_PWR_CMD */
1281 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282
1283 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301284 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001285 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286 DSSERR("Failed to set DSI PLL power mode to %d\n",
1287 state);
1288 return -ENODEV;
1289 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001290 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 }
1292
1293 return 0;
1294}
1295
1296/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001297static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001298 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301300 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1301
1302 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 return -EINVAL;
1304
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301305 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306 return -EINVAL;
1307
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301308 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309 return -EINVAL;
1310
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301311 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001312 return -EINVAL;
1313
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001314 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1315 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001316
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301317 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318 return -EINVAL;
1319
1320 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1321
1322 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1323 return -EINVAL;
1324
Archit Taneja1bb47832011-02-24 14:17:30 +05301325 if (cinfo->regm_dispc > 0)
1326 cinfo->dsi_pll_hsdiv_dispc_clk =
1327 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001328 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301329 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330
Archit Taneja1bb47832011-02-24 14:17:30 +05301331 if (cinfo->regm_dsi > 0)
1332 cinfo->dsi_pll_hsdiv_dsi_clk =
1333 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301335 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
1337 return 0;
1338}
1339
Archit Taneja6d523e72012-06-21 09:33:55 +05301340int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301341 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342 struct dispc_clock_info *dispc_cinfo)
1343{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301344 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345 struct dsi_clock_info cur, best;
1346 struct dispc_clock_info best_dispc;
1347 int min_fck_per_pck;
1348 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301349 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001350
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001351 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001352
Taneja, Archit31ef8232011-03-14 23:28:22 -05001353 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301354
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301355 if (req_pck == dsi->cache_req_pck &&
1356 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001357 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301358 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301359 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1360 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361 return 0;
1362 }
1363
1364 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1365
1366 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301367 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 DSSERR("Requested pixel clock not possible with the current "
1369 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1370 "the constraint off.\n");
1371 min_fck_per_pck = 0;
1372 }
1373
1374 DSSDBG("dsi_pll_calc\n");
1375
1376retry:
1377 memset(&best, 0, sizeof(best));
1378 memset(&best_dispc, 0, sizeof(best_dispc));
1379
1380 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301381 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001382
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001383 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301385 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001386 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001387
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301388 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389 continue;
1390
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001391 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301392 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393 unsigned long a, b;
1394
1395 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001396 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001397 cur.clkin4ddr = a / b * 1000;
1398
1399 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1400 break;
1401
Archit Taneja1bb47832011-02-24 14:17:30 +05301402 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1403 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301404 for (cur.regm_dispc = 1; cur.regm_dispc <
1405 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301407 cur.dsi_pll_hsdiv_dispc_clk =
1408 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001409
1410 /* this will narrow down the search a bit,
1411 * but still give pixclocks below what was
1412 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301413 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001414 break;
1415
Archit Taneja1bb47832011-02-24 14:17:30 +05301416 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001417 continue;
1418
1419 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301420 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001421 req_pck * min_fck_per_pck)
1422 continue;
1423
1424 match = 1;
1425
Archit Taneja6d523e72012-06-21 09:33:55 +05301426 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301427 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001428 &cur_dispc);
1429
1430 if (abs(cur_dispc.pck - req_pck) <
1431 abs(best_dispc.pck - req_pck)) {
1432 best = cur;
1433 best_dispc = cur_dispc;
1434
1435 if (cur_dispc.pck == req_pck)
1436 goto found;
1437 }
1438 }
1439 }
1440 }
1441found:
1442 if (!match) {
1443 if (min_fck_per_pck) {
1444 DSSERR("Could not find suitable clock settings.\n"
1445 "Turning FCK/PCK constraint off and"
1446 "trying again.\n");
1447 min_fck_per_pck = 0;
1448 goto retry;
1449 }
1450
1451 DSSERR("Could not find suitable clock settings.\n");
1452
1453 return -EINVAL;
1454 }
1455
Archit Taneja1bb47832011-02-24 14:17:30 +05301456 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1457 best.regm_dsi = 0;
1458 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459
1460 if (dsi_cinfo)
1461 *dsi_cinfo = best;
1462 if (dispc_cinfo)
1463 *dispc_cinfo = best_dispc;
1464
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301465 dsi->cache_req_pck = req_pck;
1466 dsi->cache_clk_freq = 0;
1467 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001468
1469 return 0;
1470}
1471
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001472static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001473 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001474{
1475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1476 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001477
1478 DSSDBG("dsi_pll_calc_ddrfreq\n");
1479
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001480 memset(&best, 0, sizeof(best));
1481 memset(&cur, 0, sizeof(cur));
1482
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001483 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001484
1485 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1486 cur.fint = cur.clkin / cur.regn;
1487
1488 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1489 continue;
1490
1491 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1492 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1493 unsigned long a, b;
1494
1495 a = 2 * cur.regm * (cur.clkin/1000);
1496 b = cur.regn;
1497 cur.clkin4ddr = a / b * 1000;
1498
1499 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1500 break;
1501
1502 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1503 abs(best.clkin4ddr - req_clkin4ddr)) {
1504 best = cur;
1505 DSSDBG("best %ld\n", best.clkin4ddr);
1506 }
1507
1508 if (cur.clkin4ddr == req_clkin4ddr)
1509 goto found;
1510 }
1511 }
1512found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001513 if (cinfo)
1514 *cinfo = best;
1515
1516 return 0;
1517}
1518
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001519static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1520 struct dsi_clock_info *cinfo)
1521{
1522 unsigned long max_dsi_fck;
1523
1524 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1525
1526 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1527 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1528}
1529
1530static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1531 unsigned long req_pck, struct dsi_clock_info *cinfo,
1532 struct dispc_clock_info *dispc_cinfo)
1533{
1534 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1535 unsigned regm_dispc, best_regm_dispc;
1536 unsigned long dispc_clk, best_dispc_clk;
1537 int min_fck_per_pck;
1538 unsigned long max_dss_fck;
1539 struct dispc_clock_info best_dispc;
1540 bool match;
1541
1542 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1543
1544 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1545
1546 if (min_fck_per_pck &&
1547 req_pck * min_fck_per_pck > max_dss_fck) {
1548 DSSERR("Requested pixel clock not possible with the current "
1549 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1550 "the constraint off.\n");
1551 min_fck_per_pck = 0;
1552 }
1553
1554retry:
1555 best_regm_dispc = 0;
1556 best_dispc_clk = 0;
1557 memset(&best_dispc, 0, sizeof(best_dispc));
1558 match = false;
1559
1560 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1561 struct dispc_clock_info cur_dispc;
1562
1563 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1564
1565 /* this will narrow down the search a bit,
1566 * but still give pixclocks below what was
1567 * requested */
1568 if (dispc_clk < req_pck)
1569 break;
1570
1571 if (dispc_clk > max_dss_fck)
1572 continue;
1573
1574 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1575 continue;
1576
1577 match = true;
1578
1579 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1580
1581 if (abs(cur_dispc.pck - req_pck) <
1582 abs(best_dispc.pck - req_pck)) {
1583 best_regm_dispc = regm_dispc;
1584 best_dispc_clk = dispc_clk;
1585 best_dispc = cur_dispc;
1586
1587 if (cur_dispc.pck == req_pck)
1588 goto found;
1589 }
1590 }
1591
1592 if (!match) {
1593 if (min_fck_per_pck) {
1594 DSSERR("Could not find suitable clock settings.\n"
1595 "Turning FCK/PCK constraint off and"
1596 "trying again.\n");
1597 min_fck_per_pck = 0;
1598 goto retry;
1599 }
1600
1601 DSSERR("Could not find suitable clock settings.\n");
1602
1603 return -EINVAL;
1604 }
1605found:
1606 cinfo->regm_dispc = best_regm_dispc;
1607 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1608
1609 *dispc_cinfo = best_dispc;
1610
1611 return 0;
1612}
1613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301614int dsi_pll_set_clock_div(struct platform_device *dsidev,
1615 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301617 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001618 int r = 0;
1619 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001620 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001621 u8 regn_start, regn_end, regm_start, regm_end;
1622 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001623
1624 DSSDBGF();
1625
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001626 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301627 dsi->current_cinfo.fint = cinfo->fint;
1628 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1629 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301630 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301631 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301632 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001633
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301634 dsi->current_cinfo.regn = cinfo->regn;
1635 dsi->current_cinfo.regm = cinfo->regm;
1636 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1637 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001638
1639 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1640
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001641 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001642
1643 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001644 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001645 cinfo->regm,
1646 cinfo->regn,
1647 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001648 cinfo->clkin4ddr);
1649
1650 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1651 cinfo->clkin4ddr / 1000 / 1000 / 2);
1652
1653 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1654
Archit Taneja1bb47832011-02-24 14:17:30 +05301655 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301656 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1657 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301658 cinfo->dsi_pll_hsdiv_dispc_clk);
1659 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301660 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1661 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301662 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663
Taneja, Archit49641112011-03-14 23:28:23 -05001664 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1665 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1666 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1667 &regm_dispc_end);
1668 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1669 &regm_dsi_end);
1670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301671 /* DSI_PLL_AUTOMODE = manual */
1672 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301674 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001675 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001676 /* DSI_PLL_REGN */
1677 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1678 /* DSI_PLL_REGM */
1679 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1680 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301681 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001682 regm_dispc_start, regm_dispc_end);
1683 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301684 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001685 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301686 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001687
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301688 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001689
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001690 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1691
Archit Taneja9613c022011-03-22 06:33:36 -05001692 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1693 f = cinfo->fint < 1000000 ? 0x3 :
1694 cinfo->fint < 1250000 ? 0x4 :
1695 cinfo->fint < 1500000 ? 0x5 :
1696 cinfo->fint < 1750000 ? 0x6 :
1697 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001698
1699 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1700 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1701 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1702
1703 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001704 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001705
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1707 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1708 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001709 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1710 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301711 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301713 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301715 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001716 DSSERR("dsi pll go bit not going down.\n");
1717 r = -EIO;
1718 goto err;
1719 }
1720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301721 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722 DSSERR("cannot lock PLL\n");
1723 r = -EIO;
1724 goto err;
1725 }
1726
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301727 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301729 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001730 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1731 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1732 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1733 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1734 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1735 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1736 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1737 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1738 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1739 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1740 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1741 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1742 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1743 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301744 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001745
1746 DSSDBG("PLL config done\n");
1747err:
1748 return r;
1749}
1750
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301751int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1752 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001753{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301754 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001755 int r = 0;
1756 enum dsi_pll_power_state pwstate;
1757
1758 DSSDBG("PLL init\n");
1759
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301760 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001761 struct regulator *vdds_dsi;
1762
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301763 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001764
1765 if (IS_ERR(vdds_dsi)) {
1766 DSSERR("can't get VDDS_DSI regulator\n");
1767 return PTR_ERR(vdds_dsi);
1768 }
1769
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301770 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001771 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001772
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301773 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001774 /*
1775 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1776 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301777 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001778
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301779 if (!dsi->vdds_dsi_enabled) {
1780 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001781 if (r)
1782 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301783 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001784 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001785
1786 /* XXX PLL does not come out of reset without this... */
1787 dispc_pck_free_enable(1);
1788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301789 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001790 DSSERR("PLL not coming out of reset.\n");
1791 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001792 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001793 goto err1;
1794 }
1795
1796 /* XXX ... but if left on, we get problems when planes do not
1797 * fill the whole display. No idea about this */
1798 dispc_pck_free_enable(0);
1799
1800 if (enable_hsclk && enable_hsdiv)
1801 pwstate = DSI_PLL_POWER_ON_ALL;
1802 else if (enable_hsclk)
1803 pwstate = DSI_PLL_POWER_ON_HSCLK;
1804 else if (enable_hsdiv)
1805 pwstate = DSI_PLL_POWER_ON_DIV;
1806 else
1807 pwstate = DSI_PLL_POWER_OFF;
1808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301809 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001810
1811 if (r)
1812 goto err1;
1813
1814 DSSDBG("PLL init done\n");
1815
1816 return 0;
1817err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301818 if (dsi->vdds_dsi_enabled) {
1819 regulator_disable(dsi->vdds_dsi_reg);
1820 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001821 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001822err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301823 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301824 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001825 return r;
1826}
1827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301828void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001829{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301830 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1831
1832 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301833 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001834 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301835 WARN_ON(!dsi->vdds_dsi_enabled);
1836 regulator_disable(dsi->vdds_dsi_reg);
1837 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001838 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001839
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301840 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301841 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001842
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001843 DSSDBG("PLL uninit done\n");
1844}
1845
Archit Taneja5a8b5722011-05-12 17:26:29 +05301846static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1847 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001848{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301849 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1850 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301851 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001852 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301853
1854 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301855 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001856
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001857 if (dsi_runtime_get(dsidev))
1858 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001859
Archit Taneja5a8b5722011-05-12 17:26:29 +05301860 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001861
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001862 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001863
1864 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1865
1866 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1867 cinfo->clkin4ddr, cinfo->regm);
1868
Archit Taneja84309f12011-12-12 11:47:41 +05301869 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1870 dss_feat_get_clk_source_name(dsi_module == 0 ?
1871 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1872 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301873 cinfo->dsi_pll_hsdiv_dispc_clk,
1874 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301875 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001876 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001877
Archit Taneja84309f12011-12-12 11:47:41 +05301878 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1879 dss_feat_get_clk_source_name(dsi_module == 0 ?
1880 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1881 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301882 cinfo->dsi_pll_hsdiv_dsi_clk,
1883 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301884 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001885 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001886
Archit Taneja5a8b5722011-05-12 17:26:29 +05301887 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001888
Archit Taneja067a57e2011-03-02 11:57:25 +05301889 seq_printf(s, "dsi fclk source = %s (%s)\n",
1890 dss_get_generic_clk_source_name(dsi_clk_src),
1891 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001892
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301893 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001894
1895 seq_printf(s, "DDR_CLK\t\t%lu\n",
1896 cinfo->clkin4ddr / 4);
1897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301898 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001899
1900 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1901
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001902 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001903}
1904
Archit Taneja5a8b5722011-05-12 17:26:29 +05301905void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001906{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301907 struct platform_device *dsidev;
1908 int i;
1909
1910 for (i = 0; i < MAX_NUM_DSI; i++) {
1911 dsidev = dsi_get_dsidev_from_id(i);
1912 if (dsidev)
1913 dsi_dump_dsidev_clocks(dsidev, s);
1914 }
1915}
1916
1917#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1918static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1919 struct seq_file *s)
1920{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301921 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001922 unsigned long flags;
1923 struct dsi_irq_stats stats;
1924
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301925 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001926
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301927 stats = dsi->irq_stats;
1928 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1929 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001930
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301931 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001932
1933 seq_printf(s, "period %u ms\n",
1934 jiffies_to_msecs(jiffies - stats.last_reset));
1935
1936 seq_printf(s, "irqs %d\n", stats.irq_count);
1937#define PIS(x) \
1938 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1939
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001940 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001941 PIS(VC0);
1942 PIS(VC1);
1943 PIS(VC2);
1944 PIS(VC3);
1945 PIS(WAKEUP);
1946 PIS(RESYNC);
1947 PIS(PLL_LOCK);
1948 PIS(PLL_UNLOCK);
1949 PIS(PLL_RECALL);
1950 PIS(COMPLEXIO_ERR);
1951 PIS(HS_TX_TIMEOUT);
1952 PIS(LP_RX_TIMEOUT);
1953 PIS(TE_TRIGGER);
1954 PIS(ACK_TRIGGER);
1955 PIS(SYNC_LOST);
1956 PIS(LDO_POWER_GOOD);
1957 PIS(TA_TIMEOUT);
1958#undef PIS
1959
1960#define PIS(x) \
1961 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1962 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1963 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1964 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1965 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1966
1967 seq_printf(s, "-- VC interrupts --\n");
1968 PIS(CS);
1969 PIS(ECC_CORR);
1970 PIS(PACKET_SENT);
1971 PIS(FIFO_TX_OVF);
1972 PIS(FIFO_RX_OVF);
1973 PIS(BTA);
1974 PIS(ECC_NO_CORR);
1975 PIS(FIFO_TX_UDF);
1976 PIS(PP_BUSY_CHANGE);
1977#undef PIS
1978
1979#define PIS(x) \
1980 seq_printf(s, "%-20s %10d\n", #x, \
1981 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1982
1983 seq_printf(s, "-- CIO interrupts --\n");
1984 PIS(ERRSYNCESC1);
1985 PIS(ERRSYNCESC2);
1986 PIS(ERRSYNCESC3);
1987 PIS(ERRESC1);
1988 PIS(ERRESC2);
1989 PIS(ERRESC3);
1990 PIS(ERRCONTROL1);
1991 PIS(ERRCONTROL2);
1992 PIS(ERRCONTROL3);
1993 PIS(STATEULPS1);
1994 PIS(STATEULPS2);
1995 PIS(STATEULPS3);
1996 PIS(ERRCONTENTIONLP0_1);
1997 PIS(ERRCONTENTIONLP1_1);
1998 PIS(ERRCONTENTIONLP0_2);
1999 PIS(ERRCONTENTIONLP1_2);
2000 PIS(ERRCONTENTIONLP0_3);
2001 PIS(ERRCONTENTIONLP1_3);
2002 PIS(ULPSACTIVENOT_ALL0);
2003 PIS(ULPSACTIVENOT_ALL1);
2004#undef PIS
2005}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002006
Archit Taneja5a8b5722011-05-12 17:26:29 +05302007static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002008{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302009 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2010
Archit Taneja5a8b5722011-05-12 17:26:29 +05302011 dsi_dump_dsidev_irqs(dsidev, s);
2012}
2013
2014static void dsi2_dump_irqs(struct seq_file *s)
2015{
2016 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2017
2018 dsi_dump_dsidev_irqs(dsidev, s);
2019}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302020#endif
2021
2022static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2023 struct seq_file *s)
2024{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302025#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002026
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002027 if (dsi_runtime_get(dsidev))
2028 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302029 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002030
2031 DUMPREG(DSI_REVISION);
2032 DUMPREG(DSI_SYSCONFIG);
2033 DUMPREG(DSI_SYSSTATUS);
2034 DUMPREG(DSI_IRQSTATUS);
2035 DUMPREG(DSI_IRQENABLE);
2036 DUMPREG(DSI_CTRL);
2037 DUMPREG(DSI_COMPLEXIO_CFG1);
2038 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2039 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2040 DUMPREG(DSI_CLK_CTRL);
2041 DUMPREG(DSI_TIMING1);
2042 DUMPREG(DSI_TIMING2);
2043 DUMPREG(DSI_VM_TIMING1);
2044 DUMPREG(DSI_VM_TIMING2);
2045 DUMPREG(DSI_VM_TIMING3);
2046 DUMPREG(DSI_CLK_TIMING);
2047 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2048 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2049 DUMPREG(DSI_COMPLEXIO_CFG2);
2050 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2051 DUMPREG(DSI_VM_TIMING4);
2052 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2053 DUMPREG(DSI_VM_TIMING5);
2054 DUMPREG(DSI_VM_TIMING6);
2055 DUMPREG(DSI_VM_TIMING7);
2056 DUMPREG(DSI_STOPCLK_TIMING);
2057
2058 DUMPREG(DSI_VC_CTRL(0));
2059 DUMPREG(DSI_VC_TE(0));
2060 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2061 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2062 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2063 DUMPREG(DSI_VC_IRQSTATUS(0));
2064 DUMPREG(DSI_VC_IRQENABLE(0));
2065
2066 DUMPREG(DSI_VC_CTRL(1));
2067 DUMPREG(DSI_VC_TE(1));
2068 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2069 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2070 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2071 DUMPREG(DSI_VC_IRQSTATUS(1));
2072 DUMPREG(DSI_VC_IRQENABLE(1));
2073
2074 DUMPREG(DSI_VC_CTRL(2));
2075 DUMPREG(DSI_VC_TE(2));
2076 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2077 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2078 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2079 DUMPREG(DSI_VC_IRQSTATUS(2));
2080 DUMPREG(DSI_VC_IRQENABLE(2));
2081
2082 DUMPREG(DSI_VC_CTRL(3));
2083 DUMPREG(DSI_VC_TE(3));
2084 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2085 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2086 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2087 DUMPREG(DSI_VC_IRQSTATUS(3));
2088 DUMPREG(DSI_VC_IRQENABLE(3));
2089
2090 DUMPREG(DSI_DSIPHY_CFG0);
2091 DUMPREG(DSI_DSIPHY_CFG1);
2092 DUMPREG(DSI_DSIPHY_CFG2);
2093 DUMPREG(DSI_DSIPHY_CFG5);
2094
2095 DUMPREG(DSI_PLL_CONTROL);
2096 DUMPREG(DSI_PLL_STATUS);
2097 DUMPREG(DSI_PLL_GO);
2098 DUMPREG(DSI_PLL_CONFIGURATION1);
2099 DUMPREG(DSI_PLL_CONFIGURATION2);
2100
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302101 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002102 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002103#undef DUMPREG
2104}
2105
Archit Taneja5a8b5722011-05-12 17:26:29 +05302106static void dsi1_dump_regs(struct seq_file *s)
2107{
2108 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2109
2110 dsi_dump_dsidev_regs(dsidev, s);
2111}
2112
2113static void dsi2_dump_regs(struct seq_file *s)
2114{
2115 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2116
2117 dsi_dump_dsidev_regs(dsidev, s);
2118}
2119
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002120enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121 DSI_COMPLEXIO_POWER_OFF = 0x0,
2122 DSI_COMPLEXIO_POWER_ON = 0x1,
2123 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2124};
2125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302126static int dsi_cio_power(struct platform_device *dsidev,
2127 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128{
2129 int t = 0;
2130
2131 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133
2134 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302135 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2136 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002137 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138 DSSERR("failed to set complexio power state to "
2139 "%d\n", state);
2140 return -ENODEV;
2141 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002142 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143 }
2144
2145 return 0;
2146}
2147
Archit Taneja0c65622b2011-05-16 15:17:09 +05302148static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2149{
2150 int val;
2151
2152 /* line buffer on OMAP3 is 1024 x 24bits */
2153 /* XXX: for some reason using full buffer size causes
2154 * considerable TX slowdown with update sizes that fill the
2155 * whole buffer */
2156 if (!dss_has_feature(FEAT_DSI_GNQ))
2157 return 1023 * 3;
2158
2159 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2160
2161 switch (val) {
2162 case 1:
2163 return 512 * 3; /* 512x24 bits */
2164 case 2:
2165 return 682 * 3; /* 682x24 bits */
2166 case 3:
2167 return 853 * 3; /* 853x24 bits */
2168 case 4:
2169 return 1024 * 3; /* 1024x24 bits */
2170 case 5:
2171 return 1194 * 3; /* 1194x24 bits */
2172 case 6:
2173 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002174 case 7:
2175 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c65622b2011-05-16 15:17:09 +05302176 default:
2177 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002178 return 0;
Archit Taneja0c65622b2011-05-16 15:17:09 +05302179 }
2180}
2181
Archit Taneja9e7e9372012-08-14 12:29:22 +05302182static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002183{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002184 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2185 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2186 static const enum dsi_lane_function functions[] = {
2187 DSI_LANE_CLK,
2188 DSI_LANE_DATA1,
2189 DSI_LANE_DATA2,
2190 DSI_LANE_DATA3,
2191 DSI_LANE_DATA4,
2192 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002193 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002194 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302196 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302197
Tomi Valkeinen48368392011-10-13 11:22:39 +03002198 for (i = 0; i < dsi->num_lanes_used; ++i) {
2199 unsigned offset = offsets[i];
2200 unsigned polarity, lane_number;
2201 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302202
Tomi Valkeinen48368392011-10-13 11:22:39 +03002203 for (t = 0; t < dsi->num_lanes_supported; ++t)
2204 if (dsi->lanes[t].function == functions[i])
2205 break;
2206
2207 if (t == dsi->num_lanes_supported)
2208 return -EINVAL;
2209
2210 lane_number = t;
2211 polarity = dsi->lanes[t].polarity;
2212
2213 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2214 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302215 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002216
2217 /* clear the unused lanes */
2218 for (; i < dsi->num_lanes_supported; ++i) {
2219 unsigned offset = offsets[i];
2220
2221 r = FLD_MOD(r, 0, offset + 2, offset);
2222 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2223 }
2224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302225 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002226
Tomi Valkeinen48368392011-10-13 11:22:39 +03002227 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002228}
2229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302230static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002231{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302232 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2233
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002234 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302235 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002236 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2237}
2238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302239static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002240{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2242
2243 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002244 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2245}
2246
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002248{
2249 u32 r;
2250 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2251 u32 tlpx_half, tclk_trail, tclk_zero;
2252 u32 tclk_prepare;
2253
2254 /* calculate timings */
2255
2256 /* 1 * DDR_CLK = 2 * UI */
2257
2258 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260
2261 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002263
2264 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002266
2267 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269
2270 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302271 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272
2273 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302274 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275
2276 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302277 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002278
2279 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002281
2282 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302283 ths_prepare, ddr2ns(dsidev, ths_prepare),
2284 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002285 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 ths_trail, ddr2ns(dsidev, ths_trail),
2287 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002288
2289 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2290 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302291 tlpx_half, ddr2ns(dsidev, tlpx_half),
2292 tclk_trail, ddr2ns(dsidev, tclk_trail),
2293 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002294 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302295 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002296
2297 /* program timings */
2298
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302299 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002300 r = FLD_MOD(r, ths_prepare, 31, 24);
2301 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2302 r = FLD_MOD(r, ths_trail, 15, 8);
2303 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302304 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002305
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302306 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002307 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002308 r = FLD_MOD(r, tclk_trail, 15, 8);
2309 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002310
2311 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2312 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2313 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2314 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2315 }
2316
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302317 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302319 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002320 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302321 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002322}
2323
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002324/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302325static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002326 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002327{
Archit Taneja75d72472011-05-16 15:17:08 +05302328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002329 int i;
2330 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002331 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002332
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002333 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002334
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002335 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2336 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002337
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002338 if (mask_p & (1 << i))
2339 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002340
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002341 if (mask_n & (1 << i))
2342 l |= 1 << (i * 2 + (p ? 1 : 0));
2343 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002344
2345 /*
2346 * Bits in REGLPTXSCPDAT4TO0DXDY:
2347 * 17: DY0 18: DX0
2348 * 19: DY1 20: DX1
2349 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302350 * 23: DY3 24: DX3
2351 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002352 */
2353
2354 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302355
2356 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302357 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002358
2359 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360
2361 /* ENLPTXSCPDAT */
2362 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002363}
2364
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302365static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002366{
2367 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302368 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002369 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302370 /* REGLPTXSCPDAT4TO0DXDY */
2371 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002372}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002373
Archit Taneja9e7e9372012-08-14 12:29:22 +05302374static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002375{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002376 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2377 int t, i;
2378 bool in_use[DSI_MAX_NR_LANES];
2379 static const u8 offsets_old[] = { 28, 27, 26 };
2380 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2381 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002382
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002383 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2384 offsets = offsets_old;
2385 else
2386 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002387
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002388 for (i = 0; i < dsi->num_lanes_supported; ++i)
2389 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002390
2391 t = 100000;
2392 while (true) {
2393 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002394 int ok;
2395
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302396 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002397
2398 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002399 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2400 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002401 ok++;
2402 }
2403
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002404 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002405 break;
2406
2407 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002408 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2409 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002410 continue;
2411
2412 DSSERR("CIO TXCLKESC%d domain not coming " \
2413 "out of reset\n", i);
2414 }
2415 return -EIO;
2416 }
2417 }
2418
2419 return 0;
2420}
2421
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002422/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302423static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002424{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002425 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2426 unsigned mask = 0;
2427 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002428
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002429 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2430 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2431 mask |= 1 << i;
2432 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002433
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002434 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002435}
2436
Archit Taneja9e7e9372012-08-14 12:29:22 +05302437static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002440 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002441 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002442
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002443 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
Archit Taneja9e7e9372012-08-14 12:29:22 +05302445 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002446 if (r)
2447 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002448
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002450
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451 /* A dummy read using the SCP interface to any DSIPHY register is
2452 * required after DSIPHY reset to complete the reset of the DSI complex
2453 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302454 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302456 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002457 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2458 r = -EIO;
2459 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460 }
2461
Archit Taneja9e7e9372012-08-14 12:29:22 +05302462 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002463 if (r)
2464 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002465
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002466 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002468 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2469 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2470 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2471 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302472 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302474 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002475 unsigned mask_p;
2476 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302477
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002478 DSSDBG("manual ulps exit\n");
2479
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002480 /* ULPS is exited by Mark-1 state for 1ms, followed by
2481 * stop state. DSS HW cannot do this via the normal
2482 * ULPS exit sequence, as after reset the DSS HW thinks
2483 * that we are not in ULPS mode, and refuses to send the
2484 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002485 * manually by setting positive lines high and negative lines
2486 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002487 */
2488
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002489 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302490
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002491 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2492 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2493 continue;
2494 mask_p |= 1 << i;
2495 }
Archit Taneja75d72472011-05-16 15:17:08 +05302496
Archit Taneja9e7e9372012-08-14 12:29:22 +05302497 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002498 }
2499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302500 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002501 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002502 goto err_cio_pwr;
2503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002505 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2506 r = -ENODEV;
2507 goto err_cio_pwr_dom;
2508 }
2509
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302510 dsi_if_enable(dsidev, true);
2511 dsi_if_enable(dsidev, false);
2512 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002513
Archit Taneja9e7e9372012-08-14 12:29:22 +05302514 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002515 if (r)
2516 goto err_tx_clk_esc_rst;
2517
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302518 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002519 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2520 ktime_t wait = ns_to_ktime(1000 * 1000);
2521 set_current_state(TASK_UNINTERRUPTIBLE);
2522 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2523
2524 /* Disable the override. The lanes should be set to Mark-11
2525 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002527 }
2528
2529 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302530 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002531
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302532 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002533
Archit Tanejadca2b152012-08-16 18:02:00 +05302534 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302535 /* DDR_CLK_ALWAYS_ON */
2536 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302537 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302538 }
2539
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302540 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002541
2542 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002543
2544 return 0;
2545
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002546err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302547 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002548err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302549 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002550err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302551 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302552 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002553err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302554 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302555 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002556 return r;
2557}
2558
Archit Taneja9e7e9372012-08-14 12:29:22 +05302559static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002560{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002561 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302562
Archit Taneja8af6ff02011-09-05 16:48:27 +05302563 /* DDR_CLK_ALWAYS_ON */
2564 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302566 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2567 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302568 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002569}
2570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571static void dsi_config_tx_fifo(struct platform_device *dsidev,
2572 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002573 enum fifo_size size3, enum fifo_size size4)
2574{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302575 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002576 u32 r = 0;
2577 int add = 0;
2578 int i;
2579
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302580 dsi->vc[0].fifo_size = size1;
2581 dsi->vc[1].fifo_size = size2;
2582 dsi->vc[2].fifo_size = size3;
2583 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002584
2585 for (i = 0; i < 4; i++) {
2586 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302587 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002588
2589 if (add + size > 4) {
2590 DSSERR("Illegal FIFO configuration\n");
2591 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002592 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002593 }
2594
2595 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2596 r |= v << (8 * i);
2597 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2598 add += size;
2599 }
2600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302601 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002602}
2603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604static void dsi_config_rx_fifo(struct platform_device *dsidev,
2605 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002606 enum fifo_size size3, enum fifo_size size4)
2607{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302608 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002609 u32 r = 0;
2610 int add = 0;
2611 int i;
2612
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302613 dsi->vc[0].fifo_size = size1;
2614 dsi->vc[1].fifo_size = size2;
2615 dsi->vc[2].fifo_size = size3;
2616 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002617
2618 for (i = 0; i < 4; i++) {
2619 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302620 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002621
2622 if (add + size > 4) {
2623 DSSERR("Illegal FIFO configuration\n");
2624 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002625 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002626 }
2627
2628 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2629 r |= v << (8 * i);
2630 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2631 add += size;
2632 }
2633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302634 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002635}
2636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002638{
2639 u32 r;
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002642 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002646 DSSERR("TX_STOP bit not going down\n");
2647 return -EIO;
2648 }
2649
2650 return 0;
2651}
2652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302655 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002656}
2657
2658static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2659{
Archit Taneja2e868db2011-05-12 17:26:28 +05302660 struct dsi_packet_sent_handler_data *vp_data =
2661 (struct dsi_packet_sent_handler_data *) data;
2662 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302663 const int channel = dsi->update_channel;
2664 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002665
Archit Taneja2e868db2011-05-12 17:26:28 +05302666 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2667 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002668}
2669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302670static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002671{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302672 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302673 DECLARE_COMPLETION_ONSTACK(completion);
2674 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002675 int r = 0;
2676 u8 bit;
2677
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302678 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302681 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002682 if (r)
2683 goto err0;
2684
2685 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687 if (wait_for_completion_timeout(&completion,
2688 msecs_to_jiffies(10)) == 0) {
2689 DSSERR("Failed to complete previous frame transfer\n");
2690 r = -EIO;
2691 goto err1;
2692 }
2693 }
2694
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302695 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302696 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002697
2698 return 0;
2699err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302700 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302701 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002702err0:
2703 return r;
2704}
2705
2706static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2707{
Archit Taneja2e868db2011-05-12 17:26:28 +05302708 struct dsi_packet_sent_handler_data *l4_data =
2709 (struct dsi_packet_sent_handler_data *) data;
2710 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302711 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002712
Archit Taneja2e868db2011-05-12 17:26:28 +05302713 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2714 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002715}
2716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302717static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002718{
Archit Taneja2e868db2011-05-12 17:26:28 +05302719 DECLARE_COMPLETION_ONSTACK(completion);
2720 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002721 int r = 0;
2722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302723 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302724 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002725 if (r)
2726 goto err0;
2727
2728 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302729 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002730 if (wait_for_completion_timeout(&completion,
2731 msecs_to_jiffies(10)) == 0) {
2732 DSSERR("Failed to complete previous l4 transfer\n");
2733 r = -EIO;
2734 goto err1;
2735 }
2736 }
2737
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302738 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302739 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002740
2741 return 0;
2742err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302744 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002745err0:
2746 return r;
2747}
2748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302749static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002750{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302751 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2752
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302753 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002754
2755 WARN_ON(in_interrupt());
2756
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302757 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002758 return 0;
2759
Archit Tanejad6049142011-08-22 11:58:08 +05302760 switch (dsi->vc[channel].source) {
2761 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302763 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002765 default:
2766 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002767 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002768 }
2769}
2770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2772 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002774 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2775 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776
2777 enable = enable ? 1 : 0;
2778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302779 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302781 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2782 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2784 return -EIO;
2785 }
2786
2787 return 0;
2788}
2789
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302790static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791{
2792 u32 r;
2793
2794 DSSDBGF("%d", channel);
2795
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302796 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797
2798 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2799 DSSERR("VC(%d) busy when trying to configure it!\n",
2800 channel);
2801
2802 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2803 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2804 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2805 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2806 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2807 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2808 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002809 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2810 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002811
2812 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2813 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2814
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302815 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002816}
2817
Archit Tanejad6049142011-08-22 11:58:08 +05302818static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2819 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302821 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2822
Archit Tanejad6049142011-08-22 11:58:08 +05302823 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002824 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825
2826 DSSDBGF("%d", channel);
2827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302828 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002829
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302830 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002832 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302833 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002835 return -EIO;
2836 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837
Archit Tanejad6049142011-08-22 11:58:08 +05302838 /* SOURCE, 0 = L4, 1 = video port */
2839 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840
Archit Taneja9613c022011-03-22 06:33:36 -05002841 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302842 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2843 bool enable = source == DSI_VC_SOURCE_VP;
2844 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2845 }
Archit Taneja9613c022011-03-22 06:33:36 -05002846
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302847 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848
Archit Tanejad6049142011-08-22 11:58:08 +05302849 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002850
2851 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852}
2853
Archit Taneja1ffefe72011-05-12 17:26:24 +05302854void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2855 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302864 dsi_vc_enable(dsidev, channel, 0);
2865 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 dsi_vc_enable(dsidev, channel, 1);
2870 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302873
2874 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302875 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302876 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002878EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302882 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002883 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302884 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2886 (val >> 0) & 0xff,
2887 (val >> 8) & 0xff,
2888 (val >> 16) & 0xff,
2889 (val >> 24) & 0xff);
2890 }
2891}
2892
2893static void dsi_show_rx_ack_with_err(u16 err)
2894{
2895 DSSERR("\tACK with ERROR (%#x):\n", err);
2896 if (err & (1 << 0))
2897 DSSERR("\t\tSoT Error\n");
2898 if (err & (1 << 1))
2899 DSSERR("\t\tSoT Sync Error\n");
2900 if (err & (1 << 2))
2901 DSSERR("\t\tEoT Sync Error\n");
2902 if (err & (1 << 3))
2903 DSSERR("\t\tEscape Mode Entry Command Error\n");
2904 if (err & (1 << 4))
2905 DSSERR("\t\tLP Transmit Sync Error\n");
2906 if (err & (1 << 5))
2907 DSSERR("\t\tHS Receive Timeout Error\n");
2908 if (err & (1 << 6))
2909 DSSERR("\t\tFalse Control Error\n");
2910 if (err & (1 << 7))
2911 DSSERR("\t\t(reserved7)\n");
2912 if (err & (1 << 8))
2913 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2914 if (err & (1 << 9))
2915 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2916 if (err & (1 << 10))
2917 DSSERR("\t\tChecksum Error\n");
2918 if (err & (1 << 11))
2919 DSSERR("\t\tData type not recognized\n");
2920 if (err & (1 << 12))
2921 DSSERR("\t\tInvalid VC ID\n");
2922 if (err & (1 << 13))
2923 DSSERR("\t\tInvalid Transmission Length\n");
2924 if (err & (1 << 14))
2925 DSSERR("\t\t(reserved14)\n");
2926 if (err & (1 << 15))
2927 DSSERR("\t\tDSI Protocol Violation\n");
2928}
2929
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302930static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2931 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932{
2933 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302934 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935 u32 val;
2936 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302937 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002938 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302940 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941 u16 err = FLD_GET(val, 23, 8);
2942 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302943 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002944 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002945 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302946 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002947 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302949 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002950 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302952 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 } else {
2954 DSSERR("\tunknown datatype 0x%02x\n", dt);
2955 }
2956 }
2957 return 0;
2958}
2959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302962 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2963
2964 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965 DSSDBG("dsi_vc_send_bta %d\n", channel);
2966
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302967 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002968
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302969 /* RX_FIFO_NOT_EMPTY */
2970 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302972 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973 }
2974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002977 /* flush posted write */
2978 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2979
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980 return 0;
2981}
2982
Archit Taneja1ffefe72011-05-12 17:26:24 +05302983int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302985 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002986 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987 int r = 0;
2988 u32 err;
2989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002991 &completion, DSI_VC_IRQ_BTA);
2992 if (r)
2993 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002994
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302995 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002996 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002998 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303000 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003001 if (r)
3002 goto err2;
3003
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003004 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005 msecs_to_jiffies(500)) == 0) {
3006 DSSERR("Failed to receive BTA\n");
3007 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003008 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 }
3010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303011 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 if (err) {
3013 DSSERR("Error while sending BTA: %x\n", err);
3014 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003015 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003017err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303018 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003019 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003020err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303021 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003022 &completion, DSI_VC_IRQ_BTA);
3023err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003024 return r;
3025}
3026EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3027
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303028static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3029 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303031 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032 u32 val;
3033 u8 data_id;
3034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303035 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303037 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003038
3039 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3040 FLD_VAL(ecc, 31, 24);
3041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303042 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043}
3044
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303045static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3046 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047{
3048 u32 val;
3049
3050 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3051
3052/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3053 b1, b2, b3, b4, val); */
3054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303055 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056}
3057
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303058static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3059 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060{
3061 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303062 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063 int i;
3064 u8 *p;
3065 int r = 0;
3066 u8 b1, b2, b3, b4;
3067
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303068 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3070
3071 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303072 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073 DSSERR("unable to send long packet: packet too long.\n");
3074 return -EINVAL;
3075 }
3076
Archit Tanejad6049142011-08-22 11:58:08 +05303077 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303079 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081 p = data;
3082 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303083 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085
3086 b1 = *p++;
3087 b2 = *p++;
3088 b3 = *p++;
3089 b4 = *p++;
3090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303091 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003092 }
3093
3094 i = len % 4;
3095 if (i) {
3096 b1 = 0; b2 = 0; b3 = 0;
3097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303098 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099 DSSDBG("\tsending remainder bytes %d\n", i);
3100
3101 switch (i) {
3102 case 3:
3103 b1 = *p++;
3104 b2 = *p++;
3105 b3 = *p++;
3106 break;
3107 case 2:
3108 b1 = *p++;
3109 b2 = *p++;
3110 break;
3111 case 1:
3112 b1 = *p++;
3113 break;
3114 }
3115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303116 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117 }
3118
3119 return r;
3120}
3121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303122static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3123 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003124{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303125 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126 u32 r;
3127 u8 data_id;
3128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303129 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303131 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003132 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3133 channel,
3134 data_type, data & 0xff, (data >> 8) & 0xff);
3135
Archit Tanejad6049142011-08-22 11:58:08 +05303136 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303138 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003139 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3140 return -EINVAL;
3141 }
3142
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303143 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144
3145 r = (data_id << 0) | (data << 8) | (ecc << 24);
3146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303147 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003148
3149 return 0;
3150}
3151
Archit Taneja1ffefe72011-05-12 17:26:24 +05303152int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303154 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303155
Archit Taneja18b7d092011-09-05 17:01:08 +05303156 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3157 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003158}
3159EXPORT_SYMBOL(dsi_vc_send_null);
3160
Archit Taneja9e7e9372012-08-14 12:29:22 +05303161static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303162 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003163{
3164 int r;
3165
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303166 if (len == 0) {
3167 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303168 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303169 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3170 } else if (len == 1) {
3171 r = dsi_vc_send_short(dsidev, channel,
3172 type == DSS_DSI_CONTENT_GENERIC ?
3173 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303174 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003175 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303176 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303177 type == DSS_DSI_CONTENT_GENERIC ?
3178 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303179 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003180 data[0] | (data[1] << 8), 0);
3181 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303182 r = dsi_vc_send_long(dsidev, channel,
3183 type == DSS_DSI_CONTENT_GENERIC ?
3184 MIPI_DSI_GENERIC_LONG_WRITE :
3185 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003186 }
3187
3188 return r;
3189}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303190
3191int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3192 u8 *data, int len)
3193{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303194 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3195
3196 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303197 DSS_DSI_CONTENT_DCS);
3198}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003199EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3200
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303201int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3202 u8 *data, int len)
3203{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303204 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3205
3206 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303207 DSS_DSI_CONTENT_GENERIC);
3208}
3209EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3210
3211static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3212 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303214 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215 int r;
3216
Archit Taneja9e7e9372012-08-14 12:29:22 +05303217 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003219 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003220
Archit Taneja1ffefe72011-05-12 17:26:24 +05303221 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003222 if (r)
3223 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303225 /* RX_FIFO_NOT_EMPTY */
3226 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003227 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303228 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003229 r = -EIO;
3230 goto err;
3231 }
3232
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003233 return 0;
3234err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303235 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003236 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003237 return r;
3238}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303239
3240int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3241 int len)
3242{
3243 return dsi_vc_write_common(dssdev, channel, data, len,
3244 DSS_DSI_CONTENT_DCS);
3245}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246EXPORT_SYMBOL(dsi_vc_dcs_write);
3247
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303248int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3249 int len)
3250{
3251 return dsi_vc_write_common(dssdev, channel, data, len,
3252 DSS_DSI_CONTENT_GENERIC);
3253}
3254EXPORT_SYMBOL(dsi_vc_generic_write);
3255
Archit Taneja1ffefe72011-05-12 17:26:24 +05303256int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003257{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303258 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003259}
3260EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3261
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303262int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3263{
3264 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3265}
3266EXPORT_SYMBOL(dsi_vc_generic_write_0);
3267
Archit Taneja1ffefe72011-05-12 17:26:24 +05303268int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3269 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003270{
3271 u8 buf[2];
3272 buf[0] = dcs_cmd;
3273 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303274 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003275}
3276EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3277
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303278int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3279 u8 param)
3280{
3281 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3282}
3283EXPORT_SYMBOL(dsi_vc_generic_write_1);
3284
3285int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3286 u8 param1, u8 param2)
3287{
3288 u8 buf[2];
3289 buf[0] = param1;
3290 buf[1] = param2;
3291 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3292}
3293EXPORT_SYMBOL(dsi_vc_generic_write_2);
3294
Archit Taneja9e7e9372012-08-14 12:29:22 +05303295static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303296 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003297{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303298 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303299 int r;
3300
3301 if (dsi->debug_read)
3302 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3303 channel, dcs_cmd);
3304
3305 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3306 if (r) {
3307 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3308 " failed\n", channel, dcs_cmd);
3309 return r;
3310 }
3311
3312 return 0;
3313}
3314
Archit Taneja9e7e9372012-08-14 12:29:22 +05303315static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303316 int channel, u8 *reqdata, int reqlen)
3317{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3319 u16 data;
3320 u8 data_type;
3321 int r;
3322
3323 if (dsi->debug_read)
3324 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3325 channel, reqlen);
3326
3327 if (reqlen == 0) {
3328 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3329 data = 0;
3330 } else if (reqlen == 1) {
3331 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3332 data = reqdata[0];
3333 } else if (reqlen == 2) {
3334 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3335 data = reqdata[0] | (reqdata[1] << 8);
3336 } else {
3337 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003338 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303339 }
3340
3341 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3342 if (r) {
3343 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3344 " failed\n", channel, reqlen);
3345 return r;
3346 }
3347
3348 return 0;
3349}
3350
3351static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3352 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303353{
3354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003355 u32 val;
3356 u8 dt;
3357 int r;
3358
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003359 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303360 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003361 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003362 r = -EIO;
3363 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364 }
3365
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303366 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303367 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003368 DSSDBG("\theader: %08x\n", val);
3369 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303370 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003371 u16 err = FLD_GET(val, 23, 8);
3372 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003373 r = -EIO;
3374 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375
Archit Tanejab3b89c02011-08-30 16:07:39 +05303376 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3377 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3378 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003379 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303380 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303381 DSSDBG("\t%s short response, 1 byte: %02x\n",
3382 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3383 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003384
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003385 if (buflen < 1) {
3386 r = -EIO;
3387 goto err;
3388 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003389
3390 buf[0] = data;
3391
3392 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303393 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3394 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3395 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003396 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303397 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303398 DSSDBG("\t%s short response, 2 byte: %04x\n",
3399 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3400 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003401
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003402 if (buflen < 2) {
3403 r = -EIO;
3404 goto err;
3405 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003406
3407 buf[0] = data & 0xff;
3408 buf[1] = (data >> 8) & 0xff;
3409
3410 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303411 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3412 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3413 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003414 int w;
3415 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303416 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303417 DSSDBG("\t%s long response, len %d\n",
3418 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3419 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003420
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003421 if (len > buflen) {
3422 r = -EIO;
3423 goto err;
3424 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003425
3426 /* two byte checksum ends the packet, not included in len */
3427 for (w = 0; w < len + 2;) {
3428 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303429 val = dsi_read_reg(dsidev,
3430 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303431 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003432 DSSDBG("\t\t%02x %02x %02x %02x\n",
3433 (val >> 0) & 0xff,
3434 (val >> 8) & 0xff,
3435 (val >> 16) & 0xff,
3436 (val >> 24) & 0xff);
3437
3438 for (b = 0; b < 4; ++b) {
3439 if (w < len)
3440 buf[w] = (val >> (b * 8)) & 0xff;
3441 /* we discard the 2 byte checksum */
3442 ++w;
3443 }
3444 }
3445
3446 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003447 } else {
3448 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003449 r = -EIO;
3450 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003451 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003452
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003453err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303454 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3455 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003456
Archit Tanejab8509752011-08-30 15:48:23 +05303457 return r;
3458}
3459
3460int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3461 u8 *buf, int buflen)
3462{
3463 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3464 int r;
3465
Archit Taneja9e7e9372012-08-14 12:29:22 +05303466 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303467 if (r)
3468 goto err;
3469
3470 r = dsi_vc_send_bta_sync(dssdev, channel);
3471 if (r)
3472 goto err;
3473
Archit Tanejab3b89c02011-08-30 16:07:39 +05303474 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3475 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303476 if (r < 0)
3477 goto err;
3478
3479 if (r != buflen) {
3480 r = -EIO;
3481 goto err;
3482 }
3483
3484 return 0;
3485err:
3486 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3487 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003488}
3489EXPORT_SYMBOL(dsi_vc_dcs_read);
3490
Archit Tanejab3b89c02011-08-30 16:07:39 +05303491static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3492 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3493{
3494 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3495 int r;
3496
Archit Taneja9e7e9372012-08-14 12:29:22 +05303497 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303498 if (r)
3499 return r;
3500
3501 r = dsi_vc_send_bta_sync(dssdev, channel);
3502 if (r)
3503 return r;
3504
3505 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3506 DSS_DSI_CONTENT_GENERIC);
3507 if (r < 0)
3508 return r;
3509
3510 if (r != buflen) {
3511 r = -EIO;
3512 return r;
3513 }
3514
3515 return 0;
3516}
3517
3518int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3519 int buflen)
3520{
3521 int r;
3522
3523 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3524 if (r) {
3525 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3526 return r;
3527 }
3528
3529 return 0;
3530}
3531EXPORT_SYMBOL(dsi_vc_generic_read_0);
3532
3533int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3534 u8 *buf, int buflen)
3535{
3536 int r;
3537
3538 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3539 if (r) {
3540 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3541 return r;
3542 }
3543
3544 return 0;
3545}
3546EXPORT_SYMBOL(dsi_vc_generic_read_1);
3547
3548int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3549 u8 param1, u8 param2, u8 *buf, int buflen)
3550{
3551 int r;
3552 u8 reqdata[2];
3553
3554 reqdata[0] = param1;
3555 reqdata[1] = param2;
3556
3557 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3558 if (r) {
3559 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3560 return r;
3561 }
3562
3563 return 0;
3564}
3565EXPORT_SYMBOL(dsi_vc_generic_read_2);
3566
Archit Taneja1ffefe72011-05-12 17:26:24 +05303567int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3568 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003569{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303570 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3571
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303572 return dsi_vc_send_short(dsidev, channel,
3573 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574}
3575EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303577static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003578{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303579 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003580 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003581 int r, i;
3582 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003583
3584 DSSDBGF();
3585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303586 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003587
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303588 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003589
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303590 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003591 return 0;
3592
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003593 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303594 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003595 dsi_if_enable(dsidev, 0);
3596 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3597 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003598 }
3599
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303600 dsi_sync_vc(dsidev, 0);
3601 dsi_sync_vc(dsidev, 1);
3602 dsi_sync_vc(dsidev, 2);
3603 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303605 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303607 dsi_vc_enable(dsidev, 0, false);
3608 dsi_vc_enable(dsidev, 1, false);
3609 dsi_vc_enable(dsidev, 2, false);
3610 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303612 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003613 DSSERR("HS busy when enabling ULPS\n");
3614 return -EIO;
3615 }
3616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303617 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003618 DSSERR("LP busy when enabling ULPS\n");
3619 return -EIO;
3620 }
3621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303622 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003623 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3624 if (r)
3625 return r;
3626
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003627 mask = 0;
3628
3629 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3630 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3631 continue;
3632 mask |= 1 << i;
3633 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003634 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3635 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003636 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003637
Tomi Valkeinena702c852011-10-12 10:10:21 +03003638 /* flush posted write and wait for SCP interface to finish the write */
3639 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003640
3641 if (wait_for_completion_timeout(&completion,
3642 msecs_to_jiffies(1000)) == 0) {
3643 DSSERR("ULPS enable timeout\n");
3644 r = -EIO;
3645 goto err;
3646 }
3647
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303648 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003649 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3650
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003651 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003652 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003653
Tomi Valkeinena702c852011-10-12 10:10:21 +03003654 /* flush posted write and wait for SCP interface to finish the write */
3655 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003656
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303657 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003658
3659 dsi_if_enable(dsidev, false);
3660
3661 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303662
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003663 return 0;
3664
3665err:
3666 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3668 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003671static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3672 unsigned ticks, bool x4, bool x16)
3673{
3674 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675 unsigned long total_ticks;
3676 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303677
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003678 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303679
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003680 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003681 fck = dsi_fclk_rate(dsidev);
3682
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303684 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003685 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003686 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3687 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3688 dsi_write_reg(dsidev, DSI_TIMING2, r);
3689
3690 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3691
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003692 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3693 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303694 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3695 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003696}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003698static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3699 bool x8, bool x16)
3700{
3701 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702 unsigned long total_ticks;
3703 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303704
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003705 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303706
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003707 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003708 fck = dsi_fclk_rate(dsidev);
3709
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303711 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003712 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003713 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3714 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3715 dsi_write_reg(dsidev, DSI_TIMING1, r);
3716
3717 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3718
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003719 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3720 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303721 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3722 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003723}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003724
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003725static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3726 unsigned ticks, bool x4, bool x16)
3727{
3728 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003729 unsigned long total_ticks;
3730 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303731
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003732 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303733
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003734 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003735 fck = dsi_fclk_rate(dsidev);
3736
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303738 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003739 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003740 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3741 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3742 dsi_write_reg(dsidev, DSI_TIMING1, r);
3743
3744 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3745
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3747 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303748 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3749 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003752static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3753 unsigned ticks, bool x4, bool x16)
3754{
3755 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756 unsigned long total_ticks;
3757 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303758
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003759 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303760
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003761 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003762 fck = dsi_get_txbyteclkhs(dsidev);
3763
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303765 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003767 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3768 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3769 dsi_write_reg(dsidev, DSI_TIMING2, r);
3770
3771 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3772
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003773 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3774 total_ticks,
3775 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303776 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003777}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303778
Archit Taneja9e7e9372012-08-14 12:29:22 +05303779static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303780{
Archit Tanejadca2b152012-08-16 18:02:00 +05303781 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303782 int num_line_buffers;
3783
Archit Tanejadca2b152012-08-16 18:02:00 +05303784 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303785 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303786 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303787 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303788 /*
3789 * Don't use line buffers if width is greater than the video
3790 * port's line buffer size
3791 */
3792 if (line_buf_size <= timings->x_res * bpp / 8)
3793 num_line_buffers = 0;
3794 else
3795 num_line_buffers = 2;
3796 } else {
3797 /* Use maximum number of line buffers in command mode */
3798 num_line_buffers = 2;
3799 }
3800
3801 /* LINE_BUFFER */
3802 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3803}
3804
Archit Taneja9e7e9372012-08-14 12:29:22 +05303805static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303806{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303807 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3808 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3809 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303810 u32 r;
3811
3812 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303813 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3814 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3815 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303816 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3817 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3818 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3819 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3820 dsi_write_reg(dsidev, DSI_CTRL, r);
3821}
3822
Archit Taneja9e7e9372012-08-14 12:29:22 +05303823static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303824{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303825 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3826 int blanking_mode = dsi->vm_timings.blanking_mode;
3827 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3828 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3829 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303830 u32 r;
3831
3832 /*
3833 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3834 * 1 = Long blanking packets are sent in corresponding blanking periods
3835 */
3836 r = dsi_read_reg(dsidev, DSI_CTRL);
3837 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3838 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3839 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3840 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3841 dsi_write_reg(dsidev, DSI_CTRL, r);
3842}
3843
Archit Taneja6f28c292012-05-15 11:32:18 +05303844/*
3845 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3846 * results in maximum transition time for data and clock lanes to enter and
3847 * exit HS mode. Hence, this is the scenario where the least amount of command
3848 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3849 * clock cycles that can be used to interleave command mode data in HS so that
3850 * all scenarios are satisfied.
3851 */
3852static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3853 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3854{
3855 int transition;
3856
3857 /*
3858 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3859 * time of data lanes only, if it isn't set, we need to consider HS
3860 * transition time of both data and clock lanes. HS transition time
3861 * of Scenario 3 is considered.
3862 */
3863 if (ddr_alwon) {
3864 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3865 } else {
3866 int trans1, trans2;
3867 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3868 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3869 enter_hs + 1;
3870 transition = max(trans1, trans2);
3871 }
3872
3873 return blank > transition ? blank - transition : 0;
3874}
3875
3876/*
3877 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3878 * results in maximum transition time for data lanes to enter and exit LP mode.
3879 * Hence, this is the scenario where the least amount of command mode data can
3880 * be interleaved. We program the minimum amount of bytes that can be
3881 * interleaved in LP so that all scenarios are satisfied.
3882 */
3883static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3884 int lp_clk_div, int tdsi_fclk)
3885{
3886 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3887 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3888 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3889 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3890 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3891
3892 /* maximum LP transition time according to Scenario 1 */
3893 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3894
3895 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3896 tlp_avail = thsbyte_clk * (blank - trans_lp);
3897
Archit Taneja2e063c32012-06-04 13:36:34 +05303898 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303899
3900 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3901 26) / 16;
3902
3903 return max(lp_inter, 0);
3904}
3905
3906static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3907{
3908 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3909 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3910 int blanking_mode;
3911 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3912 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3913 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3914 int tclk_trail, ths_exit, exiths_clk;
3915 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303916 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303917 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303918 int ndl = dsi->num_lanes_used - 1;
3919 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3920 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3921 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3922 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3923 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3924 u32 r;
3925
3926 r = dsi_read_reg(dsidev, DSI_CTRL);
3927 blanking_mode = FLD_GET(r, 20, 20);
3928 hfp_blanking_mode = FLD_GET(r, 21, 21);
3929 hbp_blanking_mode = FLD_GET(r, 22, 22);
3930 hsa_blanking_mode = FLD_GET(r, 23, 23);
3931
3932 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3933 hbp = FLD_GET(r, 11, 0);
3934 hfp = FLD_GET(r, 23, 12);
3935 hsa = FLD_GET(r, 31, 24);
3936
3937 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3938 ddr_clk_post = FLD_GET(r, 7, 0);
3939 ddr_clk_pre = FLD_GET(r, 15, 8);
3940
3941 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3942 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3943 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3944
3945 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3946 lp_clk_div = FLD_GET(r, 12, 0);
3947 ddr_alwon = FLD_GET(r, 13, 13);
3948
3949 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3950 ths_exit = FLD_GET(r, 7, 0);
3951
3952 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3953 tclk_trail = FLD_GET(r, 15, 8);
3954
3955 exiths_clk = ths_exit + tclk_trail;
3956
3957 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3958 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3959
3960 if (!hsa_blanking_mode) {
3961 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3962 enter_hs_mode_lat, exit_hs_mode_lat,
3963 exiths_clk, ddr_clk_pre, ddr_clk_post);
3964 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3965 enter_hs_mode_lat, exit_hs_mode_lat,
3966 lp_clk_div, dsi_fclk_hsdiv);
3967 }
3968
3969 if (!hfp_blanking_mode) {
3970 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3971 enter_hs_mode_lat, exit_hs_mode_lat,
3972 exiths_clk, ddr_clk_pre, ddr_clk_post);
3973 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3974 enter_hs_mode_lat, exit_hs_mode_lat,
3975 lp_clk_div, dsi_fclk_hsdiv);
3976 }
3977
3978 if (!hbp_blanking_mode) {
3979 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3980 enter_hs_mode_lat, exit_hs_mode_lat,
3981 exiths_clk, ddr_clk_pre, ddr_clk_post);
3982
3983 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3984 enter_hs_mode_lat, exit_hs_mode_lat,
3985 lp_clk_div, dsi_fclk_hsdiv);
3986 }
3987
3988 if (!blanking_mode) {
3989 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3990 enter_hs_mode_lat, exit_hs_mode_lat,
3991 exiths_clk, ddr_clk_pre, ddr_clk_post);
3992
3993 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3994 enter_hs_mode_lat, exit_hs_mode_lat,
3995 lp_clk_div, dsi_fclk_hsdiv);
3996 }
3997
3998 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3999 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
4000 bl_interleave_hs);
4001
4002 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4003 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
4004 bl_interleave_lp);
4005
4006 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
4007 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
4008 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4009 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4010 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4011
4012 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4013 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4014 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4015 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4016 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4017
4018 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4019 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4020 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4021 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4022}
4023
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004024static int dsi_proto_config(struct omap_dss_device *dssdev)
4025{
4026 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05304027 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004028 u32 r;
4029 int buswidth = 0;
4030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304031 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004032 DSI_FIFO_SIZE_32,
4033 DSI_FIFO_SIZE_32,
4034 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304036 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004037 DSI_FIFO_SIZE_32,
4038 DSI_FIFO_SIZE_32,
4039 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004040
4041 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304042 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4043 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4044 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4045 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004046
Archit Taneja02c39602012-08-10 15:01:33 +05304047 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004048 case 16:
4049 buswidth = 0;
4050 break;
4051 case 18:
4052 buswidth = 1;
4053 break;
4054 case 24:
4055 buswidth = 2;
4056 break;
4057 default:
4058 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004059 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004060 }
4061
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304062 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004063 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4064 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4065 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4066 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4067 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4068 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004069 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4070 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004071 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4072 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4073 /* DCS_CMD_CODE, 1=start, 0=continue */
4074 r = FLD_MOD(r, 0, 25, 25);
4075 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304077 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004078
Archit Taneja9e7e9372012-08-14 12:29:22 +05304079 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304080
Archit Tanejadca2b152012-08-16 18:02:00 +05304081 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304082 dsi_config_vp_sync_events(dsidev);
4083 dsi_config_blanking_modes(dsidev);
Archit Taneja6f28c292012-05-15 11:32:18 +05304084 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304085 }
4086
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304087 dsi_vc_initial_config(dsidev, 0);
4088 dsi_vc_initial_config(dsidev, 1);
4089 dsi_vc_initial_config(dsidev, 2);
4090 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004091
4092 return 0;
4093}
4094
Archit Taneja9e7e9372012-08-14 12:29:22 +05304095static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004096{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004097 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004098 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4099 unsigned tclk_pre, tclk_post;
4100 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4101 unsigned ths_trail, ths_exit;
4102 unsigned ddr_clk_pre, ddr_clk_post;
4103 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4104 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004105 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004106 u32 r;
4107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304108 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004109 ths_prepare = FLD_GET(r, 31, 24);
4110 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4111 ths_zero = ths_prepare_ths_zero - ths_prepare;
4112 ths_trail = FLD_GET(r, 15, 8);
4113 ths_exit = FLD_GET(r, 7, 0);
4114
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304115 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004116 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004117 tclk_trail = FLD_GET(r, 15, 8);
4118 tclk_zero = FLD_GET(r, 7, 0);
4119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304120 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004121 tclk_prepare = FLD_GET(r, 7, 0);
4122
4123 /* min 8*UI */
4124 tclk_pre = 20;
4125 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304126 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127
Archit Taneja8af6ff02011-09-05 16:48:27 +05304128 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004129
4130 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4131 4);
4132 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4133
4134 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4135 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304137 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004138 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4139 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304140 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004141
4142 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4143 ddr_clk_pre,
4144 ddr_clk_post);
4145
4146 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4147 DIV_ROUND_UP(ths_prepare, 4) +
4148 DIV_ROUND_UP(ths_zero + 3, 4);
4149
4150 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4151
4152 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4153 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304154 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004155
4156 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4157 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304158
Archit Tanejadca2b152012-08-16 18:02:00 +05304159 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304160 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304161 int hsa = dsi->vm_timings.hsa;
4162 int hfp = dsi->vm_timings.hfp;
4163 int hbp = dsi->vm_timings.hbp;
4164 int vsa = dsi->vm_timings.vsa;
4165 int vfp = dsi->vm_timings.vfp;
4166 int vbp = dsi->vm_timings.vbp;
4167 int window_sync = dsi->vm_timings.window_sync;
4168 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304169 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304170 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304171 int tl, t_he, width_bytes;
4172
4173 t_he = hsync_end ?
4174 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4175
4176 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4177
4178 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4179 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4180 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4181
4182 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4183 hfp, hsync_end ? hsa : 0, tl);
4184 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4185 vsa, timings->y_res);
4186
4187 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4188 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4189 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4190 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4191 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4192
4193 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4194 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4195 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4196 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4197 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4198 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4199
4200 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4201 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4202 r = FLD_MOD(r, tl, 31, 16); /* TL */
4203 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4204 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004205}
4206
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004207int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4208 const struct omap_dsi_pin_config *pin_cfg)
4209{
4210 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4211 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4212 int num_pins;
4213 const int *pins;
4214 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4215 int num_lanes;
4216 int i;
4217
4218 static const enum dsi_lane_function functions[] = {
4219 DSI_LANE_CLK,
4220 DSI_LANE_DATA1,
4221 DSI_LANE_DATA2,
4222 DSI_LANE_DATA3,
4223 DSI_LANE_DATA4,
4224 };
4225
4226 num_pins = pin_cfg->num_pins;
4227 pins = pin_cfg->pins;
4228
4229 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4230 || num_pins % 2 != 0)
4231 return -EINVAL;
4232
4233 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4234 lanes[i].function = DSI_LANE_UNUSED;
4235
4236 num_lanes = 0;
4237
4238 for (i = 0; i < num_pins; i += 2) {
4239 u8 lane, pol;
4240 int dx, dy;
4241
4242 dx = pins[i];
4243 dy = pins[i + 1];
4244
4245 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4246 return -EINVAL;
4247
4248 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4249 return -EINVAL;
4250
4251 if (dx & 1) {
4252 if (dy != dx - 1)
4253 return -EINVAL;
4254 pol = 1;
4255 } else {
4256 if (dy != dx + 1)
4257 return -EINVAL;
4258 pol = 0;
4259 }
4260
4261 lane = dx / 2;
4262
4263 lanes[lane].function = functions[i / 2];
4264 lanes[lane].polarity = pol;
4265 num_lanes++;
4266 }
4267
4268 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4269 dsi->num_lanes_used = num_lanes;
4270
4271 return 0;
4272}
4273EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4274
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004275int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4276 unsigned long ddr_clk, unsigned long lp_clk)
4277{
4278 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4279 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4280 struct dsi_clock_info cinfo;
4281 struct dispc_clock_info dispc_cinfo;
4282 unsigned lp_clk_div;
4283 unsigned long dsi_fclk;
4284 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4285 unsigned long pck;
4286 int r;
4287
4288 DSSDBGF("ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
4289
4290 mutex_lock(&dsi->lock);
4291
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004292 /* Calculate PLL output clock */
4293 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004294 if (r)
4295 goto err;
4296
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004297 /* Calculate PLL's DSI clock */
4298 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4299
4300 /* Calculate PLL's DISPC clock and pck & lck divs */
4301 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4302 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4303 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4304 if (r)
4305 goto err;
4306
4307 /* Calculate LP clock */
4308 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4309 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4310
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004311 dssdev->clocks.dsi.regn = cinfo.regn;
4312 dssdev->clocks.dsi.regm = cinfo.regm;
4313 dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
4314 dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
4315
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004316 dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
4317
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004318 dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
4319 dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;
4320
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004321 dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
4322
4323 dssdev->clocks.dispc.channel.lcd_clk_src =
4324 dsi->module_id == 0 ?
4325 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4326 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4327
4328 dssdev->clocks.dsi.dsi_fclk_src =
4329 dsi->module_id == 0 ?
4330 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4331 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4332
4333 mutex_unlock(&dsi->lock);
4334 return 0;
4335err:
4336 mutex_unlock(&dsi->lock);
4337 return r;
4338}
4339EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4340
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004341int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304342{
4343 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304344 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304345 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304346 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304347 u8 data_type;
4348 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004349 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304350
Archit Tanejadca2b152012-08-16 18:02:00 +05304351 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304352 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004353 case OMAP_DSS_DSI_FMT_RGB888:
4354 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4355 break;
4356 case OMAP_DSS_DSI_FMT_RGB666:
4357 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4358 break;
4359 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4360 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4361 break;
4362 case OMAP_DSS_DSI_FMT_RGB565:
4363 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4364 break;
4365 default:
4366 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004367 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004368 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304369
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004370 dsi_if_enable(dsidev, false);
4371 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304372
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004373 /* MODE, 1 = video mode */
4374 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304375
Archit Tanejae67458a2012-08-13 14:17:30 +05304376 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304377
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004378 dsi_vc_write_long_header(dsidev, channel, data_type,
4379 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304380
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004381 dsi_vc_enable(dsidev, channel, true);
4382 dsi_if_enable(dsidev, true);
4383 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304384
Archit Tanejaeea83402012-09-04 11:42:36 +05304385 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004386 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304387 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004388 dsi_if_enable(dsidev, false);
4389 dsi_vc_enable(dsidev, channel, false);
4390 }
4391
4392 return r;
4393 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304394
4395 return 0;
4396}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004397EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304398
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004399void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304400{
4401 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304402 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304403 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304404
Archit Tanejadca2b152012-08-16 18:02:00 +05304405 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004406 dsi_if_enable(dsidev, false);
4407 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304408
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004409 /* MODE, 0 = command mode */
4410 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304411
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004412 dsi_vc_enable(dsidev, channel, true);
4413 dsi_if_enable(dsidev, true);
4414 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304415
Archit Tanejaeea83402012-09-04 11:42:36 +05304416 dss_mgr_disable(mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304417}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004418EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304419
Archit Taneja55cd63a2012-08-09 15:41:13 +05304420static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004421{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304422 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304423 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304424 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004425 unsigned bytespp;
4426 unsigned bytespl;
4427 unsigned bytespf;
4428 unsigned total_len;
4429 unsigned packet_payload;
4430 unsigned packet_len;
4431 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004432 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304433 const unsigned channel = dsi->update_channel;
Archit Taneja0c65622b2011-05-16 15:17:09 +05304434 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304435 u16 w = dsi->timings.x_res;
4436 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004437
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004438 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439
Archit Tanejad6049142011-08-22 11:58:08 +05304440 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004441
Archit Taneja02c39602012-08-10 15:01:33 +05304442 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004443 bytespl = w * bytespp;
4444 bytespf = bytespl * h;
4445
4446 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4447 * number of lines in a packet. See errata about VP_CLK_RATIO */
4448
4449 if (bytespf < line_buf_size)
4450 packet_payload = bytespf;
4451 else
4452 packet_payload = (line_buf_size) / bytespl * bytespl;
4453
4454 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4455 total_len = (bytespf / packet_payload) * packet_len;
4456
4457 if (bytespf % packet_payload)
4458 total_len += (bytespf % packet_payload) + 1;
4459
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004460 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304461 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004462
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304463 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304464 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304466 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004467 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4468 else
4469 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304470 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004471
4472 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4473 * because DSS interrupts are not capable of waking up the CPU and the
4474 * framedone interrupt could be delayed for quite a long time. I think
4475 * the same goes for any DSS interrupts, but for some reason I have not
4476 * seen the problem anywhere else than here.
4477 */
4478 dispc_disable_sidle();
4479
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304480 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004481
Archit Taneja49dbf582011-05-16 15:17:07 +05304482 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4483 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004484 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004485
Archit Tanejaeea83402012-09-04 11:42:36 +05304486 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304487
Archit Tanejaeea83402012-09-04 11:42:36 +05304488 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304490 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004491 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4492 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304493 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304495 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496
4497#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304498 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004499#endif
4500 }
4501}
4502
4503#ifdef DSI_CATCH_MISSING_TE
4504static void dsi_te_timeout(unsigned long arg)
4505{
4506 DSSERR("TE not received for 250ms!\n");
4507}
4508#endif
4509
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304510static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004511{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304512 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4513
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004514 /* SIDLEMODE back to smart-idle */
4515 dispc_enable_sidle();
4516
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304517 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004518 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304519 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004520 }
4521
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304522 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004523
4524 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304525 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004526}
4527
4528static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4529{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304530 struct dsi_data *dsi = container_of(work, struct dsi_data,
4531 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004532 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4533 * 250ms which would conflict with this timeout work. What should be
4534 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004535 * possibly scheduled framedone work. However, cancelling the transfer
4536 * on the HW is buggy, and would probably require resetting the whole
4537 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004538
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004539 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004540
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304541 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004542}
4543
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004544static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004545{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304546 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304547 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4548
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004549 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4550 * turns itself off. However, DSI still has the pixels in its buffers,
4551 * and is sending the data.
4552 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553
Tejun Heo136b5722012-08-21 13:18:24 -07004554 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304556 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004557}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004558
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004559int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004560 void (*callback)(int, void *), void *data)
4561{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304562 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304563 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004564 u16 dw, dh;
4565
4566 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304567
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304568 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004569
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004570 dsi->framedone_callback = callback;
4571 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004572
Archit Tanejae3525742012-08-09 15:23:43 +05304573 dw = dsi->timings.x_res;
4574 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004575
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004576#ifdef DEBUG
4577 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304578 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004579#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304580 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004581
4582 return 0;
4583}
4584EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004585
4586/* Display funcs */
4587
Archit Taneja7d2572f2012-06-29 14:31:07 +05304588static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4589{
4590 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4591 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4592 struct dispc_clock_info dispc_cinfo;
4593 int r;
4594 unsigned long long fck;
4595
4596 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4597
4598 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4599 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4600
4601 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4602 if (r) {
4603 DSSERR("Failed to calc dispc clocks\n");
4604 return r;
4605 }
4606
4607 dsi->mgr_config.clock_info = dispc_cinfo;
4608
4609 return 0;
4610}
4611
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004612static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4613{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304614 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4615 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304616 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304617 int r;
4618 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304619
Archit Tanejadca2b152012-08-16 18:02:00 +05304620 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304621 dsi->timings.hsw = 1;
4622 dsi->timings.hfp = 1;
4623 dsi->timings.hbp = 1;
4624 dsi->timings.vsw = 1;
4625 dsi->timings.vfp = 0;
4626 dsi->timings.vbp = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004627
Archit Tanejaeea83402012-09-04 11:42:36 +05304628 irq = dispc_mgr_get_framedone_irq(mgr->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304629
4630 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304631 (void *) dsidev, irq);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304632 if (r) {
4633 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304634 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304635 }
4636
Archit Taneja7d2572f2012-06-29 14:31:07 +05304637 dsi->mgr_config.stallmode = true;
4638 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304639 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304640 dsi->mgr_config.stallmode = false;
4641 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004642 }
4643
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304644 /*
4645 * override interlace, logic level and edge related parameters in
4646 * omap_video_timings with default values
4647 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304648 dsi->timings.interlace = false;
4649 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4650 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4651 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4652 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4653 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304654
Archit Tanejaeea83402012-09-04 11:42:36 +05304655 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304656
Archit Taneja7d2572f2012-06-29 14:31:07 +05304657 r = dsi_configure_dispc_clocks(dssdev);
4658 if (r)
4659 goto err1;
4660
4661 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4662 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304663 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304664 dsi->mgr_config.lcden_sig_polarity = 0;
4665
Archit Tanejaeea83402012-09-04 11:42:36 +05304666 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304667
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004668 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304669err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304670 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304671 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304672 (void *) dsidev, irq);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304673err:
4674 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004675}
4676
4677static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4678{
Archit Tanejadca2b152012-08-16 18:02:00 +05304679 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4680 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304681 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejadca2b152012-08-16 18:02:00 +05304682
4683 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304684 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304685
Archit Tanejaeea83402012-09-04 11:42:36 +05304686 irq = dispc_mgr_get_framedone_irq(mgr->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304687
Archit Taneja8af6ff02011-09-05 16:48:27 +05304688 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304689 (void *) dsidev, irq);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304690 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004691}
4692
4693static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4694{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304695 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004696 struct dsi_clock_info cinfo;
4697 int r;
4698
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004699 cinfo.regn = dssdev->clocks.dsi.regn;
4700 cinfo.regm = dssdev->clocks.dsi.regm;
4701 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4702 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004703 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004704 if (r) {
4705 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004706 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004707 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004708
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304709 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004710 if (r) {
4711 DSSERR("Failed to set dsi clocks\n");
4712 return r;
4713 }
4714
4715 return 0;
4716}
4717
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004718static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4719{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304720 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004721 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304722 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004723 int r;
4724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304725 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004726 if (r)
4727 goto err0;
4728
4729 r = dsi_configure_dsi_clocks(dssdev);
4730 if (r)
4731 goto err1;
4732
Archit Tanejae8881662011-04-12 13:52:24 +05304733 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004734 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Tanejaeea83402012-09-04 11:42:36 +05304735 dss_select_lcd_clk_source(mgr->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304736 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004737
4738 DSSDBG("PLL OK\n");
4739
Archit Taneja9e7e9372012-08-14 12:29:22 +05304740 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741 if (r)
4742 goto err2;
4743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304744 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004745
Archit Taneja9e7e9372012-08-14 12:29:22 +05304746 dsi_proto_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004747 dsi_set_lp_clk_divisor(dssdev);
4748
4749 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304750 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004751
4752 r = dsi_proto_config(dssdev);
4753 if (r)
4754 goto err3;
4755
4756 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304757 dsi_vc_enable(dsidev, 0, 1);
4758 dsi_vc_enable(dsidev, 1, 1);
4759 dsi_vc_enable(dsidev, 2, 1);
4760 dsi_vc_enable(dsidev, 3, 1);
4761 dsi_if_enable(dsidev, 1);
4762 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004763
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004764 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004765err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304766 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004767err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304768 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004769 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304770 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004771
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004772err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304773 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004774err0:
4775 return r;
4776}
4777
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004778static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004779 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004780{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304781 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304782 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304783 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304784
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304785 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304786 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004787
Ville Syrjäläd7370102010-04-22 22:50:09 +02004788 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304789 dsi_if_enable(dsidev, 0);
4790 dsi_vc_enable(dsidev, 0, 0);
4791 dsi_vc_enable(dsidev, 1, 0);
4792 dsi_vc_enable(dsidev, 2, 0);
4793 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004794
Archit Taneja89a35e52011-04-12 13:52:23 +05304795 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004796 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304797 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304798 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304799 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004800}
4801
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004802int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004803{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304804 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304805 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304806 struct omap_dss_output *out = dssdev->output;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004807 int r = 0;
4808
4809 DSSDBG("dsi_display_enable\n");
4810
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304811 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004812
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304813 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004814
Archit Tanejaeea83402012-09-04 11:42:36 +05304815 if (out == NULL || out->manager == NULL) {
4816 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004817 r = -ENODEV;
4818 goto err_start_dev;
4819 }
4820
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004821 r = omap_dss_start_device(dssdev);
4822 if (r) {
4823 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004824 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004825 }
4826
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004827 r = dsi_runtime_get(dsidev);
4828 if (r)
4829 goto err_get_dsi;
4830
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304831 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004833 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004834
4835 r = dsi_display_init_dispc(dssdev);
4836 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004837 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004838
4839 r = dsi_display_init_dsi(dssdev);
4840 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004841 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004842
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304843 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004844
4845 return 0;
4846
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004847err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004848 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004849err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304850 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004851 dsi_runtime_put(dsidev);
4852err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004853 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004854err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304855 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004856 DSSDBG("dsi_display_enable FAILED\n");
4857 return r;
4858}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004859EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004860
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004861void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004862 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004863{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304864 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304865 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304866
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004867 DSSDBG("dsi_display_disable\n");
4868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304869 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004870
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304871 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004872
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004873 dsi_sync_vc(dsidev, 0);
4874 dsi_sync_vc(dsidev, 1);
4875 dsi_sync_vc(dsidev, 2);
4876 dsi_sync_vc(dsidev, 3);
4877
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004878 dsi_display_uninit_dispc(dssdev);
4879
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004880 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004881
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004882 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304883 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004884
4885 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004886
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304887 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004888}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004889EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004890
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004891int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004892{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304893 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4894 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4895
4896 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004897 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004898}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004899EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004900
Archit Tanejae67458a2012-08-13 14:17:30 +05304901void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4902 struct omap_video_timings *timings)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004903{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304904 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4905 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4906
Archit Tanejae67458a2012-08-13 14:17:30 +05304907 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004908
Archit Tanejae67458a2012-08-13 14:17:30 +05304909 dsi->timings = *timings;
4910
4911 mutex_unlock(&dsi->lock);
4912}
4913EXPORT_SYMBOL(omapdss_dsi_set_timings);
4914
Archit Tanejae3525742012-08-09 15:23:43 +05304915void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4916{
4917 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4918 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4919
4920 mutex_lock(&dsi->lock);
4921
4922 dsi->timings.x_res = w;
4923 dsi->timings.y_res = h;
4924
4925 mutex_unlock(&dsi->lock);
4926}
4927EXPORT_SYMBOL(omapdss_dsi_set_size);
4928
Archit Taneja02c39602012-08-10 15:01:33 +05304929void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4930 enum omap_dss_dsi_pixel_format fmt)
4931{
4932 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4933 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4934
4935 mutex_lock(&dsi->lock);
4936
4937 dsi->pix_fmt = fmt;
4938
4939 mutex_unlock(&dsi->lock);
4940}
4941EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4942
Archit Tanejadca2b152012-08-16 18:02:00 +05304943void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4944 enum omap_dss_dsi_mode mode)
4945{
4946 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4947 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4948
4949 mutex_lock(&dsi->lock);
4950
4951 dsi->mode = mode;
4952
4953 mutex_unlock(&dsi->lock);
4954}
4955EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4956
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304957void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4958 struct omap_dss_dsi_videomode_timings *timings)
4959{
4960 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4961 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4962
4963 mutex_lock(&dsi->lock);
4964
4965 dsi->vm_timings = *timings;
4966
4967 mutex_unlock(&dsi->lock);
4968}
4969EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4970
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004971static int __init dsi_init_display(struct omap_dss_device *dssdev)
4972{
Archit Tanejaeea83402012-09-04 11:42:36 +05304973 struct platform_device *dsidev =
4974 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004975 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4976
4977 DSSDBG("DSI init\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004978
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304979 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004980 struct regulator *vdds_dsi;
4981
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304982 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004983
4984 if (IS_ERR(vdds_dsi)) {
4985 DSSERR("can't get VDDS_DSI regulator\n");
4986 return PTR_ERR(vdds_dsi);
4987 }
4988
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304989 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004990 }
4991
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004992 return 0;
4993}
4994
Archit Taneja5ee3c142011-03-02 12:35:53 +05304995int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4996{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304997 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4998 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304999 int i;
5000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305001 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5002 if (!dsi->vc[i].dssdev) {
5003 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305004 *channel = i;
5005 return 0;
5006 }
5007 }
5008
5009 DSSERR("cannot get VC for display %s", dssdev->name);
5010 return -ENOSPC;
5011}
5012EXPORT_SYMBOL(omap_dsi_request_vc);
5013
5014int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5015{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305016 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5017 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5018
Archit Taneja5ee3c142011-03-02 12:35:53 +05305019 if (vc_id < 0 || vc_id > 3) {
5020 DSSERR("VC ID out of range\n");
5021 return -EINVAL;
5022 }
5023
5024 if (channel < 0 || channel > 3) {
5025 DSSERR("Virtual Channel out of range\n");
5026 return -EINVAL;
5027 }
5028
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305029 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305030 DSSERR("Virtual Channel not allocated to display %s\n",
5031 dssdev->name);
5032 return -EINVAL;
5033 }
5034
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305035 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305036
5037 return 0;
5038}
5039EXPORT_SYMBOL(omap_dsi_set_vc_id);
5040
5041void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5042{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305043 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5044 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5045
Archit Taneja5ee3c142011-03-02 12:35:53 +05305046 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305047 dsi->vc[channel].dssdev == dssdev) {
5048 dsi->vc[channel].dssdev = NULL;
5049 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305050 }
5051}
5052EXPORT_SYMBOL(omap_dsi_release_vc);
5053
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305054void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005055{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305056 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305057 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305058 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5059 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005060}
5061
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305062void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005063{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305064 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305065 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305066 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5067 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005068}
5069
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305070static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005071{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305072 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5073
5074 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5075 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5076 dsi->regm_dispc_max =
5077 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5078 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5079 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5080 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5081 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005082}
5083
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005084static int dsi_get_clocks(struct platform_device *dsidev)
5085{
5086 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5087 struct clk *clk;
5088
5089 clk = clk_get(&dsidev->dev, "fck");
5090 if (IS_ERR(clk)) {
5091 DSSERR("can't get fck\n");
5092 return PTR_ERR(clk);
5093 }
5094
5095 dsi->dss_clk = clk;
5096
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005097 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005098 if (IS_ERR(clk)) {
5099 DSSERR("can't get sys_clk\n");
5100 clk_put(dsi->dss_clk);
5101 dsi->dss_clk = NULL;
5102 return PTR_ERR(clk);
5103 }
5104
5105 dsi->sys_clk = clk;
5106
5107 return 0;
5108}
5109
5110static void dsi_put_clocks(struct platform_device *dsidev)
5111{
5112 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5113
5114 if (dsi->dss_clk)
5115 clk_put(dsi->dss_clk);
5116 if (dsi->sys_clk)
5117 clk_put(dsi->sys_clk);
5118}
5119
Tomi Valkeinen15216532012-09-06 14:29:31 +03005120static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005121{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005122 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5123 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5124 const char *def_disp_name = dss_get_default_display_name();
5125 struct omap_dss_device *def_dssdev;
5126 int i;
5127
5128 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005129
5130 for (i = 0; i < pdata->num_devices; ++i) {
5131 struct omap_dss_device *dssdev = pdata->devices[i];
5132
5133 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5134 continue;
5135
5136 if (dssdev->phy.dsi.module != dsi->module_id)
5137 continue;
5138
Tomi Valkeinen15216532012-09-06 14:29:31 +03005139 if (def_dssdev == NULL)
5140 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005141
Tomi Valkeinen15216532012-09-06 14:29:31 +03005142 if (def_disp_name != NULL &&
5143 strcmp(dssdev->name, def_disp_name) == 0) {
5144 def_dssdev = dssdev;
5145 break;
5146 }
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005147 }
Tomi Valkeinen15216532012-09-06 14:29:31 +03005148
5149 return def_dssdev;
5150}
5151
5152static void __init dsi_probe_pdata(struct platform_device *dsidev)
5153{
Tomi Valkeinen52744842012-09-10 13:58:29 +03005154 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005155 struct omap_dss_device *dssdev;
5156 int r;
5157
Tomi Valkeinen52744842012-09-10 13:58:29 +03005158 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005159
Tomi Valkeinen52744842012-09-10 13:58:29 +03005160 if (!plat_dssdev)
5161 return;
5162
5163 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005164 if (!dssdev)
5165 return;
5166
Tomi Valkeinen52744842012-09-10 13:58:29 +03005167 dss_copy_device_pdata(dssdev, plat_dssdev);
5168
Tomi Valkeinen15216532012-09-06 14:29:31 +03005169 r = dsi_init_display(dssdev);
5170 if (r) {
5171 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005172 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005173 return;
5174 }
5175
Tomi Valkeinen52744842012-09-10 13:58:29 +03005176 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005177 if (r) {
5178 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005179 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005180 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005181 }
5182}
5183
Archit Taneja81b87f52012-09-26 16:30:49 +05305184static void __init dsi_init_output(struct platform_device *dsidev)
5185{
5186 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5187 struct omap_dss_output *out = &dsi->output;
5188
5189 out->pdev = dsidev;
5190 out->id = dsi->module_id == 0 ?
5191 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5192
5193 out->type = OMAP_DISPLAY_TYPE_DSI;
5194
5195 dss_register_output(out);
5196}
5197
5198static void __exit dsi_uninit_output(struct platform_device *dsidev)
5199{
5200 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5201 struct omap_dss_output *out = &dsi->output;
5202
5203 dss_unregister_output(out);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005204}
5205
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005206/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005207static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005208{
5209 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005210 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005211 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305212 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005213
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005214 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005215 if (!dsi)
5216 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305217
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005218 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305219 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305220 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305221
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305222 spin_lock_init(&dsi->irq_lock);
5223 spin_lock_init(&dsi->errors_lock);
5224 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005225
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005226#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305227 spin_lock_init(&dsi->irq_stats_lock);
5228 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005229#endif
5230
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305231 mutex_init(&dsi->lock);
5232 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005233
Tejun Heo203b42f2012-08-21 13:18:23 -07005234 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5235 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305236
5237#ifdef DSI_CATCH_MISSING_TE
5238 init_timer(&dsi->te_timer);
5239 dsi->te_timer.function = dsi_te_timeout;
5240 dsi->te_timer.data = 0;
5241#endif
5242 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5243 if (!dsi_mem) {
5244 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005245 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005246 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005247
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005248 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5249 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305250 if (!dsi->base) {
5251 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005252 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305253 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005254
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305255 dsi->irq = platform_get_irq(dsi->pdev, 0);
5256 if (dsi->irq < 0) {
5257 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005258 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305259 }
archit tanejaaffe3602011-02-23 08:41:03 +00005260
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005261 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5262 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005263 if (r < 0) {
5264 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005265 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005266 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005267
Archit Taneja5ee3c142011-03-02 12:35:53 +05305268 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305269 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305270 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305271 dsi->vc[i].dssdev = NULL;
5272 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305273 }
5274
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305275 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005276
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005277 r = dsi_get_clocks(dsidev);
5278 if (r)
5279 return r;
5280
5281 pm_runtime_enable(&dsidev->dev);
5282
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005283 r = dsi_runtime_get(dsidev);
5284 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005285 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005286
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305287 rev = dsi_read_reg(dsidev, DSI_REVISION);
5288 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005289 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5290
Tomi Valkeinend9820852011-10-12 15:05:59 +03005291 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5292 * of data to 3 by default */
5293 if (dss_has_feature(FEAT_DSI_GNQ))
5294 /* NB_DATA_LANES */
5295 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5296 else
5297 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305298
Archit Taneja81b87f52012-09-26 16:30:49 +05305299 dsi_init_output(dsidev);
5300
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005301 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005302
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005303 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005304
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005305 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005306 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005307 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005308 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5309
5310#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005311 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005312 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005313 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005314 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5315#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005316 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005317
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005318err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005319 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005320 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005321 return r;
5322}
5323
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005324static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005325{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305326 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5327
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005328 WARN_ON(dsi->scp_clk_refcount > 0);
5329
Tomi Valkeinen52744842012-09-10 13:58:29 +03005330 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005331
Archit Taneja81b87f52012-09-26 16:30:49 +05305332 dsi_uninit_output(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005333
5334 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005335
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005336 dsi_put_clocks(dsidev);
5337
5338 if (dsi->vdds_dsi_reg != NULL) {
5339 if (dsi->vdds_dsi_enabled) {
5340 regulator_disable(dsi->vdds_dsi_reg);
5341 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005342 }
5343
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005344 regulator_put(dsi->vdds_dsi_reg);
5345 dsi->vdds_dsi_reg = NULL;
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005346 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005347
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005348 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005349}
5350
5351static int dsi_runtime_suspend(struct device *dev)
5352{
5353 dispc_runtime_put();
5354
5355 return 0;
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005356}
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005357
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005358static int dsi_runtime_resume(struct device *dev)
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005359{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005360 int r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005361
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005362 r = dispc_runtime_get();
5363 if (r)
5364 return r;
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005365
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005366 return 0;
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005367}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005368
5369static const struct dev_pm_ops dsi_pm_ops = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005370 .runtime_suspend = dsi_runtime_suspend,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005371 .runtime_resume = dsi_runtime_resume,
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005372};
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005373
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005374static struct platform_driver omap_dsihw_driver = {
5375 .remove = __exit_p(omap_dsihw_remove),
5376 .driver = {
5377 .name = "omapdss_dsi",
5378 .owner = THIS_MODULE,
5379 .pm = &dsi_pm_ops,
5380 },
5381};
5382
5383int __init dsi_init_platform_driver(void)
5384{
5385 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
5386}
5387
5388void __exit dsi_uninit_platform_driver(void)
5389{
5390 platform_driver_unregister(&omap_dsihw_driver);
5391}