blob: daf28443b7ad36d67ad45f31d13adbb149c09061 [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stephen Streete0c99052006-03-07 23:53:24 -080014 */
15
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020016#include <linux/bitops.h>
Stephen Streete0c99052006-03-07 23:53:24 -080017#include <linux/init.h>
18#include <linux/module.h>
19#include <linux/device.h>
20#include <linux/ioport.h>
21#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053022#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080023#include <linux/interrupt.h>
Andy Shevchenko9df461e2015-03-25 15:06:16 +020024#include <linux/kernel.h>
Jarkko Nikula34cadd92015-07-30 16:30:07 +030025#include <linux/pci.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080027#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080028#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080029#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070030#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020032#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020033#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020034#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080035
Mika Westerbergcd7bed02013-01-22 12:26:28 +020036#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080037
38MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080039MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080040MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070041MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080042
Vernon Sauderf1f640a2008-10-15 22:02:43 -070043#define TIMOUT_DFLT 1000
44
Ned Forresterb97c74b2008-02-23 15:23:40 -080045/*
46 * for testing SSCR1 changes that require SSP restart, basically
47 * everything except the service and interrupt enables, the pxa270 developer
48 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
49 * list, but the PXA255 dev man says all bits without really meaning the
50 * service and interrupt enables
51 */
52#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080053 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080054 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
55 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
56 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
57 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080058
Weike Chene5262d02014-11-26 02:35:10 -080059#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
60 | QUARK_X1000_SSCR1_EFWR \
61 | QUARK_X1000_SSCR1_RFT \
62 | QUARK_X1000_SSCR1_TFT \
63 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
64
Jarkko Nikula624ea722015-10-28 15:13:39 +020065#define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
66#define LPSS_CS_CONTROL_SW_MODE BIT(0)
67#define LPSS_CS_CONTROL_CS_HIGH BIT(1)
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020068#define LPSS_CAPS_CS_EN_SHIFT 9
69#define LPSS_CAPS_CS_EN_MASK (0xf << LPSS_CAPS_CS_EN_SHIFT)
Mika Westerberga0d26422013-01-22 12:26:32 +020070
Jarkko Nikuladccf7362015-06-04 16:55:11 +030071struct lpss_config {
72 /* LPSS offset from drv_data->ioaddr */
73 unsigned offset;
74 /* Register offsets from drv_data->lpss_base or -1 */
75 int reg_general;
76 int reg_ssp;
77 int reg_cs_ctrl;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020078 int reg_capabilities;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030079 /* FIFO thresholds */
80 u32 rx_threshold;
81 u32 tx_threshold_lo;
82 u32 tx_threshold_hi;
Mika Westerbergc1e4a532016-02-08 17:14:30 +020083 /* Chip select control */
84 unsigned cs_sel_shift;
85 unsigned cs_sel_mask;
Mika Westerberg30f3a6a2016-02-08 17:14:31 +020086 unsigned cs_num;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030087};
88
89/* Keep these sorted with enum pxa_ssp_type */
90static const struct lpss_config lpss_platforms[] = {
91 { /* LPSS_LPT_SSP */
92 .offset = 0x800,
93 .reg_general = 0x08,
94 .reg_ssp = 0x0c,
95 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020096 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +030097 .rx_threshold = 64,
98 .tx_threshold_lo = 160,
99 .tx_threshold_hi = 224,
100 },
101 { /* LPSS_BYT_SSP */
102 .offset = 0x400,
103 .reg_general = 0x08,
104 .reg_ssp = 0x0c,
105 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +0200106 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300107 .rx_threshold = 64,
108 .tx_threshold_lo = 160,
109 .tx_threshold_hi = 224,
110 },
Mika Westerberg30f3a6a2016-02-08 17:14:31 +0200111 { /* LPSS_BSW_SSP */
112 .offset = 0x400,
113 .reg_general = 0x08,
114 .reg_ssp = 0x0c,
115 .reg_cs_ctrl = 0x18,
116 .reg_capabilities = -1,
117 .rx_threshold = 64,
118 .tx_threshold_lo = 160,
119 .tx_threshold_hi = 224,
120 .cs_sel_shift = 2,
121 .cs_sel_mask = 1 << 2,
122 .cs_num = 2,
123 },
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300124 { /* LPSS_SPT_SSP */
125 .offset = 0x200,
126 .reg_general = -1,
127 .reg_ssp = 0x20,
128 .reg_cs_ctrl = 0x24,
Jarkko Nikula66ec2462016-04-26 10:08:26 +0300129 .reg_capabilities = -1,
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300130 .rx_threshold = 1,
131 .tx_threshold_lo = 32,
132 .tx_threshold_hi = 56,
133 },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200134 { /* LPSS_BXT_SSP */
135 .offset = 0x200,
136 .reg_general = -1,
137 .reg_ssp = 0x20,
138 .reg_cs_ctrl = 0x24,
139 .reg_capabilities = 0xfc,
140 .rx_threshold = 1,
141 .tx_threshold_lo = 16,
142 .tx_threshold_hi = 48,
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200143 .cs_sel_shift = 8,
144 .cs_sel_mask = 3 << 8,
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200145 },
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300146};
147
148static inline const struct lpss_config
149*lpss_get_config(const struct driver_data *drv_data)
150{
151 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
152}
153
Mika Westerberga0d26422013-01-22 12:26:32 +0200154static bool is_lpss_ssp(const struct driver_data *drv_data)
155{
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300156 switch (drv_data->ssp_type) {
157 case LPSS_LPT_SSP:
158 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +0200159 case LPSS_BSW_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300160 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200161 case LPSS_BXT_SSP:
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300162 return true;
163 default:
164 return false;
165 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200166}
167
Weike Chene5262d02014-11-26 02:35:10 -0800168static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
169{
170 return drv_data->ssp_type == QUARK_X1000_SSP;
171}
172
Weike Chen4fdb2422014-10-08 08:50:22 -0700173static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
174{
175 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800176 case QUARK_X1000_SSP:
177 return QUARK_X1000_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -0700178 default:
179 return SSCR1_CHANGE_MASK;
180 }
181}
182
183static u32
184pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
185{
186 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800187 case QUARK_X1000_SSP:
188 return RX_THRESH_QUARK_X1000_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700189 default:
190 return RX_THRESH_DFLT;
191 }
192}
193
194static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
195{
Weike Chen4fdb2422014-10-08 08:50:22 -0700196 u32 mask;
197
198 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800199 case QUARK_X1000_SSP:
200 mask = QUARK_X1000_SSSR_TFL_MASK;
201 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700202 default:
203 mask = SSSR_TFL_MASK;
204 break;
205 }
206
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200207 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700208}
209
210static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
211 u32 *sccr1_reg)
212{
213 u32 mask;
214
215 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800216 case QUARK_X1000_SSP:
217 mask = QUARK_X1000_SSCR1_RFT;
218 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700219 default:
220 mask = SSCR1_RFT;
221 break;
222 }
223 *sccr1_reg &= ~mask;
224}
225
226static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
227 u32 *sccr1_reg, u32 threshold)
228{
229 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800230 case QUARK_X1000_SSP:
231 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
232 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700233 default:
234 *sccr1_reg |= SSCR1_RxTresh(threshold);
235 break;
236 }
237}
238
239static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
240 u32 clk_div, u8 bits)
241{
242 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800243 case QUARK_X1000_SSP:
244 return clk_div
245 | QUARK_X1000_SSCR0_Motorola
246 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
247 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700248 default:
249 return clk_div
250 | SSCR0_Motorola
251 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
252 | SSCR0_SSE
253 | (bits > 16 ? SSCR0_EDSS : 0);
254 }
255}
256
Mika Westerberga0d26422013-01-22 12:26:32 +0200257/*
258 * Read and write LPSS SSP private registers. Caller must first check that
259 * is_lpss_ssp() returns true before these can be called.
260 */
261static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
262{
263 WARN_ON(!drv_data->lpss_base);
264 return readl(drv_data->lpss_base + offset);
265}
266
267static void __lpss_ssp_write_priv(struct driver_data *drv_data,
268 unsigned offset, u32 value)
269{
270 WARN_ON(!drv_data->lpss_base);
271 writel(value, drv_data->lpss_base + offset);
272}
273
274/*
275 * lpss_ssp_setup - perform LPSS SSP specific setup
276 * @drv_data: pointer to the driver private data
277 *
278 * Perform LPSS SSP specific setup. This function must be called first if
279 * one is going to use LPSS SSP private registers.
280 */
281static void lpss_ssp_setup(struct driver_data *drv_data)
282{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300283 const struct lpss_config *config;
284 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200285
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300286 config = lpss_get_config(drv_data);
287 drv_data->lpss_base = drv_data->ioaddr + config->offset;
Mika Westerberga0d26422013-01-22 12:26:32 +0200288
289 /* Enable software chip select control */
Jarkko Nikula0e897212015-10-22 16:44:42 +0300290 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200291 value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
292 value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300293 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200294
295 /* Enable multiblock DMA transfers */
Mika Westerberg1de70612013-07-03 13:25:06 +0300296 if (drv_data->master_info->enable_dma) {
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300297 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300298
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300299 if (config->reg_general >= 0) {
300 value = __lpss_ssp_read_priv(drv_data,
301 config->reg_general);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200302 value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300303 __lpss_ssp_write_priv(drv_data,
304 config->reg_general, value);
305 }
Mika Westerberg1de70612013-07-03 13:25:06 +0300306 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200307}
308
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200309static void lpss_ssp_select_cs(struct driver_data *drv_data,
310 const struct lpss_config *config)
311{
312 u32 value, cs;
313
314 if (!config->cs_sel_mask)
315 return;
316
317 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
318
319 cs = drv_data->cur_msg->spi->chip_select;
320 cs <<= config->cs_sel_shift;
321 if (cs != (value & config->cs_sel_mask)) {
322 /*
323 * When switching another chip select output active the
324 * output must be selected first and wait 2 ssp_clk cycles
325 * before changing state to active. Otherwise a short
326 * glitch will occur on the previous chip select since
327 * output select is latched but state control is not.
328 */
329 value &= ~config->cs_sel_mask;
330 value |= cs;
331 __lpss_ssp_write_priv(drv_data,
332 config->reg_cs_ctrl, value);
333 ndelay(1000000000 /
334 (drv_data->master->max_speed_hz / 2));
335 }
336}
337
Mika Westerberga0d26422013-01-22 12:26:32 +0200338static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
339{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300340 const struct lpss_config *config;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200341 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200342
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300343 config = lpss_get_config(drv_data);
344
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200345 if (enable)
346 lpss_ssp_select_cs(drv_data, config);
347
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300348 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200349 if (enable)
Jarkko Nikula624ea722015-10-28 15:13:39 +0200350 value &= ~LPSS_CS_CONTROL_CS_HIGH;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200351 else
Jarkko Nikula624ea722015-10-28 15:13:39 +0200352 value |= LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300353 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberga0d26422013-01-22 12:26:32 +0200354}
355
Eric Miaoa7bb3902009-04-06 19:00:54 -0700356static void cs_assert(struct driver_data *drv_data)
357{
358 struct chip_data *chip = drv_data->cur_chip;
359
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800360 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200361 pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800362 return;
363 }
364
Eric Miaoa7bb3902009-04-06 19:00:54 -0700365 if (chip->cs_control) {
366 chip->cs_control(PXA2XX_CS_ASSERT);
367 return;
368 }
369
Mika Westerberga0d26422013-01-22 12:26:32 +0200370 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700371 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200372 return;
373 }
374
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200375 if (is_lpss_ssp(drv_data))
376 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700377}
378
379static void cs_deassert(struct driver_data *drv_data)
380{
381 struct chip_data *chip = drv_data->cur_chip;
382
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800383 if (drv_data->ssp_type == CE4100_SSP)
384 return;
385
Eric Miaoa7bb3902009-04-06 19:00:54 -0700386 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300387 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700388 return;
389 }
390
Mika Westerberga0d26422013-01-22 12:26:32 +0200391 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700392 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200393 return;
394 }
395
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200396 if (is_lpss_ssp(drv_data))
397 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700398}
399
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200400int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800401{
402 unsigned long limit = loops_per_jiffy << 1;
403
Stephen Streete0c99052006-03-07 23:53:24 -0800404 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200405 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
406 pxa2xx_spi_read(drv_data, SSDR);
407 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800408 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800409
410 return limit;
411}
412
Stephen Street8d94cc52006-12-10 02:18:54 -0800413static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800414{
Stephen Street9708c122006-03-28 14:05:23 -0800415 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800416
Weike Chen4fdb2422014-10-08 08:50:22 -0700417 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800418 || (drv_data->tx == drv_data->tx_end))
419 return 0;
420
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200421 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800422 drv_data->tx += n_bytes;
423
424 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800425}
426
Stephen Street8d94cc52006-12-10 02:18:54 -0800427static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800428{
Stephen Street9708c122006-03-28 14:05:23 -0800429 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800430
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200431 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
432 && (drv_data->rx < drv_data->rx_end)) {
433 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800434 drv_data->rx += n_bytes;
435 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800436
437 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800438}
439
Stephen Street8d94cc52006-12-10 02:18:54 -0800440static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800441{
Weike Chen4fdb2422014-10-08 08:50:22 -0700442 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800443 || (drv_data->tx == drv_data->tx_end))
444 return 0;
445
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200446 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800447 ++drv_data->tx;
448
449 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800450}
451
Stephen Street8d94cc52006-12-10 02:18:54 -0800452static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800453{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200454 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
455 && (drv_data->rx < drv_data->rx_end)) {
456 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800457 ++drv_data->rx;
458 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800459
460 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800461}
462
Stephen Street8d94cc52006-12-10 02:18:54 -0800463static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800464{
Weike Chen4fdb2422014-10-08 08:50:22 -0700465 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800466 || (drv_data->tx == drv_data->tx_end))
467 return 0;
468
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200469 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800470 drv_data->tx += 2;
471
472 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800473}
474
Stephen Street8d94cc52006-12-10 02:18:54 -0800475static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800476{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200477 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
478 && (drv_data->rx < drv_data->rx_end)) {
479 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800480 drv_data->rx += 2;
481 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800482
483 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800484}
Stephen Street8d94cc52006-12-10 02:18:54 -0800485
486static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800487{
Weike Chen4fdb2422014-10-08 08:50:22 -0700488 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800489 || (drv_data->tx == drv_data->tx_end))
490 return 0;
491
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200492 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800493 drv_data->tx += 4;
494
495 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800496}
497
Stephen Street8d94cc52006-12-10 02:18:54 -0800498static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800499{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200500 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
501 && (drv_data->rx < drv_data->rx_end)) {
502 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800503 drv_data->rx += 4;
504 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800505
506 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800507}
508
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200509void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800510{
511 struct spi_message *msg = drv_data->cur_msg;
512 struct spi_transfer *trans = drv_data->cur_transfer;
513
514 /* Move to next transfer */
515 if (trans->transfer_list.next != &msg->transfers) {
516 drv_data->cur_transfer =
517 list_entry(trans->transfer_list.next,
518 struct spi_transfer,
519 transfer_list);
520 return RUNNING_STATE;
521 } else
522 return DONE_STATE;
523}
524
Stephen Streete0c99052006-03-07 23:53:24 -0800525/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700526static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800527{
528 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700529 struct spi_message *msg;
Jarkko Nikula7a8d44b2016-02-04 12:30:57 +0200530 unsigned long timeout;
Stephen Streete0c99052006-03-07 23:53:24 -0800531
Stephen Street5daa3ba2006-05-20 15:00:19 -0700532 msg = drv_data->cur_msg;
533 drv_data->cur_msg = NULL;
534 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700535
Axel Lin23e2c2a2014-02-12 22:13:27 +0800536 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
Stephen Streete0c99052006-03-07 23:53:24 -0800537 transfer_list);
538
Ned Forrester84235972008-09-13 02:33:17 -0700539 /* Delay if requested before any change in chip select */
540 if (last_transfer->delay_usecs)
541 udelay(last_transfer->delay_usecs);
542
Jarkko Nikula7a8d44b2016-02-04 12:30:57 +0200543 /* Wait until SSP becomes idle before deasserting the CS */
544 timeout = jiffies + msecs_to_jiffies(10);
545 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY &&
546 !time_after(jiffies, timeout))
547 cpu_relax();
548
Ned Forrester84235972008-09-13 02:33:17 -0700549 /* Drop chip select UNLESS cs_change is true or we are returning
550 * a message with an error, or next message is for another chip
551 */
Stephen Streete0c99052006-03-07 23:53:24 -0800552 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700553 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700554 else {
555 struct spi_message *next_msg;
556
557 /* Holding of cs was hinted, but we need to make sure
558 * the next message is for the same chip. Don't waste
559 * time with the following tests unless this was hinted.
560 *
561 * We cannot postpone this until pump_messages, because
562 * after calling msg->complete (below) the driver that
563 * sent the current message could be unloaded, which
564 * could invalidate the cs_control() callback...
565 */
566
567 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200568 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700569
570 /* see if the next and current messages point
571 * to the same chip
572 */
Christophe Ricarda52db652016-03-20 19:30:17 +0100573 if ((next_msg && next_msg->spi != msg->spi) ||
574 msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700575 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700576 }
Stephen Streete0c99052006-03-07 23:53:24 -0800577
Eric Miaoa7bb3902009-04-06 19:00:54 -0700578 drv_data->cur_chip = NULL;
Mika Westerbergc957e8f2014-12-29 10:33:36 +0200579 spi_finalize_current_message(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -0800580}
581
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800582static void reset_sccr1(struct driver_data *drv_data)
583{
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800584 struct chip_data *chip = drv_data->cur_chip;
585 u32 sccr1_reg;
586
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200587 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Andy Shevchenko152bc192016-07-06 12:08:11 +0300588 switch (drv_data->ssp_type) {
589 case QUARK_X1000_SSP:
590 sccr1_reg &= ~QUARK_X1000_SSCR1_RFT;
591 break;
592 default:
593 sccr1_reg &= ~SSCR1_RFT;
594 break;
595 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800596 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200597 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800598}
599
Stephen Street8d94cc52006-12-10 02:18:54 -0800600static void int_error_stop(struct driver_data *drv_data, const char* msg)
601{
Stephen Street8d94cc52006-12-10 02:18:54 -0800602 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800603 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800604 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800605 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200606 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200607 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200608 pxa2xx_spi_write(drv_data, SSCR0,
609 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800610
611 dev_err(&drv_data->pdev->dev, "%s\n", msg);
612
613 drv_data->cur_msg->state = ERROR_STATE;
614 tasklet_schedule(&drv_data->pump_transfers);
615}
616
617static void int_transfer_complete(struct driver_data *drv_data)
618{
Jarkko Nikula07550df2016-02-04 12:30:56 +0200619 /* Clear and disable interrupts */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800620 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800621 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800622 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200623 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800624
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300625 /* Update total byte transferred return count actual bytes read */
Stephen Street8d94cc52006-12-10 02:18:54 -0800626 drv_data->cur_msg->actual_length += drv_data->len -
627 (drv_data->rx_end - drv_data->rx);
628
Ned Forrester84235972008-09-13 02:33:17 -0700629 /* Transfer delays and chip select release are
630 * handled in pump_transfers or giveback
631 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800632
633 /* Move to next transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200634 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800635
636 /* Schedule transfer tasklet */
637 tasklet_schedule(&drv_data->pump_transfers);
638}
639
Stephen Streete0c99052006-03-07 23:53:24 -0800640static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
641{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200642 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
643 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800644
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200645 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800646
Stephen Street8d94cc52006-12-10 02:18:54 -0800647 if (irq_status & SSSR_ROR) {
648 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
649 return IRQ_HANDLED;
650 }
Stephen Streete0c99052006-03-07 23:53:24 -0800651
Stephen Street8d94cc52006-12-10 02:18:54 -0800652 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200653 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800654 if (drv_data->read(drv_data)) {
655 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800656 return IRQ_HANDLED;
657 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800658 }
Stephen Streete0c99052006-03-07 23:53:24 -0800659
Stephen Street8d94cc52006-12-10 02:18:54 -0800660 /* Drain rx fifo, Fill tx fifo and prevent overruns */
661 do {
662 if (drv_data->read(drv_data)) {
663 int_transfer_complete(drv_data);
664 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800665 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800666 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800667
Stephen Street8d94cc52006-12-10 02:18:54 -0800668 if (drv_data->read(drv_data)) {
669 int_transfer_complete(drv_data);
670 return IRQ_HANDLED;
671 }
Stephen Streete0c99052006-03-07 23:53:24 -0800672
Stephen Street8d94cc52006-12-10 02:18:54 -0800673 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800674 u32 bytes_left;
675 u32 sccr1_reg;
676
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200677 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800678 sccr1_reg &= ~SSCR1_TIE;
679
680 /*
681 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300682 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800683 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800684 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700685 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800686
Weike Chen4fdb2422014-10-08 08:50:22 -0700687 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800688
689 bytes_left = drv_data->rx_end - drv_data->rx;
690 switch (drv_data->n_bytes) {
691 case 4:
692 bytes_left >>= 1;
693 case 2:
694 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800695 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800696
Weike Chen4fdb2422014-10-08 08:50:22 -0700697 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
698 if (rx_thre > bytes_left)
699 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800700
Weike Chen4fdb2422014-10-08 08:50:22 -0700701 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800702 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200703 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800704 }
705
Stephen Street5daa3ba2006-05-20 15:00:19 -0700706 /* We did something */
707 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800708}
709
David Howells7d12e782006-10-05 14:55:46 +0100710static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800711{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400712 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200713 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800714 u32 mask = drv_data->mask_sr;
715 u32 status;
716
Mika Westerberg7d94a502013-01-22 12:26:30 +0200717 /*
718 * The IRQ might be shared with other peripherals so we must first
719 * check that are we RPM suspended or not. If we are we assume that
720 * the IRQ was not for us (we shouldn't be RPM suspended when the
721 * interrupt is enabled).
722 */
723 if (pm_runtime_suspended(&drv_data->pdev->dev))
724 return IRQ_NONE;
725
Mika Westerberg269e4a42013-09-04 13:37:43 +0300726 /*
727 * If the device is not yet in RPM suspended state and we get an
728 * interrupt that is meant for another device, check if status bits
729 * are all set to one. That means that the device is already
730 * powered off.
731 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200732 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300733 if (status == ~0)
734 return IRQ_NONE;
735
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200736 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800737
738 /* Ignore possible writes if we don't need to write */
739 if (!(sccr1_reg & SSCR1_TIE))
740 mask &= ~SSSR_TFS;
741
Tan, Jui Nee02bc9332015-09-01 10:22:51 +0800742 /* Ignore RX timeout interrupt if it is disabled */
743 if (!(sccr1_reg & SSCR1_TINTE))
744 mask &= ~SSSR_TINT;
745
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800746 if (!(status & mask))
747 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800748
749 if (!drv_data->cur_msg) {
Stephen Street5daa3ba2006-05-20 15:00:19 -0700750
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200751 pxa2xx_spi_write(drv_data, SSCR0,
752 pxa2xx_spi_read(drv_data, SSCR0)
753 & ~SSCR0_SSE);
754 pxa2xx_spi_write(drv_data, SSCR1,
755 pxa2xx_spi_read(drv_data, SSCR1)
756 & ~drv_data->int_cr1);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800757 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200758 pxa2xx_spi_write(drv_data, SSTO, 0);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800759 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street5daa3ba2006-05-20 15:00:19 -0700760
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300761 dev_err(&drv_data->pdev->dev,
762 "bad message state in interrupt handler\n");
Stephen Street5daa3ba2006-05-20 15:00:19 -0700763
Stephen Streete0c99052006-03-07 23:53:24 -0800764 /* Never fail */
765 return IRQ_HANDLED;
766 }
767
768 return drv_data->transfer_handler(drv_data);
769}
770
Weike Chene5262d02014-11-26 02:35:10 -0800771/*
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200772 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
773 * input frequency by fractions of 2^24. It also has a divider by 5.
774 *
775 * There are formulas to get baud rate value for given input frequency and
776 * divider parameters, such as DDS_CLK_RATE and SCR:
777 *
778 * Fsys = 200MHz
779 *
780 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
781 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
782 *
783 * DDS_CLK_RATE either 2^n or 2^n / 5.
784 * SCR is in range 0 .. 255
785 *
786 * Divisor = 5^i * 2^j * 2 * k
787 * i = [0, 1] i = 1 iff j = 0 or j > 3
788 * j = [0, 23] j = 0 iff i = 1
789 * k = [1, 256]
790 * Special case: j = 0, i = 1: Divisor = 2 / 5
791 *
792 * Accordingly to the specification the recommended values for DDS_CLK_RATE
793 * are:
794 * Case 1: 2^n, n = [0, 23]
795 * Case 2: 2^24 * 2 / 5 (0x666666)
796 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
797 *
798 * In all cases the lowest possible value is better.
799 *
800 * The function calculates parameters for all cases and chooses the one closest
801 * to the asked baud rate.
Weike Chene5262d02014-11-26 02:35:10 -0800802 */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200803static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
Weike Chene5262d02014-11-26 02:35:10 -0800804{
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200805 unsigned long xtal = 200000000;
806 unsigned long fref = xtal / 2; /* mandatory division by 2,
807 see (2) */
808 /* case 3 */
809 unsigned long fref1 = fref / 2; /* case 1 */
810 unsigned long fref2 = fref * 2 / 5; /* case 2 */
811 unsigned long scale;
812 unsigned long q, q1, q2;
813 long r, r1, r2;
814 u32 mul;
Weike Chene5262d02014-11-26 02:35:10 -0800815
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200816 /* Case 1 */
817
818 /* Set initial value for DDS_CLK_RATE */
819 mul = (1 << 24) >> 1;
820
821 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300822 q1 = DIV_ROUND_UP(fref1, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200823
824 /* Scale q1 if it's too big */
825 if (q1 > 256) {
826 /* Scale q1 to range [1, 512] */
827 scale = fls_long(q1 - 1);
828 if (scale > 9) {
829 q1 >>= scale - 9;
830 mul >>= scale - 9;
831 }
832
833 /* Round the result if we have a remainder */
834 q1 += q1 & 1;
835 }
836
837 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
838 scale = __ffs(q1);
839 q1 >>= scale;
840 mul >>= scale;
841
842 /* Get the remainder */
843 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
844
845 /* Case 2 */
846
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300847 q2 = DIV_ROUND_UP(fref2, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200848 r2 = abs(fref2 / q2 - rate);
849
850 /*
851 * Choose the best between two: less remainder we have the better. We
852 * can't go case 2 if q2 is greater than 256 since SCR register can
853 * hold only values 0 .. 255.
854 */
855 if (r2 >= r1 || q2 > 256) {
856 /* case 1 is better */
857 r = r1;
858 q = q1;
859 } else {
860 /* case 2 is better */
861 r = r2;
862 q = q2;
863 mul = (1 << 24) * 2 / 5;
864 }
865
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300866 /* Check case 3 only if the divisor is big enough */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200867 if (fref / rate >= 80) {
868 u64 fssp;
869 u32 m;
870
871 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300872 q1 = DIV_ROUND_UP(fref, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200873 m = (1 << 24) / q1;
874
875 /* Get the remainder */
876 fssp = (u64)fref * m;
877 do_div(fssp, 1 << 24);
878 r1 = abs(fssp - rate);
879
880 /* Choose this one if it suits better */
881 if (r1 < r) {
882 /* case 3 is better */
883 q = 1;
884 mul = m;
Weike Chene5262d02014-11-26 02:35:10 -0800885 }
886 }
887
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200888 *dds = mul;
889 return q - 1;
Weike Chene5262d02014-11-26 02:35:10 -0800890}
891
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200892static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800893{
Jarkko Nikula0eca7cf2015-09-25 10:27:17 +0300894 unsigned long ssp_clk = drv_data->master->max_speed_hz;
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200895 const struct ssp_device *ssp = drv_data->ssp;
896
897 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800898
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800899 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200900 return (ssp_clk / (2 * rate) - 1) & 0xff;
eric miao2f1a74e2007-11-21 18:50:53 +0800901 else
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200902 return (ssp_clk / rate - 1) & 0xfff;
eric miao2f1a74e2007-11-21 18:50:53 +0800903}
904
Weike Chene5262d02014-11-26 02:35:10 -0800905static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300906 int rate)
Weike Chene5262d02014-11-26 02:35:10 -0800907{
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300908 struct chip_data *chip = drv_data->cur_chip;
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200909 unsigned int clk_div;
Weike Chene5262d02014-11-26 02:35:10 -0800910
911 switch (drv_data->ssp_type) {
912 case QUARK_X1000_SSP:
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200913 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300914 break;
Weike Chene5262d02014-11-26 02:35:10 -0800915 default:
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200916 clk_div = ssp_get_clk_div(drv_data, rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300917 break;
Weike Chene5262d02014-11-26 02:35:10 -0800918 }
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200919 return clk_div << 8;
Weike Chene5262d02014-11-26 02:35:10 -0800920}
921
Stephen Streete0c99052006-03-07 23:53:24 -0800922static void pump_transfers(unsigned long data)
923{
924 struct driver_data *drv_data = (struct driver_data *)data;
925 struct spi_message *message = NULL;
926 struct spi_transfer *transfer = NULL;
927 struct spi_transfer *previous = NULL;
928 struct chip_data *chip = NULL;
Stephen Street9708c122006-03-28 14:05:23 -0800929 u32 clk_div = 0;
930 u8 bits = 0;
931 u32 speed = 0;
932 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800933 u32 cr1;
934 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
935 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
Weike Chen4fdb2422014-10-08 08:50:22 -0700936 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Andy Shevchenko7d1f1bf2016-03-24 15:35:42 +0200937 int err;
Stephen Streete0c99052006-03-07 23:53:24 -0800938
939 /* Get current state information */
940 message = drv_data->cur_msg;
941 transfer = drv_data->cur_transfer;
942 chip = drv_data->cur_chip;
943
944 /* Handle for abort */
945 if (message->state == ERROR_STATE) {
946 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700947 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800948 return;
949 }
950
951 /* Handle end of message */
952 if (message->state == DONE_STATE) {
953 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700954 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800955 return;
956 }
957
Ned Forrester84235972008-09-13 02:33:17 -0700958 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -0800959 if (message->state == RUNNING_STATE) {
960 previous = list_entry(transfer->transfer_list.prev,
961 struct spi_transfer,
962 transfer_list);
963 if (previous->delay_usecs)
964 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -0700965
966 /* Drop chip select only if cs_change is requested */
967 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700968 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800969 }
970
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200971 /* Check if we can DMA this transfer */
972 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700973
974 /* reject already-mapped transfers; PIO won't always work */
975 if (message->is_dma_mapped
976 || transfer->rx_dma || transfer->tx_dma) {
977 dev_err(&drv_data->pdev->dev,
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300978 "pump_transfers: mapped transfer length of "
979 "%u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700980 transfer->len, MAX_DMA_LEN);
981 message->status = -EINVAL;
982 giveback(drv_data);
983 return;
984 }
985
986 /* warn ... we force this to PIO mode */
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300987 dev_warn_ratelimited(&message->spi->dev,
988 "pump_transfers: DMA disabled for transfer length %ld "
989 "greater than %d\n",
990 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800991 }
992
Stephen Streete0c99052006-03-07 23:53:24 -0800993 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200994 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -0800995 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
996 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700997 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800998 return;
999 }
Stephen Street9708c122006-03-28 14:05:23 -08001000 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -08001001 drv_data->tx = (void *)transfer->tx_buf;
1002 drv_data->tx_end = drv_data->tx + transfer->len;
1003 drv_data->rx = transfer->rx_buf;
1004 drv_data->rx_end = drv_data->rx + transfer->len;
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001005 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -08001006 drv_data->write = drv_data->tx ? chip->write : null_writer;
1007 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -08001008
1009 /* Change speed and bit per word on a per transfer */
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001010 bits = transfer->bits_per_word;
1011 speed = transfer->speed_hz;
Stephen Street9708c122006-03-28 14:05:23 -08001012
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +03001013 clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
Stephen Street9708c122006-03-28 14:05:23 -08001014
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001015 if (bits <= 8) {
1016 drv_data->n_bytes = 1;
1017 drv_data->read = drv_data->read != null_reader ?
1018 u8_reader : null_reader;
1019 drv_data->write = drv_data->write != null_writer ?
1020 u8_writer : null_writer;
1021 } else if (bits <= 16) {
1022 drv_data->n_bytes = 2;
1023 drv_data->read = drv_data->read != null_reader ?
1024 u16_reader : null_reader;
1025 drv_data->write = drv_data->write != null_writer ?
1026 u16_writer : null_writer;
1027 } else if (bits <= 32) {
1028 drv_data->n_bytes = 4;
1029 drv_data->read = drv_data->read != null_reader ?
1030 u32_reader : null_reader;
1031 drv_data->write = drv_data->write != null_writer ?
1032 u32_writer : null_writer;
Stephen Street9708c122006-03-28 14:05:23 -08001033 }
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001034 /*
1035 * if bits/word is changed in dma mode, then must check the
1036 * thresholds and burst also
1037 */
1038 if (chip->enable_dma) {
1039 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
1040 message->spi,
1041 bits, &dma_burst,
1042 &dma_thresh))
1043 dev_warn_ratelimited(&message->spi->dev,
1044 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
1045 }
1046
Stephen Streete0c99052006-03-07 23:53:24 -08001047 message->state = RUNNING_STATE;
1048
Ned Forrester7e964452008-09-13 02:33:18 -07001049 drv_data->dma_mapped = 0;
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001050 if (pxa2xx_spi_dma_is_possible(drv_data->len))
1051 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
Ned Forrester7e964452008-09-13 02:33:18 -07001052 if (drv_data->dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -08001053
1054 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001055 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -08001056
Andy Shevchenko7d1f1bf2016-03-24 15:35:42 +02001057 err = pxa2xx_spi_dma_prepare(drv_data, dma_burst);
1058 if (err) {
1059 message->status = err;
1060 giveback(drv_data);
1061 return;
1062 }
Stephen Streete0c99052006-03-07 23:53:24 -08001063
Stephen Street8d94cc52006-12-10 02:18:54 -08001064 /* Clear status and start DMA engine */
1065 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001066 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001067
1068 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001069 } else {
1070 /* Ensure we have the correct interrupt handler */
1071 drv_data->transfer_handler = interrupt_transfer;
1072
Stephen Street8d94cc52006-12-10 02:18:54 -08001073 /* Clear status */
1074 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001075 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -08001076 }
1077
Jarkko Nikulaee036722016-01-26 15:33:21 +02001078 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
1079 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1080 if (!pxa25x_ssp_comp(drv_data))
1081 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1082 drv_data->master->max_speed_hz
1083 / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
1084 drv_data->dma_mapped ? "DMA" : "PIO");
1085 else
1086 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1087 drv_data->master->max_speed_hz / 2
1088 / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1089 drv_data->dma_mapped ? "DMA" : "PIO");
1090
Mika Westerberga0d26422013-01-22 12:26:32 +02001091 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001092 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1093 != chip->lpss_rx_threshold)
1094 pxa2xx_spi_write(drv_data, SSIRF,
1095 chip->lpss_rx_threshold);
1096 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1097 != chip->lpss_tx_threshold)
1098 pxa2xx_spi_write(drv_data, SSITF,
1099 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +02001100 }
1101
Weike Chene5262d02014-11-26 02:35:10 -08001102 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001103 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1104 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -08001105
Stephen Street8d94cc52006-12-10 02:18:54 -08001106 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001107 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1108 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1109 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -08001110 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001111 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001112 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001113 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001114 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001115 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001116 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001117 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001118
Stephen Street8d94cc52006-12-10 02:18:54 -08001119 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001120 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001121 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -08001122 }
Ned Forresterb97c74b2008-02-23 15:23:40 -08001123
Eric Miaoa7bb3902009-04-06 19:00:54 -07001124 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001125
1126 /* after chip select, release the data by enabling service
1127 * requests and interrupts, without changing any mode bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001128 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Stephen Streete0c99052006-03-07 23:53:24 -08001129}
1130
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001131static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
1132 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -08001133{
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001134 struct driver_data *drv_data = spi_master_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -08001135
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001136 drv_data->cur_msg = msg;
Stephen Streete0c99052006-03-07 23:53:24 -08001137 /* Initial message state*/
1138 drv_data->cur_msg->state = START_STATE;
1139 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1140 struct spi_transfer,
1141 transfer_list);
1142
Stephen Street8d94cc52006-12-10 02:18:54 -08001143 /* prepare to setup the SSP, in pump_transfers, using the per
1144 * chip configuration */
Stephen Streete0c99052006-03-07 23:53:24 -08001145 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Stephen Streete0c99052006-03-07 23:53:24 -08001146
1147 /* Mark as busy and launch transfers */
1148 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -08001149 return 0;
1150}
1151
Mika Westerberg7d94a502013-01-22 12:26:30 +02001152static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
1153{
1154 struct driver_data *drv_data = spi_master_get_devdata(master);
1155
1156 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001157 pxa2xx_spi_write(drv_data, SSCR0,
1158 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001159
Mika Westerberg7d94a502013-01-22 12:26:30 +02001160 return 0;
1161}
1162
Eric Miaoa7bb3902009-04-06 19:00:54 -07001163static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1164 struct pxa2xx_spi_chip *chip_info)
1165{
1166 int err = 0;
1167
1168 if (chip == NULL || chip_info == NULL)
1169 return 0;
1170
1171 /* NOTE: setup() can be called multiple times, possibly with
1172 * different chip_info, release previously requested GPIO
1173 */
1174 if (gpio_is_valid(chip->gpio_cs))
1175 gpio_free(chip->gpio_cs);
1176
1177 /* If (*cs_control) is provided, ignore GPIO chip select */
1178 if (chip_info->cs_control) {
1179 chip->cs_control = chip_info->cs_control;
1180 return 0;
1181 }
1182
1183 if (gpio_is_valid(chip_info->gpio_cs)) {
1184 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1185 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001186 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1187 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001188 return err;
1189 }
1190
1191 chip->gpio_cs = chip_info->gpio_cs;
1192 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1193
1194 err = gpio_direction_output(chip->gpio_cs,
1195 !chip->gpio_cs_inverted);
1196 }
1197
1198 return err;
1199}
1200
Stephen Streete0c99052006-03-07 23:53:24 -08001201static int setup(struct spi_device *spi)
1202{
1203 struct pxa2xx_spi_chip *chip_info = NULL;
1204 struct chip_data *chip;
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001205 const struct lpss_config *config;
Stephen Streete0c99052006-03-07 23:53:24 -08001206 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Mika Westerberga0d26422013-01-22 12:26:32 +02001207 uint tx_thres, tx_hi_thres, rx_thres;
1208
Weike Chene5262d02014-11-26 02:35:10 -08001209 switch (drv_data->ssp_type) {
1210 case QUARK_X1000_SSP:
1211 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1212 tx_hi_thres = 0;
1213 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1214 break;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001215 case LPSS_LPT_SSP:
1216 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001217 case LPSS_BSW_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001218 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001219 case LPSS_BXT_SSP:
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001220 config = lpss_get_config(drv_data);
1221 tx_thres = config->tx_threshold_lo;
1222 tx_hi_thres = config->tx_threshold_hi;
1223 rx_thres = config->rx_threshold;
Weike Chene5262d02014-11-26 02:35:10 -08001224 break;
1225 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001226 tx_thres = TX_THRESH_DFLT;
1227 tx_hi_thres = 0;
1228 rx_thres = RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001229 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001230 }
Stephen Streete0c99052006-03-07 23:53:24 -08001231
Stephen Street8d94cc52006-12-10 02:18:54 -08001232 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001233 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001234 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001235 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001236 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001237 return -ENOMEM;
1238
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001239 if (drv_data->ssp_type == CE4100_SSP) {
1240 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001241 dev_err(&spi->dev,
1242 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001243 kfree(chip);
1244 return -EINVAL;
1245 }
1246
1247 chip->frm = spi->chip_select;
1248 } else
1249 chip->gpio_cs = -1;
Stephen Streete0c99052006-03-07 23:53:24 -08001250 chip->enable_dma = 0;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001251 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001252 }
1253
Stephen Street8d94cc52006-12-10 02:18:54 -08001254 /* protocol drivers may change the chip settings, so...
1255 * if chip_info exists, use it */
1256 chip_info = spi->controller_data;
1257
Stephen Streete0c99052006-03-07 23:53:24 -08001258 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001259 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001260 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001261 if (chip_info->timeout)
1262 chip->timeout = chip_info->timeout;
1263 if (chip_info->tx_threshold)
1264 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001265 if (chip_info->tx_hi_threshold)
1266 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001267 if (chip_info->rx_threshold)
1268 rx_thres = chip_info->rx_threshold;
1269 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001270 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001271 if (chip_info->enable_loopback)
1272 chip->cr1 = SSCR1_LBM;
Mika Westerberga3496852013-01-22 12:26:33 +02001273 } else if (ACPI_HANDLE(&spi->dev)) {
1274 /*
1275 * Slave devices enumerated from ACPI namespace don't
1276 * usually have chip_info but we still might want to use
1277 * DMA with them.
1278 */
1279 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001280 }
1281
Mika Westerberga0d26422013-01-22 12:26:32 +02001282 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1283 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1284 | SSITF_TxHiThresh(tx_hi_thres);
1285
Stephen Street8d94cc52006-12-10 02:18:54 -08001286 /* set dma burst and threshold outside of chip_info path so that if
1287 * chip_info goes away after setting chip->enable_dma, the
1288 * burst and threshold can still respond to changes in bits_per_word */
1289 if (chip->enable_dma) {
1290 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001291 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1292 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001293 &chip->dma_burst_size,
1294 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001295 dev_warn(&spi->dev,
1296 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001297 }
1298 }
1299
Weike Chene5262d02014-11-26 02:35:10 -08001300 switch (drv_data->ssp_type) {
1301 case QUARK_X1000_SSP:
1302 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1303 & QUARK_X1000_SSCR1_RFT)
1304 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1305 & QUARK_X1000_SSCR1_TFT);
1306 break;
1307 default:
1308 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1309 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1310 break;
1311 }
1312
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001313 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1314 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1315 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001316
Mika Westerbergb8331722013-01-22 12:26:31 +02001317 if (spi->mode & SPI_LOOP)
1318 chip->cr1 |= SSCR1_LBM;
1319
Stephen Streete0c99052006-03-07 23:53:24 -08001320 if (spi->bits_per_word <= 8) {
1321 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001322 chip->read = u8_reader;
1323 chip->write = u8_writer;
1324 } else if (spi->bits_per_word <= 16) {
1325 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001326 chip->read = u16_reader;
1327 chip->write = u16_writer;
1328 } else if (spi->bits_per_word <= 32) {
Stephen Streete0c99052006-03-07 23:53:24 -08001329 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001330 chip->read = u32_reader;
1331 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001332 }
Stephen Streete0c99052006-03-07 23:53:24 -08001333
1334 spi_set_ctldata(spi, chip);
1335
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001336 if (drv_data->ssp_type == CE4100_SSP)
1337 return 0;
1338
Eric Miaoa7bb3902009-04-06 19:00:54 -07001339 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001340}
1341
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001342static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001343{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001344 struct chip_data *chip = spi_get_ctldata(spi);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001345 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001346
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001347 if (!chip)
1348 return;
1349
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001350 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
Eric Miaoa7bb3902009-04-06 19:00:54 -07001351 gpio_free(chip->gpio_cs);
1352
Stephen Streete0c99052006-03-07 23:53:24 -08001353 kfree(chip);
1354}
1355
Jarkko Nikula0db64212015-10-28 15:13:43 +02001356#ifdef CONFIG_PCI
Mika Westerberga3496852013-01-22 12:26:33 +02001357#ifdef CONFIG_ACPI
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001358
Mathias Krause8422ddf2015-06-13 14:22:14 +02001359static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001360 { "INT33C0", LPSS_LPT_SSP },
1361 { "INT33C1", LPSS_LPT_SSP },
1362 { "INT3430", LPSS_LPT_SSP },
1363 { "INT3431", LPSS_LPT_SSP },
1364 { "80860F0E", LPSS_BYT_SSP },
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001365 { "8086228E", LPSS_BSW_SSP },
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001366 { },
1367};
1368MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1369
Jarkko Nikula0db64212015-10-28 15:13:43 +02001370static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1371{
1372 unsigned int devid;
1373 int port_id = -1;
1374
1375 if (adev && adev->pnp.unique_id &&
1376 !kstrtouint(adev->pnp.unique_id, 0, &devid))
1377 port_id = devid;
1378 return port_id;
1379}
1380#else /* !CONFIG_ACPI */
1381static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1382{
1383 return -1;
1384}
1385#endif
1386
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001387/*
1388 * PCI IDs of compound devices that integrate both host controller and private
1389 * integrated DMA engine. Please note these are not used in module
1390 * autoloading and probing in this module but matching the LPSS SSP type.
1391 */
1392static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
1393 /* SPT-LP */
1394 { PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
1395 { PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
1396 /* SPT-H */
1397 { PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
1398 { PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
Jarkko Nikulac1b03f12016-03-02 09:54:14 +02001399 /* BXT A-Step */
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001400 { PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1401 { PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1402 { PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
Jarkko Nikulac1b03f12016-03-02 09:54:14 +02001403 /* BXT B-Step */
1404 { PCI_VDEVICE(INTEL, 0x1ac2), LPSS_BXT_SSP },
1405 { PCI_VDEVICE(INTEL, 0x1ac4), LPSS_BXT_SSP },
1406 { PCI_VDEVICE(INTEL, 0x1ac6), LPSS_BXT_SSP },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001407 /* APL */
1408 { PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1409 { PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1410 { PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
Axel Lin94e5c232015-08-04 13:52:22 +08001411 { },
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001412};
1413
1414static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
1415{
1416 struct device *dev = param;
1417
1418 if (dev != chan->device->dev->parent)
1419 return false;
1420
1421 return true;
1422}
1423
Mika Westerberga3496852013-01-22 12:26:33 +02001424static struct pxa2xx_spi_master *
Jarkko Nikula0db64212015-10-28 15:13:43 +02001425pxa2xx_spi_init_pdata(struct platform_device *pdev)
Mika Westerberga3496852013-01-22 12:26:33 +02001426{
1427 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001428 struct acpi_device *adev;
1429 struct ssp_device *ssp;
1430 struct resource *res;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001431 const struct acpi_device_id *adev_id = NULL;
1432 const struct pci_device_id *pcidev_id = NULL;
Jarkko Nikula3b8b6d02015-10-22 16:44:41 +03001433 int type;
Mika Westerberga3496852013-01-22 12:26:33 +02001434
Jarkko Nikulab9f69402015-09-25 10:27:18 +03001435 adev = ACPI_COMPANION(&pdev->dev);
Mika Westerberga3496852013-01-22 12:26:33 +02001436
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001437 if (dev_is_pci(pdev->dev.parent))
1438 pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
1439 to_pci_dev(pdev->dev.parent));
Jarkko Nikula0db64212015-10-28 15:13:43 +02001440 else if (adev)
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001441 adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
1442 &pdev->dev);
Jarkko Nikula0db64212015-10-28 15:13:43 +02001443 else
1444 return NULL;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001445
1446 if (adev_id)
1447 type = (int)adev_id->driver_data;
1448 else if (pcidev_id)
1449 type = (int)pcidev_id->driver_data;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001450 else
1451 return NULL;
1452
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001453 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001454 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001455 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001456
1457 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1458 if (!res)
1459 return NULL;
1460
1461 ssp = &pdata->ssp;
1462
1463 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301464 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1465 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001466 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001467
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001468 if (pcidev_id) {
1469 pdata->tx_param = pdev->dev.parent;
1470 pdata->rx_param = pdev->dev.parent;
1471 pdata->dma_filter = pxa2xx_spi_idma_filter;
1472 }
1473
Mika Westerberga3496852013-01-22 12:26:33 +02001474 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1475 ssp->irq = platform_get_irq(pdev, 0);
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001476 ssp->type = type;
Mika Westerberga3496852013-01-22 12:26:33 +02001477 ssp->pdev = pdev;
Jarkko Nikula0db64212015-10-28 15:13:43 +02001478 ssp->port_id = pxa2xx_spi_get_port_id(adev);
Mika Westerberga3496852013-01-22 12:26:33 +02001479
1480 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001481 pdata->enable_dma = true;
Mika Westerberga3496852013-01-22 12:26:33 +02001482
1483 return pdata;
1484}
1485
Jarkko Nikula0db64212015-10-28 15:13:43 +02001486#else /* !CONFIG_PCI */
Mika Westerberga3496852013-01-22 12:26:33 +02001487static inline struct pxa2xx_spi_master *
Jarkko Nikula0db64212015-10-28 15:13:43 +02001488pxa2xx_spi_init_pdata(struct platform_device *pdev)
Mika Westerberga3496852013-01-22 12:26:33 +02001489{
1490 return NULL;
1491}
1492#endif
1493
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001494static int pxa2xx_spi_fw_translate_cs(struct spi_master *master, unsigned cs)
1495{
1496 struct driver_data *drv_data = spi_master_get_devdata(master);
1497
1498 if (has_acpi_companion(&drv_data->pdev->dev)) {
1499 switch (drv_data->ssp_type) {
1500 /*
1501 * For Atoms the ACPI DeviceSelection used by the Windows
1502 * driver starts from 1 instead of 0 so translate it here
1503 * to match what Linux expects.
1504 */
1505 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001506 case LPSS_BSW_SSP:
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001507 return cs - 1;
1508
1509 default:
1510 break;
1511 }
1512 }
1513
1514 return cs;
1515}
1516
Grant Likelyfd4a3192012-12-07 16:57:14 +00001517static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001518{
1519 struct device *dev = &pdev->dev;
1520 struct pxa2xx_spi_master *platform_info;
1521 struct spi_master *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001522 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001523 struct ssp_device *ssp;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001524 const struct lpss_config *config;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001525 int status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001526 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001527
Mika Westerberg851bacf2013-01-07 12:44:33 +02001528 platform_info = dev_get_platdata(dev);
1529 if (!platform_info) {
Jarkko Nikula0db64212015-10-28 15:13:43 +02001530 platform_info = pxa2xx_spi_init_pdata(pdev);
Mika Westerberga3496852013-01-22 12:26:33 +02001531 if (!platform_info) {
1532 dev_err(&pdev->dev, "missing platform data\n");
1533 return -ENODEV;
1534 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001535 }
Stephen Streete0c99052006-03-07 23:53:24 -08001536
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001537 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001538 if (!ssp)
1539 ssp = &platform_info->ssp;
1540
1541 if (!ssp->mmio_base) {
1542 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001543 return -ENODEV;
1544 }
1545
Jarkko Nikula757fe8d2015-08-05 10:04:05 +03001546 master = spi_alloc_master(dev, sizeof(struct driver_data));
Stephen Streete0c99052006-03-07 23:53:24 -08001547 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001548 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001549 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001550 return -ENOMEM;
1551 }
1552 drv_data = spi_master_get_devdata(master);
1553 drv_data->master = master;
1554 drv_data->master_info = platform_info;
1555 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001556 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001557
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001558 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001559 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001560 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001561
Mika Westerberg851bacf2013-01-07 12:44:33 +02001562 master->bus_num = ssp->port_id;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001563 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001564 master->cleanup = cleanup;
1565 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001566 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001567 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001568 master->fw_translate_cs = pxa2xx_spi_fw_translate_cs;
Mark Brown7dd62782013-07-28 15:35:21 +01001569 master->auto_runtime_pm = true;
Jarkko Nikula8c3ad482016-03-24 15:35:44 +02001570 master->flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX;
Stephen Streete0c99052006-03-07 23:53:24 -08001571
eric miao2f1a74e2007-11-21 18:50:53 +08001572 drv_data->ssp_type = ssp->type;
Stephen Streete0c99052006-03-07 23:53:24 -08001573
eric miao2f1a74e2007-11-21 18:50:53 +08001574 drv_data->ioaddr = ssp->mmio_base;
1575 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001576 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001577 switch (drv_data->ssp_type) {
1578 case QUARK_X1000_SSP:
1579 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1580 break;
1581 default:
1582 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1583 break;
1584 }
1585
Stephen Streete0c99052006-03-07 23:53:24 -08001586 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1587 drv_data->dma_cr1 = 0;
1588 drv_data->clear_sr = SSSR_ROR;
1589 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1590 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001591 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001592 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001593 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001594 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1595 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1596 }
1597
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001598 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1599 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001600 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001601 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001602 goto out_error_master_alloc;
1603 }
1604
1605 /* Setup DMA if requested */
Stephen Streete0c99052006-03-07 23:53:24 -08001606 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001607 status = pxa2xx_spi_dma_setup(drv_data);
1608 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001609 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001610 platform_info->enable_dma = false;
Stephen Streete0c99052006-03-07 23:53:24 -08001611 }
Stephen Streete0c99052006-03-07 23:53:24 -08001612 }
1613
1614 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001615 clk_prepare_enable(ssp->clk);
1616
Jarkko Nikula0eca7cf2015-09-25 10:27:17 +03001617 master->max_speed_hz = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001618
1619 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001620 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001621 switch (drv_data->ssp_type) {
1622 case QUARK_X1000_SSP:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001623 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1624 | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1625 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001626
1627 /* using the Motorola SPI protocol and use 8 bit frame */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001628 pxa2xx_spi_write(drv_data, SSCR0,
1629 QUARK_X1000_SSCR0_Motorola
1630 | QUARK_X1000_SSCR0_DataSize(8));
Weike Chene5262d02014-11-26 02:35:10 -08001631 break;
1632 default:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001633 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1634 SSCR1_TxTresh(TX_THRESH_DFLT);
1635 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1636 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1637 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001638 break;
1639 }
1640
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001641 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001642 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001643
1644 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001645 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001646
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001647 if (is_lpss_ssp(drv_data)) {
1648 lpss_ssp_setup(drv_data);
1649 config = lpss_get_config(drv_data);
1650 if (config->reg_capabilities >= 0) {
1651 tmp = __lpss_ssp_read_priv(drv_data,
1652 config->reg_capabilities);
1653 tmp &= LPSS_CAPS_CS_EN_MASK;
1654 tmp >>= LPSS_CAPS_CS_EN_SHIFT;
1655 platform_info->num_chipselect = ffz(tmp);
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001656 } else if (config->cs_num) {
1657 platform_info->num_chipselect = config->cs_num;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001658 }
1659 }
1660 master->num_chipselect = platform_info->num_chipselect;
1661
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001662 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1663 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001664
Antonio Ospite836d1a222014-05-30 18:18:09 +02001665 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1666 pm_runtime_use_autosuspend(&pdev->dev);
1667 pm_runtime_set_active(&pdev->dev);
1668 pm_runtime_enable(&pdev->dev);
1669
Stephen Streete0c99052006-03-07 23:53:24 -08001670 /* Register with the SPI framework */
1671 platform_set_drvdata(pdev, drv_data);
Jingoo Hana807fcd2013-09-24 13:46:55 +09001672 status = devm_spi_register_master(&pdev->dev, master);
Stephen Streete0c99052006-03-07 23:53:24 -08001673 if (status != 0) {
1674 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001675 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001676 }
1677
1678 return status;
1679
Stephen Streete0c99052006-03-07 23:53:24 -08001680out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001681 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001682 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001683 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001684
1685out_error_master_alloc:
1686 spi_master_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001687 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001688 return status;
1689}
1690
1691static int pxa2xx_spi_remove(struct platform_device *pdev)
1692{
1693 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001694 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001695
1696 if (!drv_data)
1697 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001698 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001699
Mika Westerberg7d94a502013-01-22 12:26:30 +02001700 pm_runtime_get_sync(&pdev->dev);
1701
Stephen Streete0c99052006-03-07 23:53:24 -08001702 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001703 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001704 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001705
1706 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001707 if (drv_data->master_info->enable_dma)
1708 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001709
Mika Westerberg7d94a502013-01-22 12:26:30 +02001710 pm_runtime_put_noidle(&pdev->dev);
1711 pm_runtime_disable(&pdev->dev);
1712
Stephen Streete0c99052006-03-07 23:53:24 -08001713 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001714 free_irq(ssp->irq, drv_data);
1715
1716 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001717 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001718
Stephen Streete0c99052006-03-07 23:53:24 -08001719 return 0;
1720}
1721
1722static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1723{
1724 int status = 0;
1725
1726 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1727 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1728}
1729
Mika Westerberg382cebb2014-01-16 14:50:55 +02001730#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001731static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001732{
Mike Rapoport86d25932009-07-21 17:50:16 +03001733 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001734 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001735 int status = 0;
1736
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001737 status = spi_master_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001738 if (status != 0)
1739 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001740 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001741
1742 if (!pm_runtime_suspended(dev))
1743 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001744
1745 return 0;
1746}
1747
Mike Rapoport86d25932009-07-21 17:50:16 +03001748static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001749{
Mike Rapoport86d25932009-07-21 17:50:16 +03001750 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001751 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001752 int status = 0;
1753
1754 /* Enable the SSP clock */
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001755 if (!pm_runtime_suspended(dev))
1756 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001757
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001758 /* Restore LPSS private register bits */
Jarkko Nikula48421ad2015-01-28 10:09:42 +02001759 if (is_lpss_ssp(drv_data))
1760 lpss_ssp_setup(drv_data);
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001761
Stephen Streete0c99052006-03-07 23:53:24 -08001762 /* Start the queue running */
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001763 status = spi_master_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001764 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001765 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001766 return status;
1767 }
1768
1769 return 0;
1770}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001771#endif
1772
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001773#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001774static int pxa2xx_spi_runtime_suspend(struct device *dev)
1775{
1776 struct driver_data *drv_data = dev_get_drvdata(dev);
1777
1778 clk_disable_unprepare(drv_data->ssp->clk);
1779 return 0;
1780}
1781
1782static int pxa2xx_spi_runtime_resume(struct device *dev)
1783{
1784 struct driver_data *drv_data = dev_get_drvdata(dev);
1785
1786 clk_prepare_enable(drv_data->ssp->clk);
1787 return 0;
1788}
1789#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001790
Alexey Dobriyan47145212009-12-14 18:00:08 -08001791static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001792 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1793 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1794 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001795};
Stephen Streete0c99052006-03-07 23:53:24 -08001796
1797static struct platform_driver driver = {
1798 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001799 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001800 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001801 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001802 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001803 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001804 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001805 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001806};
1807
1808static int __init pxa2xx_spi_init(void)
1809{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001810 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001811}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001812subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001813
1814static void __exit pxa2xx_spi_exit(void)
1815{
1816 platform_driver_unregister(&driver);
1817}
1818module_exit(pxa2xx_spi_exit);