blob: ce66cf44bba5270db09448e047f50da501461d65 [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stephen Streete0c99052006-03-07 23:53:24 -080014 */
15
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020016#include <linux/bitops.h>
Stephen Streete0c99052006-03-07 23:53:24 -080017#include <linux/init.h>
18#include <linux/module.h>
19#include <linux/device.h>
20#include <linux/ioport.h>
21#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053022#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080023#include <linux/interrupt.h>
Andy Shevchenko9df461e2015-03-25 15:06:16 +020024#include <linux/kernel.h>
Jarkko Nikula34cadd92015-07-30 16:30:07 +030025#include <linux/pci.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080027#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080028#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080029#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070030#include <linux/gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020032#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020033#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020034#include <linux/acpi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080035
Mika Westerbergcd7bed02013-01-22 12:26:28 +020036#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080037
38MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080039MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080040MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070041MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080042
Vernon Sauderf1f640a2008-10-15 22:02:43 -070043#define TIMOUT_DFLT 1000
44
Ned Forresterb97c74b2008-02-23 15:23:40 -080045/*
46 * for testing SSCR1 changes that require SSP restart, basically
47 * everything except the service and interrupt enables, the pxa270 developer
48 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
49 * list, but the PXA255 dev man says all bits without really meaning the
50 * service and interrupt enables
51 */
52#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080053 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080054 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
55 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
56 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
57 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080058
Weike Chene5262d02014-11-26 02:35:10 -080059#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
60 | QUARK_X1000_SSCR1_EFWR \
61 | QUARK_X1000_SSCR1_RFT \
62 | QUARK_X1000_SSCR1_TFT \
63 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
64
Jarkko Nikula624ea722015-10-28 15:13:39 +020065#define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
66#define LPSS_CS_CONTROL_SW_MODE BIT(0)
67#define LPSS_CS_CONTROL_CS_HIGH BIT(1)
Jarkko Nikulad0283eb2015-10-28 15:13:40 +020068#define LPSS_CS_CONTROL_CS_SEL_SHIFT 8
69#define LPSS_CS_CONTROL_CS_SEL_MASK (3 << LPSS_CS_CONTROL_CS_SEL_SHIFT)
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020070#define LPSS_CAPS_CS_EN_SHIFT 9
71#define LPSS_CAPS_CS_EN_MASK (0xf << LPSS_CAPS_CS_EN_SHIFT)
Mika Westerberga0d26422013-01-22 12:26:32 +020072
Jarkko Nikuladccf7362015-06-04 16:55:11 +030073struct lpss_config {
74 /* LPSS offset from drv_data->ioaddr */
75 unsigned offset;
76 /* Register offsets from drv_data->lpss_base or -1 */
77 int reg_general;
78 int reg_ssp;
79 int reg_cs_ctrl;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020080 int reg_capabilities;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030081 /* FIFO thresholds */
82 u32 rx_threshold;
83 u32 tx_threshold_lo;
84 u32 tx_threshold_hi;
85};
86
87/* Keep these sorted with enum pxa_ssp_type */
88static const struct lpss_config lpss_platforms[] = {
89 { /* LPSS_LPT_SSP */
90 .offset = 0x800,
91 .reg_general = 0x08,
92 .reg_ssp = 0x0c,
93 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020094 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +030095 .rx_threshold = 64,
96 .tx_threshold_lo = 160,
97 .tx_threshold_hi = 224,
98 },
99 { /* LPSS_BYT_SSP */
100 .offset = 0x400,
101 .reg_general = 0x08,
102 .reg_ssp = 0x0c,
103 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +0200104 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300105 .rx_threshold = 64,
106 .tx_threshold_lo = 160,
107 .tx_threshold_hi = 224,
108 },
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300109 { /* LPSS_SPT_SSP */
110 .offset = 0x200,
111 .reg_general = -1,
112 .reg_ssp = 0x20,
113 .reg_cs_ctrl = 0x24,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +0200114 .reg_capabilities = 0xfc,
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300115 .rx_threshold = 1,
116 .tx_threshold_lo = 32,
117 .tx_threshold_hi = 56,
118 },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200119 { /* LPSS_BXT_SSP */
120 .offset = 0x200,
121 .reg_general = -1,
122 .reg_ssp = 0x20,
123 .reg_cs_ctrl = 0x24,
124 .reg_capabilities = 0xfc,
125 .rx_threshold = 1,
126 .tx_threshold_lo = 16,
127 .tx_threshold_hi = 48,
128 },
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300129};
130
131static inline const struct lpss_config
132*lpss_get_config(const struct driver_data *drv_data)
133{
134 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
135}
136
Mika Westerberga0d26422013-01-22 12:26:32 +0200137static bool is_lpss_ssp(const struct driver_data *drv_data)
138{
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300139 switch (drv_data->ssp_type) {
140 case LPSS_LPT_SSP:
141 case LPSS_BYT_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300142 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200143 case LPSS_BXT_SSP:
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300144 return true;
145 default:
146 return false;
147 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200148}
149
Weike Chene5262d02014-11-26 02:35:10 -0800150static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
151{
152 return drv_data->ssp_type == QUARK_X1000_SSP;
153}
154
Weike Chen4fdb2422014-10-08 08:50:22 -0700155static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
156{
157 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800158 case QUARK_X1000_SSP:
159 return QUARK_X1000_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -0700160 default:
161 return SSCR1_CHANGE_MASK;
162 }
163}
164
165static u32
166pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
167{
168 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800169 case QUARK_X1000_SSP:
170 return RX_THRESH_QUARK_X1000_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700171 default:
172 return RX_THRESH_DFLT;
173 }
174}
175
176static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
177{
Weike Chen4fdb2422014-10-08 08:50:22 -0700178 u32 mask;
179
180 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800181 case QUARK_X1000_SSP:
182 mask = QUARK_X1000_SSSR_TFL_MASK;
183 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700184 default:
185 mask = SSSR_TFL_MASK;
186 break;
187 }
188
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200189 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700190}
191
192static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
193 u32 *sccr1_reg)
194{
195 u32 mask;
196
197 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800198 case QUARK_X1000_SSP:
199 mask = QUARK_X1000_SSCR1_RFT;
200 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700201 default:
202 mask = SSCR1_RFT;
203 break;
204 }
205 *sccr1_reg &= ~mask;
206}
207
208static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
209 u32 *sccr1_reg, u32 threshold)
210{
211 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800212 case QUARK_X1000_SSP:
213 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
214 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700215 default:
216 *sccr1_reg |= SSCR1_RxTresh(threshold);
217 break;
218 }
219}
220
221static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
222 u32 clk_div, u8 bits)
223{
224 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800225 case QUARK_X1000_SSP:
226 return clk_div
227 | QUARK_X1000_SSCR0_Motorola
228 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
229 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700230 default:
231 return clk_div
232 | SSCR0_Motorola
233 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
234 | SSCR0_SSE
235 | (bits > 16 ? SSCR0_EDSS : 0);
236 }
237}
238
Mika Westerberga0d26422013-01-22 12:26:32 +0200239/*
240 * Read and write LPSS SSP private registers. Caller must first check that
241 * is_lpss_ssp() returns true before these can be called.
242 */
243static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
244{
245 WARN_ON(!drv_data->lpss_base);
246 return readl(drv_data->lpss_base + offset);
247}
248
249static void __lpss_ssp_write_priv(struct driver_data *drv_data,
250 unsigned offset, u32 value)
251{
252 WARN_ON(!drv_data->lpss_base);
253 writel(value, drv_data->lpss_base + offset);
254}
255
256/*
257 * lpss_ssp_setup - perform LPSS SSP specific setup
258 * @drv_data: pointer to the driver private data
259 *
260 * Perform LPSS SSP specific setup. This function must be called first if
261 * one is going to use LPSS SSP private registers.
262 */
263static void lpss_ssp_setup(struct driver_data *drv_data)
264{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300265 const struct lpss_config *config;
266 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200267
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300268 config = lpss_get_config(drv_data);
269 drv_data->lpss_base = drv_data->ioaddr + config->offset;
Mika Westerberga0d26422013-01-22 12:26:32 +0200270
271 /* Enable software chip select control */
Jarkko Nikula0e897212015-10-22 16:44:42 +0300272 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200273 value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
274 value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300275 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200276
277 /* Enable multiblock DMA transfers */
Mika Westerberg1de70612013-07-03 13:25:06 +0300278 if (drv_data->master_info->enable_dma) {
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300279 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300280
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300281 if (config->reg_general >= 0) {
282 value = __lpss_ssp_read_priv(drv_data,
283 config->reg_general);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200284 value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300285 __lpss_ssp_write_priv(drv_data,
286 config->reg_general, value);
287 }
Mika Westerberg1de70612013-07-03 13:25:06 +0300288 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200289}
290
291static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
292{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300293 const struct lpss_config *config;
Jarkko Nikulad0283eb2015-10-28 15:13:40 +0200294 u32 value, cs;
Mika Westerberga0d26422013-01-22 12:26:32 +0200295
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300296 config = lpss_get_config(drv_data);
297
298 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Jarkko Nikulad0283eb2015-10-28 15:13:40 +0200299 if (enable) {
300 cs = drv_data->cur_msg->spi->chip_select;
301 cs <<= LPSS_CS_CONTROL_CS_SEL_SHIFT;
302 if (cs != (value & LPSS_CS_CONTROL_CS_SEL_MASK)) {
303 /*
304 * When switching another chip select output active
305 * the output must be selected first and wait 2 ssp_clk
306 * cycles before changing state to active. Otherwise
307 * a short glitch will occur on the previous chip
308 * select since output select is latched but state
309 * control is not.
310 */
311 value &= ~LPSS_CS_CONTROL_CS_SEL_MASK;
312 value |= cs;
313 __lpss_ssp_write_priv(drv_data,
314 config->reg_cs_ctrl, value);
315 ndelay(1000000000 /
316 (drv_data->master->max_speed_hz / 2));
317 }
Jarkko Nikula624ea722015-10-28 15:13:39 +0200318 value &= ~LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikulad0283eb2015-10-28 15:13:40 +0200319 } else {
Jarkko Nikula624ea722015-10-28 15:13:39 +0200320 value |= LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikulad0283eb2015-10-28 15:13:40 +0200321 }
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300322 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberga0d26422013-01-22 12:26:32 +0200323}
324
Eric Miaoa7bb3902009-04-06 19:00:54 -0700325static void cs_assert(struct driver_data *drv_data)
326{
327 struct chip_data *chip = drv_data->cur_chip;
328
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800329 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200330 pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800331 return;
332 }
333
Eric Miaoa7bb3902009-04-06 19:00:54 -0700334 if (chip->cs_control) {
335 chip->cs_control(PXA2XX_CS_ASSERT);
336 return;
337 }
338
Mika Westerberga0d26422013-01-22 12:26:32 +0200339 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700340 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200341 return;
342 }
343
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200344 if (is_lpss_ssp(drv_data))
345 lpss_ssp_cs_control(drv_data, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700346}
347
348static void cs_deassert(struct driver_data *drv_data)
349{
350 struct chip_data *chip = drv_data->cur_chip;
351
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800352 if (drv_data->ssp_type == CE4100_SSP)
353 return;
354
Eric Miaoa7bb3902009-04-06 19:00:54 -0700355 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300356 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700357 return;
358 }
359
Mika Westerberga0d26422013-01-22 12:26:32 +0200360 if (gpio_is_valid(chip->gpio_cs)) {
Eric Miaoa7bb3902009-04-06 19:00:54 -0700361 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200362 return;
363 }
364
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200365 if (is_lpss_ssp(drv_data))
366 lpss_ssp_cs_control(drv_data, false);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700367}
368
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200369int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800370{
371 unsigned long limit = loops_per_jiffy << 1;
372
Stephen Streete0c99052006-03-07 23:53:24 -0800373 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200374 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
375 pxa2xx_spi_read(drv_data, SSDR);
376 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800377 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800378
379 return limit;
380}
381
Stephen Street8d94cc52006-12-10 02:18:54 -0800382static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800383{
Stephen Street9708c122006-03-28 14:05:23 -0800384 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800385
Weike Chen4fdb2422014-10-08 08:50:22 -0700386 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800387 || (drv_data->tx == drv_data->tx_end))
388 return 0;
389
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200390 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800391 drv_data->tx += n_bytes;
392
393 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800394}
395
Stephen Street8d94cc52006-12-10 02:18:54 -0800396static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800397{
Stephen Street9708c122006-03-28 14:05:23 -0800398 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800399
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200400 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
401 && (drv_data->rx < drv_data->rx_end)) {
402 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800403 drv_data->rx += n_bytes;
404 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800405
406 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800407}
408
Stephen Street8d94cc52006-12-10 02:18:54 -0800409static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800410{
Weike Chen4fdb2422014-10-08 08:50:22 -0700411 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800412 || (drv_data->tx == drv_data->tx_end))
413 return 0;
414
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200415 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800416 ++drv_data->tx;
417
418 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800419}
420
Stephen Street8d94cc52006-12-10 02:18:54 -0800421static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800422{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200423 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
424 && (drv_data->rx < drv_data->rx_end)) {
425 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800426 ++drv_data->rx;
427 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800428
429 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800430}
431
Stephen Street8d94cc52006-12-10 02:18:54 -0800432static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800433{
Weike Chen4fdb2422014-10-08 08:50:22 -0700434 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800435 || (drv_data->tx == drv_data->tx_end))
436 return 0;
437
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200438 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800439 drv_data->tx += 2;
440
441 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800442}
443
Stephen Street8d94cc52006-12-10 02:18:54 -0800444static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800445{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200446 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
447 && (drv_data->rx < drv_data->rx_end)) {
448 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800449 drv_data->rx += 2;
450 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800451
452 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800453}
Stephen Street8d94cc52006-12-10 02:18:54 -0800454
455static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800456{
Weike Chen4fdb2422014-10-08 08:50:22 -0700457 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800458 || (drv_data->tx == drv_data->tx_end))
459 return 0;
460
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200461 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800462 drv_data->tx += 4;
463
464 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800465}
466
Stephen Street8d94cc52006-12-10 02:18:54 -0800467static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800468{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200469 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
470 && (drv_data->rx < drv_data->rx_end)) {
471 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800472 drv_data->rx += 4;
473 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800474
475 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800476}
477
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200478void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800479{
480 struct spi_message *msg = drv_data->cur_msg;
481 struct spi_transfer *trans = drv_data->cur_transfer;
482
483 /* Move to next transfer */
484 if (trans->transfer_list.next != &msg->transfers) {
485 drv_data->cur_transfer =
486 list_entry(trans->transfer_list.next,
487 struct spi_transfer,
488 transfer_list);
489 return RUNNING_STATE;
490 } else
491 return DONE_STATE;
492}
493
Stephen Streete0c99052006-03-07 23:53:24 -0800494/* caller already set message->status; dma and pio irqs are blocked */
Stephen Street5daa3ba2006-05-20 15:00:19 -0700495static void giveback(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800496{
497 struct spi_transfer* last_transfer;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700498 struct spi_message *msg;
Jarkko Nikula7a8d44b2016-02-04 12:30:57 +0200499 unsigned long timeout;
Stephen Streete0c99052006-03-07 23:53:24 -0800500
Stephen Street5daa3ba2006-05-20 15:00:19 -0700501 msg = drv_data->cur_msg;
502 drv_data->cur_msg = NULL;
503 drv_data->cur_transfer = NULL;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700504
Axel Lin23e2c2a2014-02-12 22:13:27 +0800505 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
Stephen Streete0c99052006-03-07 23:53:24 -0800506 transfer_list);
507
Ned Forrester84235972008-09-13 02:33:17 -0700508 /* Delay if requested before any change in chip select */
509 if (last_transfer->delay_usecs)
510 udelay(last_transfer->delay_usecs);
511
Jarkko Nikula7a8d44b2016-02-04 12:30:57 +0200512 /* Wait until SSP becomes idle before deasserting the CS */
513 timeout = jiffies + msecs_to_jiffies(10);
514 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY &&
515 !time_after(jiffies, timeout))
516 cpu_relax();
517
Ned Forrester84235972008-09-13 02:33:17 -0700518 /* Drop chip select UNLESS cs_change is true or we are returning
519 * a message with an error, or next message is for another chip
520 */
Stephen Streete0c99052006-03-07 23:53:24 -0800521 if (!last_transfer->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700522 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700523 else {
524 struct spi_message *next_msg;
525
526 /* Holding of cs was hinted, but we need to make sure
527 * the next message is for the same chip. Don't waste
528 * time with the following tests unless this was hinted.
529 *
530 * We cannot postpone this until pump_messages, because
531 * after calling msg->complete (below) the driver that
532 * sent the current message could be unloaded, which
533 * could invalidate the cs_control() callback...
534 */
535
536 /* get a pointer to the next message, if any */
Mika Westerberg7f86bde2013-01-22 12:26:26 +0200537 next_msg = spi_get_next_queued_message(drv_data->master);
Ned Forrester84235972008-09-13 02:33:17 -0700538
539 /* see if the next and current messages point
540 * to the same chip
541 */
542 if (next_msg && next_msg->spi != msg->spi)
543 next_msg = NULL;
544 if (!next_msg || msg->state == ERROR_STATE)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700545 cs_deassert(drv_data);
Ned Forrester84235972008-09-13 02:33:17 -0700546 }
Stephen Streete0c99052006-03-07 23:53:24 -0800547
Eric Miaoa7bb3902009-04-06 19:00:54 -0700548 drv_data->cur_chip = NULL;
Mika Westerbergc957e8f2014-12-29 10:33:36 +0200549 spi_finalize_current_message(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -0800550}
551
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800552static void reset_sccr1(struct driver_data *drv_data)
553{
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800554 struct chip_data *chip = drv_data->cur_chip;
555 u32 sccr1_reg;
556
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200557 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800558 sccr1_reg &= ~SSCR1_RFT;
559 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200560 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800561}
562
Stephen Street8d94cc52006-12-10 02:18:54 -0800563static void int_error_stop(struct driver_data *drv_data, const char* msg)
564{
Stephen Street8d94cc52006-12-10 02:18:54 -0800565 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800566 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800567 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800568 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200569 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200570 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200571 pxa2xx_spi_write(drv_data, SSCR0,
572 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800573
574 dev_err(&drv_data->pdev->dev, "%s\n", msg);
575
576 drv_data->cur_msg->state = ERROR_STATE;
577 tasklet_schedule(&drv_data->pump_transfers);
578}
579
580static void int_transfer_complete(struct driver_data *drv_data)
581{
Jarkko Nikula07550df2016-02-04 12:30:56 +0200582 /* Clear and disable interrupts */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800583 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800584 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800585 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200586 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800587
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300588 /* Update total byte transferred return count actual bytes read */
Stephen Street8d94cc52006-12-10 02:18:54 -0800589 drv_data->cur_msg->actual_length += drv_data->len -
590 (drv_data->rx_end - drv_data->rx);
591
Ned Forrester84235972008-09-13 02:33:17 -0700592 /* Transfer delays and chip select release are
593 * handled in pump_transfers or giveback
594 */
Stephen Street8d94cc52006-12-10 02:18:54 -0800595
596 /* Move to next transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200597 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
Stephen Street8d94cc52006-12-10 02:18:54 -0800598
599 /* Schedule transfer tasklet */
600 tasklet_schedule(&drv_data->pump_transfers);
601}
602
Stephen Streete0c99052006-03-07 23:53:24 -0800603static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
604{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200605 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
606 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800607
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200608 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800609
Stephen Street8d94cc52006-12-10 02:18:54 -0800610 if (irq_status & SSSR_ROR) {
611 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
612 return IRQ_HANDLED;
613 }
Stephen Streete0c99052006-03-07 23:53:24 -0800614
Stephen Street8d94cc52006-12-10 02:18:54 -0800615 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200616 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800617 if (drv_data->read(drv_data)) {
618 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800619 return IRQ_HANDLED;
620 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800621 }
Stephen Streete0c99052006-03-07 23:53:24 -0800622
Stephen Street8d94cc52006-12-10 02:18:54 -0800623 /* Drain rx fifo, Fill tx fifo and prevent overruns */
624 do {
625 if (drv_data->read(drv_data)) {
626 int_transfer_complete(drv_data);
627 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800628 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800629 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800630
Stephen Street8d94cc52006-12-10 02:18:54 -0800631 if (drv_data->read(drv_data)) {
632 int_transfer_complete(drv_data);
633 return IRQ_HANDLED;
634 }
Stephen Streete0c99052006-03-07 23:53:24 -0800635
Stephen Street8d94cc52006-12-10 02:18:54 -0800636 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800637 u32 bytes_left;
638 u32 sccr1_reg;
639
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200640 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800641 sccr1_reg &= ~SSCR1_TIE;
642
643 /*
644 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300645 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800646 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800647 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700648 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800649
Weike Chen4fdb2422014-10-08 08:50:22 -0700650 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800651
652 bytes_left = drv_data->rx_end - drv_data->rx;
653 switch (drv_data->n_bytes) {
654 case 4:
655 bytes_left >>= 1;
656 case 2:
657 bytes_left >>= 1;
Stephen Street8d94cc52006-12-10 02:18:54 -0800658 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800659
Weike Chen4fdb2422014-10-08 08:50:22 -0700660 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
661 if (rx_thre > bytes_left)
662 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800663
Weike Chen4fdb2422014-10-08 08:50:22 -0700664 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800665 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200666 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800667 }
668
Stephen Street5daa3ba2006-05-20 15:00:19 -0700669 /* We did something */
670 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800671}
672
David Howells7d12e782006-10-05 14:55:46 +0100673static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800674{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400675 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200676 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800677 u32 mask = drv_data->mask_sr;
678 u32 status;
679
Mika Westerberg7d94a502013-01-22 12:26:30 +0200680 /*
681 * The IRQ might be shared with other peripherals so we must first
682 * check that are we RPM suspended or not. If we are we assume that
683 * the IRQ was not for us (we shouldn't be RPM suspended when the
684 * interrupt is enabled).
685 */
686 if (pm_runtime_suspended(&drv_data->pdev->dev))
687 return IRQ_NONE;
688
Mika Westerberg269e4a42013-09-04 13:37:43 +0300689 /*
690 * If the device is not yet in RPM suspended state and we get an
691 * interrupt that is meant for another device, check if status bits
692 * are all set to one. That means that the device is already
693 * powered off.
694 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200695 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300696 if (status == ~0)
697 return IRQ_NONE;
698
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200699 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800700
701 /* Ignore possible writes if we don't need to write */
702 if (!(sccr1_reg & SSCR1_TIE))
703 mask &= ~SSSR_TFS;
704
Tan, Jui Nee02bc9332015-09-01 10:22:51 +0800705 /* Ignore RX timeout interrupt if it is disabled */
706 if (!(sccr1_reg & SSCR1_TINTE))
707 mask &= ~SSSR_TINT;
708
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800709 if (!(status & mask))
710 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800711
712 if (!drv_data->cur_msg) {
Stephen Street5daa3ba2006-05-20 15:00:19 -0700713
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200714 pxa2xx_spi_write(drv_data, SSCR0,
715 pxa2xx_spi_read(drv_data, SSCR0)
716 & ~SSCR0_SSE);
717 pxa2xx_spi_write(drv_data, SSCR1,
718 pxa2xx_spi_read(drv_data, SSCR1)
719 & ~drv_data->int_cr1);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800720 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200721 pxa2xx_spi_write(drv_data, SSTO, 0);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800722 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street5daa3ba2006-05-20 15:00:19 -0700723
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300724 dev_err(&drv_data->pdev->dev,
725 "bad message state in interrupt handler\n");
Stephen Street5daa3ba2006-05-20 15:00:19 -0700726
Stephen Streete0c99052006-03-07 23:53:24 -0800727 /* Never fail */
728 return IRQ_HANDLED;
729 }
730
731 return drv_data->transfer_handler(drv_data);
732}
733
Weike Chene5262d02014-11-26 02:35:10 -0800734/*
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200735 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
736 * input frequency by fractions of 2^24. It also has a divider by 5.
737 *
738 * There are formulas to get baud rate value for given input frequency and
739 * divider parameters, such as DDS_CLK_RATE and SCR:
740 *
741 * Fsys = 200MHz
742 *
743 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
744 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
745 *
746 * DDS_CLK_RATE either 2^n or 2^n / 5.
747 * SCR is in range 0 .. 255
748 *
749 * Divisor = 5^i * 2^j * 2 * k
750 * i = [0, 1] i = 1 iff j = 0 or j > 3
751 * j = [0, 23] j = 0 iff i = 1
752 * k = [1, 256]
753 * Special case: j = 0, i = 1: Divisor = 2 / 5
754 *
755 * Accordingly to the specification the recommended values for DDS_CLK_RATE
756 * are:
757 * Case 1: 2^n, n = [0, 23]
758 * Case 2: 2^24 * 2 / 5 (0x666666)
759 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
760 *
761 * In all cases the lowest possible value is better.
762 *
763 * The function calculates parameters for all cases and chooses the one closest
764 * to the asked baud rate.
Weike Chene5262d02014-11-26 02:35:10 -0800765 */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200766static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
Weike Chene5262d02014-11-26 02:35:10 -0800767{
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200768 unsigned long xtal = 200000000;
769 unsigned long fref = xtal / 2; /* mandatory division by 2,
770 see (2) */
771 /* case 3 */
772 unsigned long fref1 = fref / 2; /* case 1 */
773 unsigned long fref2 = fref * 2 / 5; /* case 2 */
774 unsigned long scale;
775 unsigned long q, q1, q2;
776 long r, r1, r2;
777 u32 mul;
Weike Chene5262d02014-11-26 02:35:10 -0800778
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200779 /* Case 1 */
780
781 /* Set initial value for DDS_CLK_RATE */
782 mul = (1 << 24) >> 1;
783
784 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300785 q1 = DIV_ROUND_UP(fref1, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200786
787 /* Scale q1 if it's too big */
788 if (q1 > 256) {
789 /* Scale q1 to range [1, 512] */
790 scale = fls_long(q1 - 1);
791 if (scale > 9) {
792 q1 >>= scale - 9;
793 mul >>= scale - 9;
794 }
795
796 /* Round the result if we have a remainder */
797 q1 += q1 & 1;
798 }
799
800 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
801 scale = __ffs(q1);
802 q1 >>= scale;
803 mul >>= scale;
804
805 /* Get the remainder */
806 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
807
808 /* Case 2 */
809
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300810 q2 = DIV_ROUND_UP(fref2, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200811 r2 = abs(fref2 / q2 - rate);
812
813 /*
814 * Choose the best between two: less remainder we have the better. We
815 * can't go case 2 if q2 is greater than 256 since SCR register can
816 * hold only values 0 .. 255.
817 */
818 if (r2 >= r1 || q2 > 256) {
819 /* case 1 is better */
820 r = r1;
821 q = q1;
822 } else {
823 /* case 2 is better */
824 r = r2;
825 q = q2;
826 mul = (1 << 24) * 2 / 5;
827 }
828
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300829 /* Check case 3 only if the divisor is big enough */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200830 if (fref / rate >= 80) {
831 u64 fssp;
832 u32 m;
833
834 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300835 q1 = DIV_ROUND_UP(fref, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200836 m = (1 << 24) / q1;
837
838 /* Get the remainder */
839 fssp = (u64)fref * m;
840 do_div(fssp, 1 << 24);
841 r1 = abs(fssp - rate);
842
843 /* Choose this one if it suits better */
844 if (r1 < r) {
845 /* case 3 is better */
846 q = 1;
847 mul = m;
Weike Chene5262d02014-11-26 02:35:10 -0800848 }
849 }
850
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200851 *dds = mul;
852 return q - 1;
Weike Chene5262d02014-11-26 02:35:10 -0800853}
854
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200855static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800856{
Jarkko Nikula0eca7cf2015-09-25 10:27:17 +0300857 unsigned long ssp_clk = drv_data->master->max_speed_hz;
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200858 const struct ssp_device *ssp = drv_data->ssp;
859
860 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800861
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800862 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200863 return (ssp_clk / (2 * rate) - 1) & 0xff;
eric miao2f1a74e2007-11-21 18:50:53 +0800864 else
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200865 return (ssp_clk / rate - 1) & 0xfff;
eric miao2f1a74e2007-11-21 18:50:53 +0800866}
867
Weike Chene5262d02014-11-26 02:35:10 -0800868static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300869 int rate)
Weike Chene5262d02014-11-26 02:35:10 -0800870{
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300871 struct chip_data *chip = drv_data->cur_chip;
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200872 unsigned int clk_div;
Weike Chene5262d02014-11-26 02:35:10 -0800873
874 switch (drv_data->ssp_type) {
875 case QUARK_X1000_SSP:
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200876 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300877 break;
Weike Chene5262d02014-11-26 02:35:10 -0800878 default:
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200879 clk_div = ssp_get_clk_div(drv_data, rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300880 break;
Weike Chene5262d02014-11-26 02:35:10 -0800881 }
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200882 return clk_div << 8;
Weike Chene5262d02014-11-26 02:35:10 -0800883}
884
Stephen Streete0c99052006-03-07 23:53:24 -0800885static void pump_transfers(unsigned long data)
886{
887 struct driver_data *drv_data = (struct driver_data *)data;
888 struct spi_message *message = NULL;
889 struct spi_transfer *transfer = NULL;
890 struct spi_transfer *previous = NULL;
891 struct chip_data *chip = NULL;
Stephen Street9708c122006-03-28 14:05:23 -0800892 u32 clk_div = 0;
893 u8 bits = 0;
894 u32 speed = 0;
895 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800896 u32 cr1;
897 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
898 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
Weike Chen4fdb2422014-10-08 08:50:22 -0700899 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800900
901 /* Get current state information */
902 message = drv_data->cur_msg;
903 transfer = drv_data->cur_transfer;
904 chip = drv_data->cur_chip;
905
906 /* Handle for abort */
907 if (message->state == ERROR_STATE) {
908 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700909 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800910 return;
911 }
912
913 /* Handle end of message */
914 if (message->state == DONE_STATE) {
915 message->status = 0;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700916 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800917 return;
918 }
919
Ned Forrester84235972008-09-13 02:33:17 -0700920 /* Delay if requested at end of transfer before CS change */
Stephen Streete0c99052006-03-07 23:53:24 -0800921 if (message->state == RUNNING_STATE) {
922 previous = list_entry(transfer->transfer_list.prev,
923 struct spi_transfer,
924 transfer_list);
925 if (previous->delay_usecs)
926 udelay(previous->delay_usecs);
Ned Forrester84235972008-09-13 02:33:17 -0700927
928 /* Drop chip select only if cs_change is requested */
929 if (previous->cs_change)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700930 cs_deassert(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800931 }
932
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200933 /* Check if we can DMA this transfer */
934 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700935
936 /* reject already-mapped transfers; PIO won't always work */
937 if (message->is_dma_mapped
938 || transfer->rx_dma || transfer->tx_dma) {
939 dev_err(&drv_data->pdev->dev,
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300940 "pump_transfers: mapped transfer length of "
941 "%u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700942 transfer->len, MAX_DMA_LEN);
943 message->status = -EINVAL;
944 giveback(drv_data);
945 return;
946 }
947
948 /* warn ... we force this to PIO mode */
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300949 dev_warn_ratelimited(&message->spi->dev,
950 "pump_transfers: DMA disabled for transfer length %ld "
951 "greater than %d\n",
952 (long)drv_data->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800953 }
954
Stephen Streete0c99052006-03-07 23:53:24 -0800955 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200956 if (pxa2xx_spi_flush(drv_data) == 0) {
Stephen Streete0c99052006-03-07 23:53:24 -0800957 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
958 message->status = -EIO;
Stephen Street5daa3ba2006-05-20 15:00:19 -0700959 giveback(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800960 return;
961 }
Stephen Street9708c122006-03-28 14:05:23 -0800962 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800963 drv_data->tx = (void *)transfer->tx_buf;
964 drv_data->tx_end = drv_data->tx + transfer->len;
965 drv_data->rx = transfer->rx_buf;
966 drv_data->rx_end = drv_data->rx + transfer->len;
967 drv_data->rx_dma = transfer->rx_dma;
968 drv_data->tx_dma = transfer->tx_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200969 drv_data->len = transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800970 drv_data->write = drv_data->tx ? chip->write : null_writer;
971 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800972
973 /* Change speed and bit per word on a per transfer */
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300974 bits = transfer->bits_per_word;
975 speed = transfer->speed_hz;
Stephen Street9708c122006-03-28 14:05:23 -0800976
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300977 clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800978
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300979 if (bits <= 8) {
980 drv_data->n_bytes = 1;
981 drv_data->read = drv_data->read != null_reader ?
982 u8_reader : null_reader;
983 drv_data->write = drv_data->write != null_writer ?
984 u8_writer : null_writer;
985 } else if (bits <= 16) {
986 drv_data->n_bytes = 2;
987 drv_data->read = drv_data->read != null_reader ?
988 u16_reader : null_reader;
989 drv_data->write = drv_data->write != null_writer ?
990 u16_writer : null_writer;
991 } else if (bits <= 32) {
992 drv_data->n_bytes = 4;
993 drv_data->read = drv_data->read != null_reader ?
994 u32_reader : null_reader;
995 drv_data->write = drv_data->write != null_writer ?
996 u32_writer : null_writer;
Stephen Street9708c122006-03-28 14:05:23 -0800997 }
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300998 /*
999 * if bits/word is changed in dma mode, then must check the
1000 * thresholds and burst also
1001 */
1002 if (chip->enable_dma) {
1003 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
1004 message->spi,
1005 bits, &dma_burst,
1006 &dma_thresh))
1007 dev_warn_ratelimited(&message->spi->dev,
1008 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
1009 }
1010
Stephen Streete0c99052006-03-07 23:53:24 -08001011 message->state = RUNNING_STATE;
1012
Ned Forrester7e964452008-09-13 02:33:18 -07001013 drv_data->dma_mapped = 0;
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001014 if (pxa2xx_spi_dma_is_possible(drv_data->len))
1015 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
Ned Forrester7e964452008-09-13 02:33:18 -07001016 if (drv_data->dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -08001017
1018 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001019 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -08001020
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001021 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
Stephen Streete0c99052006-03-07 23:53:24 -08001022
Stephen Street8d94cc52006-12-10 02:18:54 -08001023 /* Clear status and start DMA engine */
1024 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001025 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001026
1027 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001028 } else {
1029 /* Ensure we have the correct interrupt handler */
1030 drv_data->transfer_handler = interrupt_transfer;
1031
Stephen Street8d94cc52006-12-10 02:18:54 -08001032 /* Clear status */
1033 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001034 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -08001035 }
1036
Jarkko Nikulaee036722016-01-26 15:33:21 +02001037 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
1038 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1039 if (!pxa25x_ssp_comp(drv_data))
1040 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1041 drv_data->master->max_speed_hz
1042 / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
1043 drv_data->dma_mapped ? "DMA" : "PIO");
1044 else
1045 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1046 drv_data->master->max_speed_hz / 2
1047 / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1048 drv_data->dma_mapped ? "DMA" : "PIO");
1049
Mika Westerberga0d26422013-01-22 12:26:32 +02001050 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001051 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1052 != chip->lpss_rx_threshold)
1053 pxa2xx_spi_write(drv_data, SSIRF,
1054 chip->lpss_rx_threshold);
1055 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1056 != chip->lpss_tx_threshold)
1057 pxa2xx_spi_write(drv_data, SSITF,
1058 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +02001059 }
1060
Weike Chene5262d02014-11-26 02:35:10 -08001061 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001062 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1063 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -08001064
Stephen Street8d94cc52006-12-10 02:18:54 -08001065 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001066 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1067 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1068 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -08001069 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001070 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001071 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001072 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001073 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001074 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001075 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001076 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001077
Stephen Street8d94cc52006-12-10 02:18:54 -08001078 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001079 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001080 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -08001081 }
Ned Forresterb97c74b2008-02-23 15:23:40 -08001082
Eric Miaoa7bb3902009-04-06 19:00:54 -07001083 cs_assert(drv_data);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001084
1085 /* after chip select, release the data by enabling service
1086 * requests and interrupts, without changing any mode bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001087 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Stephen Streete0c99052006-03-07 23:53:24 -08001088}
1089
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001090static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
1091 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -08001092{
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001093 struct driver_data *drv_data = spi_master_get_devdata(master);
Stephen Streete0c99052006-03-07 23:53:24 -08001094
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001095 drv_data->cur_msg = msg;
Stephen Streete0c99052006-03-07 23:53:24 -08001096 /* Initial message state*/
1097 drv_data->cur_msg->state = START_STATE;
1098 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1099 struct spi_transfer,
1100 transfer_list);
1101
Stephen Street8d94cc52006-12-10 02:18:54 -08001102 /* prepare to setup the SSP, in pump_transfers, using the per
1103 * chip configuration */
Stephen Streete0c99052006-03-07 23:53:24 -08001104 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Stephen Streete0c99052006-03-07 23:53:24 -08001105
1106 /* Mark as busy and launch transfers */
1107 tasklet_schedule(&drv_data->pump_transfers);
Stephen Streete0c99052006-03-07 23:53:24 -08001108 return 0;
1109}
1110
Mika Westerberg7d94a502013-01-22 12:26:30 +02001111static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
1112{
1113 struct driver_data *drv_data = spi_master_get_devdata(master);
1114
1115 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001116 pxa2xx_spi_write(drv_data, SSCR0,
1117 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001118
Mika Westerberg7d94a502013-01-22 12:26:30 +02001119 return 0;
1120}
1121
Eric Miaoa7bb3902009-04-06 19:00:54 -07001122static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1123 struct pxa2xx_spi_chip *chip_info)
1124{
1125 int err = 0;
1126
1127 if (chip == NULL || chip_info == NULL)
1128 return 0;
1129
1130 /* NOTE: setup() can be called multiple times, possibly with
1131 * different chip_info, release previously requested GPIO
1132 */
1133 if (gpio_is_valid(chip->gpio_cs))
1134 gpio_free(chip->gpio_cs);
1135
1136 /* If (*cs_control) is provided, ignore GPIO chip select */
1137 if (chip_info->cs_control) {
1138 chip->cs_control = chip_info->cs_control;
1139 return 0;
1140 }
1141
1142 if (gpio_is_valid(chip_info->gpio_cs)) {
1143 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1144 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001145 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1146 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001147 return err;
1148 }
1149
1150 chip->gpio_cs = chip_info->gpio_cs;
1151 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1152
1153 err = gpio_direction_output(chip->gpio_cs,
1154 !chip->gpio_cs_inverted);
1155 }
1156
1157 return err;
1158}
1159
Stephen Streete0c99052006-03-07 23:53:24 -08001160static int setup(struct spi_device *spi)
1161{
1162 struct pxa2xx_spi_chip *chip_info = NULL;
1163 struct chip_data *chip;
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001164 const struct lpss_config *config;
Stephen Streete0c99052006-03-07 23:53:24 -08001165 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Mika Westerberga0d26422013-01-22 12:26:32 +02001166 uint tx_thres, tx_hi_thres, rx_thres;
1167
Weike Chene5262d02014-11-26 02:35:10 -08001168 switch (drv_data->ssp_type) {
1169 case QUARK_X1000_SSP:
1170 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1171 tx_hi_thres = 0;
1172 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1173 break;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001174 case LPSS_LPT_SSP:
1175 case LPSS_BYT_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001176 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001177 case LPSS_BXT_SSP:
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001178 config = lpss_get_config(drv_data);
1179 tx_thres = config->tx_threshold_lo;
1180 tx_hi_thres = config->tx_threshold_hi;
1181 rx_thres = config->rx_threshold;
Weike Chene5262d02014-11-26 02:35:10 -08001182 break;
1183 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001184 tx_thres = TX_THRESH_DFLT;
1185 tx_hi_thres = 0;
1186 rx_thres = RX_THRESH_DFLT;
Weike Chene5262d02014-11-26 02:35:10 -08001187 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001188 }
Stephen Streete0c99052006-03-07 23:53:24 -08001189
Stephen Street8d94cc52006-12-10 02:18:54 -08001190 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001191 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001192 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001193 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001194 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001195 return -ENOMEM;
1196
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001197 if (drv_data->ssp_type == CE4100_SSP) {
1198 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001199 dev_err(&spi->dev,
1200 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001201 kfree(chip);
1202 return -EINVAL;
1203 }
1204
1205 chip->frm = spi->chip_select;
1206 } else
1207 chip->gpio_cs = -1;
Stephen Streete0c99052006-03-07 23:53:24 -08001208 chip->enable_dma = 0;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001209 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001210 }
1211
Stephen Street8d94cc52006-12-10 02:18:54 -08001212 /* protocol drivers may change the chip settings, so...
1213 * if chip_info exists, use it */
1214 chip_info = spi->controller_data;
1215
Stephen Streete0c99052006-03-07 23:53:24 -08001216 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001217 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001218 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001219 if (chip_info->timeout)
1220 chip->timeout = chip_info->timeout;
1221 if (chip_info->tx_threshold)
1222 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001223 if (chip_info->tx_hi_threshold)
1224 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001225 if (chip_info->rx_threshold)
1226 rx_thres = chip_info->rx_threshold;
1227 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001228 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001229 if (chip_info->enable_loopback)
1230 chip->cr1 = SSCR1_LBM;
Mika Westerberga3496852013-01-22 12:26:33 +02001231 } else if (ACPI_HANDLE(&spi->dev)) {
1232 /*
1233 * Slave devices enumerated from ACPI namespace don't
1234 * usually have chip_info but we still might want to use
1235 * DMA with them.
1236 */
1237 chip->enable_dma = drv_data->master_info->enable_dma;
Stephen Streete0c99052006-03-07 23:53:24 -08001238 }
1239
Mika Westerberga0d26422013-01-22 12:26:32 +02001240 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1241 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1242 | SSITF_TxHiThresh(tx_hi_thres);
1243
Stephen Street8d94cc52006-12-10 02:18:54 -08001244 /* set dma burst and threshold outside of chip_info path so that if
1245 * chip_info goes away after setting chip->enable_dma, the
1246 * burst and threshold can still respond to changes in bits_per_word */
1247 if (chip->enable_dma) {
1248 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001249 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1250 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001251 &chip->dma_burst_size,
1252 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001253 dev_warn(&spi->dev,
1254 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001255 }
1256 }
1257
Weike Chene5262d02014-11-26 02:35:10 -08001258 switch (drv_data->ssp_type) {
1259 case QUARK_X1000_SSP:
1260 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1261 & QUARK_X1000_SSCR1_RFT)
1262 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1263 & QUARK_X1000_SSCR1_TFT);
1264 break;
1265 default:
1266 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1267 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1268 break;
1269 }
1270
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001271 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1272 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1273 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001274
Mika Westerbergb8331722013-01-22 12:26:31 +02001275 if (spi->mode & SPI_LOOP)
1276 chip->cr1 |= SSCR1_LBM;
1277
Stephen Streete0c99052006-03-07 23:53:24 -08001278 if (spi->bits_per_word <= 8) {
1279 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001280 chip->read = u8_reader;
1281 chip->write = u8_writer;
1282 } else if (spi->bits_per_word <= 16) {
1283 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001284 chip->read = u16_reader;
1285 chip->write = u16_writer;
1286 } else if (spi->bits_per_word <= 32) {
Stephen Streete0c99052006-03-07 23:53:24 -08001287 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001288 chip->read = u32_reader;
1289 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001290 }
Stephen Streete0c99052006-03-07 23:53:24 -08001291
1292 spi_set_ctldata(spi, chip);
1293
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001294 if (drv_data->ssp_type == CE4100_SSP)
1295 return 0;
1296
Eric Miaoa7bb3902009-04-06 19:00:54 -07001297 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001298}
1299
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001300static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001301{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001302 struct chip_data *chip = spi_get_ctldata(spi);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001303 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001304
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001305 if (!chip)
1306 return;
1307
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001308 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
Eric Miaoa7bb3902009-04-06 19:00:54 -07001309 gpio_free(chip->gpio_cs);
1310
Stephen Streete0c99052006-03-07 23:53:24 -08001311 kfree(chip);
1312}
1313
Jarkko Nikula0db64212015-10-28 15:13:43 +02001314#ifdef CONFIG_PCI
Mika Westerberga3496852013-01-22 12:26:33 +02001315#ifdef CONFIG_ACPI
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001316
Mathias Krause8422ddf2015-06-13 14:22:14 +02001317static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001318 { "INT33C0", LPSS_LPT_SSP },
1319 { "INT33C1", LPSS_LPT_SSP },
1320 { "INT3430", LPSS_LPT_SSP },
1321 { "INT3431", LPSS_LPT_SSP },
1322 { "80860F0E", LPSS_BYT_SSP },
1323 { "8086228E", LPSS_BYT_SSP },
1324 { },
1325};
1326MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1327
Jarkko Nikula0db64212015-10-28 15:13:43 +02001328static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1329{
1330 unsigned int devid;
1331 int port_id = -1;
1332
1333 if (adev && adev->pnp.unique_id &&
1334 !kstrtouint(adev->pnp.unique_id, 0, &devid))
1335 port_id = devid;
1336 return port_id;
1337}
1338#else /* !CONFIG_ACPI */
1339static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1340{
1341 return -1;
1342}
1343#endif
1344
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001345/*
1346 * PCI IDs of compound devices that integrate both host controller and private
1347 * integrated DMA engine. Please note these are not used in module
1348 * autoloading and probing in this module but matching the LPSS SSP type.
1349 */
1350static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
1351 /* SPT-LP */
1352 { PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
1353 { PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
1354 /* SPT-H */
1355 { PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
1356 { PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001357 /* BXT */
1358 { PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1359 { PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1360 { PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
1361 /* APL */
1362 { PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1363 { PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1364 { PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
Axel Lin94e5c232015-08-04 13:52:22 +08001365 { },
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001366};
1367
1368static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
1369{
1370 struct device *dev = param;
1371
1372 if (dev != chan->device->dev->parent)
1373 return false;
1374
1375 return true;
1376}
1377
Mika Westerberga3496852013-01-22 12:26:33 +02001378static struct pxa2xx_spi_master *
Jarkko Nikula0db64212015-10-28 15:13:43 +02001379pxa2xx_spi_init_pdata(struct platform_device *pdev)
Mika Westerberga3496852013-01-22 12:26:33 +02001380{
1381 struct pxa2xx_spi_master *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001382 struct acpi_device *adev;
1383 struct ssp_device *ssp;
1384 struct resource *res;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001385 const struct acpi_device_id *adev_id = NULL;
1386 const struct pci_device_id *pcidev_id = NULL;
Jarkko Nikula3b8b6d02015-10-22 16:44:41 +03001387 int type;
Mika Westerberga3496852013-01-22 12:26:33 +02001388
Jarkko Nikulab9f69402015-09-25 10:27:18 +03001389 adev = ACPI_COMPANION(&pdev->dev);
Mika Westerberga3496852013-01-22 12:26:33 +02001390
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001391 if (dev_is_pci(pdev->dev.parent))
1392 pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
1393 to_pci_dev(pdev->dev.parent));
Jarkko Nikula0db64212015-10-28 15:13:43 +02001394 else if (adev)
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001395 adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
1396 &pdev->dev);
Jarkko Nikula0db64212015-10-28 15:13:43 +02001397 else
1398 return NULL;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001399
1400 if (adev_id)
1401 type = (int)adev_id->driver_data;
1402 else if (pcidev_id)
1403 type = (int)pcidev_id->driver_data;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001404 else
1405 return NULL;
1406
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001407 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001408 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001409 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001410
1411 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1412 if (!res)
1413 return NULL;
1414
1415 ssp = &pdata->ssp;
1416
1417 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301418 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1419 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001420 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001421
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001422 if (pcidev_id) {
1423 pdata->tx_param = pdev->dev.parent;
1424 pdata->rx_param = pdev->dev.parent;
1425 pdata->dma_filter = pxa2xx_spi_idma_filter;
1426 }
1427
Mika Westerberga3496852013-01-22 12:26:33 +02001428 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1429 ssp->irq = platform_get_irq(pdev, 0);
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001430 ssp->type = type;
Mika Westerberga3496852013-01-22 12:26:33 +02001431 ssp->pdev = pdev;
Jarkko Nikula0db64212015-10-28 15:13:43 +02001432 ssp->port_id = pxa2xx_spi_get_port_id(adev);
Mika Westerberga3496852013-01-22 12:26:33 +02001433
1434 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001435 pdata->enable_dma = true;
Mika Westerberga3496852013-01-22 12:26:33 +02001436
1437 return pdata;
1438}
1439
Jarkko Nikula0db64212015-10-28 15:13:43 +02001440#else /* !CONFIG_PCI */
Mika Westerberga3496852013-01-22 12:26:33 +02001441static inline struct pxa2xx_spi_master *
Jarkko Nikula0db64212015-10-28 15:13:43 +02001442pxa2xx_spi_init_pdata(struct platform_device *pdev)
Mika Westerberga3496852013-01-22 12:26:33 +02001443{
1444 return NULL;
1445}
1446#endif
1447
Grant Likelyfd4a3192012-12-07 16:57:14 +00001448static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001449{
1450 struct device *dev = &pdev->dev;
1451 struct pxa2xx_spi_master *platform_info;
1452 struct spi_master *master;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001453 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001454 struct ssp_device *ssp;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001455 const struct lpss_config *config;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001456 int status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001457 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001458
Mika Westerberg851bacf2013-01-07 12:44:33 +02001459 platform_info = dev_get_platdata(dev);
1460 if (!platform_info) {
Jarkko Nikula0db64212015-10-28 15:13:43 +02001461 platform_info = pxa2xx_spi_init_pdata(pdev);
Mika Westerberga3496852013-01-22 12:26:33 +02001462 if (!platform_info) {
1463 dev_err(&pdev->dev, "missing platform data\n");
1464 return -ENODEV;
1465 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001466 }
Stephen Streete0c99052006-03-07 23:53:24 -08001467
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001468 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001469 if (!ssp)
1470 ssp = &platform_info->ssp;
1471
1472 if (!ssp->mmio_base) {
1473 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001474 return -ENODEV;
1475 }
1476
Jarkko Nikula757fe8d2015-08-05 10:04:05 +03001477 master = spi_alloc_master(dev, sizeof(struct driver_data));
Stephen Streete0c99052006-03-07 23:53:24 -08001478 if (!master) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001479 dev_err(&pdev->dev, "cannot alloc spi_master\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001480 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001481 return -ENOMEM;
1482 }
1483 drv_data = spi_master_get_devdata(master);
1484 drv_data->master = master;
1485 drv_data->master_info = platform_info;
1486 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001487 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001488
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001489 master->dev.parent = &pdev->dev;
Sebastian Andrzej Siewior21486af2010-10-08 18:11:19 +02001490 master->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001491 /* the spi->mode bits understood by this driver: */
Mika Westerbergb8331722013-01-22 12:26:31 +02001492 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001493
Mika Westerberg851bacf2013-01-07 12:44:33 +02001494 master->bus_num = ssp->port_id;
Mike Rapoport7ad0ba92009-04-06 19:00:57 -07001495 master->dma_alignment = DMA_ALIGNMENT;
Stephen Streete0c99052006-03-07 23:53:24 -08001496 master->cleanup = cleanup;
1497 master->setup = setup;
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001498 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001499 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
Mark Brown7dd62782013-07-28 15:35:21 +01001500 master->auto_runtime_pm = true;
Stephen Streete0c99052006-03-07 23:53:24 -08001501
eric miao2f1a74e2007-11-21 18:50:53 +08001502 drv_data->ssp_type = ssp->type;
Stephen Streete0c99052006-03-07 23:53:24 -08001503
eric miao2f1a74e2007-11-21 18:50:53 +08001504 drv_data->ioaddr = ssp->mmio_base;
1505 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001506 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001507 switch (drv_data->ssp_type) {
1508 case QUARK_X1000_SSP:
1509 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1510 break;
1511 default:
1512 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1513 break;
1514 }
1515
Stephen Streete0c99052006-03-07 23:53:24 -08001516 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1517 drv_data->dma_cr1 = 0;
1518 drv_data->clear_sr = SSSR_ROR;
1519 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1520 } else {
Stephen Warren24778be2013-05-21 20:36:35 -06001521 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001522 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001523 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001524 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1525 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1526 }
1527
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001528 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1529 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001530 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001531 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Stephen Streete0c99052006-03-07 23:53:24 -08001532 goto out_error_master_alloc;
1533 }
1534
1535 /* Setup DMA if requested */
Stephen Streete0c99052006-03-07 23:53:24 -08001536 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001537 status = pxa2xx_spi_dma_setup(drv_data);
1538 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001539 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001540 platform_info->enable_dma = false;
Stephen Streete0c99052006-03-07 23:53:24 -08001541 }
Stephen Streete0c99052006-03-07 23:53:24 -08001542 }
1543
1544 /* Enable SOC clock */
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001545 clk_prepare_enable(ssp->clk);
1546
Jarkko Nikula0eca7cf2015-09-25 10:27:17 +03001547 master->max_speed_hz = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001548
1549 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001550 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001551 switch (drv_data->ssp_type) {
1552 case QUARK_X1000_SSP:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001553 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1554 | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1555 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001556
1557 /* using the Motorola SPI protocol and use 8 bit frame */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001558 pxa2xx_spi_write(drv_data, SSCR0,
1559 QUARK_X1000_SSCR0_Motorola
1560 | QUARK_X1000_SSCR0_DataSize(8));
Weike Chene5262d02014-11-26 02:35:10 -08001561 break;
1562 default:
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001563 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1564 SSCR1_TxTresh(TX_THRESH_DFLT);
1565 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1566 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1567 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001568 break;
1569 }
1570
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001571 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001572 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001573
1574 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001575 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001576
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001577 if (is_lpss_ssp(drv_data)) {
1578 lpss_ssp_setup(drv_data);
1579 config = lpss_get_config(drv_data);
1580 if (config->reg_capabilities >= 0) {
1581 tmp = __lpss_ssp_read_priv(drv_data,
1582 config->reg_capabilities);
1583 tmp &= LPSS_CAPS_CS_EN_MASK;
1584 tmp >>= LPSS_CAPS_CS_EN_SHIFT;
1585 platform_info->num_chipselect = ffz(tmp);
1586 }
1587 }
1588 master->num_chipselect = platform_info->num_chipselect;
1589
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001590 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1591 (unsigned long)drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001592
Antonio Ospite836d1a222014-05-30 18:18:09 +02001593 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1594 pm_runtime_use_autosuspend(&pdev->dev);
1595 pm_runtime_set_active(&pdev->dev);
1596 pm_runtime_enable(&pdev->dev);
1597
Stephen Streete0c99052006-03-07 23:53:24 -08001598 /* Register with the SPI framework */
1599 platform_set_drvdata(pdev, drv_data);
Jingoo Hana807fcd2013-09-24 13:46:55 +09001600 status = devm_spi_register_master(&pdev->dev, master);
Stephen Streete0c99052006-03-07 23:53:24 -08001601 if (status != 0) {
1602 dev_err(&pdev->dev, "problem registering spi master\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001603 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001604 }
1605
1606 return status;
1607
Stephen Streete0c99052006-03-07 23:53:24 -08001608out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001609 clk_disable_unprepare(ssp->clk);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001610 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001611 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001612
1613out_error_master_alloc:
1614 spi_master_put(master);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001615 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001616 return status;
1617}
1618
1619static int pxa2xx_spi_remove(struct platform_device *pdev)
1620{
1621 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001622 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001623
1624 if (!drv_data)
1625 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001626 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001627
Mika Westerberg7d94a502013-01-22 12:26:30 +02001628 pm_runtime_get_sync(&pdev->dev);
1629
Stephen Streete0c99052006-03-07 23:53:24 -08001630 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001631 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001632 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001633
1634 /* Release DMA */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001635 if (drv_data->master_info->enable_dma)
1636 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001637
Mika Westerberg7d94a502013-01-22 12:26:30 +02001638 pm_runtime_put_noidle(&pdev->dev);
1639 pm_runtime_disable(&pdev->dev);
1640
Stephen Streete0c99052006-03-07 23:53:24 -08001641 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001642 free_irq(ssp->irq, drv_data);
1643
1644 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001645 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001646
Stephen Streete0c99052006-03-07 23:53:24 -08001647 return 0;
1648}
1649
1650static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1651{
1652 int status = 0;
1653
1654 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1655 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1656}
1657
Mika Westerberg382cebb2014-01-16 14:50:55 +02001658#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001659static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001660{
Mike Rapoport86d25932009-07-21 17:50:16 +03001661 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001662 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001663 int status = 0;
1664
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001665 status = spi_master_suspend(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001666 if (status != 0)
1667 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001668 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001669
1670 if (!pm_runtime_suspended(dev))
1671 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001672
1673 return 0;
1674}
1675
Mike Rapoport86d25932009-07-21 17:50:16 +03001676static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001677{
Mike Rapoport86d25932009-07-21 17:50:16 +03001678 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001679 struct ssp_device *ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001680 int status = 0;
1681
1682 /* Enable the SSP clock */
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001683 if (!pm_runtime_suspended(dev))
1684 clk_prepare_enable(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001685
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001686 /* Restore LPSS private register bits */
Jarkko Nikula48421ad2015-01-28 10:09:42 +02001687 if (is_lpss_ssp(drv_data))
1688 lpss_ssp_setup(drv_data);
Chew, Chiau Eec50325f2013-11-29 02:13:11 +08001689
Stephen Streete0c99052006-03-07 23:53:24 -08001690 /* Start the queue running */
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001691 status = spi_master_resume(drv_data->master);
Stephen Streete0c99052006-03-07 23:53:24 -08001692 if (status != 0) {
Mike Rapoport86d25932009-07-21 17:50:16 +03001693 dev_err(dev, "problem starting queue (%d)\n", status);
Stephen Streete0c99052006-03-07 23:53:24 -08001694 return status;
1695 }
1696
1697 return 0;
1698}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001699#endif
1700
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001701#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001702static int pxa2xx_spi_runtime_suspend(struct device *dev)
1703{
1704 struct driver_data *drv_data = dev_get_drvdata(dev);
1705
1706 clk_disable_unprepare(drv_data->ssp->clk);
1707 return 0;
1708}
1709
1710static int pxa2xx_spi_runtime_resume(struct device *dev)
1711{
1712 struct driver_data *drv_data = dev_get_drvdata(dev);
1713
1714 clk_prepare_enable(drv_data->ssp->clk);
1715 return 0;
1716}
1717#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001718
Alexey Dobriyan47145212009-12-14 18:00:08 -08001719static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001720 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1721 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1722 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001723};
Stephen Streete0c99052006-03-07 23:53:24 -08001724
1725static struct platform_driver driver = {
1726 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001727 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001728 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001729 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001730 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001731 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001732 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001733 .shutdown = pxa2xx_spi_shutdown,
Stephen Streete0c99052006-03-07 23:53:24 -08001734};
1735
1736static int __init pxa2xx_spi_init(void)
1737{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001738 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001739}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001740subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001741
1742static void __exit pxa2xx_spi_exit(void)
1743{
1744 platform_driver_unregister(&driver);
1745}
1746module_exit(pxa2xx_spi_exit);