blob: b42c22292597e241f2e706ae4ecdb97c8b12f64a [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07004 * Copyright(c) 2015-2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Don Hiatt72c07e22017-08-04 13:53:58 -070069#include <rdma/opa_addr.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070070#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070071#include <linux/netdevice.h>
Dennis Dalessandroec3f2c122016-01-19 14:41:33 -080072#include <rdma/rdma_vt.h>
Don Hiattd98bb7f2017-08-04 13:54:16 -070073#include <rdma/opa_addr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040074
75#include "chip_registers.h"
76#include "common.h"
77#include "verbs.h"
78#include "pio.h"
79#include "chip.h"
80#include "mad.h"
81#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080082#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080083#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040084
85/* bumped 1 from s/w major version of TrueScale */
86#define HFI1_CHIP_VERS_MAJ 3U
87
88/* don't care about this except printing */
89#define HFI1_CHIP_VERS_MIN 0U
90
91/* The Organization Unique Identifier (Mfg code), and its position in GUID */
92#define HFI1_OUI 0x001175
93#define HFI1_OUI_LSB 40
94
95#define DROP_PACKET_OFF 0
96#define DROP_PACKET_ON 1
97
Jan Sokolowski641f3482017-11-06 06:38:16 -080098#define NEIGHBOR_TYPE_HFI 0
99#define NEIGHBOR_TYPE_SWITCH 1
100
Mike Marciniszyn77241052015-07-30 15:17:43 -0400101extern unsigned long hfi1_cap_mask;
102#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
103#define HFI1_CAP_UGET_MASK(mask, cap) \
104 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
105#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
106#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
107#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
108#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
109#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
110 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800111/* Offline Disabled Reason is 4-bits */
112#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400113
114/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500115 * Control context is always 0 and handles the error packets.
116 * It also handles the VL15 and multicast packets.
117 */
118#define HFI1_CTRL_CTXT 0
119
120/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500121 * Driver context will store software counters for each of the events
122 * associated with these status registers
123 */
124#define NUM_CCE_ERR_STATUS_COUNTERS 41
125#define NUM_RCV_ERR_STATUS_COUNTERS 64
126#define NUM_MISC_ERR_STATUS_COUNTERS 13
127#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
128#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
129#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
130#define NUM_SEND_ERR_STATUS_COUNTERS 3
131#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
132#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
133
134/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400135 * per driver stats, either not device nor port-specific, or
136 * summed over all of the devices and ports.
137 * They are described by name via ipathfs filesystem, so layout
138 * and number of elements can change without breaking compatibility.
139 * If members are added or deleted hfi1_statnames[] in debugfs.c must
140 * change to match.
141 */
142struct hfi1_ib_stats {
143 __u64 sps_ints; /* number of interrupts handled */
144 __u64 sps_errints; /* number of error interrupts */
145 __u64 sps_txerrs; /* tx-related packet errors */
146 __u64 sps_rcverrs; /* non-crc rcv packet errors */
147 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
148 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
149 __u64 sps_ctxts; /* number of contexts currently open */
150 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
151 __u64 sps_buffull;
152 __u64 sps_hdrfull;
153};
154
155extern struct hfi1_ib_stats hfi1_stats;
156extern const struct pci_error_handlers hfi1_pci_err_handler;
157
158/*
159 * First-cut criterion for "device is active" is
160 * two thousand dwords combined Tx, Rx traffic per
161 * 5-second interval. SMA packets are 64 dwords,
162 * and occur "a few per second", presumably each way.
163 */
164#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
165
166/*
167 * Below contains all data related to a single context (formerly called port).
168 */
169
Mike Marciniszyn77241052015-07-30 15:17:43 -0400170struct hfi1_opcode_stats_perctx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400171
Mike Marciniszyn77241052015-07-30 15:17:43 -0400172struct ctxt_eager_bufs {
173 ssize_t size; /* total size of eager buffers */
174 u32 count; /* size of buffers array */
175 u32 numbufs; /* number of buffers allocated */
176 u32 alloced; /* number of rcvarray entries used */
177 u32 rcvtid_size; /* size of each eager rcv tid */
178 u32 threshold; /* head update threshold */
179 struct eager_buffer {
180 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700181 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400182 ssize_t len;
183 } *buffers;
184 struct {
185 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700186 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400187 } *rcvtids;
188};
189
Mitko Haralanova86cd352016-02-05 11:57:49 -0500190struct exp_tid_set {
191 struct list_head list;
192 u32 count;
193};
194
Mike Marciniszyn77241052015-07-30 15:17:43 -0400195struct hfi1_ctxtdata {
196 /* shadow the ctxt's RcvCtrl register */
197 u64 rcvctrl;
198 /* rcvhdrq base, needs mmap before useful */
199 void *rcvhdrq;
200 /* kernel virtual address where hdrqtail is updated */
201 volatile __le64 *rcvhdrtail_kvaddr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400202 /* when waiting for rcv or pioavail */
203 wait_queue_head_t wait;
204 /* rcvhdrq size (for freeing) */
205 size_t rcvhdrq_size;
206 /* number of rcvhdrq entries */
207 u16 rcvhdrq_cnt;
208 /* size of each of the rcvhdrq entries */
209 u16 rcvhdrqentsize;
210 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700211 dma_addr_t rcvhdrq_dma;
212 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400213 struct ctxt_eager_bufs egrbufs;
214 /* this receive context's assigned PIO ACK send context */
215 struct send_context *sc;
216
217 /* dynamic receive available interrupt timeout */
218 u32 rcvavail_timeout;
Michael J. Ruhlf683c802017-06-09 16:00:19 -0700219 /* Reference count the base context usage */
220 struct kref kref;
221
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700222 /* Device context index */
Michael J. Ruhle6f76222017-07-24 07:45:55 -0700223 u16 ctxt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700224 /*
225 * non-zero if ctxt can be shared, and defines the maximum number of
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700226 * sub-contexts for this device context.
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700227 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400228 u16 subctxt_cnt;
229 /* non-zero if ctxt is being shared. */
230 u16 subctxt_id;
231 u8 uuid[16];
232 /* job key */
233 u16 jkey;
234 /* number of RcvArray groups for this context. */
235 u32 rcv_array_groups;
236 /* index of first eager TID entry. */
237 u32 eager_base;
238 /* number of expected TID entries */
239 u32 expected_count;
240 /* index of first expected TID entry. */
241 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500242
243 struct exp_tid_set tid_group_list;
244 struct exp_tid_set tid_used_list;
245 struct exp_tid_set tid_full_list;
246
Mike Marciniszyn77241052015-07-30 15:17:43 -0400247 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500248 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400249 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400250 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400251 /* per-context event flags for fileops/intr communication */
252 unsigned long event_flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400253 /* total number of polled urgent packets */
254 u32 urgent;
255 /* saved total number of polled urgent packets for poll edge trigger */
256 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400257 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700258 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400259 /* so file ops can get at unit */
260 struct hfi1_devdata *dd;
261 /* so functions that need physical port can get it easily */
262 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700263 /* associated msix interrupt */
264 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400265 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
266 void *subctxt_uregbase;
267 /* An array of pages for the eager receive buffers * N */
268 void *subctxt_rcvegrbuf;
269 /* An array of pages for the eager header queue entries * N */
270 void *subctxt_rcvhdr_base;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700271 /* Bitmask of in use context(s) */
272 DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400273 /* The version of the library which opened this ctxt */
274 u32 userversion;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400275 /* Type of packets or conditions we want to poll for */
276 u16 poll_type;
277 /* receive packet sequence counter */
278 u8 seq_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400279 /* ctxt rcvhdrq head offset */
280 u32 head;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400281 /* QPs waiting for context processing */
282 struct list_head qp_wait_list;
283 /* interrupt handling */
284 u64 imask; /* clear interrupt mask */
285 int ireg; /* clear interrupt register */
286 unsigned numa_id; /* numa node of this context */
Mike Marciniszyn1b311f82017-10-23 06:06:08 -0700287 /* verbs rx_stats per rcd */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400288 struct hfi1_opcode_stats_perctx *opstats;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400289
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800290 /* Is ASPM interrupt supported for this context */
291 bool aspm_intr_supported;
292 /* ASPM state (enabled/disabled) for this context */
293 bool aspm_enabled;
294 /* Timer for re-enabling ASPM if interrupt activity quietens down */
295 struct timer_list aspm_timer;
296 /* Lock to serialize between intr, timer intr and user threads */
297 spinlock_t aspm_lock;
298 /* Is ASPM processing enabled for this context (in intr context) */
299 bool aspm_intr_enable;
300 /* Last interrupt timestamp */
301 ktime_t aspm_ts_last_intr;
302 /* Last timestamp at which we scheduled a timer for this context */
303 ktime_t aspm_ts_timer_sched;
304
Mike Marciniszyn77241052015-07-30 15:17:43 -0400305 /*
306 * The interrupt handler for a particular receive context can vary
307 * throughout it's lifetime. This is not a lock protected data member so
308 * it must be updated atomically and the prev and new value must always
309 * be valid. Worst case is we process an extra interrupt and up to 64
310 * packets with the wrong interrupt handler.
311 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400312 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700313
314 /* Indicates that this is vnic context */
315 bool is_vnic;
316
317 /* vnic queue index this context is mapped to */
318 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400319};
320
321/*
322 * Represents a single packet at a high level. Put commonly computed things in
323 * here so we do not have to keep doing them over and over. The rule of thumb is
324 * if something is used one time to derive some value, store that something in
325 * here. If it is used multiple times, then store the result of that derivation
326 * in here.
327 */
328struct hfi1_packet {
329 void *ebuf;
330 void *hdr;
Don Hiatt72c07e22017-08-04 13:53:58 -0700331 void *payload;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400332 struct hfi1_ctxtdata *rcd;
333 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800334 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700335 struct ib_other_headers *ohdr;
Don Hiatt90397462017-05-12 09:20:20 -0700336 struct ib_grh *grh;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400337 u64 rhf;
338 u32 maxcnt;
339 u32 rhqoff;
Don Hiatt90397462017-05-12 09:20:20 -0700340 u32 dlid;
341 u32 slid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400342 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400343 s16 etail;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800344 u8 hlen;
345 u8 numpkt;
346 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400347 u8 updegr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400348 u8 etype;
Don Hiatt90397462017-05-12 09:20:20 -0700349 u8 extra_byte;
350 u8 pad;
351 u8 sc;
352 u8 sl;
353 u8 opcode;
354 bool becn;
355 bool fecn;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400356};
357
Don Hiattd98bb7f2017-08-04 13:54:16 -0700358/* Packet types */
359#define HFI1_PKT_TYPE_9B 0
360#define HFI1_PKT_TYPE_16B 1
361
Don Hiatt72c07e22017-08-04 13:53:58 -0700362/*
363 * OPA 16B Header
364 */
365#define OPA_16B_L4_MASK 0xFFull
366#define OPA_16B_SC_MASK 0x1F00000ull
367#define OPA_16B_SC_SHIFT 20
368#define OPA_16B_LID_MASK 0xFFFFFull
369#define OPA_16B_DLID_MASK 0xF000ull
370#define OPA_16B_DLID_SHIFT 20
371#define OPA_16B_DLID_HIGH_SHIFT 12
372#define OPA_16B_SLID_MASK 0xF00ull
373#define OPA_16B_SLID_SHIFT 20
374#define OPA_16B_SLID_HIGH_SHIFT 8
375#define OPA_16B_BECN_MASK 0x80000000ull
376#define OPA_16B_BECN_SHIFT 31
377#define OPA_16B_FECN_MASK 0x10000000ull
378#define OPA_16B_FECN_SHIFT 28
379#define OPA_16B_L2_MASK 0x60000000ull
380#define OPA_16B_L2_SHIFT 29
Don Hiatt5786adf32017-08-04 13:54:10 -0700381#define OPA_16B_PKEY_MASK 0xFFFF0000ull
382#define OPA_16B_PKEY_SHIFT 16
383#define OPA_16B_LEN_MASK 0x7FF00000ull
384#define OPA_16B_LEN_SHIFT 20
Don Hiatt863cf892017-08-04 13:54:29 -0700385#define OPA_16B_RC_MASK 0xE000000ull
386#define OPA_16B_RC_SHIFT 25
387#define OPA_16B_AGE_MASK 0xFF0000ull
388#define OPA_16B_AGE_SHIFT 16
389#define OPA_16B_ENTROPY_MASK 0xFFFFull
Don Hiatt72c07e22017-08-04 13:53:58 -0700390
391/*
392 * OPA 16B L2/L4 Encodings
393 */
Mike Marciniszyne08aa592017-10-02 11:04:11 -0700394#define OPA_16B_L4_9B 0x00
Don Hiatt72c07e22017-08-04 13:53:58 -0700395#define OPA_16B_L2_TYPE 0x02
396#define OPA_16B_L4_IB_LOCAL 0x09
397#define OPA_16B_L4_IB_GLOBAL 0x0A
398#define OPA_16B_L4_ETHR OPA_VNIC_L4_ETHR
399
400static inline u8 hfi1_16B_get_l4(struct hfi1_16b_header *hdr)
401{
402 return (u8)(hdr->lrh[2] & OPA_16B_L4_MASK);
403}
404
405static inline u8 hfi1_16B_get_sc(struct hfi1_16b_header *hdr)
406{
407 return (u8)((hdr->lrh[1] & OPA_16B_SC_MASK) >> OPA_16B_SC_SHIFT);
408}
409
410static inline u32 hfi1_16B_get_dlid(struct hfi1_16b_header *hdr)
411{
412 return (u32)((hdr->lrh[1] & OPA_16B_LID_MASK) |
413 (((hdr->lrh[2] & OPA_16B_DLID_MASK) >>
414 OPA_16B_DLID_HIGH_SHIFT) << OPA_16B_DLID_SHIFT));
415}
416
417static inline u32 hfi1_16B_get_slid(struct hfi1_16b_header *hdr)
418{
419 return (u32)((hdr->lrh[0] & OPA_16B_LID_MASK) |
420 (((hdr->lrh[2] & OPA_16B_SLID_MASK) >>
421 OPA_16B_SLID_HIGH_SHIFT) << OPA_16B_SLID_SHIFT));
422}
423
424static inline u8 hfi1_16B_get_becn(struct hfi1_16b_header *hdr)
425{
426 return (u8)((hdr->lrh[0] & OPA_16B_BECN_MASK) >> OPA_16B_BECN_SHIFT);
427}
428
429static inline u8 hfi1_16B_get_fecn(struct hfi1_16b_header *hdr)
430{
431 return (u8)((hdr->lrh[1] & OPA_16B_FECN_MASK) >> OPA_16B_FECN_SHIFT);
432}
433
434static inline u8 hfi1_16B_get_l2(struct hfi1_16b_header *hdr)
435{
436 return (u8)((hdr->lrh[1] & OPA_16B_L2_MASK) >> OPA_16B_L2_SHIFT);
437}
438
Don Hiatt5786adf32017-08-04 13:54:10 -0700439static inline u16 hfi1_16B_get_pkey(struct hfi1_16b_header *hdr)
440{
441 return (u16)((hdr->lrh[2] & OPA_16B_PKEY_MASK) >> OPA_16B_PKEY_SHIFT);
442}
443
Don Hiatt863cf892017-08-04 13:54:29 -0700444static inline u8 hfi1_16B_get_rc(struct hfi1_16b_header *hdr)
445{
446 return (u8)((hdr->lrh[1] & OPA_16B_RC_MASK) >> OPA_16B_RC_SHIFT);
447}
448
449static inline u8 hfi1_16B_get_age(struct hfi1_16b_header *hdr)
450{
451 return (u8)((hdr->lrh[3] & OPA_16B_AGE_MASK) >> OPA_16B_AGE_SHIFT);
452}
453
454static inline u16 hfi1_16B_get_len(struct hfi1_16b_header *hdr)
455{
456 return (u16)((hdr->lrh[0] & OPA_16B_LEN_MASK) >> OPA_16B_LEN_SHIFT);
457}
458
459static inline u16 hfi1_16B_get_entropy(struct hfi1_16b_header *hdr)
460{
461 return (u16)(hdr->lrh[3] & OPA_16B_ENTROPY_MASK);
462}
463
Don Hiatt5b6cabb2017-08-04 13:54:41 -0700464#define OPA_16B_MAKE_QW(low_dw, high_dw) (((u64)(high_dw) << 32) | (low_dw))
465
Don Hiatt72c07e22017-08-04 13:53:58 -0700466/*
467 * BTH
468 */
469#define OPA_16B_BTH_PAD_MASK 7
470static inline u8 hfi1_16B_bth_get_pad(struct ib_other_headers *ohdr)
471{
472 return (u8)((be32_to_cpu(ohdr->bth[0]) >> IB_BTH_PAD_SHIFT) &
473 OPA_16B_BTH_PAD_MASK);
474}
475
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800476struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400477
478/*
479 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
480 * Mostly for MADs that set or query link parameters, also ipath
481 * config interfaces
482 */
483#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
484#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
485#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
486#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
487#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
488#define HFI1_IB_CFG_SPD 5 /* current Link spd */
489#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
490#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
491#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
492#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
493#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
494#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
495#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
496#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
497#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
498#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
499#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
500#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
501#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
502#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
503#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
504
505/*
506 * HFI or Host Link States
507 *
508 * These describe the states the driver thinks the logical and physical
509 * states are in. Used as an argument to set_link_state(). Implemented
510 * as bits for easy multi-state checking. The actual state can only be
511 * one.
512 */
513#define __HLS_UP_INIT_BP 0
514#define __HLS_UP_ARMED_BP 1
515#define __HLS_UP_ACTIVE_BP 2
516#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
517#define __HLS_DN_POLL_BP 4
518#define __HLS_DN_DISABLE_BP 5
519#define __HLS_DN_OFFLINE_BP 6
520#define __HLS_VERIFY_CAP_BP 7
521#define __HLS_GOING_UP_BP 8
522#define __HLS_GOING_OFFLINE_BP 9
523#define __HLS_LINK_COOLDOWN_BP 10
524
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500525#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
526#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
527#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
528#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
529#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
530#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
531#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
532#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
533#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
534#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
535#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400536
537#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700538#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400539
Ira Weiny156d24d2017-09-26 07:00:43 -0700540#define HLS_DEFAULT HLS_DN_POLL
541
Mike Marciniszyn77241052015-07-30 15:17:43 -0400542/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700543#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400544/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700545#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400546/* default partition key */
547#define DEFAULT_PKEY 0xffff
548
549/*
550 * Possible fabric manager config parameters for fm_{get,set}_table()
551 */
552#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
553#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
554#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
555#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
556#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
557#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
558
559/*
560 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
561 * these are bits so they can be combined, e.g.
562 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
563 */
564#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
565#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
566#define HFI1_RCVCTRL_CTXT_ENB 0x04
567#define HFI1_RCVCTRL_CTXT_DIS 0x08
568#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
569#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
570#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
571#define HFI1_RCVCTRL_PKEY_DIS 0x80
572#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
573#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
574#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
575#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
576#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
577#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
578#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
579#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
580
581/* partition enforcement flags */
582#define HFI1_PART_ENFORCE_IN 0x1
583#define HFI1_PART_ENFORCE_OUT 0x2
584
585/* how often we check for synthetic counter wrap around */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700586#define SYNTH_CNT_TIME 3
Mike Marciniszyn77241052015-07-30 15:17:43 -0400587
588/* Counter flags */
589#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
590#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
591#define CNTR_DISABLED 0x2 /* Disable this counter */
592#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
593#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500594#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400595#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
596#define CNTR_MODE_W 0x0
597#define CNTR_MODE_R 0x1
598
599/* VLs Supported/Operational */
600#define HFI1_MIN_VLS_SUPPORTED 1
601#define HFI1_MAX_VLS_SUPPORTED 8
602
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700603#define HFI1_GUIDS_PER_PORT 5
604#define HFI1_PORT_GUID_INDEX 0
605
Mike Marciniszyn77241052015-07-30 15:17:43 -0400606static inline void incr_cntr64(u64 *cntr)
607{
608 if (*cntr < (u64)-1LL)
609 (*cntr)++;
610}
611
612static inline void incr_cntr32(u32 *cntr)
613{
614 if (*cntr < (u32)-1LL)
615 (*cntr)++;
616}
617
618#define MAX_NAME_SIZE 64
619struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800620 enum irq_type type;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -0700621 int irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400622 void *arg;
Mitko Haralanov957558c2016-02-03 14:33:40 -0800623 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700624 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400625};
626
627/* per-SL CCA information */
628struct cca_timer {
629 struct hrtimer hrtimer;
630 struct hfi1_pportdata *ppd; /* read-only */
631 int sl; /* read-only */
632 u16 ccti; /* read/write - current value of CCTI */
633};
634
635struct link_down_reason {
636 /*
637 * SMA-facing value. Should be set from .latest when
638 * HLS_UP_* -> HLS_DN_* transition actually occurs.
639 */
640 u8 sma;
641 u8 latest;
642};
643
644enum {
645 LO_PRIO_TABLE,
646 HI_PRIO_TABLE,
647 MAX_PRIO_TABLE
648};
649
650struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800651 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400652 spinlock_t lock;
653 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
654};
655
656/*
657 * The structure below encapsulates data relevant to a physical IB Port.
658 * Current chips support only one such port, but the separation
659 * clarifies things a bit. Note that to conform to IB conventions,
660 * port-numbers are one-based. The first or only port is port1.
661 */
662struct hfi1_pportdata {
663 struct hfi1_ibport ibport_data;
664
665 struct hfi1_devdata *dd;
666 struct kobject pport_cc_kobj;
667 struct kobject sc2vl_kobj;
668 struct kobject sl2sc_kobj;
669 struct kobject vl2mtu_kobj;
670
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800671 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400672 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700673 /* Values for SI tuning of SerDes */
674 u32 port_type;
675 u32 tx_preset_eq;
676 u32 tx_preset_noeq;
677 u32 rx_preset;
678 u8 local_atten;
679 u8 remote_atten;
680 u8 default_atten;
681 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400682
Jakub Byczkowski91618602017-08-13 08:08:34 -0700683 /* did we read platform config from scratch registers? */
684 bool config_from_scratch;
685
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700686 /* GUIDs for this interface, in host order, guids[0] is a port guid */
687 u64 guids[HFI1_GUIDS_PER_PORT];
688
Mike Marciniszyn77241052015-07-30 15:17:43 -0400689 /* GUID for peer interface, in host order */
690 u64 neighbor_guid;
691
692 /* up or down physical link state */
693 u32 linkup;
694
695 /*
696 * this address is mapped read-only into user processes so they can
697 * get status cheaply, whenever they want. One qword of status per port
698 */
699 u64 *statusp;
700
701 /* SendDMA related entries */
702
703 struct workqueue_struct *hfi1_wq;
Sebastian Sanchez71d47002017-07-29 08:43:49 -0700704 struct workqueue_struct *link_wq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400705
706 /* move out of interrupt context */
707 struct work_struct link_vc_work;
708 struct work_struct link_up_work;
709 struct work_struct link_down_work;
710 struct work_struct sma_message_work;
711 struct work_struct freeze_work;
712 struct work_struct link_downgrade_work;
713 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700714 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400715 /* host link state variables */
716 struct mutex hls_lock;
717 u32 host_link_state;
718
Mike Marciniszyn77241052015-07-30 15:17:43 -0400719 /* these are the "32 bit" regs */
720
721 u32 ibmtu; /* The MTU programmed for this unit */
722 /*
723 * Current max size IB packet (in bytes) including IB headers, that
724 * we can send. Changes when ibmtu changes.
725 */
726 u32 ibmaxlen;
727 u32 current_egress_rate; /* units [10^6 bits/sec] */
728 /* LID programmed for this instance */
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -0700729 u32 lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400730 /* list of pkeys programmed; 0 if not set */
731 u16 pkeys[MAX_PKEY_VALUES];
732 u16 link_width_supported;
733 u16 link_width_downgrade_supported;
734 u16 link_speed_supported;
735 u16 link_width_enabled;
736 u16 link_width_downgrade_enabled;
737 u16 link_speed_enabled;
738 u16 link_width_active;
739 u16 link_width_downgrade_tx_active;
740 u16 link_width_downgrade_rx_active;
741 u16 link_speed_active;
742 u8 vls_supported;
743 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800744 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400745 /* LID mask control */
746 u8 lmc;
747 /* Rx Polarity inversion (compensate for ~tx on partner) */
748 u8 rx_pol_inv;
749
750 u8 hw_pidx; /* physical port index */
751 u8 port; /* IB port number and index into dd->pports - 1 */
752 /* type of neighbor node */
753 u8 neighbor_type;
754 u8 neighbor_normal;
755 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
756 u8 neighbor_port_number;
757 u8 is_sm_config_started;
758 u8 offline_disabled_reason;
759 u8 is_active_optimize_enabled;
760 u8 driver_link_ready; /* driver ready for active link */
761 u8 link_enabled; /* link enabled? */
762 u8 linkinit_reason;
763 u8 local_tx_rate; /* rate given to 8051 firmware */
Dean Luick673b9752016-08-31 07:24:33 -0700764 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400765
766 /* placeholders for IB MAD packet settings */
767 u8 overrun_threshold;
768 u8 phy_error_threshold;
Sebastian Sanchez626c0772017-07-29 08:43:55 -0700769 unsigned int is_link_down_queued;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400770
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800771 /* Used to override LED behavior for things like maintenance beaconing*/
772 /*
773 * Alternates per phase of blink
774 * [0] holds LED off duration, [1] holds LED on duration
775 */
776 unsigned long led_override_vals[2];
777 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400778 atomic_t led_override_timer_active;
779 /* Used to flash LEDs in override mode */
780 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800781
Mike Marciniszyn77241052015-07-30 15:17:43 -0400782 u32 sm_trap_qp;
783 u32 sa_qp;
784
785 /*
786 * cca_timer_lock protects access to the per-SL cca_timer
787 * structures (specifically the ccti member).
788 */
789 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
790 struct cca_timer cca_timer[OPA_MAX_SLS];
791
792 /* List of congestion control table entries */
793 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
794
795 /* congestion entries, each entry corresponding to a SL */
796 struct opa_congestion_setting_entry_shadow
797 congestion_entries[OPA_MAX_SLS];
798
799 /*
800 * cc_state_lock protects (write) access to the per-port
801 * struct cc_state.
802 */
803 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
804
805 struct cc_state __rcu *cc_state;
806
807 /* Total number of congestion control table entries */
808 u16 total_cct_entry;
809
810 /* Bit map identifying service level */
811 u32 cc_sl_control_map;
812
813 /* CA's max number of 64 entry units in the congestion control table */
814 u8 cc_max_table_entries;
815
Jubin John4d114fd2016-02-14 20:21:43 -0800816 /*
817 * begin congestion log related entries
818 * cc_log_lock protects all congestion log related data
819 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400820 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800821 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400822 u16 threshold_event_counter;
823 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
824 int cc_log_idx; /* index for logging events */
825 int cc_mad_idx; /* index for reporting events */
826 /* end congestion log related entries */
827
828 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
829
830 /* port relative counter buffer */
831 u64 *cntrs;
832 /* port relative synthetic counter buffer */
833 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800834 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400835 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800836 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400837 u64 port_xmit_constraint_errors;
838 u64 port_rcv_constraint_errors;
839 /* count of 'link_err' interrupts from DC */
840 u64 link_downed;
841 /* number of times link retrained successfully */
842 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500843 /* number of times a link unknown frame was reported */
844 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400845 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
846 u16 port_ltp_crc_mode;
847 /* port_crc_mode_enabled is the crc we support */
848 u8 port_crc_mode_enabled;
849 /* mgmt_allowed is also returned in 'portinfo' MADs */
850 u8 mgmt_allowed;
851 u8 part_enforce; /* partition enforcement flags */
852 struct link_down_reason local_link_down_reason;
853 struct link_down_reason neigh_link_down_reason;
854 /* Value to be sent to link peer on LinkDown .*/
855 u8 remote_link_down_reason;
856 /* Error events that will cause a port bounce. */
857 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500858 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800859 /* Does this port need to prescan for FECNs */
860 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400861};
862
863typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
864
865typedef void (*opcode_handler)(struct hfi1_packet *packet);
Don Hiatt88733e32017-08-04 13:54:23 -0700866typedef void (*hfi1_make_req)(struct rvt_qp *qp,
867 struct hfi1_pkt_state *ps,
868 struct rvt_swqe *wqe);
869
Mike Marciniszyn77241052015-07-30 15:17:43 -0400870
871/* return values for the RHF receive functions */
872#define RHF_RCV_CONTINUE 0 /* keep going */
873#define RHF_RCV_DONE 1 /* stop, this packet processed */
874#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
875
876struct rcv_array_data {
877 u8 group_size;
878 u16 ngroups;
879 u16 nctxt_extra;
880};
881
882struct per_vl_data {
883 u16 mtu;
884 struct send_context *sc;
885};
886
887/* 16 to directly index */
888#define PER_VL_SEND_CONTEXTS 16
889
890struct err_info_rcvport {
891 u8 status_and_code;
892 u64 packet_flit1;
893 u64 packet_flit2;
894};
895
896struct err_info_constraint {
897 u8 status;
898 u16 pkey;
899 u32 slid;
900};
901
902struct hfi1_temp {
903 unsigned int curr; /* current temperature */
904 unsigned int lo_lim; /* low temperature limit */
905 unsigned int hi_lim; /* high temperature limit */
906 unsigned int crit_lim; /* critical temperature limit */
907 u8 triggers; /* temperature triggers */
908};
909
Dean Luickdba715f2016-07-06 17:28:52 -0400910struct hfi1_i2c_bus {
911 struct hfi1_devdata *controlling_dd; /* current controlling device */
912 struct i2c_adapter adapter; /* bus details */
913 struct i2c_algo_bit_data algo; /* bus algorithm details */
914 int num; /* bus number, 0 or 1 */
915};
916
Dean Luick78eb1292016-03-05 08:49:45 -0800917/* common data between shared ASIC HFIs */
918struct hfi1_asic_data {
919 struct hfi1_devdata *dds[2]; /* back pointers */
920 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400921 struct hfi1_i2c_bus *i2c_bus0;
922 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800923};
924
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700925/* sizes for both the QP and RSM map tables */
926#define NUM_MAP_ENTRIES 256
927#define NUM_MAP_REGS 32
928
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700929/*
930 * Number of VNIC contexts used. Ensure it is less than or equal to
931 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
932 */
933#define HFI1_NUM_VNIC_CTXT 8
934
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700935/* Number of VNIC RSM entries */
936#define NUM_VNIC_MAP_ENTRIES 8
937
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700938/* Virtual NIC information */
939struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700940 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
Vishwanathapura, Niranjana64551ed2017-04-12 20:29:30 -0700941 struct kmem_cache *txreq_cache;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700942 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700943 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700944 u8 rmt_start;
945 u8 num_ctxt;
946 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700947};
948
949struct hfi1_vnic_vport_info;
950
Mike Marciniszyn77241052015-07-30 15:17:43 -0400951/* device data struct now contains only "general per-device" info.
952 * fields related to a physical IB port are in a hfi1_pportdata struct.
953 */
954struct sdma_engine;
955struct sdma_vl_map;
956
957#define BOARD_VERS_MAX 96 /* how long the version string can be */
958#define SERIAL_MAX 16 /* length of the serial number */
959
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800960typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400961struct hfi1_devdata {
962 struct hfi1_ibdev verbs_dev; /* must be first */
963 struct list_head list;
964 /* pointers to related structs for this device */
965 /* pci access data structure */
966 struct pci_dev *pcidev;
967 struct cdev user_cdev;
968 struct cdev diag_cdev;
969 struct cdev ui_cdev;
970 struct device *user_device;
971 struct device *diag_device;
972 struct device *ui_device;
973
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -0700974 /* first mapping up to RcvArray */
975 u8 __iomem *kregbase1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400976 resource_size_t physaddr;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -0700977
978 /* second uncached mapping from RcvArray to pio send buffers */
979 u8 __iomem *kregbase2;
980 /* for detecting offset above kregbase2 address */
981 u32 base2_start;
982
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700983 /* Per VL data. Enough for all VLs but not all elements are set/used. */
984 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400985 /* send context data */
986 struct send_context_info *send_contexts;
987 /* map hardware send contexts to software index */
988 u8 *hw_to_sw;
989 /* spinlock for allocating and releasing send context resources */
990 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800991 /* lock for pio_map */
992 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700993 /* Send Context initialization lock. */
994 spinlock_t sc_init_lock;
995 /* lock for sdma_map */
996 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800997 /* array of kernel send contexts */
998 struct send_context **kernel_send_context;
999 /* array of vl maps */
1000 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001001 /* default flags to last descriptor */
1002 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001003
1004 /* fields common to all SDMA engines */
1005
Mike Marciniszyn77241052015-07-30 15:17:43 -04001006 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
1007 dma_addr_t sdma_heads_phys;
1008 void *sdma_pad_dma; /* DMA'ed by chip */
1009 dma_addr_t sdma_pad_phys;
1010 /* for deallocation */
1011 size_t sdma_heads_size;
1012 /* number from the chip */
1013 u32 chip_sdma_engines;
1014 /* num used */
1015 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001016 /* array of engines sized by num_sdma */
1017 struct sdma_engine *per_sdma;
1018 /* array of vl maps */
1019 struct sdma_vl_map __rcu *sdma_map;
1020 /* SPC freeze waitqueue and variable */
1021 wait_queue_head_t sdma_unfreeze_wq;
1022 atomic_t sdma_unfreeze_count;
1023
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001024 u32 lcb_access_count; /* count of LCB users */
1025
Dean Luick78eb1292016-03-05 08:49:45 -08001026 /* common data between shared ASIC HFIs in this OS */
1027 struct hfi1_asic_data *asic_data;
1028
Mike Marciniszyn77241052015-07-30 15:17:43 -04001029 /* mem-mapped pointer to base of PIO buffers */
1030 void __iomem *piobase;
1031 /*
1032 * write-combining mem-mapped pointer to base of RcvArray
1033 * memory.
1034 */
1035 void __iomem *rcvarray_wc;
1036 /*
1037 * credit return base - a per-NUMA range of DMA address that
1038 * the chip will use to update the per-context free counter
1039 */
1040 struct credit_return_base *cr_base;
1041
1042 /* send context numbers and sizes for each type */
1043 struct sc_config_sizes sc_sizes[SC_MAX];
1044
Mike Marciniszyn77241052015-07-30 15:17:43 -04001045 char *boardname; /* human readable board info */
1046
Mike Marciniszyn77241052015-07-30 15:17:43 -04001047 /* reset value */
1048 u64 z_int_counter;
1049 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001050 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001051
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001052 u64 __percpu *send_schedule;
Michael J. Ruhld7d62612017-10-02 11:04:19 -07001053 /* number of reserved contexts for VNIC usage */
1054 u16 num_vnic_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001055 /* number of receive contexts in use by the driver */
1056 u32 num_rcv_contexts;
1057 /* number of pio send contexts in use by the driver */
1058 u32 num_send_contexts;
1059 /*
1060 * number of ctxts available for PSM open
1061 */
1062 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001063 /* total number of available user/PSM contexts */
1064 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001065 /* base receive interrupt timeout, in CSR units */
1066 u32 rcv_intr_timeout_csr;
1067
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001068 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001069 u64 __iomem *egrtidbase;
1070 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
1071 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001072 spinlock_t uctxt_lock; /* protect rcd changes */
Tadeusz Struk22546b72017-04-28 10:40:02 -07001073 struct mutex dc8051_lock; /* exclusive access to 8051 */
1074 struct workqueue_struct *update_cntr_wq;
1075 struct work_struct update_cntr_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001076 /* exclusive access to 8051 memory */
1077 spinlock_t dc8051_memlock;
1078 int dc8051_timed_out; /* remember if the 8051 timed out */
1079 /*
1080 * A page that will hold event notification bitmaps for all
1081 * contexts. This page will be mapped into all processes.
1082 */
1083 unsigned long *events;
1084 /*
1085 * per unit status, see also portdata statusp
1086 * mapped read-only into user processes so they can get unit and
1087 * IB link status cheaply
1088 */
1089 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001090
1091 /* revision register shadow */
1092 u64 revision;
1093 /* Base GUID for device (network order) */
1094 u64 base_guid;
1095
1096 /* these are the "32 bit" regs */
1097
1098 /* value we put in kr_rcvhdrsize */
1099 u32 rcvhdrsize;
1100 /* number of receive contexts the chip supports */
1101 u32 chip_rcv_contexts;
1102 /* number of receive array entries */
1103 u32 chip_rcv_array_count;
1104 /* number of PIO send contexts the chip supports */
1105 u32 chip_send_contexts;
1106 /* number of bytes in the PIO memory buffer */
1107 u32 chip_pio_mem_size;
1108 /* number of bytes in the SDMA memory buffer */
1109 u32 chip_sdma_mem_size;
1110
1111 /* size of each rcvegrbuffer */
1112 u32 rcvegrbufsize;
1113 /* log2 of above */
1114 u16 rcvegrbufsize_shift;
1115 /* both sides of the PCIe link are gen3 capable */
1116 u8 link_gen3_capable;
Ira Weiny156d24d2017-09-26 07:00:43 -07001117 u8 dc_shutdown;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001118 /* localbus width (1, 2,4,8,16,32) from config space */
1119 u32 lbus_width;
1120 /* localbus speed in MHz */
1121 u32 lbus_speed;
1122 int unit; /* unit # of this chip */
1123 int node; /* home node of this chip */
1124
1125 /* save these PCI fields to restore after a reset */
1126 u32 pcibar0;
1127 u32 pcibar1;
1128 u32 pci_rom;
1129 u16 pci_command;
1130 u16 pcie_devctl;
1131 u16 pcie_lnkctl;
1132 u16 pcie_devctl2;
1133 u32 pci_msix0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001134 u32 pci_tph2;
1135
1136 /*
1137 * ASCII serial number, from flash, large enough for original
1138 * all digit strings, and longer serial number format
1139 */
1140 u8 serial[SERIAL_MAX];
1141 /* human readable board version */
1142 u8 boardversion[BOARD_VERS_MAX];
1143 u8 lbus_info[32]; /* human readable localbus info */
1144 /* chip major rev, from CceRevision */
1145 u8 majrev;
1146 /* chip minor rev, from CceRevision */
1147 u8 minrev;
1148 /* hardware ID */
1149 u8 hfi1_id;
1150 /* implementation code */
1151 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001152 /* vAU of this device */
1153 u8 vau;
1154 /* vCU of this device */
1155 u8 vcu;
1156 /* link credits of this device */
1157 u16 link_credits;
1158 /* initial vl15 credits to use */
1159 u16 vl15_init;
1160
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001161 /*
1162 * Cached value for vl15buf, read during verify cap interrupt. VL15
1163 * credits are to be kept at 0 and set when handling the link-up
1164 * interrupt. This removes the possibility of receiving VL15 MAD
1165 * packets before this HFI is ready.
1166 */
1167 u16 vl15buf_cached;
1168
Mike Marciniszyn77241052015-07-30 15:17:43 -04001169 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001170 u8 n_krcv_queues;
1171 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001172
Mike Marciniszyn77241052015-07-30 15:17:43 -04001173 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001174 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001175
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001176 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001177 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001178 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001179
1180 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001181
1182 /* MSI-X information */
1183 struct hfi1_msix_entry *msix_entries;
1184 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001185 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001186
1187 /* INTx information */
1188 u32 requested_intx_irq; /* did we request one? */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001189
1190 /* general interrupt: mask of handled interrupts */
1191 u64 gi_mask[CCE_NUM_INT_CSRS];
1192
1193 struct rcv_array_data rcv_entries;
1194
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001195 /* cycle length of PS* counters in HW (in picoseconds) */
1196 u16 psxmitwait_check_rate;
1197
Mike Marciniszyn77241052015-07-30 15:17:43 -04001198 /*
1199 * 64 bit synthetic counters
1200 */
1201 struct timer_list synth_stats_timer;
1202
1203 /*
1204 * device counters
1205 */
1206 char *cntrnames;
1207 size_t cntrnameslen;
1208 size_t ndevcntrs;
1209 u64 *cntrs;
1210 u64 *scntrs;
1211
1212 /*
1213 * remembered values for synthetic counters
1214 */
1215 u64 last_tx;
1216 u64 last_rx;
1217
1218 /*
1219 * per-port counters
1220 */
1221 size_t nportcntrs;
1222 char *portcntrnames;
1223 size_t portcntrnameslen;
1224
Mike Marciniszyn77241052015-07-30 15:17:43 -04001225 struct err_info_rcvport err_info_rcvport;
1226 struct err_info_constraint err_info_rcv_constraint;
1227 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001228
1229 atomic_t drop_packet;
1230 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001231 u8 err_info_uncorrectable;
1232 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001233
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001234 /*
1235 * Software counters for the status bits defined by the
1236 * associated error status registers
1237 */
1238 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1239 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1240 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1241 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1242 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1243 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1244 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1245
1246 /* Software counter that spans all contexts */
1247 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1248 /* Software counter that spans all DMA engines */
1249 u64 sw_send_dma_eng_err_status_cnt[
1250 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1251 /* Software counter that aggregates all cce_err_status errors */
1252 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001253 /* Software counter that aggregates all bypass packet rcv errors */
1254 u64 sw_rcv_bypass_packet_errors;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001255 /* receive interrupt function */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001256 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1257
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001258 /* Save the enabled LCB error bits */
1259 u64 lcb_err_en;
1260
Mike Marciniszyn77241052015-07-30 15:17:43 -04001261 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001262 * Capability to have different send engines simply by changing a
1263 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001264 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001265 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001266 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001267 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1268 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001269 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1270 struct hfi1_vnic_vport_info *vinfo,
1271 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001272 /* hfi1_pportdata, points to array of (physical) port-specific
1273 * data structs, indexed by pidx (0..n-1)
1274 */
1275 struct hfi1_pportdata *pport;
1276 /* receive context data */
1277 struct hfi1_ctxtdata **rcd;
1278 u64 __percpu *int_counter;
Mike Marciniszyn1b311f82017-10-23 06:06:08 -07001279 /* verbs tx opcode stats */
1280 struct hfi1_opcode_stats_perctx __percpu *tx_opstats;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001281 /* device (not port) flags, basically device capabilities */
1282 u16 flags;
1283 /* Number of physical ports available */
1284 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001285 /* Lowest context number which can be used by user processes or VNIC */
1286 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001287 /* adding a new field here would make it part of this cacheline */
1288
1289 /* seqlock for sc2vl */
1290 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1291 u64 sc2vl[4];
1292 /* receive interrupt functions */
1293 rhf_rcv_function_ptr *rhf_rcv_function_map;
1294 u64 __percpu *rcv_limit;
1295 u16 rhf_offset; /* offset of RHF within receive header entry */
1296 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001297
1298 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1299 u8 oui1;
1300 u8 oui2;
1301 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001302
Mike Marciniszyn77241052015-07-30 15:17:43 -04001303 /* Timer and counter used to detect RcvBufOvflCnt changes */
1304 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001305
Mike Marciniszyn77241052015-07-30 15:17:43 -04001306 wait_queue_head_t event_queue;
1307
Mark F. Brown46b010d2015-11-09 19:18:20 -05001308 /* receive context tail dummy address */
1309 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001310 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001311
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001312 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001313 /* Serialize ASPM enable/disable between multiple verbs contexts */
1314 spinlock_t aspm_lock;
1315 /* Number of verbs contexts which have disabled ASPM */
1316 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001317 /* Keeps track of user space clients */
1318 atomic_t user_refcount;
1319 /* Used to wait for outstanding user space clients before dev removal */
1320 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001321
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001322 bool eprom_available; /* true if EPROM is available for this device */
1323 bool aspm_supported; /* Does HW support ASPM */
1324 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001325 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001326
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001327 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001328
1329 /* vnic data */
1330 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001331};
1332
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001333static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1334{
1335 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1336}
1337
Mike Marciniszyn77241052015-07-30 15:17:43 -04001338/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001339#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1340#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1341#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1342#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001343
1344/* f_put_tid types */
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001345#define PT_EXPECTED 0
1346#define PT_EAGER 1
1347#define PT_INVALID_FLUSH 2
1348#define PT_INVALID 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001349
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001350struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001351struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001352struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001353
Mike Marciniszyn77241052015-07-30 15:17:43 -04001354/* Private data for file operations */
1355struct hfi1_filedata {
Michael J. Ruhl5fbded42017-05-04 05:14:57 -07001356 struct hfi1_devdata *dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001357 struct hfi1_ctxtdata *uctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001358 struct hfi1_user_sdma_comp_q *cq;
1359 struct hfi1_user_sdma_pkt_q *pq;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -07001360 u16 subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001361 /* for cpu affinity; -1 if none */
1362 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001363 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001364 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001365 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001366 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1367 u32 tid_limit;
1368 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001369 u32 *invalid_tids;
1370 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001371 /* protect invalid_tids array and invalid_tid_idx */
1372 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001373 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001374};
1375
1376extern struct list_head hfi1_dev_list;
1377extern spinlock_t hfi1_devs_lock;
1378struct hfi1_devdata *hfi1_lookup(int unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001379
Michael J. Ruhl21e5acc02017-09-26 07:00:56 -07001380static inline unsigned long uctxt_offset(struct hfi1_ctxtdata *uctxt)
1381{
1382 return (uctxt->ctxt - uctxt->dd->first_dyn_alloc_ctxt) *
1383 HFI1_MAX_SHARED_CTXTS;
1384}
1385
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001386int hfi1_init(struct hfi1_devdata *dd, int reinit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001387int hfi1_count_active_units(void);
1388
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001389int hfi1_diag_add(struct hfi1_devdata *dd);
1390void hfi1_diag_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001391void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1392
1393void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1394
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001395int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1396int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -07001397int hfi1_create_kctxts(struct hfi1_devdata *dd);
1398int hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, int numa,
1399 struct hfi1_ctxtdata **rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001400void hfi1_free_ctxt(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001401void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1402 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1403void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf683c802017-06-09 16:00:19 -07001404int hfi1_rcd_put(struct hfi1_ctxtdata *rcd);
1405void hfi1_rcd_get(struct hfi1_ctxtdata *rcd);
Michael J. Ruhld59075a2017-09-26 07:01:16 -07001406struct hfi1_ctxtdata *hfi1_rcd_get_by_index_safe(struct hfi1_devdata *dd,
1407 u16 ctxt);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001408struct hfi1_ctxtdata *hfi1_rcd_get_by_index(struct hfi1_devdata *dd, u16 ctxt);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001409int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1410int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1411int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
Jim Snowfb9036d2016-01-11 18:32:21 -05001412void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001413void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1414void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1415void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001416
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001417extern const struct pci_device_id hfi1_pci_tbl[];
Don Hiatt88733e32017-08-04 13:54:23 -07001418void hfi1_make_ud_req_9B(struct rvt_qp *qp,
1419 struct hfi1_pkt_state *ps,
1420 struct rvt_swqe *wqe);
1421
1422void hfi1_make_ud_req_16B(struct rvt_qp *qp,
1423 struct hfi1_pkt_state *ps,
1424 struct rvt_swqe *wqe);
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001425
Dean Luickf4f30031c2015-10-26 10:28:44 -04001426/* receive packet handler dispositions */
1427#define RCV_PKT_OK 0x0 /* keep going */
1428#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1429#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1430
1431/* calculate the current RHF address */
1432static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1433{
1434 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1435}
1436
Mike Marciniszyn77241052015-07-30 15:17:43 -04001437int hfi1_reset_device(int);
1438
Jim Snowfb9036d2016-01-11 18:32:21 -05001439void receive_interrupt_work(struct work_struct *work);
1440
1441/* extract service channel from header and rhf */
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07001442static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001443{
Don Hiattcb4270572017-04-09 10:16:22 -07001444 return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001445}
1446
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001447#define HFI1_JKEY_WIDTH 16
1448#define HFI1_JKEY_MASK (BIT(16) - 1)
1449#define HFI1_ADMIN_JKEY_RANGE 32
1450
1451/*
1452 * J_KEYs are split and allocated in the following groups:
1453 * 0 - 31 - users with administrator privileges
1454 * 32 - 63 - kernel protocols using KDETH packets
1455 * 64 - 65535 - all other users using KDETH packets
1456 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001457static inline u16 generate_jkey(kuid_t uid)
1458{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001459 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1460
1461 if (capable(CAP_SYS_ADMIN))
1462 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1463 else if (jkey < 64)
1464 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1465
1466 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001467}
1468
1469/*
1470 * active_egress_rate
1471 *
1472 * returns the active egress rate in units of [10^6 bits/sec]
1473 */
1474static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1475{
1476 u16 link_speed = ppd->link_speed_active;
1477 u16 link_width = ppd->link_width_active;
1478 u32 egress_rate;
1479
1480 if (link_speed == OPA_LINK_SPEED_25G)
1481 egress_rate = 25000;
1482 else /* assume OPA_LINK_SPEED_12_5G */
1483 egress_rate = 12500;
1484
1485 switch (link_width) {
1486 case OPA_LINK_WIDTH_4X:
1487 egress_rate *= 4;
1488 break;
1489 case OPA_LINK_WIDTH_3X:
1490 egress_rate *= 3;
1491 break;
1492 case OPA_LINK_WIDTH_2X:
1493 egress_rate *= 2;
1494 break;
1495 default:
1496 /* assume IB_WIDTH_1X */
1497 break;
1498 }
1499
1500 return egress_rate;
1501}
1502
1503/*
1504 * egress_cycles
1505 *
1506 * Returns the number of 'fabric clock cycles' to egress a packet
1507 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1508 * rate is (approximately) 805 MHz, the units of the returned value
1509 * are (1/805 MHz).
1510 */
1511static inline u32 egress_cycles(u32 len, u32 rate)
1512{
1513 u32 cycles;
1514
1515 /*
1516 * cycles is:
1517 *
1518 * (length) [bits] / (rate) [bits/sec]
1519 * ---------------------------------------------------
1520 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1521 */
1522
1523 cycles = len * 8; /* bits */
1524 cycles *= 805;
1525 cycles /= rate;
1526
1527 return cycles;
1528}
1529
1530void set_link_ipg(struct hfi1_pportdata *ppd);
Don Hiatt5b6cabb2017-08-04 13:54:41 -07001531void process_becn(struct hfi1_pportdata *ppd, u8 sl, u32 rlid, u32 lqpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001532 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001533void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001534 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1535 const struct ib_grh *old_grh);
Don Hiatt88733e32017-08-04 13:54:23 -07001536void return_cnp_16B(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1537 u32 remote_qpn, u32 pkey, u32 slid, u32 dlid,
1538 u8 sc5, const struct ib_grh *old_grh);
1539typedef void (*hfi1_handle_cnp)(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1540 u32 remote_qpn, u32 pkey, u32 slid, u32 dlid,
1541 u8 sc5, const struct ib_grh *old_grh);
1542
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001543#define PKEY_CHECK_INVALID -1
Don Hiatt566d53a2017-08-04 13:54:47 -07001544int egress_pkey_check(struct hfi1_pportdata *ppd, u32 slid, u16 pkey,
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001545 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001546
1547#define PACKET_EGRESS_TIMEOUT 350
1548static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1549{
1550 /* Pause at least 1us, to ensure chip returns all credits */
1551 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1552
1553 udelay(usec ? usec : 1);
1554}
1555
1556/**
1557 * sc_to_vlt() reverse lookup sc to vl
1558 * @dd - devdata
1559 * @sc5 - 5 bit sc
1560 */
1561static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1562{
1563 unsigned seq;
1564 u8 rval;
1565
1566 if (sc5 >= OPA_MAX_SCS)
1567 return (u8)(0xff);
1568
1569 do {
1570 seq = read_seqbegin(&dd->sc2vl_lock);
1571 rval = *(((u8 *)dd->sc2vl) + sc5);
1572 } while (read_seqretry(&dd->sc2vl_lock, seq));
1573
1574 return rval;
1575}
1576
1577#define PKEY_MEMBER_MASK 0x8000
1578#define PKEY_LOW_15_MASK 0x7fff
1579
1580/*
1581 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1582 * being an entry from the ingress partition key table), return 0
1583 * otherwise. Use the matching criteria for ingress partition keys
1584 * specified in the OPAv1 spec., section 9.10.14.
1585 */
1586static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1587{
1588 u16 mkey = pkey & PKEY_LOW_15_MASK;
1589 u16 ment = ent & PKEY_LOW_15_MASK;
1590
1591 if (mkey == ment) {
1592 /*
1593 * If pkey[15] is clear (limited partition member),
1594 * is bit 15 in the corresponding table element
1595 * clear (limited member)?
1596 */
1597 if (!(pkey & PKEY_MEMBER_MASK))
1598 return !!(ent & PKEY_MEMBER_MASK);
1599 return 1;
1600 }
1601 return 0;
1602}
1603
1604/*
1605 * ingress_pkey_table_search - search the entire pkey table for
1606 * an entry which matches 'pkey'. return 0 if a match is found,
1607 * and 1 otherwise.
1608 */
1609static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1610{
1611 int i;
1612
1613 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1614 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1615 return 0;
1616 }
1617 return 1;
1618}
1619
1620/*
1621 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1622 * i.e., increment port_rcv_constraint_errors for the port, and record
1623 * the 'error info' for this failure.
1624 */
1625static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt2e903b62017-12-22 08:46:00 -08001626 u32 slid)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001627{
1628 struct hfi1_devdata *dd = ppd->dd;
1629
1630 incr_cntr64(&ppd->port_rcv_constraint_errors);
1631 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1632 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1633 dd->err_info_rcv_constraint.slid = slid;
1634 dd->err_info_rcv_constraint.pkey = pkey;
1635 }
1636}
1637
1638/*
1639 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1640 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1641 * is a hint as to the best place in the partition key table to begin
1642 * searching. This function should not be called on the data path because
1643 * of performance reasons. On datapath pkey check is expected to be done
1644 * by HW and rcv_pkey_check function should be called instead.
1645 */
1646static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt5786adf32017-08-04 13:54:10 -07001647 u8 sc5, u8 idx, u32 slid, bool force)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001648{
Don Hiatt5786adf32017-08-04 13:54:10 -07001649 if (!(force) && !(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001650 return 0;
1651
1652 /* If SC15, pkey[0:14] must be 0x7fff */
1653 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1654 goto bad;
1655
1656 /* Is the pkey = 0x0, or 0x8000? */
1657 if ((pkey & PKEY_LOW_15_MASK) == 0)
1658 goto bad;
1659
1660 /* The most likely matching pkey has index 'idx' */
1661 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1662 return 0;
1663
1664 /* no match - try the whole table */
1665 if (!ingress_pkey_table_search(ppd, pkey))
1666 return 0;
1667
1668bad:
1669 ingress_pkey_table_fail(ppd, pkey, slid);
1670 return 1;
1671}
1672
1673/*
1674 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1675 * otherwise. It only ensures pkey is vlid for QP0. This function
1676 * should be called on the data path instead of ingress_pkey_check
1677 * as on data path, pkey check is done by HW (except for QP0).
1678 */
1679static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1680 u8 sc5, u16 slid)
1681{
1682 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1683 return 0;
1684
1685 /* If SC15, pkey[0:14] must be 0x7fff */
1686 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1687 goto bad;
1688
1689 return 0;
1690bad:
1691 ingress_pkey_table_fail(ppd, pkey, slid);
1692 return 1;
1693}
1694
1695/* MTU handling */
1696
1697/* MTU enumeration, 256-4k match IB */
1698#define OPA_MTU_0 0
1699#define OPA_MTU_256 1
1700#define OPA_MTU_512 2
1701#define OPA_MTU_1024 3
1702#define OPA_MTU_2048 4
1703#define OPA_MTU_4096 5
1704
1705u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1706int mtu_to_enum(u32 mtu, int default_if_bad);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001707u16 enum_to_mtu(int mtu);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001708static inline int valid_ib_mtu(unsigned int mtu)
1709{
1710 return mtu == 256 || mtu == 512 ||
1711 mtu == 1024 || mtu == 2048 ||
1712 mtu == 4096;
1713}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001714
Mike Marciniszyn77241052015-07-30 15:17:43 -04001715static inline int valid_opa_max_mtu(unsigned int mtu)
1716{
1717 return mtu >= 2048 &&
1718 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1719}
1720
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001721int set_mtu(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001722
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001723int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1724void hfi1_disable_after_error(struct hfi1_devdata *dd);
1725int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1726int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001727
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001728int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1729int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001730
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001731void set_up_vau(struct hfi1_devdata *dd, u8 vau);
1732void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001733void reset_link_credits(struct hfi1_devdata *dd);
1734void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1735
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001736int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001737
Mike Marciniszyn77241052015-07-30 15:17:43 -04001738static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1739{
1740 return ppd->dd;
1741}
1742
1743static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1744{
1745 return container_of(dev, struct hfi1_devdata, verbs_dev);
1746}
1747
1748static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1749{
1750 return dd_from_dev(to_idev(ibdev));
1751}
1752
1753static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1754{
1755 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1756}
1757
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001758static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1759{
1760 return container_of(rdi, struct hfi1_ibdev, rdi);
1761}
1762
Mike Marciniszyn77241052015-07-30 15:17:43 -04001763static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1764{
1765 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1766 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1767
1768 WARN_ON(pidx >= dd->num_pports);
1769 return &dd->pport[pidx].ibport_data;
1770}
1771
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001772static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1773{
1774 return &rcd->ppd->ibport_data;
1775}
1776
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001777void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1778 bool do_cnp);
1779static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1780 bool do_cnp)
1781{
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001782 struct ib_other_headers *ohdr = pkt->ohdr;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001783
Don Hiatt88733e32017-08-04 13:54:23 -07001784 u32 bth1;
1785 bool becn = false;
1786 bool fecn = false;
1787
1788 if (pkt->etype == RHF_RCV_TYPE_BYPASS) {
1789 fecn = hfi1_16B_get_fecn(pkt->hdr);
1790 becn = hfi1_16B_get_becn(pkt->hdr);
1791 } else {
1792 bth1 = be32_to_cpu(ohdr->bth[1]);
1793 fecn = bth1 & IB_FECN_SMASK;
1794 becn = bth1 & IB_BECN_SMASK;
1795 }
1796 if (unlikely(fecn || becn)) {
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001797 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
Don Hiatt88733e32017-08-04 13:54:23 -07001798 return fecn;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001799 }
1800 return false;
1801}
1802
Mike Marciniszyn77241052015-07-30 15:17:43 -04001803/*
1804 * Return the indexed PKEY from the port PKEY table.
1805 */
1806static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1807{
1808 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1809 u16 ret;
1810
1811 if (index >= ARRAY_SIZE(ppd->pkeys))
1812 ret = 0;
1813 else
1814 ret = ppd->pkeys[index];
1815
1816 return ret;
1817}
1818
1819/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001820 * Return the indexed GUID from the port GUIDs table.
1821 */
1822static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1823{
1824 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1825
1826 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1827 return cpu_to_be64(ppd->guids[index]);
1828}
1829
1830/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001831 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001832 */
1833static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1834{
1835 return rcu_dereference(ppd->cc_state);
1836}
1837
1838/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001839 * Called by writers of cc_state only, must call under cc_state_lock.
1840 */
1841static inline
1842struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1843{
1844 return rcu_dereference_protected(ppd->cc_state,
1845 lockdep_is_held(&ppd->cc_state_lock));
1846}
1847
1848/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001849 * values for dd->flags (_device_ related flags)
1850 */
1851#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1852#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1853#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1854#define HFI1_HAS_SDMA_TIMEOUT 0x8
1855#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1856#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001857
1858/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1859#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1860
Mike Marciniszyn77241052015-07-30 15:17:43 -04001861/* ctxt_flag bit offsets */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001862 /* base context has not finished initializing */
1863#define HFI1_CTXT_BASE_UNINIT 1
1864 /* base context initaliation failed */
1865#define HFI1_CTXT_BASE_FAILED 2
Mike Marciniszyn77241052015-07-30 15:17:43 -04001866 /* waiting for a packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001867#define HFI1_CTXT_WAITING_RCV 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001868 /* waiting for an urgent packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001869#define HFI1_CTXT_WAITING_URG 4
Mike Marciniszyn77241052015-07-30 15:17:43 -04001870
1871/* free up any allocated data at closes */
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001872struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
1873 const struct pci_device_id *ent);
1874void hfi1_free_devdata(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001875struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1876
Easwar Hariharan22434722016-03-07 11:35:03 -08001877/* LED beaconing functions */
1878void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1879 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001880void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001881
1882#define HFI1_CREDIT_RETURN_RATE (100)
1883
1884/*
1885 * The number of words for the KDETH protocol field. If this is
1886 * larger then the actual field used, then part of the payload
1887 * will be in the header.
1888 *
1889 * Optimally, we want this sized so that a typical case will
1890 * use full cache lines. The typical local KDETH header would
1891 * be:
1892 *
1893 * Bytes Field
1894 * 8 LRH
1895 * 12 BHT
1896 * ?? KDETH
1897 * 8 RHF
1898 * ---
1899 * 28 + KDETH
1900 *
1901 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1902 */
1903#define DEFAULT_RCVHDRSIZE 9
1904
1905/*
1906 * Maximal header byte count:
1907 *
1908 * Bytes Field
1909 * 8 LRH
1910 * 40 GRH (optional)
1911 * 12 BTH
1912 * ?? KDETH
1913 * 8 RHF
1914 * ---
1915 * 68 + KDETH
1916 *
1917 * We also want to maintain a cache line alignment to assist DMA'ing
1918 * of the header bytes. Round up to a good size.
1919 */
1920#define DEFAULT_RCVHDR_ENTSIZE 32
1921
Ira Weiny3faa3d92016-07-28 15:21:19 -04001922bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1923 u32 nlocked, u32 npages);
1924int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1925 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001926void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1927 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001928
1929static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1930{
Jubin John50e5dcb2016-02-14 20:19:41 -08001931 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001932}
1933
1934static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1935{
1936 /*
1937 * volatile because it's a DMA target from the chip, routine is
1938 * inlined, and don't want register caching or reordering.
1939 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001940 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001941}
1942
1943/*
1944 * sysfs interface.
1945 */
1946
1947extern const char ib_hfi1_version[];
1948
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001949int hfi1_device_create(struct hfi1_devdata *dd);
1950void hfi1_device_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001951
1952int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1953 struct kobject *kobj);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001954int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1955void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001956/* Hook for sysfs read of QSFP */
1957int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1958
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001959int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent);
1960void hfi1_pcie_cleanup(struct pci_dev *pdev);
1961int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001962void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001963int pcie_speeds(struct hfi1_devdata *dd);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -07001964int request_msix(struct hfi1_devdata *dd, u32 msireq);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -07001965int restore_pci_variables(struct hfi1_devdata *dd);
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -07001966int save_pci_variables(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001967int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1968int parse_platform_config(struct hfi1_devdata *dd);
1969int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001970 enum platform_config_table_type_encoding
1971 table_type, int table_index, int field_index,
1972 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001973
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001974struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001975
1976/*
1977 * Flush write combining store buffers (if present) and perform a write
1978 * barrier.
1979 */
1980static inline void flush_wc(void)
1981{
1982 asm volatile("sfence" : : : "memory");
1983}
1984
1985void handle_eflags(struct hfi1_packet *packet);
1986int process_receive_ib(struct hfi1_packet *packet);
1987int process_receive_bypass(struct hfi1_packet *packet);
1988int process_receive_error(struct hfi1_packet *packet);
1989int kdeth_process_expected(struct hfi1_packet *packet);
1990int kdeth_process_eager(struct hfi1_packet *packet);
1991int process_receive_invalid(struct hfi1_packet *packet);
Kaike Wanbf808b52017-08-13 08:09:04 -07001992void seqfile_dump_rcd(struct seq_file *s, struct hfi1_ctxtdata *rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001993
Mike Marciniszyn77241052015-07-30 15:17:43 -04001994/* global module parameter variables */
1995extern unsigned int hfi1_max_mtu;
1996extern unsigned int hfi1_cu;
1997extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001998extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07001999extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05002000extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04002001extern int krcvqsset;
2002extern uint kdeth_qp;
2003extern uint loopback;
2004extern uint quick_linkup;
2005extern uint rcv_intr_timeout;
2006extern uint rcv_intr_count;
2007extern uint rcv_intr_dynamic;
2008extern ushort link_crc_mask;
2009
2010extern struct mutex hfi1_mutex;
2011
2012/* Number of seconds before our card status check... */
2013#define STATUS_TIMEOUT 60
2014
2015#define DRIVER_NAME "hfi1"
2016#define HFI1_USER_MINOR_BASE 0
2017#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04002018#define HFI1_NMINORS 255
2019
2020#define PCI_VENDOR_ID_INTEL 0x8086
2021#define PCI_DEVICE_ID_INTEL0 0x24f0
2022#define PCI_DEVICE_ID_INTEL1 0x24f1
2023
2024#define HFI1_PKT_USER_SC_INTEGRITY \
2025 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07002026 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04002027 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
2028 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
2029
2030#define HFI1_PKT_KERNEL_SC_INTEGRITY \
2031 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
2032
2033static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
2034 u16 ctxt_type)
2035{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002036 u64 base_sc_integrity;
2037
2038 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2039 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2040 return 0;
2041
2042 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002043 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2044 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
2045 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2046 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2047 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2048 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
2049 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2050 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2051 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2052 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
2053 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2054 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2055 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
2056 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002057 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
2058 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2059
2060 if (ctxt_type == SC_USER)
2061 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
2062 else
2063 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
2064
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002065 /* turn on send-side job key checks if !A0 */
2066 if (!is_ax(dd))
2067 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2068
Mike Marciniszyn77241052015-07-30 15:17:43 -04002069 return base_sc_integrity;
2070}
2071
2072static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
2073{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002074 u64 base_sdma_integrity;
2075
2076 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2077 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2078 return 0;
2079
2080 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002081 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002082 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2083 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2084 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2085 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2086 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2087 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2088 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
2089 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2090 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2091 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
2092 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002093 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
2094 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2095
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002096 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
2097 base_sdma_integrity |=
2098 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
2099
2100 /* turn on send-side job key checks if !A0 */
2101 if (!is_ax(dd))
2102 base_sdma_integrity |=
2103 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2104
Mike Marciniszyn77241052015-07-30 15:17:43 -04002105 return base_sdma_integrity;
2106}
2107
2108/*
2109 * hfi1_early_err is used (only!) to print early errors before devdata is
2110 * allocated, or when dd->pcidev may not be valid, and at the tail end of
2111 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
2112 * the same as dd_dev_err, but is used when the message really needs
2113 * the IB port# to be definitive as to what's happening..
2114 */
2115#define hfi1_early_err(dev, fmt, ...) \
2116 dev_err(dev, fmt, ##__VA_ARGS__)
2117
2118#define hfi1_early_info(dev, fmt, ...) \
2119 dev_info(dev, fmt, ##__VA_ARGS__)
2120
2121#define dd_dev_emerg(dd, fmt, ...) \
2122 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002123 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002124
Mike Marciniszyn77241052015-07-30 15:17:43 -04002125#define dd_dev_err(dd, fmt, ...) \
2126 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002127 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002128
2129#define dd_dev_err_ratelimited(dd, fmt, ...) \
2130 dev_err_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002131 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2132 ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002133
Mike Marciniszyn77241052015-07-30 15:17:43 -04002134#define dd_dev_warn(dd, fmt, ...) \
2135 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002136 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002137
2138#define dd_dev_warn_ratelimited(dd, fmt, ...) \
2139 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002140 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2141 ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002142
2143#define dd_dev_info(dd, fmt, ...) \
2144 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002145 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002146
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002147#define dd_dev_info_ratelimited(dd, fmt, ...) \
2148 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002149 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2150 ##__VA_ARGS__)
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002151
Ira Weinya1edc182016-01-11 13:04:32 -05002152#define dd_dev_dbg(dd, fmt, ...) \
2153 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002154 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Ira Weinya1edc182016-01-11 13:04:32 -05002155
Mike Marciniszyn77241052015-07-30 15:17:43 -04002156#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002157 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002158 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002159
2160/*
2161 * this is used for formatting hw error messages...
2162 */
2163struct hfi1_hwerror_msgs {
2164 u64 mask;
2165 const char *msg;
2166 size_t sz;
2167};
2168
2169/* in intr.c... */
2170void hfi1_format_hwerrors(u64 hwerrs,
2171 const struct hfi1_hwerror_msgs *hwerrmsgs,
2172 size_t nhwerrmsgs, char *msg, size_t lmsg);
2173
2174#define USER_OPCODE_CHECK_VAL 0xC0
2175#define USER_OPCODE_CHECK_MASK 0xC0
2176#define OPCODE_CHECK_VAL_DISABLED 0x0
2177#define OPCODE_CHECK_MASK_DISABLED 0x0
2178
2179static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2180{
2181 struct hfi1_pportdata *ppd;
2182 int i;
2183
2184 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2185 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002186 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002187
2188 ppd = (struct hfi1_pportdata *)(dd + 1);
2189 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002190 ppd->ibport_data.rvp.z_rc_acks =
2191 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2192 ppd->ibport_data.rvp.z_rc_qacks =
2193 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002194 }
2195}
2196
2197/* Control LED state */
2198static inline void setextled(struct hfi1_devdata *dd, u32 on)
2199{
2200 if (on)
2201 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2202 else
2203 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2204}
2205
Dean Luick765a6fa2016-03-05 08:50:06 -08002206/* return the i2c resource given the target */
2207static inline u32 i2c_target(u32 target)
2208{
2209 return target ? CR_I2C2 : CR_I2C1;
2210}
2211
2212/* return the i2c chain chip resource that this HFI uses for QSFP */
2213static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2214{
2215 return i2c_target(dd->hfi1_id);
2216}
2217
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002218/* Is this device integrated or discrete? */
2219static inline bool is_integrated(struct hfi1_devdata *dd)
2220{
2221 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2222}
2223
Mike Marciniszyn77241052015-07-30 15:17:43 -04002224int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2225
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002226#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2227#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
Don Hiatt90397462017-05-12 09:20:20 -07002228
Don Hiattd98bb7f2017-08-04 13:54:16 -07002229static inline void hfi1_update_ah_attr(struct ib_device *ibdev,
2230 struct rdma_ah_attr *attr)
2231{
2232 struct hfi1_pportdata *ppd;
2233 struct hfi1_ibport *ibp;
2234 u32 dlid = rdma_ah_get_dlid(attr);
2235
2236 /*
2237 * Kernel clients may not have setup GRH information
2238 * Set that here.
2239 */
2240 ibp = to_iport(ibdev, rdma_ah_get_port_num(attr));
2241 ppd = ppd_from_ibp(ibp);
2242 if ((((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ||
2243 (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE))) &&
2244 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)) &&
2245 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2246 (!(rdma_ah_get_ah_flags(attr) & IB_AH_GRH))) ||
2247 (rdma_ah_get_make_grd(attr))) {
2248 rdma_ah_set_ah_flags(attr, IB_AH_GRH);
2249 rdma_ah_set_interface_id(attr, OPA_MAKE_ID(dlid));
2250 rdma_ah_set_subnet_prefix(attr, ibp->rvp.gid_prefix);
2251 }
2252}
2253
Don Hiatt90397462017-05-12 09:20:20 -07002254/*
2255 * hfi1_check_mcast- Check if the given lid is
Don Hiatt72c07e22017-08-04 13:53:58 -07002256 * in the OPA multicast range.
2257 *
2258 * The LID might either reside in ah.dlid or might be
2259 * in the GRH of the address handle as DGID if extended
2260 * addresses are in use.
Don Hiatt90397462017-05-12 09:20:20 -07002261 */
Don Hiatt72c07e22017-08-04 13:53:58 -07002262static inline bool hfi1_check_mcast(u32 lid)
Don Hiatt90397462017-05-12 09:20:20 -07002263{
Don Hiatt72c07e22017-08-04 13:53:58 -07002264 return ((lid >= opa_get_mcast_base(OPA_MCAST_NR)) &&
2265 (lid != be32_to_cpu(OPA_LID_PERMISSIVE)));
2266}
2267
2268#define opa_get_lid(lid, format) \
2269 __opa_get_lid(lid, OPA_PORT_PACKET_FORMAT_##format)
2270
2271/* Convert a lid to a specific lid space */
2272static inline u32 __opa_get_lid(u32 lid, u8 format)
2273{
2274 bool is_mcast = hfi1_check_mcast(lid);
2275
2276 switch (format) {
2277 case OPA_PORT_PACKET_FORMAT_8B:
2278 case OPA_PORT_PACKET_FORMAT_10B:
2279 if (is_mcast)
2280 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2281 0xF0000);
2282 return lid & 0xFFFFF;
2283 case OPA_PORT_PACKET_FORMAT_16B:
2284 if (is_mcast)
2285 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2286 0xF00000);
2287 return lid & 0xFFFFFF;
2288 case OPA_PORT_PACKET_FORMAT_9B:
2289 if (is_mcast)
2290 return (lid -
2291 opa_get_mcast_base(OPA_MCAST_NR) +
2292 be16_to_cpu(IB_MULTICAST_LID_BASE));
2293 else
2294 return lid & 0xFFFF;
2295 default:
2296 return lid;
2297 }
2298}
2299
2300/* Return true if the given lid is the OPA 16B multicast range */
2301static inline bool hfi1_is_16B_mcast(u32 lid)
2302{
2303 return ((lid >=
2304 opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 16B)) &&
2305 (lid != opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B)));
Don Hiatt90397462017-05-12 09:20:20 -07002306}
Don Hiattd98bb7f2017-08-04 13:54:16 -07002307
2308static inline void hfi1_make_opa_lid(struct rdma_ah_attr *attr)
2309{
2310 const struct ib_global_route *grh = rdma_ah_read_grh(attr);
2311 u32 dlid = rdma_ah_get_dlid(attr);
2312
2313 /* Modify ah_attr.dlid to be in the 32 bit LID space.
2314 * This is how the address will be laid out:
2315 * Assuming MCAST_NR to be 4,
2316 * 32 bit permissive LID = 0xFFFFFFFF
2317 * Multicast LID range = 0xFFFFFFFE to 0xF0000000
2318 * Unicast LID range = 0xEFFFFFFF to 1
2319 * Invalid LID = 0
2320 */
2321 if (ib_is_opa_gid(&grh->dgid))
2322 dlid = opa_get_lid_from_gid(&grh->dgid);
2323 else if ((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
2324 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2325 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)))
2326 dlid = dlid - be16_to_cpu(IB_MULTICAST_LID_BASE) +
2327 opa_get_mcast_base(OPA_MCAST_NR);
2328 else if (dlid == be16_to_cpu(IB_LID_PERMISSIVE))
2329 dlid = be32_to_cpu(OPA_LID_PERMISSIVE);
2330
2331 rdma_ah_set_dlid(attr, dlid);
2332}
2333
2334static inline u8 hfi1_get_packet_type(u32 lid)
2335{
2336 /* 9B if lid > 0xF0000000 */
2337 if (lid >= opa_get_mcast_base(OPA_MCAST_NR))
2338 return HFI1_PKT_TYPE_9B;
2339
2340 /* 16B if lid > 0xC000 */
2341 if (lid >= opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 9B))
2342 return HFI1_PKT_TYPE_16B;
2343
2344 return HFI1_PKT_TYPE_9B;
2345}
2346
2347static inline bool hfi1_get_hdr_type(u32 lid, struct rdma_ah_attr *attr)
2348{
2349 /*
2350 * If there was an incoming 16B packet with permissive
2351 * LIDs, OPA GIDs would have been programmed when those
2352 * packets were received. A 16B packet will have to
2353 * be sent in response to that packet. Return a 16B
2354 * header type if that's the case.
2355 */
2356 if (rdma_ah_get_dlid(attr) == be32_to_cpu(OPA_LID_PERMISSIVE))
2357 return (ib_is_opa_gid(&rdma_ah_read_grh(attr)->dgid)) ?
2358 HFI1_PKT_TYPE_16B : HFI1_PKT_TYPE_9B;
2359
2360 /*
2361 * Return a 16B header type if either the the destination
2362 * or source lid is extended.
2363 */
2364 if (hfi1_get_packet_type(rdma_ah_get_dlid(attr)) == HFI1_PKT_TYPE_16B)
2365 return HFI1_PKT_TYPE_16B;
2366
2367 return hfi1_get_packet_type(lid);
2368}
Don Hiatt88733e32017-08-04 13:54:23 -07002369
2370static inline void hfi1_make_ext_grh(struct hfi1_packet *packet,
2371 struct ib_grh *grh, u32 slid,
2372 u32 dlid)
2373{
2374 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
2375 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
2376
2377 if (!ibp)
2378 return;
2379
2380 grh->hop_limit = 1;
2381 grh->sgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2382 if (slid == opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B))
2383 grh->sgid.global.interface_id =
2384 OPA_MAKE_ID(be32_to_cpu(OPA_LID_PERMISSIVE));
2385 else
2386 grh->sgid.global.interface_id = OPA_MAKE_ID(slid);
2387
2388 /*
2389 * Upper layers (like mad) may compare the dgid in the
2390 * wc that is obtained here with the sgid_index in
2391 * the wr. Since sgid_index in wr is always 0 for
2392 * extended lids, set the dgid here to the default
2393 * IB gid.
2394 */
2395 grh->dgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2396 grh->dgid.global.interface_id =
2397 cpu_to_be64(ppd->guids[HFI1_PORT_GUID_INDEX]);
2398}
2399
2400static inline int hfi1_get_16b_padding(u32 hdr_size, u32 payload)
2401{
2402 return -(hdr_size + payload + (SIZE_OF_CRC << 2) +
2403 SIZE_OF_LT) & 0x7;
2404}
2405
2406static inline void hfi1_make_ib_hdr(struct ib_header *hdr,
2407 u16 lrh0, u16 len,
2408 u16 dlid, u16 slid)
2409{
2410 hdr->lrh[0] = cpu_to_be16(lrh0);
2411 hdr->lrh[1] = cpu_to_be16(dlid);
2412 hdr->lrh[2] = cpu_to_be16(len);
2413 hdr->lrh[3] = cpu_to_be16(slid);
2414}
2415
2416static inline void hfi1_make_16b_hdr(struct hfi1_16b_header *hdr,
2417 u32 slid, u32 dlid,
2418 u16 len, u16 pkey,
2419 u8 becn, u8 fecn, u8 l4,
2420 u8 sc)
2421{
2422 u32 lrh0 = 0;
2423 u32 lrh1 = 0x40000000;
2424 u32 lrh2 = 0;
2425 u32 lrh3 = 0;
2426
2427 lrh0 = (lrh0 & ~OPA_16B_BECN_MASK) | (becn << OPA_16B_BECN_SHIFT);
2428 lrh0 = (lrh0 & ~OPA_16B_LEN_MASK) | (len << OPA_16B_LEN_SHIFT);
2429 lrh0 = (lrh0 & ~OPA_16B_LID_MASK) | (slid & OPA_16B_LID_MASK);
2430 lrh1 = (lrh1 & ~OPA_16B_FECN_MASK) | (fecn << OPA_16B_FECN_SHIFT);
2431 lrh1 = (lrh1 & ~OPA_16B_SC_MASK) | (sc << OPA_16B_SC_SHIFT);
2432 lrh1 = (lrh1 & ~OPA_16B_LID_MASK) | (dlid & OPA_16B_LID_MASK);
2433 lrh2 = (lrh2 & ~OPA_16B_SLID_MASK) |
2434 ((slid >> OPA_16B_SLID_SHIFT) << OPA_16B_SLID_HIGH_SHIFT);
2435 lrh2 = (lrh2 & ~OPA_16B_DLID_MASK) |
2436 ((dlid >> OPA_16B_DLID_SHIFT) << OPA_16B_DLID_HIGH_SHIFT);
2437 lrh2 = (lrh2 & ~OPA_16B_PKEY_MASK) | (pkey << OPA_16B_PKEY_SHIFT);
2438 lrh2 = (lrh2 & ~OPA_16B_L4_MASK) | l4;
2439
2440 hdr->lrh[0] = lrh0;
2441 hdr->lrh[1] = lrh1;
2442 hdr->lrh[2] = lrh2;
2443 hdr->lrh[3] = lrh3;
2444}
Mike Marciniszyn77241052015-07-30 15:17:43 -04002445#endif /* _HFI1_KERNEL_H */