blob: 611eebaeb10dd4da02d0c1fc81272f8ce20b427c [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07004 * Copyright(c) 2015-2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Don Hiatt72c07e22017-08-04 13:53:58 -070069#include <rdma/opa_addr.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070070#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070071#include <linux/netdevice.h>
Dennis Dalessandroec3f2c122016-01-19 14:41:33 -080072#include <rdma/rdma_vt.h>
Don Hiattd98bb7f2017-08-04 13:54:16 -070073#include <rdma/opa_addr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040074
75#include "chip_registers.h"
76#include "common.h"
77#include "verbs.h"
78#include "pio.h"
79#include "chip.h"
80#include "mad.h"
81#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080082#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080083#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040084
85/* bumped 1 from s/w major version of TrueScale */
86#define HFI1_CHIP_VERS_MAJ 3U
87
88/* don't care about this except printing */
89#define HFI1_CHIP_VERS_MIN 0U
90
91/* The Organization Unique Identifier (Mfg code), and its position in GUID */
92#define HFI1_OUI 0x001175
93#define HFI1_OUI_LSB 40
94
95#define DROP_PACKET_OFF 0
96#define DROP_PACKET_ON 1
97
98extern unsigned long hfi1_cap_mask;
99#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
100#define HFI1_CAP_UGET_MASK(mask, cap) \
101 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
102#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
103#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
104#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
105#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
106#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
107 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800108/* Offline Disabled Reason is 4-bits */
109#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400110
111/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500112 * Control context is always 0 and handles the error packets.
113 * It also handles the VL15 and multicast packets.
114 */
115#define HFI1_CTRL_CTXT 0
116
117/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500118 * Driver context will store software counters for each of the events
119 * associated with these status registers
120 */
121#define NUM_CCE_ERR_STATUS_COUNTERS 41
122#define NUM_RCV_ERR_STATUS_COUNTERS 64
123#define NUM_MISC_ERR_STATUS_COUNTERS 13
124#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
125#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
126#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
127#define NUM_SEND_ERR_STATUS_COUNTERS 3
128#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
129#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
130
131/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400132 * per driver stats, either not device nor port-specific, or
133 * summed over all of the devices and ports.
134 * They are described by name via ipathfs filesystem, so layout
135 * and number of elements can change without breaking compatibility.
136 * If members are added or deleted hfi1_statnames[] in debugfs.c must
137 * change to match.
138 */
139struct hfi1_ib_stats {
140 __u64 sps_ints; /* number of interrupts handled */
141 __u64 sps_errints; /* number of error interrupts */
142 __u64 sps_txerrs; /* tx-related packet errors */
143 __u64 sps_rcverrs; /* non-crc rcv packet errors */
144 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
145 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
146 __u64 sps_ctxts; /* number of contexts currently open */
147 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
148 __u64 sps_buffull;
149 __u64 sps_hdrfull;
150};
151
152extern struct hfi1_ib_stats hfi1_stats;
153extern const struct pci_error_handlers hfi1_pci_err_handler;
154
155/*
156 * First-cut criterion for "device is active" is
157 * two thousand dwords combined Tx, Rx traffic per
158 * 5-second interval. SMA packets are 64 dwords,
159 * and occur "a few per second", presumably each way.
160 */
161#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
162
163/*
164 * Below contains all data related to a single context (formerly called port).
165 */
166
167#ifdef CONFIG_DEBUG_FS
168struct hfi1_opcode_stats_perctx;
169#endif
170
Mike Marciniszyn77241052015-07-30 15:17:43 -0400171struct ctxt_eager_bufs {
172 ssize_t size; /* total size of eager buffers */
173 u32 count; /* size of buffers array */
174 u32 numbufs; /* number of buffers allocated */
175 u32 alloced; /* number of rcvarray entries used */
176 u32 rcvtid_size; /* size of each eager rcv tid */
177 u32 threshold; /* head update threshold */
178 struct eager_buffer {
179 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700180 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400181 ssize_t len;
182 } *buffers;
183 struct {
184 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700185 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400186 } *rcvtids;
187};
188
Mitko Haralanova86cd352016-02-05 11:57:49 -0500189struct exp_tid_set {
190 struct list_head list;
191 u32 count;
192};
193
Mike Marciniszyn77241052015-07-30 15:17:43 -0400194struct hfi1_ctxtdata {
195 /* shadow the ctxt's RcvCtrl register */
196 u64 rcvctrl;
197 /* rcvhdrq base, needs mmap before useful */
198 void *rcvhdrq;
199 /* kernel virtual address where hdrqtail is updated */
200 volatile __le64 *rcvhdrtail_kvaddr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400201 /* when waiting for rcv or pioavail */
202 wait_queue_head_t wait;
203 /* rcvhdrq size (for freeing) */
204 size_t rcvhdrq_size;
205 /* number of rcvhdrq entries */
206 u16 rcvhdrq_cnt;
207 /* size of each of the rcvhdrq entries */
208 u16 rcvhdrqentsize;
209 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700210 dma_addr_t rcvhdrq_dma;
211 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400212 struct ctxt_eager_bufs egrbufs;
213 /* this receive context's assigned PIO ACK send context */
214 struct send_context *sc;
215
216 /* dynamic receive available interrupt timeout */
217 u32 rcvavail_timeout;
Michael J. Ruhlf683c802017-06-09 16:00:19 -0700218 /* Reference count the base context usage */
219 struct kref kref;
220
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700221 /* Device context index */
Michael J. Ruhle6f76222017-07-24 07:45:55 -0700222 u16 ctxt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700223 /*
224 * non-zero if ctxt can be shared, and defines the maximum number of
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700225 * sub-contexts for this device context.
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700226 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400227 u16 subctxt_cnt;
228 /* non-zero if ctxt is being shared. */
229 u16 subctxt_id;
230 u8 uuid[16];
231 /* job key */
232 u16 jkey;
233 /* number of RcvArray groups for this context. */
234 u32 rcv_array_groups;
235 /* index of first eager TID entry. */
236 u32 eager_base;
237 /* number of expected TID entries */
238 u32 expected_count;
239 /* index of first expected TID entry. */
240 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500241
242 struct exp_tid_set tid_group_list;
243 struct exp_tid_set tid_used_list;
244 struct exp_tid_set tid_full_list;
245
Mike Marciniszyn77241052015-07-30 15:17:43 -0400246 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500247 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400248 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400249 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400250 /* per-context event flags for fileops/intr communication */
251 unsigned long event_flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400252 /* total number of polled urgent packets */
253 u32 urgent;
254 /* saved total number of polled urgent packets for poll edge trigger */
255 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400256 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700257 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400258 /* so file ops can get at unit */
259 struct hfi1_devdata *dd;
260 /* so functions that need physical port can get it easily */
261 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700262 /* associated msix interrupt */
263 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400264 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
265 void *subctxt_uregbase;
266 /* An array of pages for the eager receive buffers * N */
267 void *subctxt_rcvegrbuf;
268 /* An array of pages for the eager header queue entries * N */
269 void *subctxt_rcvhdr_base;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700270 /* Bitmask of in use context(s) */
271 DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400272 /* The version of the library which opened this ctxt */
273 u32 userversion;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400274 /* Type of packets or conditions we want to poll for */
275 u16 poll_type;
276 /* receive packet sequence counter */
277 u8 seq_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400278 /* ctxt rcvhdrq head offset */
279 u32 head;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400280 /* QPs waiting for context processing */
281 struct list_head qp_wait_list;
282 /* interrupt handling */
283 u64 imask; /* clear interrupt mask */
284 int ireg; /* clear interrupt register */
285 unsigned numa_id; /* numa node of this context */
286 /* verbs stats per CTX */
287 struct hfi1_opcode_stats_perctx *opstats;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400288
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800289 /* Is ASPM interrupt supported for this context */
290 bool aspm_intr_supported;
291 /* ASPM state (enabled/disabled) for this context */
292 bool aspm_enabled;
293 /* Timer for re-enabling ASPM if interrupt activity quietens down */
294 struct timer_list aspm_timer;
295 /* Lock to serialize between intr, timer intr and user threads */
296 spinlock_t aspm_lock;
297 /* Is ASPM processing enabled for this context (in intr context) */
298 bool aspm_intr_enable;
299 /* Last interrupt timestamp */
300 ktime_t aspm_ts_last_intr;
301 /* Last timestamp at which we scheduled a timer for this context */
302 ktime_t aspm_ts_timer_sched;
303
Mike Marciniszyn77241052015-07-30 15:17:43 -0400304 /*
305 * The interrupt handler for a particular receive context can vary
306 * throughout it's lifetime. This is not a lock protected data member so
307 * it must be updated atomically and the prev and new value must always
308 * be valid. Worst case is we process an extra interrupt and up to 64
309 * packets with the wrong interrupt handler.
310 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400311 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700312
313 /* Indicates that this is vnic context */
314 bool is_vnic;
315
316 /* vnic queue index this context is mapped to */
317 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400318};
319
320/*
321 * Represents a single packet at a high level. Put commonly computed things in
322 * here so we do not have to keep doing them over and over. The rule of thumb is
323 * if something is used one time to derive some value, store that something in
324 * here. If it is used multiple times, then store the result of that derivation
325 * in here.
326 */
327struct hfi1_packet {
328 void *ebuf;
329 void *hdr;
Don Hiatt72c07e22017-08-04 13:53:58 -0700330 void *payload;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400331 struct hfi1_ctxtdata *rcd;
332 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800333 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700334 struct ib_other_headers *ohdr;
Don Hiatt90397462017-05-12 09:20:20 -0700335 struct ib_grh *grh;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400336 u64 rhf;
337 u32 maxcnt;
338 u32 rhqoff;
Don Hiatt90397462017-05-12 09:20:20 -0700339 u32 dlid;
340 u32 slid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400341 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400342 s16 etail;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800343 u8 hlen;
344 u8 numpkt;
345 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400346 u8 updegr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400347 u8 etype;
Don Hiatt90397462017-05-12 09:20:20 -0700348 u8 extra_byte;
349 u8 pad;
350 u8 sc;
351 u8 sl;
352 u8 opcode;
353 bool becn;
354 bool fecn;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400355};
356
Don Hiattd98bb7f2017-08-04 13:54:16 -0700357/* Packet types */
358#define HFI1_PKT_TYPE_9B 0
359#define HFI1_PKT_TYPE_16B 1
360
Don Hiatt72c07e22017-08-04 13:53:58 -0700361/*
362 * OPA 16B Header
363 */
364#define OPA_16B_L4_MASK 0xFFull
365#define OPA_16B_SC_MASK 0x1F00000ull
366#define OPA_16B_SC_SHIFT 20
367#define OPA_16B_LID_MASK 0xFFFFFull
368#define OPA_16B_DLID_MASK 0xF000ull
369#define OPA_16B_DLID_SHIFT 20
370#define OPA_16B_DLID_HIGH_SHIFT 12
371#define OPA_16B_SLID_MASK 0xF00ull
372#define OPA_16B_SLID_SHIFT 20
373#define OPA_16B_SLID_HIGH_SHIFT 8
374#define OPA_16B_BECN_MASK 0x80000000ull
375#define OPA_16B_BECN_SHIFT 31
376#define OPA_16B_FECN_MASK 0x10000000ull
377#define OPA_16B_FECN_SHIFT 28
378#define OPA_16B_L2_MASK 0x60000000ull
379#define OPA_16B_L2_SHIFT 29
Don Hiatt5786adf32017-08-04 13:54:10 -0700380#define OPA_16B_PKEY_MASK 0xFFFF0000ull
381#define OPA_16B_PKEY_SHIFT 16
382#define OPA_16B_LEN_MASK 0x7FF00000ull
383#define OPA_16B_LEN_SHIFT 20
Don Hiatt863cf892017-08-04 13:54:29 -0700384#define OPA_16B_RC_MASK 0xE000000ull
385#define OPA_16B_RC_SHIFT 25
386#define OPA_16B_AGE_MASK 0xFF0000ull
387#define OPA_16B_AGE_SHIFT 16
388#define OPA_16B_ENTROPY_MASK 0xFFFFull
Don Hiatt72c07e22017-08-04 13:53:58 -0700389
390/*
391 * OPA 16B L2/L4 Encodings
392 */
393#define OPA_16B_L2_TYPE 0x02
394#define OPA_16B_L4_IB_LOCAL 0x09
395#define OPA_16B_L4_IB_GLOBAL 0x0A
396#define OPA_16B_L4_ETHR OPA_VNIC_L4_ETHR
397
398static inline u8 hfi1_16B_get_l4(struct hfi1_16b_header *hdr)
399{
400 return (u8)(hdr->lrh[2] & OPA_16B_L4_MASK);
401}
402
403static inline u8 hfi1_16B_get_sc(struct hfi1_16b_header *hdr)
404{
405 return (u8)((hdr->lrh[1] & OPA_16B_SC_MASK) >> OPA_16B_SC_SHIFT);
406}
407
408static inline u32 hfi1_16B_get_dlid(struct hfi1_16b_header *hdr)
409{
410 return (u32)((hdr->lrh[1] & OPA_16B_LID_MASK) |
411 (((hdr->lrh[2] & OPA_16B_DLID_MASK) >>
412 OPA_16B_DLID_HIGH_SHIFT) << OPA_16B_DLID_SHIFT));
413}
414
415static inline u32 hfi1_16B_get_slid(struct hfi1_16b_header *hdr)
416{
417 return (u32)((hdr->lrh[0] & OPA_16B_LID_MASK) |
418 (((hdr->lrh[2] & OPA_16B_SLID_MASK) >>
419 OPA_16B_SLID_HIGH_SHIFT) << OPA_16B_SLID_SHIFT));
420}
421
422static inline u8 hfi1_16B_get_becn(struct hfi1_16b_header *hdr)
423{
424 return (u8)((hdr->lrh[0] & OPA_16B_BECN_MASK) >> OPA_16B_BECN_SHIFT);
425}
426
427static inline u8 hfi1_16B_get_fecn(struct hfi1_16b_header *hdr)
428{
429 return (u8)((hdr->lrh[1] & OPA_16B_FECN_MASK) >> OPA_16B_FECN_SHIFT);
430}
431
432static inline u8 hfi1_16B_get_l2(struct hfi1_16b_header *hdr)
433{
434 return (u8)((hdr->lrh[1] & OPA_16B_L2_MASK) >> OPA_16B_L2_SHIFT);
435}
436
Don Hiatt5786adf32017-08-04 13:54:10 -0700437static inline u16 hfi1_16B_get_pkey(struct hfi1_16b_header *hdr)
438{
439 return (u16)((hdr->lrh[2] & OPA_16B_PKEY_MASK) >> OPA_16B_PKEY_SHIFT);
440}
441
Don Hiatt863cf892017-08-04 13:54:29 -0700442static inline u8 hfi1_16B_get_rc(struct hfi1_16b_header *hdr)
443{
444 return (u8)((hdr->lrh[1] & OPA_16B_RC_MASK) >> OPA_16B_RC_SHIFT);
445}
446
447static inline u8 hfi1_16B_get_age(struct hfi1_16b_header *hdr)
448{
449 return (u8)((hdr->lrh[3] & OPA_16B_AGE_MASK) >> OPA_16B_AGE_SHIFT);
450}
451
452static inline u16 hfi1_16B_get_len(struct hfi1_16b_header *hdr)
453{
454 return (u16)((hdr->lrh[0] & OPA_16B_LEN_MASK) >> OPA_16B_LEN_SHIFT);
455}
456
457static inline u16 hfi1_16B_get_entropy(struct hfi1_16b_header *hdr)
458{
459 return (u16)(hdr->lrh[3] & OPA_16B_ENTROPY_MASK);
460}
461
Don Hiatt5b6cabb2017-08-04 13:54:41 -0700462#define OPA_16B_MAKE_QW(low_dw, high_dw) (((u64)(high_dw) << 32) | (low_dw))
463
Don Hiatt72c07e22017-08-04 13:53:58 -0700464/*
465 * BTH
466 */
467#define OPA_16B_BTH_PAD_MASK 7
468static inline u8 hfi1_16B_bth_get_pad(struct ib_other_headers *ohdr)
469{
470 return (u8)((be32_to_cpu(ohdr->bth[0]) >> IB_BTH_PAD_SHIFT) &
471 OPA_16B_BTH_PAD_MASK);
472}
473
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800474struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400475
476/*
477 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
478 * Mostly for MADs that set or query link parameters, also ipath
479 * config interfaces
480 */
481#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
482#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
483#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
484#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
485#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
486#define HFI1_IB_CFG_SPD 5 /* current Link spd */
487#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
488#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
489#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
490#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
491#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
492#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
493#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
494#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
495#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
496#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
497#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
498#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
499#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
500#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
501#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
502
503/*
504 * HFI or Host Link States
505 *
506 * These describe the states the driver thinks the logical and physical
507 * states are in. Used as an argument to set_link_state(). Implemented
508 * as bits for easy multi-state checking. The actual state can only be
509 * one.
510 */
511#define __HLS_UP_INIT_BP 0
512#define __HLS_UP_ARMED_BP 1
513#define __HLS_UP_ACTIVE_BP 2
514#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
515#define __HLS_DN_POLL_BP 4
516#define __HLS_DN_DISABLE_BP 5
517#define __HLS_DN_OFFLINE_BP 6
518#define __HLS_VERIFY_CAP_BP 7
519#define __HLS_GOING_UP_BP 8
520#define __HLS_GOING_OFFLINE_BP 9
521#define __HLS_LINK_COOLDOWN_BP 10
522
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500523#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
524#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
525#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
526#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
527#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
528#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
529#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
530#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
531#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
532#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
533#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400534
535#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700536#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400537
Ira Weiny156d24d2017-09-26 07:00:43 -0700538#define HLS_DEFAULT HLS_DN_POLL
539
Mike Marciniszyn77241052015-07-30 15:17:43 -0400540/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700541#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400542/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700543#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400544/* default partition key */
545#define DEFAULT_PKEY 0xffff
546
547/*
548 * Possible fabric manager config parameters for fm_{get,set}_table()
549 */
550#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
551#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
552#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
553#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
554#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
555#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
556
557/*
558 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
559 * these are bits so they can be combined, e.g.
560 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
561 */
562#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
563#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
564#define HFI1_RCVCTRL_CTXT_ENB 0x04
565#define HFI1_RCVCTRL_CTXT_DIS 0x08
566#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
567#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
568#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
569#define HFI1_RCVCTRL_PKEY_DIS 0x80
570#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
571#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
572#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
573#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
574#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
575#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
576#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
577#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
578
579/* partition enforcement flags */
580#define HFI1_PART_ENFORCE_IN 0x1
581#define HFI1_PART_ENFORCE_OUT 0x2
582
583/* how often we check for synthetic counter wrap around */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700584#define SYNTH_CNT_TIME 3
Mike Marciniszyn77241052015-07-30 15:17:43 -0400585
586/* Counter flags */
587#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
588#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
589#define CNTR_DISABLED 0x2 /* Disable this counter */
590#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
591#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500592#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400593#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
594#define CNTR_MODE_W 0x0
595#define CNTR_MODE_R 0x1
596
597/* VLs Supported/Operational */
598#define HFI1_MIN_VLS_SUPPORTED 1
599#define HFI1_MAX_VLS_SUPPORTED 8
600
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700601#define HFI1_GUIDS_PER_PORT 5
602#define HFI1_PORT_GUID_INDEX 0
603
Mike Marciniszyn77241052015-07-30 15:17:43 -0400604static inline void incr_cntr64(u64 *cntr)
605{
606 if (*cntr < (u64)-1LL)
607 (*cntr)++;
608}
609
610static inline void incr_cntr32(u32 *cntr)
611{
612 if (*cntr < (u32)-1LL)
613 (*cntr)++;
614}
615
616#define MAX_NAME_SIZE 64
617struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800618 enum irq_type type;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -0700619 int irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400620 void *arg;
Mitko Haralanov957558c2016-02-03 14:33:40 -0800621 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700622 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400623};
624
625/* per-SL CCA information */
626struct cca_timer {
627 struct hrtimer hrtimer;
628 struct hfi1_pportdata *ppd; /* read-only */
629 int sl; /* read-only */
630 u16 ccti; /* read/write - current value of CCTI */
631};
632
633struct link_down_reason {
634 /*
635 * SMA-facing value. Should be set from .latest when
636 * HLS_UP_* -> HLS_DN_* transition actually occurs.
637 */
638 u8 sma;
639 u8 latest;
640};
641
642enum {
643 LO_PRIO_TABLE,
644 HI_PRIO_TABLE,
645 MAX_PRIO_TABLE
646};
647
648struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800649 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400650 spinlock_t lock;
651 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
652};
653
654/*
655 * The structure below encapsulates data relevant to a physical IB Port.
656 * Current chips support only one such port, but the separation
657 * clarifies things a bit. Note that to conform to IB conventions,
658 * port-numbers are one-based. The first or only port is port1.
659 */
660struct hfi1_pportdata {
661 struct hfi1_ibport ibport_data;
662
663 struct hfi1_devdata *dd;
664 struct kobject pport_cc_kobj;
665 struct kobject sc2vl_kobj;
666 struct kobject sl2sc_kobj;
667 struct kobject vl2mtu_kobj;
668
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800669 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400670 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700671 /* Values for SI tuning of SerDes */
672 u32 port_type;
673 u32 tx_preset_eq;
674 u32 tx_preset_noeq;
675 u32 rx_preset;
676 u8 local_atten;
677 u8 remote_atten;
678 u8 default_atten;
679 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400680
Jakub Byczkowski91618602017-08-13 08:08:34 -0700681 /* did we read platform config from scratch registers? */
682 bool config_from_scratch;
683
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700684 /* GUIDs for this interface, in host order, guids[0] is a port guid */
685 u64 guids[HFI1_GUIDS_PER_PORT];
686
Mike Marciniszyn77241052015-07-30 15:17:43 -0400687 /* GUID for peer interface, in host order */
688 u64 neighbor_guid;
689
690 /* up or down physical link state */
691 u32 linkup;
692
693 /*
694 * this address is mapped read-only into user processes so they can
695 * get status cheaply, whenever they want. One qword of status per port
696 */
697 u64 *statusp;
698
699 /* SendDMA related entries */
700
701 struct workqueue_struct *hfi1_wq;
Sebastian Sanchez71d47002017-07-29 08:43:49 -0700702 struct workqueue_struct *link_wq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400703
704 /* move out of interrupt context */
705 struct work_struct link_vc_work;
706 struct work_struct link_up_work;
707 struct work_struct link_down_work;
708 struct work_struct sma_message_work;
709 struct work_struct freeze_work;
710 struct work_struct link_downgrade_work;
711 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700712 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400713 /* host link state variables */
714 struct mutex hls_lock;
715 u32 host_link_state;
716
Mike Marciniszyn77241052015-07-30 15:17:43 -0400717 /* these are the "32 bit" regs */
718
719 u32 ibmtu; /* The MTU programmed for this unit */
720 /*
721 * Current max size IB packet (in bytes) including IB headers, that
722 * we can send. Changes when ibmtu changes.
723 */
724 u32 ibmaxlen;
725 u32 current_egress_rate; /* units [10^6 bits/sec] */
726 /* LID programmed for this instance */
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -0700727 u32 lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400728 /* list of pkeys programmed; 0 if not set */
729 u16 pkeys[MAX_PKEY_VALUES];
730 u16 link_width_supported;
731 u16 link_width_downgrade_supported;
732 u16 link_speed_supported;
733 u16 link_width_enabled;
734 u16 link_width_downgrade_enabled;
735 u16 link_speed_enabled;
736 u16 link_width_active;
737 u16 link_width_downgrade_tx_active;
738 u16 link_width_downgrade_rx_active;
739 u16 link_speed_active;
740 u8 vls_supported;
741 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800742 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400743 /* LID mask control */
744 u8 lmc;
745 /* Rx Polarity inversion (compensate for ~tx on partner) */
746 u8 rx_pol_inv;
747
748 u8 hw_pidx; /* physical port index */
749 u8 port; /* IB port number and index into dd->pports - 1 */
750 /* type of neighbor node */
751 u8 neighbor_type;
752 u8 neighbor_normal;
753 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
754 u8 neighbor_port_number;
755 u8 is_sm_config_started;
756 u8 offline_disabled_reason;
757 u8 is_active_optimize_enabled;
758 u8 driver_link_ready; /* driver ready for active link */
759 u8 link_enabled; /* link enabled? */
760 u8 linkinit_reason;
761 u8 local_tx_rate; /* rate given to 8051 firmware */
Dean Luick673b9752016-08-31 07:24:33 -0700762 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400763
764 /* placeholders for IB MAD packet settings */
765 u8 overrun_threshold;
766 u8 phy_error_threshold;
Sebastian Sanchez626c0772017-07-29 08:43:55 -0700767 unsigned int is_link_down_queued;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400768
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800769 /* Used to override LED behavior for things like maintenance beaconing*/
770 /*
771 * Alternates per phase of blink
772 * [0] holds LED off duration, [1] holds LED on duration
773 */
774 unsigned long led_override_vals[2];
775 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400776 atomic_t led_override_timer_active;
777 /* Used to flash LEDs in override mode */
778 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800779
Mike Marciniszyn77241052015-07-30 15:17:43 -0400780 u32 sm_trap_qp;
781 u32 sa_qp;
782
783 /*
784 * cca_timer_lock protects access to the per-SL cca_timer
785 * structures (specifically the ccti member).
786 */
787 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
788 struct cca_timer cca_timer[OPA_MAX_SLS];
789
790 /* List of congestion control table entries */
791 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
792
793 /* congestion entries, each entry corresponding to a SL */
794 struct opa_congestion_setting_entry_shadow
795 congestion_entries[OPA_MAX_SLS];
796
797 /*
798 * cc_state_lock protects (write) access to the per-port
799 * struct cc_state.
800 */
801 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
802
803 struct cc_state __rcu *cc_state;
804
805 /* Total number of congestion control table entries */
806 u16 total_cct_entry;
807
808 /* Bit map identifying service level */
809 u32 cc_sl_control_map;
810
811 /* CA's max number of 64 entry units in the congestion control table */
812 u8 cc_max_table_entries;
813
Jubin John4d114fd2016-02-14 20:21:43 -0800814 /*
815 * begin congestion log related entries
816 * cc_log_lock protects all congestion log related data
817 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400818 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800819 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400820 u16 threshold_event_counter;
821 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
822 int cc_log_idx; /* index for logging events */
823 int cc_mad_idx; /* index for reporting events */
824 /* end congestion log related entries */
825
826 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
827
828 /* port relative counter buffer */
829 u64 *cntrs;
830 /* port relative synthetic counter buffer */
831 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800832 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400833 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800834 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400835 u64 port_xmit_constraint_errors;
836 u64 port_rcv_constraint_errors;
837 /* count of 'link_err' interrupts from DC */
838 u64 link_downed;
839 /* number of times link retrained successfully */
840 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500841 /* number of times a link unknown frame was reported */
842 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400843 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
844 u16 port_ltp_crc_mode;
845 /* port_crc_mode_enabled is the crc we support */
846 u8 port_crc_mode_enabled;
847 /* mgmt_allowed is also returned in 'portinfo' MADs */
848 u8 mgmt_allowed;
849 u8 part_enforce; /* partition enforcement flags */
850 struct link_down_reason local_link_down_reason;
851 struct link_down_reason neigh_link_down_reason;
852 /* Value to be sent to link peer on LinkDown .*/
853 u8 remote_link_down_reason;
854 /* Error events that will cause a port bounce. */
855 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500856 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800857 /* Does this port need to prescan for FECNs */
858 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400859};
860
861typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
862
863typedef void (*opcode_handler)(struct hfi1_packet *packet);
Don Hiatt88733e32017-08-04 13:54:23 -0700864typedef void (*hfi1_make_req)(struct rvt_qp *qp,
865 struct hfi1_pkt_state *ps,
866 struct rvt_swqe *wqe);
867
Mike Marciniszyn77241052015-07-30 15:17:43 -0400868
869/* return values for the RHF receive functions */
870#define RHF_RCV_CONTINUE 0 /* keep going */
871#define RHF_RCV_DONE 1 /* stop, this packet processed */
872#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
873
874struct rcv_array_data {
875 u8 group_size;
876 u16 ngroups;
877 u16 nctxt_extra;
878};
879
880struct per_vl_data {
881 u16 mtu;
882 struct send_context *sc;
883};
884
885/* 16 to directly index */
886#define PER_VL_SEND_CONTEXTS 16
887
888struct err_info_rcvport {
889 u8 status_and_code;
890 u64 packet_flit1;
891 u64 packet_flit2;
892};
893
894struct err_info_constraint {
895 u8 status;
896 u16 pkey;
897 u32 slid;
898};
899
900struct hfi1_temp {
901 unsigned int curr; /* current temperature */
902 unsigned int lo_lim; /* low temperature limit */
903 unsigned int hi_lim; /* high temperature limit */
904 unsigned int crit_lim; /* critical temperature limit */
905 u8 triggers; /* temperature triggers */
906};
907
Dean Luickdba715f2016-07-06 17:28:52 -0400908struct hfi1_i2c_bus {
909 struct hfi1_devdata *controlling_dd; /* current controlling device */
910 struct i2c_adapter adapter; /* bus details */
911 struct i2c_algo_bit_data algo; /* bus algorithm details */
912 int num; /* bus number, 0 or 1 */
913};
914
Dean Luick78eb1292016-03-05 08:49:45 -0800915/* common data between shared ASIC HFIs */
916struct hfi1_asic_data {
917 struct hfi1_devdata *dds[2]; /* back pointers */
918 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400919 struct hfi1_i2c_bus *i2c_bus0;
920 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800921};
922
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700923/* sizes for both the QP and RSM map tables */
924#define NUM_MAP_ENTRIES 256
925#define NUM_MAP_REGS 32
926
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700927/*
928 * Number of VNIC contexts used. Ensure it is less than or equal to
929 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
930 */
931#define HFI1_NUM_VNIC_CTXT 8
932
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700933/* Number of VNIC RSM entries */
934#define NUM_VNIC_MAP_ENTRIES 8
935
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700936/* Virtual NIC information */
937struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700938 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
Vishwanathapura, Niranjana64551ed2017-04-12 20:29:30 -0700939 struct kmem_cache *txreq_cache;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700940 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700941 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700942 u8 rmt_start;
943 u8 num_ctxt;
944 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700945};
946
947struct hfi1_vnic_vport_info;
948
Mike Marciniszyn77241052015-07-30 15:17:43 -0400949/* device data struct now contains only "general per-device" info.
950 * fields related to a physical IB port are in a hfi1_pportdata struct.
951 */
952struct sdma_engine;
953struct sdma_vl_map;
954
955#define BOARD_VERS_MAX 96 /* how long the version string can be */
956#define SERIAL_MAX 16 /* length of the serial number */
957
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800958typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400959struct hfi1_devdata {
960 struct hfi1_ibdev verbs_dev; /* must be first */
961 struct list_head list;
962 /* pointers to related structs for this device */
963 /* pci access data structure */
964 struct pci_dev *pcidev;
965 struct cdev user_cdev;
966 struct cdev diag_cdev;
967 struct cdev ui_cdev;
968 struct device *user_device;
969 struct device *diag_device;
970 struct device *ui_device;
971
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -0700972 /* first mapping up to RcvArray */
973 u8 __iomem *kregbase1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400974 resource_size_t physaddr;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -0700975
976 /* second uncached mapping from RcvArray to pio send buffers */
977 u8 __iomem *kregbase2;
978 /* for detecting offset above kregbase2 address */
979 u32 base2_start;
980
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700981 /* Per VL data. Enough for all VLs but not all elements are set/used. */
982 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400983 /* send context data */
984 struct send_context_info *send_contexts;
985 /* map hardware send contexts to software index */
986 u8 *hw_to_sw;
987 /* spinlock for allocating and releasing send context resources */
988 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800989 /* lock for pio_map */
990 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700991 /* Send Context initialization lock. */
992 spinlock_t sc_init_lock;
993 /* lock for sdma_map */
994 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800995 /* array of kernel send contexts */
996 struct send_context **kernel_send_context;
997 /* array of vl maps */
998 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700999 /* default flags to last descriptor */
1000 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001001
1002 /* fields common to all SDMA engines */
1003
Mike Marciniszyn77241052015-07-30 15:17:43 -04001004 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
1005 dma_addr_t sdma_heads_phys;
1006 void *sdma_pad_dma; /* DMA'ed by chip */
1007 dma_addr_t sdma_pad_phys;
1008 /* for deallocation */
1009 size_t sdma_heads_size;
1010 /* number from the chip */
1011 u32 chip_sdma_engines;
1012 /* num used */
1013 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001014 /* array of engines sized by num_sdma */
1015 struct sdma_engine *per_sdma;
1016 /* array of vl maps */
1017 struct sdma_vl_map __rcu *sdma_map;
1018 /* SPC freeze waitqueue and variable */
1019 wait_queue_head_t sdma_unfreeze_wq;
1020 atomic_t sdma_unfreeze_count;
1021
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001022 u32 lcb_access_count; /* count of LCB users */
1023
Dean Luick78eb1292016-03-05 08:49:45 -08001024 /* common data between shared ASIC HFIs in this OS */
1025 struct hfi1_asic_data *asic_data;
1026
Mike Marciniszyn77241052015-07-30 15:17:43 -04001027 /* mem-mapped pointer to base of PIO buffers */
1028 void __iomem *piobase;
1029 /*
1030 * write-combining mem-mapped pointer to base of RcvArray
1031 * memory.
1032 */
1033 void __iomem *rcvarray_wc;
1034 /*
1035 * credit return base - a per-NUMA range of DMA address that
1036 * the chip will use to update the per-context free counter
1037 */
1038 struct credit_return_base *cr_base;
1039
1040 /* send context numbers and sizes for each type */
1041 struct sc_config_sizes sc_sizes[SC_MAX];
1042
Mike Marciniszyn77241052015-07-30 15:17:43 -04001043 char *boardname; /* human readable board info */
1044
Mike Marciniszyn77241052015-07-30 15:17:43 -04001045 /* reset value */
1046 u64 z_int_counter;
1047 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001048 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001049
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001050 u64 __percpu *send_schedule;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001051 /* number of receive contexts in use by the driver */
1052 u32 num_rcv_contexts;
1053 /* number of pio send contexts in use by the driver */
1054 u32 num_send_contexts;
1055 /*
1056 * number of ctxts available for PSM open
1057 */
1058 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001059 /* total number of available user/PSM contexts */
1060 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001061 /* base receive interrupt timeout, in CSR units */
1062 u32 rcv_intr_timeout_csr;
1063
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001064 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001065 u64 __iomem *egrtidbase;
1066 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
1067 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001068 spinlock_t uctxt_lock; /* protect rcd changes */
Tadeusz Struk22546b72017-04-28 10:40:02 -07001069 struct mutex dc8051_lock; /* exclusive access to 8051 */
1070 struct workqueue_struct *update_cntr_wq;
1071 struct work_struct update_cntr_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001072 /* exclusive access to 8051 memory */
1073 spinlock_t dc8051_memlock;
1074 int dc8051_timed_out; /* remember if the 8051 timed out */
1075 /*
1076 * A page that will hold event notification bitmaps for all
1077 * contexts. This page will be mapped into all processes.
1078 */
1079 unsigned long *events;
1080 /*
1081 * per unit status, see also portdata statusp
1082 * mapped read-only into user processes so they can get unit and
1083 * IB link status cheaply
1084 */
1085 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001086
1087 /* revision register shadow */
1088 u64 revision;
1089 /* Base GUID for device (network order) */
1090 u64 base_guid;
1091
1092 /* these are the "32 bit" regs */
1093
1094 /* value we put in kr_rcvhdrsize */
1095 u32 rcvhdrsize;
1096 /* number of receive contexts the chip supports */
1097 u32 chip_rcv_contexts;
1098 /* number of receive array entries */
1099 u32 chip_rcv_array_count;
1100 /* number of PIO send contexts the chip supports */
1101 u32 chip_send_contexts;
1102 /* number of bytes in the PIO memory buffer */
1103 u32 chip_pio_mem_size;
1104 /* number of bytes in the SDMA memory buffer */
1105 u32 chip_sdma_mem_size;
1106
1107 /* size of each rcvegrbuffer */
1108 u32 rcvegrbufsize;
1109 /* log2 of above */
1110 u16 rcvegrbufsize_shift;
1111 /* both sides of the PCIe link are gen3 capable */
1112 u8 link_gen3_capable;
Ira Weiny156d24d2017-09-26 07:00:43 -07001113 u8 dc_shutdown;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001114 /* localbus width (1, 2,4,8,16,32) from config space */
1115 u32 lbus_width;
1116 /* localbus speed in MHz */
1117 u32 lbus_speed;
1118 int unit; /* unit # of this chip */
1119 int node; /* home node of this chip */
1120
1121 /* save these PCI fields to restore after a reset */
1122 u32 pcibar0;
1123 u32 pcibar1;
1124 u32 pci_rom;
1125 u16 pci_command;
1126 u16 pcie_devctl;
1127 u16 pcie_lnkctl;
1128 u16 pcie_devctl2;
1129 u32 pci_msix0;
1130 u32 pci_lnkctl3;
1131 u32 pci_tph2;
1132
1133 /*
1134 * ASCII serial number, from flash, large enough for original
1135 * all digit strings, and longer serial number format
1136 */
1137 u8 serial[SERIAL_MAX];
1138 /* human readable board version */
1139 u8 boardversion[BOARD_VERS_MAX];
1140 u8 lbus_info[32]; /* human readable localbus info */
1141 /* chip major rev, from CceRevision */
1142 u8 majrev;
1143 /* chip minor rev, from CceRevision */
1144 u8 minrev;
1145 /* hardware ID */
1146 u8 hfi1_id;
1147 /* implementation code */
1148 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001149 /* vAU of this device */
1150 u8 vau;
1151 /* vCU of this device */
1152 u8 vcu;
1153 /* link credits of this device */
1154 u16 link_credits;
1155 /* initial vl15 credits to use */
1156 u16 vl15_init;
1157
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001158 /*
1159 * Cached value for vl15buf, read during verify cap interrupt. VL15
1160 * credits are to be kept at 0 and set when handling the link-up
1161 * interrupt. This removes the possibility of receiving VL15 MAD
1162 * packets before this HFI is ready.
1163 */
1164 u16 vl15buf_cached;
1165
Mike Marciniszyn77241052015-07-30 15:17:43 -04001166 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001167 u8 n_krcv_queues;
1168 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001169
Mike Marciniszyn77241052015-07-30 15:17:43 -04001170 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001171 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001172
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001173 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001174 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001175 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001176
1177 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001178
1179 /* MSI-X information */
1180 struct hfi1_msix_entry *msix_entries;
1181 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001182 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001183
1184 /* INTx information */
1185 u32 requested_intx_irq; /* did we request one? */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001186
1187 /* general interrupt: mask of handled interrupts */
1188 u64 gi_mask[CCE_NUM_INT_CSRS];
1189
1190 struct rcv_array_data rcv_entries;
1191
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001192 /* cycle length of PS* counters in HW (in picoseconds) */
1193 u16 psxmitwait_check_rate;
1194
Mike Marciniszyn77241052015-07-30 15:17:43 -04001195 /*
1196 * 64 bit synthetic counters
1197 */
1198 struct timer_list synth_stats_timer;
1199
1200 /*
1201 * device counters
1202 */
1203 char *cntrnames;
1204 size_t cntrnameslen;
1205 size_t ndevcntrs;
1206 u64 *cntrs;
1207 u64 *scntrs;
1208
1209 /*
1210 * remembered values for synthetic counters
1211 */
1212 u64 last_tx;
1213 u64 last_rx;
1214
1215 /*
1216 * per-port counters
1217 */
1218 size_t nportcntrs;
1219 char *portcntrnames;
1220 size_t portcntrnameslen;
1221
Mike Marciniszyn77241052015-07-30 15:17:43 -04001222 struct err_info_rcvport err_info_rcvport;
1223 struct err_info_constraint err_info_rcv_constraint;
1224 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001225
1226 atomic_t drop_packet;
1227 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001228 u8 err_info_uncorrectable;
1229 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001230
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001231 /*
1232 * Software counters for the status bits defined by the
1233 * associated error status registers
1234 */
1235 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1236 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1237 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1238 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1239 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1240 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1241 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1242
1243 /* Software counter that spans all contexts */
1244 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1245 /* Software counter that spans all DMA engines */
1246 u64 sw_send_dma_eng_err_status_cnt[
1247 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1248 /* Software counter that aggregates all cce_err_status errors */
1249 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001250 /* Software counter that aggregates all bypass packet rcv errors */
1251 u64 sw_rcv_bypass_packet_errors;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001252 /* receive interrupt function */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001253 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1254
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001255 /* Save the enabled LCB error bits */
1256 u64 lcb_err_en;
1257
Mike Marciniszyn77241052015-07-30 15:17:43 -04001258 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001259 * Capability to have different send engines simply by changing a
1260 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001261 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001262 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001263 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001264 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1265 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001266 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1267 struct hfi1_vnic_vport_info *vinfo,
1268 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001269 /* hfi1_pportdata, points to array of (physical) port-specific
1270 * data structs, indexed by pidx (0..n-1)
1271 */
1272 struct hfi1_pportdata *pport;
1273 /* receive context data */
1274 struct hfi1_ctxtdata **rcd;
1275 u64 __percpu *int_counter;
1276 /* device (not port) flags, basically device capabilities */
1277 u16 flags;
1278 /* Number of physical ports available */
1279 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001280 /* Lowest context number which can be used by user processes or VNIC */
1281 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001282 /* adding a new field here would make it part of this cacheline */
1283
1284 /* seqlock for sc2vl */
1285 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1286 u64 sc2vl[4];
1287 /* receive interrupt functions */
1288 rhf_rcv_function_ptr *rhf_rcv_function_map;
1289 u64 __percpu *rcv_limit;
1290 u16 rhf_offset; /* offset of RHF within receive header entry */
1291 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001292
1293 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1294 u8 oui1;
1295 u8 oui2;
1296 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001297
Mike Marciniszyn77241052015-07-30 15:17:43 -04001298 /* Timer and counter used to detect RcvBufOvflCnt changes */
1299 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001300
Mike Marciniszyn77241052015-07-30 15:17:43 -04001301 wait_queue_head_t event_queue;
1302
Mark F. Brown46b010d2015-11-09 19:18:20 -05001303 /* receive context tail dummy address */
1304 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001305 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001306
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001307 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001308 /* Serialize ASPM enable/disable between multiple verbs contexts */
1309 spinlock_t aspm_lock;
1310 /* Number of verbs contexts which have disabled ASPM */
1311 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001312 /* Keeps track of user space clients */
1313 atomic_t user_refcount;
1314 /* Used to wait for outstanding user space clients before dev removal */
1315 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001316
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001317 bool eprom_available; /* true if EPROM is available for this device */
1318 bool aspm_supported; /* Does HW support ASPM */
1319 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001320 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001321
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001322 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001323
1324 /* vnic data */
1325 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001326};
1327
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001328static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1329{
1330 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1331}
1332
Mike Marciniszyn77241052015-07-30 15:17:43 -04001333/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001334#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1335#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1336#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1337#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001338
1339/* f_put_tid types */
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001340#define PT_EXPECTED 0
1341#define PT_EAGER 1
1342#define PT_INVALID_FLUSH 2
1343#define PT_INVALID 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001344
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001345struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001346struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001347struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001348
Mike Marciniszyn77241052015-07-30 15:17:43 -04001349/* Private data for file operations */
1350struct hfi1_filedata {
Michael J. Ruhl5fbded42017-05-04 05:14:57 -07001351 struct hfi1_devdata *dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001352 struct hfi1_ctxtdata *uctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001353 struct hfi1_user_sdma_comp_q *cq;
1354 struct hfi1_user_sdma_pkt_q *pq;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -07001355 u16 subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001356 /* for cpu affinity; -1 if none */
1357 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001358 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001359 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001360 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001361 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1362 u32 tid_limit;
1363 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001364 u32 *invalid_tids;
1365 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001366 /* protect invalid_tids array and invalid_tid_idx */
1367 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001368 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001369};
1370
1371extern struct list_head hfi1_dev_list;
1372extern spinlock_t hfi1_devs_lock;
1373struct hfi1_devdata *hfi1_lookup(int unit);
1374extern u32 hfi1_cpulist_count;
1375extern unsigned long *hfi1_cpulist;
1376
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001377int hfi1_init(struct hfi1_devdata *dd, int reinit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001378int hfi1_count_active_units(void);
1379
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001380int hfi1_diag_add(struct hfi1_devdata *dd);
1381void hfi1_diag_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001382void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1383
1384void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1385
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001386int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1387int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -07001388int hfi1_create_kctxts(struct hfi1_devdata *dd);
1389int hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, int numa,
1390 struct hfi1_ctxtdata **rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001391void hfi1_free_ctxt(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001392void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1393 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1394void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf683c802017-06-09 16:00:19 -07001395int hfi1_rcd_put(struct hfi1_ctxtdata *rcd);
1396void hfi1_rcd_get(struct hfi1_ctxtdata *rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001397struct hfi1_ctxtdata *hfi1_rcd_get_by_index(struct hfi1_devdata *dd, u16 ctxt);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001398int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1399int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1400int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
Jim Snowfb9036d2016-01-11 18:32:21 -05001401void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001402void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1403void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1404void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001405
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001406extern const struct pci_device_id hfi1_pci_tbl[];
Don Hiatt88733e32017-08-04 13:54:23 -07001407void hfi1_make_ud_req_9B(struct rvt_qp *qp,
1408 struct hfi1_pkt_state *ps,
1409 struct rvt_swqe *wqe);
1410
1411void hfi1_make_ud_req_16B(struct rvt_qp *qp,
1412 struct hfi1_pkt_state *ps,
1413 struct rvt_swqe *wqe);
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001414
Dean Luickf4f30031c2015-10-26 10:28:44 -04001415/* receive packet handler dispositions */
1416#define RCV_PKT_OK 0x0 /* keep going */
1417#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1418#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1419
1420/* calculate the current RHF address */
1421static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1422{
1423 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1424}
1425
Mike Marciniszyn77241052015-07-30 15:17:43 -04001426int hfi1_reset_device(int);
1427
Jim Snowfb9036d2016-01-11 18:32:21 -05001428void receive_interrupt_work(struct work_struct *work);
1429
1430/* extract service channel from header and rhf */
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07001431static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001432{
Don Hiattcb4270572017-04-09 10:16:22 -07001433 return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001434}
1435
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001436#define HFI1_JKEY_WIDTH 16
1437#define HFI1_JKEY_MASK (BIT(16) - 1)
1438#define HFI1_ADMIN_JKEY_RANGE 32
1439
1440/*
1441 * J_KEYs are split and allocated in the following groups:
1442 * 0 - 31 - users with administrator privileges
1443 * 32 - 63 - kernel protocols using KDETH packets
1444 * 64 - 65535 - all other users using KDETH packets
1445 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001446static inline u16 generate_jkey(kuid_t uid)
1447{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001448 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1449
1450 if (capable(CAP_SYS_ADMIN))
1451 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1452 else if (jkey < 64)
1453 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1454
1455 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001456}
1457
1458/*
1459 * active_egress_rate
1460 *
1461 * returns the active egress rate in units of [10^6 bits/sec]
1462 */
1463static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1464{
1465 u16 link_speed = ppd->link_speed_active;
1466 u16 link_width = ppd->link_width_active;
1467 u32 egress_rate;
1468
1469 if (link_speed == OPA_LINK_SPEED_25G)
1470 egress_rate = 25000;
1471 else /* assume OPA_LINK_SPEED_12_5G */
1472 egress_rate = 12500;
1473
1474 switch (link_width) {
1475 case OPA_LINK_WIDTH_4X:
1476 egress_rate *= 4;
1477 break;
1478 case OPA_LINK_WIDTH_3X:
1479 egress_rate *= 3;
1480 break;
1481 case OPA_LINK_WIDTH_2X:
1482 egress_rate *= 2;
1483 break;
1484 default:
1485 /* assume IB_WIDTH_1X */
1486 break;
1487 }
1488
1489 return egress_rate;
1490}
1491
1492/*
1493 * egress_cycles
1494 *
1495 * Returns the number of 'fabric clock cycles' to egress a packet
1496 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1497 * rate is (approximately) 805 MHz, the units of the returned value
1498 * are (1/805 MHz).
1499 */
1500static inline u32 egress_cycles(u32 len, u32 rate)
1501{
1502 u32 cycles;
1503
1504 /*
1505 * cycles is:
1506 *
1507 * (length) [bits] / (rate) [bits/sec]
1508 * ---------------------------------------------------
1509 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1510 */
1511
1512 cycles = len * 8; /* bits */
1513 cycles *= 805;
1514 cycles /= rate;
1515
1516 return cycles;
1517}
1518
1519void set_link_ipg(struct hfi1_pportdata *ppd);
Don Hiatt5b6cabb2017-08-04 13:54:41 -07001520void process_becn(struct hfi1_pportdata *ppd, u8 sl, u32 rlid, u32 lqpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001521 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001522void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001523 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1524 const struct ib_grh *old_grh);
Don Hiatt88733e32017-08-04 13:54:23 -07001525void return_cnp_16B(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1526 u32 remote_qpn, u32 pkey, u32 slid, u32 dlid,
1527 u8 sc5, const struct ib_grh *old_grh);
1528typedef void (*hfi1_handle_cnp)(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1529 u32 remote_qpn, u32 pkey, u32 slid, u32 dlid,
1530 u8 sc5, const struct ib_grh *old_grh);
1531
1532/* We support only two types - 9B and 16B for now */
1533static const hfi1_handle_cnp hfi1_handle_cnp_tbl[2] = {
1534 [HFI1_PKT_TYPE_9B] = &return_cnp,
1535 [HFI1_PKT_TYPE_16B] = &return_cnp_16B
1536};
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001537#define PKEY_CHECK_INVALID -1
Don Hiatt566d53a2017-08-04 13:54:47 -07001538int egress_pkey_check(struct hfi1_pportdata *ppd, u32 slid, u16 pkey,
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001539 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001540
1541#define PACKET_EGRESS_TIMEOUT 350
1542static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1543{
1544 /* Pause at least 1us, to ensure chip returns all credits */
1545 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1546
1547 udelay(usec ? usec : 1);
1548}
1549
1550/**
1551 * sc_to_vlt() reverse lookup sc to vl
1552 * @dd - devdata
1553 * @sc5 - 5 bit sc
1554 */
1555static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1556{
1557 unsigned seq;
1558 u8 rval;
1559
1560 if (sc5 >= OPA_MAX_SCS)
1561 return (u8)(0xff);
1562
1563 do {
1564 seq = read_seqbegin(&dd->sc2vl_lock);
1565 rval = *(((u8 *)dd->sc2vl) + sc5);
1566 } while (read_seqretry(&dd->sc2vl_lock, seq));
1567
1568 return rval;
1569}
1570
1571#define PKEY_MEMBER_MASK 0x8000
1572#define PKEY_LOW_15_MASK 0x7fff
1573
1574/*
1575 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1576 * being an entry from the ingress partition key table), return 0
1577 * otherwise. Use the matching criteria for ingress partition keys
1578 * specified in the OPAv1 spec., section 9.10.14.
1579 */
1580static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1581{
1582 u16 mkey = pkey & PKEY_LOW_15_MASK;
1583 u16 ment = ent & PKEY_LOW_15_MASK;
1584
1585 if (mkey == ment) {
1586 /*
1587 * If pkey[15] is clear (limited partition member),
1588 * is bit 15 in the corresponding table element
1589 * clear (limited member)?
1590 */
1591 if (!(pkey & PKEY_MEMBER_MASK))
1592 return !!(ent & PKEY_MEMBER_MASK);
1593 return 1;
1594 }
1595 return 0;
1596}
1597
1598/*
1599 * ingress_pkey_table_search - search the entire pkey table for
1600 * an entry which matches 'pkey'. return 0 if a match is found,
1601 * and 1 otherwise.
1602 */
1603static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1604{
1605 int i;
1606
1607 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1608 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1609 return 0;
1610 }
1611 return 1;
1612}
1613
1614/*
1615 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1616 * i.e., increment port_rcv_constraint_errors for the port, and record
1617 * the 'error info' for this failure.
1618 */
1619static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1620 u16 slid)
1621{
1622 struct hfi1_devdata *dd = ppd->dd;
1623
1624 incr_cntr64(&ppd->port_rcv_constraint_errors);
1625 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1626 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1627 dd->err_info_rcv_constraint.slid = slid;
1628 dd->err_info_rcv_constraint.pkey = pkey;
1629 }
1630}
1631
1632/*
1633 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1634 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1635 * is a hint as to the best place in the partition key table to begin
1636 * searching. This function should not be called on the data path because
1637 * of performance reasons. On datapath pkey check is expected to be done
1638 * by HW and rcv_pkey_check function should be called instead.
1639 */
1640static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt5786adf32017-08-04 13:54:10 -07001641 u8 sc5, u8 idx, u32 slid, bool force)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001642{
Don Hiatt5786adf32017-08-04 13:54:10 -07001643 if (!(force) && !(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001644 return 0;
1645
1646 /* If SC15, pkey[0:14] must be 0x7fff */
1647 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1648 goto bad;
1649
1650 /* Is the pkey = 0x0, or 0x8000? */
1651 if ((pkey & PKEY_LOW_15_MASK) == 0)
1652 goto bad;
1653
1654 /* The most likely matching pkey has index 'idx' */
1655 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1656 return 0;
1657
1658 /* no match - try the whole table */
1659 if (!ingress_pkey_table_search(ppd, pkey))
1660 return 0;
1661
1662bad:
1663 ingress_pkey_table_fail(ppd, pkey, slid);
1664 return 1;
1665}
1666
1667/*
1668 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1669 * otherwise. It only ensures pkey is vlid for QP0. This function
1670 * should be called on the data path instead of ingress_pkey_check
1671 * as on data path, pkey check is done by HW (except for QP0).
1672 */
1673static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1674 u8 sc5, u16 slid)
1675{
1676 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1677 return 0;
1678
1679 /* If SC15, pkey[0:14] must be 0x7fff */
1680 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1681 goto bad;
1682
1683 return 0;
1684bad:
1685 ingress_pkey_table_fail(ppd, pkey, slid);
1686 return 1;
1687}
1688
1689/* MTU handling */
1690
1691/* MTU enumeration, 256-4k match IB */
1692#define OPA_MTU_0 0
1693#define OPA_MTU_256 1
1694#define OPA_MTU_512 2
1695#define OPA_MTU_1024 3
1696#define OPA_MTU_2048 4
1697#define OPA_MTU_4096 5
1698
1699u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1700int mtu_to_enum(u32 mtu, int default_if_bad);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001701u16 enum_to_mtu(int mtu);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001702static inline int valid_ib_mtu(unsigned int mtu)
1703{
1704 return mtu == 256 || mtu == 512 ||
1705 mtu == 1024 || mtu == 2048 ||
1706 mtu == 4096;
1707}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001708
Mike Marciniszyn77241052015-07-30 15:17:43 -04001709static inline int valid_opa_max_mtu(unsigned int mtu)
1710{
1711 return mtu >= 2048 &&
1712 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1713}
1714
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001715int set_mtu(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001716
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001717int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1718void hfi1_disable_after_error(struct hfi1_devdata *dd);
1719int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1720int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001721
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001722int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1723int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001724
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001725void set_up_vau(struct hfi1_devdata *dd, u8 vau);
1726void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001727void reset_link_credits(struct hfi1_devdata *dd);
1728void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1729
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001730int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001731
Mike Marciniszyn77241052015-07-30 15:17:43 -04001732static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1733{
1734 return ppd->dd;
1735}
1736
1737static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1738{
1739 return container_of(dev, struct hfi1_devdata, verbs_dev);
1740}
1741
1742static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1743{
1744 return dd_from_dev(to_idev(ibdev));
1745}
1746
1747static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1748{
1749 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1750}
1751
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001752static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1753{
1754 return container_of(rdi, struct hfi1_ibdev, rdi);
1755}
1756
Mike Marciniszyn77241052015-07-30 15:17:43 -04001757static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1758{
1759 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1760 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1761
1762 WARN_ON(pidx >= dd->num_pports);
1763 return &dd->pport[pidx].ibport_data;
1764}
1765
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001766static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1767{
1768 return &rcd->ppd->ibport_data;
1769}
1770
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001771void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1772 bool do_cnp);
1773static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1774 bool do_cnp)
1775{
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001776 struct ib_other_headers *ohdr = pkt->ohdr;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001777
Don Hiatt88733e32017-08-04 13:54:23 -07001778 u32 bth1;
1779 bool becn = false;
1780 bool fecn = false;
1781
1782 if (pkt->etype == RHF_RCV_TYPE_BYPASS) {
1783 fecn = hfi1_16B_get_fecn(pkt->hdr);
1784 becn = hfi1_16B_get_becn(pkt->hdr);
1785 } else {
1786 bth1 = be32_to_cpu(ohdr->bth[1]);
1787 fecn = bth1 & IB_FECN_SMASK;
1788 becn = bth1 & IB_BECN_SMASK;
1789 }
1790 if (unlikely(fecn || becn)) {
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001791 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
Don Hiatt88733e32017-08-04 13:54:23 -07001792 return fecn;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001793 }
1794 return false;
1795}
1796
Mike Marciniszyn77241052015-07-30 15:17:43 -04001797/*
1798 * Return the indexed PKEY from the port PKEY table.
1799 */
1800static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1801{
1802 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1803 u16 ret;
1804
1805 if (index >= ARRAY_SIZE(ppd->pkeys))
1806 ret = 0;
1807 else
1808 ret = ppd->pkeys[index];
1809
1810 return ret;
1811}
1812
1813/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001814 * Return the indexed GUID from the port GUIDs table.
1815 */
1816static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1817{
1818 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1819
1820 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1821 return cpu_to_be64(ppd->guids[index]);
1822}
1823
1824/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001825 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001826 */
1827static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1828{
1829 return rcu_dereference(ppd->cc_state);
1830}
1831
1832/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001833 * Called by writers of cc_state only, must call under cc_state_lock.
1834 */
1835static inline
1836struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1837{
1838 return rcu_dereference_protected(ppd->cc_state,
1839 lockdep_is_held(&ppd->cc_state_lock));
1840}
1841
1842/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001843 * values for dd->flags (_device_ related flags)
1844 */
1845#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1846#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1847#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1848#define HFI1_HAS_SDMA_TIMEOUT 0x8
1849#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1850#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001851
1852/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1853#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1854
Mike Marciniszyn77241052015-07-30 15:17:43 -04001855/* ctxt_flag bit offsets */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001856 /* base context has not finished initializing */
1857#define HFI1_CTXT_BASE_UNINIT 1
1858 /* base context initaliation failed */
1859#define HFI1_CTXT_BASE_FAILED 2
Mike Marciniszyn77241052015-07-30 15:17:43 -04001860 /* waiting for a packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001861#define HFI1_CTXT_WAITING_RCV 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001862 /* waiting for an urgent packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001863#define HFI1_CTXT_WAITING_URG 4
Mike Marciniszyn77241052015-07-30 15:17:43 -04001864
1865/* free up any allocated data at closes */
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001866struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
1867 const struct pci_device_id *ent);
1868void hfi1_free_devdata(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001869struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1870
Easwar Hariharan22434722016-03-07 11:35:03 -08001871/* LED beaconing functions */
1872void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1873 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001874void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001875
1876#define HFI1_CREDIT_RETURN_RATE (100)
1877
1878/*
1879 * The number of words for the KDETH protocol field. If this is
1880 * larger then the actual field used, then part of the payload
1881 * will be in the header.
1882 *
1883 * Optimally, we want this sized so that a typical case will
1884 * use full cache lines. The typical local KDETH header would
1885 * be:
1886 *
1887 * Bytes Field
1888 * 8 LRH
1889 * 12 BHT
1890 * ?? KDETH
1891 * 8 RHF
1892 * ---
1893 * 28 + KDETH
1894 *
1895 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1896 */
1897#define DEFAULT_RCVHDRSIZE 9
1898
1899/*
1900 * Maximal header byte count:
1901 *
1902 * Bytes Field
1903 * 8 LRH
1904 * 40 GRH (optional)
1905 * 12 BTH
1906 * ?? KDETH
1907 * 8 RHF
1908 * ---
1909 * 68 + KDETH
1910 *
1911 * We also want to maintain a cache line alignment to assist DMA'ing
1912 * of the header bytes. Round up to a good size.
1913 */
1914#define DEFAULT_RCVHDR_ENTSIZE 32
1915
Ira Weiny3faa3d92016-07-28 15:21:19 -04001916bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1917 u32 nlocked, u32 npages);
1918int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1919 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001920void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1921 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001922
1923static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1924{
Jubin John50e5dcb2016-02-14 20:19:41 -08001925 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001926}
1927
1928static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1929{
1930 /*
1931 * volatile because it's a DMA target from the chip, routine is
1932 * inlined, and don't want register caching or reordering.
1933 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001934 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001935}
1936
1937/*
1938 * sysfs interface.
1939 */
1940
1941extern const char ib_hfi1_version[];
1942
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001943int hfi1_device_create(struct hfi1_devdata *dd);
1944void hfi1_device_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001945
1946int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1947 struct kobject *kobj);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001948int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1949void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001950/* Hook for sysfs read of QSFP */
1951int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1952
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001953int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent);
1954void hfi1_pcie_cleanup(struct pci_dev *pdev);
1955int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001956void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001957int pcie_speeds(struct hfi1_devdata *dd);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -07001958int request_msix(struct hfi1_devdata *dd, u32 msireq);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -07001959int restore_pci_variables(struct hfi1_devdata *dd);
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -07001960int save_pci_variables(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001961int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1962int parse_platform_config(struct hfi1_devdata *dd);
1963int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001964 enum platform_config_table_type_encoding
1965 table_type, int table_index, int field_index,
1966 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001967
Mike Marciniszyn77241052015-07-30 15:17:43 -04001968const char *get_unit_name(int unit);
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001969const char *get_card_name(struct rvt_dev_info *rdi);
1970struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001971
1972/*
1973 * Flush write combining store buffers (if present) and perform a write
1974 * barrier.
1975 */
1976static inline void flush_wc(void)
1977{
1978 asm volatile("sfence" : : : "memory");
1979}
1980
1981void handle_eflags(struct hfi1_packet *packet);
1982int process_receive_ib(struct hfi1_packet *packet);
1983int process_receive_bypass(struct hfi1_packet *packet);
1984int process_receive_error(struct hfi1_packet *packet);
1985int kdeth_process_expected(struct hfi1_packet *packet);
1986int kdeth_process_eager(struct hfi1_packet *packet);
1987int process_receive_invalid(struct hfi1_packet *packet);
Kaike Wanbf808b52017-08-13 08:09:04 -07001988void seqfile_dump_rcd(struct seq_file *s, struct hfi1_ctxtdata *rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001989
Mike Marciniszyn77241052015-07-30 15:17:43 -04001990/* global module parameter variables */
1991extern unsigned int hfi1_max_mtu;
1992extern unsigned int hfi1_cu;
1993extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001994extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07001995extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05001996extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001997extern int krcvqsset;
1998extern uint kdeth_qp;
1999extern uint loopback;
2000extern uint quick_linkup;
2001extern uint rcv_intr_timeout;
2002extern uint rcv_intr_count;
2003extern uint rcv_intr_dynamic;
2004extern ushort link_crc_mask;
2005
2006extern struct mutex hfi1_mutex;
2007
2008/* Number of seconds before our card status check... */
2009#define STATUS_TIMEOUT 60
2010
2011#define DRIVER_NAME "hfi1"
2012#define HFI1_USER_MINOR_BASE 0
2013#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04002014#define HFI1_NMINORS 255
2015
2016#define PCI_VENDOR_ID_INTEL 0x8086
2017#define PCI_DEVICE_ID_INTEL0 0x24f0
2018#define PCI_DEVICE_ID_INTEL1 0x24f1
2019
2020#define HFI1_PKT_USER_SC_INTEGRITY \
2021 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07002022 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04002023 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
2024 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
2025
2026#define HFI1_PKT_KERNEL_SC_INTEGRITY \
2027 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
2028
2029static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
2030 u16 ctxt_type)
2031{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002032 u64 base_sc_integrity;
2033
2034 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2035 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2036 return 0;
2037
2038 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002039 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2040 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
2041 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2042 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2043 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2044 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
2045 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2046 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2047 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2048 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
2049 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2050 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2051 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
2052 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002053 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
2054 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2055
2056 if (ctxt_type == SC_USER)
2057 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
2058 else
2059 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
2060
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002061 /* turn on send-side job key checks if !A0 */
2062 if (!is_ax(dd))
2063 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2064
Mike Marciniszyn77241052015-07-30 15:17:43 -04002065 return base_sc_integrity;
2066}
2067
2068static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
2069{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002070 u64 base_sdma_integrity;
2071
2072 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2073 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2074 return 0;
2075
2076 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002077 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002078 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2079 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2080 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2081 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2082 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2083 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2084 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
2085 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2086 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2087 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
2088 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002089 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
2090 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2091
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002092 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
2093 base_sdma_integrity |=
2094 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
2095
2096 /* turn on send-side job key checks if !A0 */
2097 if (!is_ax(dd))
2098 base_sdma_integrity |=
2099 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2100
Mike Marciniszyn77241052015-07-30 15:17:43 -04002101 return base_sdma_integrity;
2102}
2103
2104/*
2105 * hfi1_early_err is used (only!) to print early errors before devdata is
2106 * allocated, or when dd->pcidev may not be valid, and at the tail end of
2107 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
2108 * the same as dd_dev_err, but is used when the message really needs
2109 * the IB port# to be definitive as to what's happening..
2110 */
2111#define hfi1_early_err(dev, fmt, ...) \
2112 dev_err(dev, fmt, ##__VA_ARGS__)
2113
2114#define hfi1_early_info(dev, fmt, ...) \
2115 dev_info(dev, fmt, ##__VA_ARGS__)
2116
2117#define dd_dev_emerg(dd, fmt, ...) \
2118 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
2119 get_unit_name((dd)->unit), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002120
Mike Marciniszyn77241052015-07-30 15:17:43 -04002121#define dd_dev_err(dd, fmt, ...) \
2122 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
2123 get_unit_name((dd)->unit), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002124
2125#define dd_dev_err_ratelimited(dd, fmt, ...) \
2126 dev_err_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2127 get_unit_name((dd)->unit), ##__VA_ARGS__)
2128
Mike Marciniszyn77241052015-07-30 15:17:43 -04002129#define dd_dev_warn(dd, fmt, ...) \
2130 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
2131 get_unit_name((dd)->unit), ##__VA_ARGS__)
2132
2133#define dd_dev_warn_ratelimited(dd, fmt, ...) \
2134 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2135 get_unit_name((dd)->unit), ##__VA_ARGS__)
2136
2137#define dd_dev_info(dd, fmt, ...) \
2138 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
2139 get_unit_name((dd)->unit), ##__VA_ARGS__)
2140
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002141#define dd_dev_info_ratelimited(dd, fmt, ...) \
2142 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2143 get_unit_name((dd)->unit), ##__VA_ARGS__)
2144
Ira Weinya1edc182016-01-11 13:04:32 -05002145#define dd_dev_dbg(dd, fmt, ...) \
2146 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
2147 get_unit_name((dd)->unit), ##__VA_ARGS__)
2148
Mike Marciniszyn77241052015-07-30 15:17:43 -04002149#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002150 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
2151 get_unit_name((dd)->unit), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002152
2153/*
2154 * this is used for formatting hw error messages...
2155 */
2156struct hfi1_hwerror_msgs {
2157 u64 mask;
2158 const char *msg;
2159 size_t sz;
2160};
2161
2162/* in intr.c... */
2163void hfi1_format_hwerrors(u64 hwerrs,
2164 const struct hfi1_hwerror_msgs *hwerrmsgs,
2165 size_t nhwerrmsgs, char *msg, size_t lmsg);
2166
2167#define USER_OPCODE_CHECK_VAL 0xC0
2168#define USER_OPCODE_CHECK_MASK 0xC0
2169#define OPCODE_CHECK_VAL_DISABLED 0x0
2170#define OPCODE_CHECK_MASK_DISABLED 0x0
2171
2172static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2173{
2174 struct hfi1_pportdata *ppd;
2175 int i;
2176
2177 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2178 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002179 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002180
2181 ppd = (struct hfi1_pportdata *)(dd + 1);
2182 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002183 ppd->ibport_data.rvp.z_rc_acks =
2184 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2185 ppd->ibport_data.rvp.z_rc_qacks =
2186 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002187 }
2188}
2189
2190/* Control LED state */
2191static inline void setextled(struct hfi1_devdata *dd, u32 on)
2192{
2193 if (on)
2194 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2195 else
2196 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2197}
2198
Dean Luick765a6fa2016-03-05 08:50:06 -08002199/* return the i2c resource given the target */
2200static inline u32 i2c_target(u32 target)
2201{
2202 return target ? CR_I2C2 : CR_I2C1;
2203}
2204
2205/* return the i2c chain chip resource that this HFI uses for QSFP */
2206static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2207{
2208 return i2c_target(dd->hfi1_id);
2209}
2210
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002211/* Is this device integrated or discrete? */
2212static inline bool is_integrated(struct hfi1_devdata *dd)
2213{
2214 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2215}
2216
Mike Marciniszyn77241052015-07-30 15:17:43 -04002217int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2218
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002219#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2220#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
Don Hiatt90397462017-05-12 09:20:20 -07002221
Don Hiattd98bb7f2017-08-04 13:54:16 -07002222static inline void hfi1_update_ah_attr(struct ib_device *ibdev,
2223 struct rdma_ah_attr *attr)
2224{
2225 struct hfi1_pportdata *ppd;
2226 struct hfi1_ibport *ibp;
2227 u32 dlid = rdma_ah_get_dlid(attr);
2228
2229 /*
2230 * Kernel clients may not have setup GRH information
2231 * Set that here.
2232 */
2233 ibp = to_iport(ibdev, rdma_ah_get_port_num(attr));
2234 ppd = ppd_from_ibp(ibp);
2235 if ((((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ||
2236 (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE))) &&
2237 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)) &&
2238 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2239 (!(rdma_ah_get_ah_flags(attr) & IB_AH_GRH))) ||
2240 (rdma_ah_get_make_grd(attr))) {
2241 rdma_ah_set_ah_flags(attr, IB_AH_GRH);
2242 rdma_ah_set_interface_id(attr, OPA_MAKE_ID(dlid));
2243 rdma_ah_set_subnet_prefix(attr, ibp->rvp.gid_prefix);
2244 }
2245}
2246
Don Hiatt90397462017-05-12 09:20:20 -07002247/*
2248 * hfi1_check_mcast- Check if the given lid is
Don Hiatt72c07e22017-08-04 13:53:58 -07002249 * in the OPA multicast range.
2250 *
2251 * The LID might either reside in ah.dlid or might be
2252 * in the GRH of the address handle as DGID if extended
2253 * addresses are in use.
Don Hiatt90397462017-05-12 09:20:20 -07002254 */
Don Hiatt72c07e22017-08-04 13:53:58 -07002255static inline bool hfi1_check_mcast(u32 lid)
Don Hiatt90397462017-05-12 09:20:20 -07002256{
Don Hiatt72c07e22017-08-04 13:53:58 -07002257 return ((lid >= opa_get_mcast_base(OPA_MCAST_NR)) &&
2258 (lid != be32_to_cpu(OPA_LID_PERMISSIVE)));
2259}
2260
2261#define opa_get_lid(lid, format) \
2262 __opa_get_lid(lid, OPA_PORT_PACKET_FORMAT_##format)
2263
2264/* Convert a lid to a specific lid space */
2265static inline u32 __opa_get_lid(u32 lid, u8 format)
2266{
2267 bool is_mcast = hfi1_check_mcast(lid);
2268
2269 switch (format) {
2270 case OPA_PORT_PACKET_FORMAT_8B:
2271 case OPA_PORT_PACKET_FORMAT_10B:
2272 if (is_mcast)
2273 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2274 0xF0000);
2275 return lid & 0xFFFFF;
2276 case OPA_PORT_PACKET_FORMAT_16B:
2277 if (is_mcast)
2278 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2279 0xF00000);
2280 return lid & 0xFFFFFF;
2281 case OPA_PORT_PACKET_FORMAT_9B:
2282 if (is_mcast)
2283 return (lid -
2284 opa_get_mcast_base(OPA_MCAST_NR) +
2285 be16_to_cpu(IB_MULTICAST_LID_BASE));
2286 else
2287 return lid & 0xFFFF;
2288 default:
2289 return lid;
2290 }
2291}
2292
2293/* Return true if the given lid is the OPA 16B multicast range */
2294static inline bool hfi1_is_16B_mcast(u32 lid)
2295{
2296 return ((lid >=
2297 opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 16B)) &&
2298 (lid != opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B)));
Don Hiatt90397462017-05-12 09:20:20 -07002299}
Don Hiattd98bb7f2017-08-04 13:54:16 -07002300
2301static inline void hfi1_make_opa_lid(struct rdma_ah_attr *attr)
2302{
2303 const struct ib_global_route *grh = rdma_ah_read_grh(attr);
2304 u32 dlid = rdma_ah_get_dlid(attr);
2305
2306 /* Modify ah_attr.dlid to be in the 32 bit LID space.
2307 * This is how the address will be laid out:
2308 * Assuming MCAST_NR to be 4,
2309 * 32 bit permissive LID = 0xFFFFFFFF
2310 * Multicast LID range = 0xFFFFFFFE to 0xF0000000
2311 * Unicast LID range = 0xEFFFFFFF to 1
2312 * Invalid LID = 0
2313 */
2314 if (ib_is_opa_gid(&grh->dgid))
2315 dlid = opa_get_lid_from_gid(&grh->dgid);
2316 else if ((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
2317 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2318 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)))
2319 dlid = dlid - be16_to_cpu(IB_MULTICAST_LID_BASE) +
2320 opa_get_mcast_base(OPA_MCAST_NR);
2321 else if (dlid == be16_to_cpu(IB_LID_PERMISSIVE))
2322 dlid = be32_to_cpu(OPA_LID_PERMISSIVE);
2323
2324 rdma_ah_set_dlid(attr, dlid);
2325}
2326
2327static inline u8 hfi1_get_packet_type(u32 lid)
2328{
2329 /* 9B if lid > 0xF0000000 */
2330 if (lid >= opa_get_mcast_base(OPA_MCAST_NR))
2331 return HFI1_PKT_TYPE_9B;
2332
2333 /* 16B if lid > 0xC000 */
2334 if (lid >= opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 9B))
2335 return HFI1_PKT_TYPE_16B;
2336
2337 return HFI1_PKT_TYPE_9B;
2338}
2339
2340static inline bool hfi1_get_hdr_type(u32 lid, struct rdma_ah_attr *attr)
2341{
2342 /*
2343 * If there was an incoming 16B packet with permissive
2344 * LIDs, OPA GIDs would have been programmed when those
2345 * packets were received. A 16B packet will have to
2346 * be sent in response to that packet. Return a 16B
2347 * header type if that's the case.
2348 */
2349 if (rdma_ah_get_dlid(attr) == be32_to_cpu(OPA_LID_PERMISSIVE))
2350 return (ib_is_opa_gid(&rdma_ah_read_grh(attr)->dgid)) ?
2351 HFI1_PKT_TYPE_16B : HFI1_PKT_TYPE_9B;
2352
2353 /*
2354 * Return a 16B header type if either the the destination
2355 * or source lid is extended.
2356 */
2357 if (hfi1_get_packet_type(rdma_ah_get_dlid(attr)) == HFI1_PKT_TYPE_16B)
2358 return HFI1_PKT_TYPE_16B;
2359
2360 return hfi1_get_packet_type(lid);
2361}
Don Hiatt88733e32017-08-04 13:54:23 -07002362
2363static inline void hfi1_make_ext_grh(struct hfi1_packet *packet,
2364 struct ib_grh *grh, u32 slid,
2365 u32 dlid)
2366{
2367 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
2368 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
2369
2370 if (!ibp)
2371 return;
2372
2373 grh->hop_limit = 1;
2374 grh->sgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2375 if (slid == opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B))
2376 grh->sgid.global.interface_id =
2377 OPA_MAKE_ID(be32_to_cpu(OPA_LID_PERMISSIVE));
2378 else
2379 grh->sgid.global.interface_id = OPA_MAKE_ID(slid);
2380
2381 /*
2382 * Upper layers (like mad) may compare the dgid in the
2383 * wc that is obtained here with the sgid_index in
2384 * the wr. Since sgid_index in wr is always 0 for
2385 * extended lids, set the dgid here to the default
2386 * IB gid.
2387 */
2388 grh->dgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2389 grh->dgid.global.interface_id =
2390 cpu_to_be64(ppd->guids[HFI1_PORT_GUID_INDEX]);
2391}
2392
2393static inline int hfi1_get_16b_padding(u32 hdr_size, u32 payload)
2394{
2395 return -(hdr_size + payload + (SIZE_OF_CRC << 2) +
2396 SIZE_OF_LT) & 0x7;
2397}
2398
2399static inline void hfi1_make_ib_hdr(struct ib_header *hdr,
2400 u16 lrh0, u16 len,
2401 u16 dlid, u16 slid)
2402{
2403 hdr->lrh[0] = cpu_to_be16(lrh0);
2404 hdr->lrh[1] = cpu_to_be16(dlid);
2405 hdr->lrh[2] = cpu_to_be16(len);
2406 hdr->lrh[3] = cpu_to_be16(slid);
2407}
2408
2409static inline void hfi1_make_16b_hdr(struct hfi1_16b_header *hdr,
2410 u32 slid, u32 dlid,
2411 u16 len, u16 pkey,
2412 u8 becn, u8 fecn, u8 l4,
2413 u8 sc)
2414{
2415 u32 lrh0 = 0;
2416 u32 lrh1 = 0x40000000;
2417 u32 lrh2 = 0;
2418 u32 lrh3 = 0;
2419
2420 lrh0 = (lrh0 & ~OPA_16B_BECN_MASK) | (becn << OPA_16B_BECN_SHIFT);
2421 lrh0 = (lrh0 & ~OPA_16B_LEN_MASK) | (len << OPA_16B_LEN_SHIFT);
2422 lrh0 = (lrh0 & ~OPA_16B_LID_MASK) | (slid & OPA_16B_LID_MASK);
2423 lrh1 = (lrh1 & ~OPA_16B_FECN_MASK) | (fecn << OPA_16B_FECN_SHIFT);
2424 lrh1 = (lrh1 & ~OPA_16B_SC_MASK) | (sc << OPA_16B_SC_SHIFT);
2425 lrh1 = (lrh1 & ~OPA_16B_LID_MASK) | (dlid & OPA_16B_LID_MASK);
2426 lrh2 = (lrh2 & ~OPA_16B_SLID_MASK) |
2427 ((slid >> OPA_16B_SLID_SHIFT) << OPA_16B_SLID_HIGH_SHIFT);
2428 lrh2 = (lrh2 & ~OPA_16B_DLID_MASK) |
2429 ((dlid >> OPA_16B_DLID_SHIFT) << OPA_16B_DLID_HIGH_SHIFT);
2430 lrh2 = (lrh2 & ~OPA_16B_PKEY_MASK) | (pkey << OPA_16B_PKEY_SHIFT);
2431 lrh2 = (lrh2 & ~OPA_16B_L4_MASK) | l4;
2432
2433 hdr->lrh[0] = lrh0;
2434 hdr->lrh[1] = lrh1;
2435 hdr->lrh[2] = lrh2;
2436 hdr->lrh[3] = lrh3;
2437}
Mike Marciniszyn77241052015-07-30 15:17:43 -04002438#endif /* _HFI1_KERNEL_H */