blob: fb81f0c7a8c2555d6e015c930a3373563f24cabc [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
36 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37 *
38 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39 *
40 * --> Develop a low-power-consumption strategy, and implement it.
41 *
42 * --> [Experiment, low priority] Investigate interrupt coalescing.
43 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
44 * the overhead reduced by interrupt mitigation is quite often not
45 * worth the latency cost.
46 *
47 * --> [Experiment, Marvell value added] Is it possible to use target
48 * mode to cross-connect two Linux boxes with Marvell cards? If so,
49 * creating LibATA target mode support would be very interesting.
50 *
51 * Target mode, for those without docs, is the ability to directly
52 * connect two SATA ports.
53 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040054
Brett Russ20f733e2005-09-01 18:26:17 -040055#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080062#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050064#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050065#include <linux/platform_device.h>
66#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040067#include <linux/mbus.h>
Mark Lordc46938c2008-05-02 14:02:28 -040068#include <linux/bitops.h>
Brett Russ20f733e2005-09-01 18:26:17 -040069#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050070#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040071#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040072#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040073
74#define DRV_NAME "sata_mv"
Mark Lord06aaca32008-05-19 09:01:24 -040075#define DRV_VERSION "1.21"
Brett Russ20f733e2005-09-01 18:26:17 -040076
77enum {
78 /* BAR's are enumerated in terms of pci_resource_start() terms */
79 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
80 MV_IO_BAR = 2, /* offset 0x18: IO space */
81 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
82
83 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
84 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
85
86 MV_PCI_REG_BASE = 0,
87 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040088 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
89 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
90 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
91 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
92 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
93
Brett Russ20f733e2005-09-01 18:26:17 -040094 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040095 MV_FLASH_CTL_OFS = 0x1046c,
96 MV_GPIO_PORT_CTL_OFS = 0x104f0,
97 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040098
99 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
100 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
101 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
102 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
103
Brett Russ31961942005-09-30 01:36:00 -0400104 MV_MAX_Q_DEPTH = 32,
105 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
106
107 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
108 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400109 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
110 */
111 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
112 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500113 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400114 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400115
Mark Lord352fab72008-04-19 14:43:42 -0400116 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400117 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400118 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
119 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
120 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400121
122 /* Host Flags */
123 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
124 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100125 /* SoC integrated controllers, no PCI interface */
Mark Lorde12bef52008-03-31 19:33:56 -0400126 MV_FLAG_SOC = (1 << 28),
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100127
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400128 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400129 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
130 ATA_FLAG_PIO_POLLING,
Mark Lordad3aef52008-05-14 09:21:43 -0400131
Jeff Garzik47c2b672005-11-12 21:13:17 -0500132 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -0400133
Mark Lordad3aef52008-05-14 09:21:43 -0400134 MV_GENIIE_FLAGS = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
135 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lordc443c502008-05-14 09:24:39 -0400136 ATA_FLAG_NCQ | ATA_FLAG_AN,
Mark Lordad3aef52008-05-14 09:21:43 -0400137
Brett Russ31961942005-09-30 01:36:00 -0400138 CRQB_FLAG_READ = (1 << 0),
139 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400140 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400141 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400142 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400143 CRQB_CMD_ADDR_SHIFT = 8,
144 CRQB_CMD_CS = (0x2 << 11),
145 CRQB_CMD_LAST = (1 << 15),
146
147 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400148 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
149 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400150
151 EPRD_FLAG_END_OF_TBL = (1 << 31),
152
Brett Russ20f733e2005-09-01 18:26:17 -0400153 /* PCI interface registers */
154
Brett Russ31961942005-09-30 01:36:00 -0400155 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400156 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400157
Brett Russ20f733e2005-09-01 18:26:17 -0400158 PCI_MAIN_CMD_STS_OFS = 0xd30,
159 STOP_PCI_MASTER = (1 << 2),
160 PCI_MASTER_EMPTY = (1 << 3),
161 GLOB_SFT_RST = (1 << 4),
162
Mark Lord8e7decd2008-05-02 02:07:51 -0400163 MV_PCI_MODE_OFS = 0xd00,
164 MV_PCI_MODE_MASK = 0x30,
165
Jeff Garzik522479f2005-11-12 22:14:02 -0500166 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
167 MV_PCI_DISC_TIMER = 0xd04,
168 MV_PCI_MSI_TRIGGER = 0xc38,
169 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400170 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500171 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
172 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
173 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
174 MV_PCI_ERR_COMMAND = 0x1d50,
175
Mark Lord02a121d2007-12-01 13:07:22 -0500176 PCI_IRQ_CAUSE_OFS = 0x1d58,
177 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400178 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
179
Mark Lord02a121d2007-12-01 13:07:22 -0500180 PCIE_IRQ_CAUSE_OFS = 0x1900,
181 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500182 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500183
Mark Lord7368f912008-04-25 11:24:24 -0400184 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
185 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
186 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
187 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
188 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400189 ERR_IRQ = (1 << 0), /* shift by port # */
190 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400191 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
192 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
193 PCI_ERR = (1 << 18),
194 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
195 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500196 PORTS_0_3_COAL_DONE = (1 << 8),
197 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400198 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
199 GPIO_INT = (1 << 22),
200 SELF_INT = (1 << 23),
201 TWSI_INT = (1 << 24),
202 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500203 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400204 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Brett Russ20f733e2005-09-01 18:26:17 -0400205
206 /* SATAHC registers */
207 HC_CFG_OFS = 0,
208
209 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400210 DMA_IRQ = (1 << 0), /* shift by port # */
211 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400212 DEV_IRQ = (1 << 8), /* shift by port # */
213
214 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400215 SHD_BLK_OFS = 0x100,
216 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400217
218 /* SATA registers */
219 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
220 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500221 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lordc443c502008-05-14 09:24:39 -0400222 SATA_FIS_IRQ_AN = (1 << 9), /* async notification */
Mark Lord17c5aab2008-04-16 14:56:51 -0400223
Mark Lorde12bef52008-03-31 19:33:56 -0400224 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400225 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
226
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228 PHY_MODE4 = 0x314,
229 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400231 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400232 SATA_IFSTAT_OFS = 0x34c,
233 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400234
Mark Lord8e7decd2008-05-02 02:07:51 -0400235 FISCFG_OFS = 0x360,
236 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
237 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400238
Jeff Garzikc9d39132005-11-13 17:47:51 -0500239 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400240 MV5_LTMODE_OFS = 0x30,
241 MV5_PHY_CTL_OFS = 0x0C,
242 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500243
244 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
246 /* Port registers */
247 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500248 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
249 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
250 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
251 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
252 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400253 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
254 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400255
256 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
257 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400258 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
259 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
260 EDMA_ERR_DEV = (1 << 2), /* device error */
261 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
262 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
263 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400264 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
265 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400267 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400268 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
269 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
270 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
271 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500272
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400273 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500274 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
275 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
276 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
277 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400281 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500282 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
283 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
284 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
285 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
286 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500289
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400290 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400291 EDMA_ERR_OVERRUN_5 = (1 << 5),
292 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500293
294 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
295 EDMA_ERR_LNK_CTRL_RX_1 |
296 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400297 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500298
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400299 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
300 EDMA_ERR_PRD_PAR |
301 EDMA_ERR_DEV_DCON |
302 EDMA_ERR_DEV_CON |
303 EDMA_ERR_SERR |
304 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400305 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400306 EDMA_ERR_CRPB_PAR |
307 EDMA_ERR_INTRL_PAR |
308 EDMA_ERR_IORDY |
309 EDMA_ERR_LNK_CTRL_RX_2 |
310 EDMA_ERR_LNK_DATA_RX |
311 EDMA_ERR_LNK_DATA_TX |
312 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400313
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400314 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
315 EDMA_ERR_PRD_PAR |
316 EDMA_ERR_DEV_DCON |
317 EDMA_ERR_DEV_CON |
318 EDMA_ERR_OVERRUN_5 |
319 EDMA_ERR_UNDERRUN_5 |
320 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400321 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400322 EDMA_ERR_CRPB_PAR |
323 EDMA_ERR_INTRL_PAR |
324 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400325
Brett Russ31961942005-09-30 01:36:00 -0400326 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
327 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400328
329 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
330 EDMA_REQ_Q_PTR_SHIFT = 5,
331
332 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
333 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
334 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400335 EDMA_RSP_Q_PTR_SHIFT = 3,
336
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400337 EDMA_CMD_OFS = 0x28, /* EDMA command register */
338 EDMA_EN = (1 << 0), /* enable EDMA */
339 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400341
Mark Lord8e7decd2008-05-02 02:07:51 -0400342 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
343 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
344 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
345
346 EDMA_IORDY_TMOUT_OFS = 0x34,
347 EDMA_ARB_CFG_OFS = 0x38,
348
349 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500350
Mark Lord352fab72008-04-19 14:43:42 -0400351 GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */
352
Brett Russ31961942005-09-30 01:36:00 -0400353 /* Host private flags (hp_flags) */
354 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355 MV_HP_ERRATA_50XXB0 = (1 << 1),
356 MV_HP_ERRATA_50XXB2 = (1 << 2),
357 MV_HP_ERRATA_60X1B2 = (1 << 3),
358 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500359 MV_HP_ERRATA_XX42A0 = (1 << 5),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400360 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
361 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
362 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500363 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400364 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Brett Russ20f733e2005-09-01 18:26:17 -0400365
Brett Russ31961942005-09-30 01:36:00 -0400366 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400367 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500368 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400369 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Mark Lord29d187b2008-05-02 02:15:37 -0400370 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
Brett Russ31961942005-09-30 01:36:00 -0400371};
372
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400373#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
374#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500375#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400376#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100377#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500378
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400379#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
380#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
381
Jeff Garzik095fec82005-11-12 09:50:49 -0500382enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400383 /* DMA boundary 0xffff is required by the s/g splitting
384 * we need on /length/ in mv_fill-sg().
385 */
386 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500387
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400388 /* mask of register bits containing lower 32 bits
389 * of EDMA request queue DMA address
390 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500391 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
392
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400393 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500394 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
395};
396
Jeff Garzik522479f2005-11-12 22:14:02 -0500397enum chip_type {
398 chip_504x,
399 chip_508x,
400 chip_5080,
401 chip_604x,
402 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500403 chip_6042,
404 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500405 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500406};
407
Brett Russ31961942005-09-30 01:36:00 -0400408/* Command ReQuest Block: 32B */
409struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400410 __le32 sg_addr;
411 __le32 sg_addr_hi;
412 __le16 ctrl_flags;
413 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400414};
415
Jeff Garzike4e7b892006-01-31 12:18:41 -0500416struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400417 __le32 addr;
418 __le32 addr_hi;
419 __le32 flags;
420 __le32 len;
421 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500422};
423
Brett Russ31961942005-09-30 01:36:00 -0400424/* Command ResPonse Block: 8B */
425struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400426 __le16 id;
427 __le16 flags;
428 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400429};
430
431/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
432struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400433 __le32 addr;
434 __le32 flags_size;
435 __le32 addr_hi;
436 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400437};
438
439struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400440 struct mv_crqb *crqb;
441 dma_addr_t crqb_dma;
442 struct mv_crpb *crpb;
443 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500444 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
445 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400446
447 unsigned int req_idx;
448 unsigned int resp_idx;
449
Brett Russ31961942005-09-30 01:36:00 -0400450 u32 pp_flags;
Mark Lord29d187b2008-05-02 02:15:37 -0400451 unsigned int delayed_eh_pmp_map;
Brett Russ20f733e2005-09-01 18:26:17 -0400452};
453
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500454struct mv_port_signal {
455 u32 amps;
456 u32 pre;
457};
458
Mark Lord02a121d2007-12-01 13:07:22 -0500459struct mv_host_priv {
460 u32 hp_flags;
Mark Lord96e2c4872008-05-17 13:38:00 -0400461 u32 main_irq_mask;
Mark Lord02a121d2007-12-01 13:07:22 -0500462 struct mv_port_signal signal[8];
463 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500464 int n_ports;
465 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400466 void __iomem *main_irq_cause_addr;
467 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500468 u32 irq_cause_ofs;
469 u32 irq_mask_ofs;
470 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500471 /*
472 * These consistent DMA memory pools give us guaranteed
473 * alignment for hardware-accessed data structures,
474 * and less memory waste in accomplishing the alignment.
475 */
476 struct dma_pool *crqb_pool;
477 struct dma_pool *crpb_pool;
478 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500479};
480
Jeff Garzik47c2b672005-11-12 21:13:17 -0500481struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500482 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
483 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500484 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
485 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
486 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500487 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
488 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500489 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100490 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500491};
492
Tejun Heoda3dbb12007-07-16 14:29:40 +0900493static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
494static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
495static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
496static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400497static int mv_port_start(struct ata_port *ap);
498static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400499static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400500static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500501static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900502static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900503static int mv_hardreset(struct ata_link *link, unsigned int *class,
504 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400505static void mv_eh_freeze(struct ata_port *ap);
506static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500507static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400508
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500509static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
510 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500511static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
512static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
513 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500514static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
515 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500516static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100517static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500518
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500519static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
520 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500521static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
522static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
523 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500524static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
525 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500526static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500527static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
528 void __iomem *mmio);
529static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
530 void __iomem *mmio);
531static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
532 void __iomem *mmio, unsigned int n_hc);
533static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
534 void __iomem *mmio);
535static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100536static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400537static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500538 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400539static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400540static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400541static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500542
Mark Lorde49856d2008-04-16 14:59:07 -0400543static void mv_pmp_select(struct ata_port *ap, int pmp);
544static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
545 unsigned long deadline);
546static int mv_softreset(struct ata_link *link, unsigned int *class,
547 unsigned long deadline);
Mark Lord29d187b2008-05-02 02:15:37 -0400548static void mv_pmp_error_handler(struct ata_port *ap);
Mark Lord4c299ca2008-05-02 02:16:20 -0400549static void mv_process_crpb_entries(struct ata_port *ap,
550 struct mv_port_priv *pp);
Brett Russ20f733e2005-09-01 18:26:17 -0400551
Mark Lordeb73d552008-01-29 13:24:00 -0500552/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
553 * because we have to allow room for worst case splitting of
554 * PRDs for 64K boundaries in mv_fill_sg().
555 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400556static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900557 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400558 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400559 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400560};
561
562static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900563 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500564 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400565 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400566 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400567};
568
Tejun Heo029cfd62008-03-25 12:22:49 +0900569static struct ata_port_operations mv5_ops = {
570 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500571
Mark Lord3e4a1392008-05-02 02:10:02 -0400572 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500573 .qc_prep = mv_qc_prep,
574 .qc_issue = mv_qc_issue,
575
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400576 .freeze = mv_eh_freeze,
577 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900578 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900579 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900580 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400581
Jeff Garzikc9d39132005-11-13 17:47:51 -0500582 .scr_read = mv5_scr_read,
583 .scr_write = mv5_scr_write,
584
585 .port_start = mv_port_start,
586 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500587};
588
Tejun Heo029cfd62008-03-25 12:22:49 +0900589static struct ata_port_operations mv6_ops = {
590 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500591 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400592 .scr_read = mv_scr_read,
593 .scr_write = mv_scr_write,
594
Mark Lorde49856d2008-04-16 14:59:07 -0400595 .pmp_hardreset = mv_pmp_hardreset,
596 .pmp_softreset = mv_softreset,
597 .softreset = mv_softreset,
Mark Lord29d187b2008-05-02 02:15:37 -0400598 .error_handler = mv_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400599};
600
Tejun Heo029cfd62008-03-25 12:22:49 +0900601static struct ata_port_operations mv_iie_ops = {
602 .inherits = &mv6_ops,
603 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500604 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500605};
606
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100607static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400608 { /* chip_504x */
Jeff Garzikcca39742006-08-24 03:19:22 -0400609 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400610 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400611 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500612 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400613 },
614 { /* chip_508x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400615 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400616 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400617 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500618 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400619 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500620 { /* chip_5080 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400621 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500622 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400623 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500624 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500625 },
Brett Russ20f733e2005-09-01 18:26:17 -0400626 { /* chip_604x */
Mark Lord138bfdd2008-01-26 18:33:18 -0500627 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400628 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500629 ATA_FLAG_NCQ,
Brett Russ31961942005-09-30 01:36:00 -0400630 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400631 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500632 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400633 },
634 { /* chip_608x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400635 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400636 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500637 ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400638 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400639 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500640 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400641 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500642 { /* chip_6042 */
Mark Lordad3aef52008-05-14 09:21:43 -0400643 .flags = MV_GENIIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500644 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400645 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500646 .port_ops = &mv_iie_ops,
647 },
648 { /* chip_7042 */
Mark Lordad3aef52008-05-14 09:21:43 -0400649 .flags = MV_GENIIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500650 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400651 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500652 .port_ops = &mv_iie_ops,
653 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500654 { /* chip_soc */
Mark Lordad3aef52008-05-14 09:21:43 -0400655 .flags = MV_GENIIE_FLAGS | MV_FLAG_SOC,
Mark Lord17c5aab2008-04-16 14:56:51 -0400656 .pio_mask = 0x1f, /* pio0-4 */
657 .udma_mask = ATA_UDMA6,
658 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500659 },
Brett Russ20f733e2005-09-01 18:26:17 -0400660};
661
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500662static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400663 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
664 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
665 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
666 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Alan Coxcfbf7232007-07-09 14:38:41 +0100667 /* RocketRAID 1740/174x have different identifiers */
668 { PCI_VDEVICE(TTI, 0x1740), chip_508x },
669 { PCI_VDEVICE(TTI, 0x1742), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400670
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400671 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
672 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
673 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
674 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
675 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500676
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400677 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
678
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200679 /* Adaptec 1430SA */
680 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
681
Mark Lord02a121d2007-12-01 13:07:22 -0500682 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800683 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
684
Mark Lord02a121d2007-12-01 13:07:22 -0500685 /* Highpoint RocketRAID PCIe series */
686 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
687 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
688
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400689 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400690};
691
Jeff Garzik47c2b672005-11-12 21:13:17 -0500692static const struct mv_hw_ops mv5xxx_ops = {
693 .phy_errata = mv5_phy_errata,
694 .enable_leds = mv5_enable_leds,
695 .read_preamp = mv5_read_preamp,
696 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500697 .reset_flash = mv5_reset_flash,
698 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500699};
700
701static const struct mv_hw_ops mv6xxx_ops = {
702 .phy_errata = mv6_phy_errata,
703 .enable_leds = mv6_enable_leds,
704 .read_preamp = mv6_read_preamp,
705 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500706 .reset_flash = mv6_reset_flash,
707 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500708};
709
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500710static const struct mv_hw_ops mv_soc_ops = {
711 .phy_errata = mv6_phy_errata,
712 .enable_leds = mv_soc_enable_leds,
713 .read_preamp = mv_soc_read_preamp,
714 .reset_hc = mv_soc_reset_hc,
715 .reset_flash = mv_soc_reset_flash,
716 .reset_bus = mv_soc_reset_bus,
717};
718
Brett Russ20f733e2005-09-01 18:26:17 -0400719/*
720 * Functions
721 */
722
723static inline void writelfl(unsigned long data, void __iomem *addr)
724{
725 writel(data, addr);
726 (void) readl(addr); /* flush to avoid PCI posted write */
727}
728
Jeff Garzikc9d39132005-11-13 17:47:51 -0500729static inline unsigned int mv_hc_from_port(unsigned int port)
730{
731 return port >> MV_PORT_HC_SHIFT;
732}
733
734static inline unsigned int mv_hardport_from_port(unsigned int port)
735{
736 return port & MV_PORT_MASK;
737}
738
Mark Lord1cfd19a2008-04-19 15:05:50 -0400739/*
740 * Consolidate some rather tricky bit shift calculations.
741 * This is hot-path stuff, so not a function.
742 * Simple code, with two return values, so macro rather than inline.
743 *
744 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400745 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
746 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400747 *
748 * Note that port and hardport may be the same variable in some cases.
749 */
750#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
751{ \
752 shift = mv_hc_from_port(port) * HC_SHIFT; \
753 hardport = mv_hardport_from_port(port); \
754 shift += hardport * 2; \
755}
756
Mark Lord352fab72008-04-19 14:43:42 -0400757static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
758{
759 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
760}
761
Jeff Garzikc9d39132005-11-13 17:47:51 -0500762static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
763 unsigned int port)
764{
765 return mv_hc_base(base, mv_hc_from_port(port));
766}
767
Brett Russ20f733e2005-09-01 18:26:17 -0400768static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
769{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500770 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500771 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500772 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400773}
774
Mark Lorde12bef52008-03-31 19:33:56 -0400775static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
776{
777 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
778 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
779
780 return hc_mmio + ofs;
781}
782
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500783static inline void __iomem *mv_host_base(struct ata_host *host)
784{
785 struct mv_host_priv *hpriv = host->private_data;
786 return hpriv->base;
787}
788
Brett Russ20f733e2005-09-01 18:26:17 -0400789static inline void __iomem *mv_ap_base(struct ata_port *ap)
790{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500791 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400792}
793
Jeff Garzikcca39742006-08-24 03:19:22 -0400794static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400795{
Jeff Garzikcca39742006-08-24 03:19:22 -0400796 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400797}
798
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400799static void mv_set_edma_ptrs(void __iomem *port_mmio,
800 struct mv_host_priv *hpriv,
801 struct mv_port_priv *pp)
802{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400803 u32 index;
804
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400805 /*
806 * initialize request queue
807 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400808 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
809 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400810
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400811 WARN_ON(pp->crqb_dma & 0x3ff);
812 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400813 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400814 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
815
816 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400817 writelfl((pp->crqb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400818 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
819 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400820 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400821
822 /*
823 * initialize response queue
824 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400825 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
826 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400827
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400828 WARN_ON(pp->crpb_dma & 0xff);
829 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
830
831 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400832 writelfl((pp->crpb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400833 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
834 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400835 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400836
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400837 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400838 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400839}
840
Mark Lordc4de5732008-05-17 13:35:21 -0400841static void mv_set_main_irq_mask(struct ata_host *host,
842 u32 disable_bits, u32 enable_bits)
843{
844 struct mv_host_priv *hpriv = host->private_data;
845 u32 old_mask, new_mask;
846
Mark Lord96e2c4872008-05-17 13:38:00 -0400847 old_mask = hpriv->main_irq_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400848 new_mask = (old_mask & ~disable_bits) | enable_bits;
Mark Lord96e2c4872008-05-17 13:38:00 -0400849 if (new_mask != old_mask) {
850 hpriv->main_irq_mask = new_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400851 writelfl(new_mask, hpriv->main_irq_mask_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -0400852 }
Mark Lordc4de5732008-05-17 13:35:21 -0400853}
854
855static void mv_enable_port_irqs(struct ata_port *ap,
856 unsigned int port_bits)
857{
858 unsigned int shift, hardport, port = ap->port_no;
859 u32 disable_bits, enable_bits;
860
861 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
862
863 disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
864 enable_bits = port_bits << shift;
865 mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
866}
867
Brett Russ05b308e2005-10-05 17:08:53 -0400868/**
869 * mv_start_dma - Enable eDMA engine
870 * @base: port base address
871 * @pp: port private data
872 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900873 * Verify the local cache of the eDMA state is accurate with a
874 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400875 *
876 * LOCKING:
877 * Inherited from caller.
878 */
Mark Lord0c589122008-01-26 18:31:16 -0500879static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500880 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400881{
Mark Lord72109162008-01-26 18:31:33 -0500882 int want_ncq = (protocol == ATA_PROT_NCQ);
883
884 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
885 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
886 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400887 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500888 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400889 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500890 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord352fab72008-04-19 14:43:42 -0400891 int hardport = mv_hardport_from_port(ap->port_no);
Mark Lord0c589122008-01-26 18:31:16 -0500892 void __iomem *hc_mmio = mv_hc_base_from_port(
Mark Lord352fab72008-04-19 14:43:42 -0400893 mv_host_base(ap->host), hardport);
Mark Lord0c589122008-01-26 18:31:16 -0500894 u32 hc_irq_cause, ipending;
895
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400896 /* clear EDMA event indicators, if any */
Mark Lordf630d562008-01-26 18:31:00 -0500897 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400898
Mark Lord0c589122008-01-26 18:31:16 -0500899 /* clear EDMA interrupt indicator, if any */
900 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord352fab72008-04-19 14:43:42 -0400901 ipending = (DEV_IRQ | DMA_IRQ) << hardport;
Mark Lord0c589122008-01-26 18:31:16 -0500902 if (hc_irq_cause & ipending) {
903 writelfl(hc_irq_cause & ~ipending,
904 hc_mmio + HC_IRQ_CAUSE_OFS);
905 }
906
Mark Lorde12bef52008-03-31 19:33:56 -0400907 mv_edma_cfg(ap, want_ncq);
Mark Lord0c589122008-01-26 18:31:16 -0500908
909 /* clear FIS IRQ Cause */
Mark Lorde4006072008-05-14 09:19:30 -0400910 if (IS_GEN_IIE(hpriv))
911 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
Mark Lord0c589122008-01-26 18:31:16 -0500912
Mark Lordf630d562008-01-26 18:31:00 -0500913 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Mark Lord88e675e2008-05-17 13:36:30 -0400914 mv_enable_port_irqs(ap, DONE_IRQ|ERR_IRQ);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400915
Mark Lordf630d562008-01-26 18:31:00 -0500916 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400917 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
918 }
Brett Russ31961942005-09-30 01:36:00 -0400919}
920
Mark Lord9b2c4e02008-05-02 02:09:14 -0400921static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
922{
923 void __iomem *port_mmio = mv_ap_base(ap);
924 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
925 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
926 int i;
927
928 /*
929 * Wait for the EDMA engine to finish transactions in progress.
Mark Lordc46938c2008-05-02 14:02:28 -0400930 * No idea what a good "timeout" value might be, but measurements
931 * indicate that it often requires hundreds of microseconds
932 * with two drives in-use. So we use the 15msec value above
933 * as a rough guess at what even more drives might require.
Mark Lord9b2c4e02008-05-02 02:09:14 -0400934 */
935 for (i = 0; i < timeout; ++i) {
936 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
937 if ((edma_stat & empty_idle) == empty_idle)
938 break;
939 udelay(per_loop);
940 }
941 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
942}
943
Brett Russ05b308e2005-10-05 17:08:53 -0400944/**
Mark Lorde12bef52008-03-31 19:33:56 -0400945 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400946 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400947 *
948 * LOCKING:
949 * Inherited from caller.
950 */
Mark Lordb5624682008-03-31 19:34:40 -0400951static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400952{
Mark Lordb5624682008-03-31 19:34:40 -0400953 int i;
Brett Russ31961942005-09-30 01:36:00 -0400954
Mark Lordb5624682008-03-31 19:34:40 -0400955 /* Disable eDMA. The disable bit auto clears. */
956 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500957
Mark Lordb5624682008-03-31 19:34:40 -0400958 /* Wait for the chip to confirm eDMA is off. */
959 for (i = 10000; i > 0; i--) {
960 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb52007-07-12 14:30:19 -0400961 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400962 return 0;
963 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400964 }
Mark Lordb5624682008-03-31 19:34:40 -0400965 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400966}
967
Mark Lorde12bef52008-03-31 19:33:56 -0400968static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400969{
Mark Lordb5624682008-03-31 19:34:40 -0400970 void __iomem *port_mmio = mv_ap_base(ap);
971 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400972
Mark Lordb5624682008-03-31 19:34:40 -0400973 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
974 return 0;
975 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400976 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400977 if (mv_stop_edma_engine(port_mmio)) {
978 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
979 return -EIO;
980 }
981 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400982}
983
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400984#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400985static void mv_dump_mem(void __iomem *start, unsigned bytes)
986{
Brett Russ31961942005-09-30 01:36:00 -0400987 int b, w;
988 for (b = 0; b < bytes; ) {
989 DPRINTK("%p: ", start + b);
990 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400991 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400992 b += sizeof(u32);
993 }
994 printk("\n");
995 }
Brett Russ31961942005-09-30 01:36:00 -0400996}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400997#endif
998
Brett Russ31961942005-09-30 01:36:00 -0400999static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1000{
1001#ifdef ATA_DEBUG
1002 int b, w;
1003 u32 dw;
1004 for (b = 0; b < bytes; ) {
1005 DPRINTK("%02x: ", b);
1006 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001007 (void) pci_read_config_dword(pdev, b, &dw);
1008 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -04001009 b += sizeof(u32);
1010 }
1011 printk("\n");
1012 }
1013#endif
1014}
1015static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1016 struct pci_dev *pdev)
1017{
1018#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -05001019 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -04001020 port >> MV_PORT_HC_SHIFT);
1021 void __iomem *port_base;
1022 int start_port, num_ports, p, start_hc, num_hcs, hc;
1023
1024 if (0 > port) {
1025 start_hc = start_port = 0;
1026 num_ports = 8; /* shld be benign for 4 port devs */
1027 num_hcs = 2;
1028 } else {
1029 start_hc = port >> MV_PORT_HC_SHIFT;
1030 start_port = port;
1031 num_ports = num_hcs = 1;
1032 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001033 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001034 num_ports > 1 ? num_ports - 1 : start_port);
1035
1036 if (NULL != pdev) {
1037 DPRINTK("PCI config space regs:\n");
1038 mv_dump_pci_cfg(pdev, 0x68);
1039 }
1040 DPRINTK("PCI regs:\n");
1041 mv_dump_mem(mmio_base+0xc00, 0x3c);
1042 mv_dump_mem(mmio_base+0xd00, 0x34);
1043 mv_dump_mem(mmio_base+0xf00, 0x4);
1044 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1045 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c37e2006-04-10 23:20:22 -07001046 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001047 DPRINTK("HC regs (HC %i):\n", hc);
1048 mv_dump_mem(hc_base, 0x1c);
1049 }
1050 for (p = start_port; p < start_port + num_ports; p++) {
1051 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001052 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001053 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001054 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001055 mv_dump_mem(port_base+0x300, 0x60);
1056 }
1057#endif
1058}
1059
Brett Russ20f733e2005-09-01 18:26:17 -04001060static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1061{
1062 unsigned int ofs;
1063
1064 switch (sc_reg_in) {
1065 case SCR_STATUS:
1066 case SCR_CONTROL:
1067 case SCR_ERROR:
1068 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1069 break;
1070 case SCR_ACTIVE:
1071 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1072 break;
1073 default:
1074 ofs = 0xffffffffU;
1075 break;
1076 }
1077 return ofs;
1078}
1079
Tejun Heoda3dbb12007-07-16 14:29:40 +09001080static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001081{
1082 unsigned int ofs = mv_scr_offset(sc_reg_in);
1083
Tejun Heoda3dbb12007-07-16 14:29:40 +09001084 if (ofs != 0xffffffffU) {
1085 *val = readl(mv_ap_base(ap) + ofs);
1086 return 0;
1087 } else
1088 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001089}
1090
Tejun Heoda3dbb12007-07-16 14:29:40 +09001091static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001092{
1093 unsigned int ofs = mv_scr_offset(sc_reg_in);
1094
Tejun Heoda3dbb12007-07-16 14:29:40 +09001095 if (ofs != 0xffffffffU) {
Brett Russ20f733e2005-09-01 18:26:17 -04001096 writelfl(val, mv_ap_base(ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001097 return 0;
1098 } else
1099 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001100}
1101
Mark Lordf2738272008-01-26 18:32:29 -05001102static void mv6_dev_config(struct ata_device *adev)
1103{
1104 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001105 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1106 *
1107 * Gen-II does not support NCQ over a port multiplier
1108 * (no FIS-based switching).
1109 *
Mark Lordf2738272008-01-26 18:32:29 -05001110 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1111 * See mv_qc_prep() for more info.
1112 */
Mark Lorde49856d2008-04-16 14:59:07 -04001113 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001114 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001115 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001116 ata_dev_printk(adev, KERN_INFO,
1117 "NCQ disabled for command-based switching\n");
1118 } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1119 adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1120 ata_dev_printk(adev, KERN_INFO,
1121 "max_sectors limited to %u for NCQ\n",
1122 adev->max_sectors);
1123 }
Mark Lorde49856d2008-04-16 14:59:07 -04001124 }
Mark Lordf2738272008-01-26 18:32:29 -05001125}
1126
Mark Lord3e4a1392008-05-02 02:10:02 -04001127static int mv_qc_defer(struct ata_queued_cmd *qc)
1128{
1129 struct ata_link *link = qc->dev->link;
1130 struct ata_port *ap = link->ap;
1131 struct mv_port_priv *pp = ap->private_data;
1132
1133 /*
Mark Lord29d187b2008-05-02 02:15:37 -04001134 * Don't allow new commands if we're in a delayed EH state
1135 * for NCQ and/or FIS-based switching.
1136 */
1137 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1138 return ATA_DEFER_PORT;
1139 /*
Mark Lord3e4a1392008-05-02 02:10:02 -04001140 * If the port is completely idle, then allow the new qc.
1141 */
1142 if (ap->nr_active_links == 0)
1143 return 0;
1144
1145 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1146 /*
1147 * The port is operating in host queuing mode (EDMA).
1148 * It can accomodate a new qc if the qc protocol
1149 * is compatible with the current host queue mode.
1150 */
1151 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1152 /*
1153 * The host queue (EDMA) is in NCQ mode.
1154 * If the new qc is also an NCQ command,
1155 * then allow the new qc.
1156 */
1157 if (qc->tf.protocol == ATA_PROT_NCQ)
1158 return 0;
1159 } else {
1160 /*
1161 * The host queue (EDMA) is in non-NCQ, DMA mode.
1162 * If the new qc is also a non-NCQ, DMA command,
1163 * then allow the new qc.
1164 */
1165 if (qc->tf.protocol == ATA_PROT_DMA)
1166 return 0;
1167 }
1168 }
1169 return ATA_DEFER_PORT;
1170}
1171
Mark Lord00f42ea2008-05-02 02:11:45 -04001172static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001173{
Mark Lord00f42ea2008-05-02 02:11:45 -04001174 u32 new_fiscfg, old_fiscfg;
1175 u32 new_ltmode, old_ltmode;
1176 u32 new_haltcond, old_haltcond;
1177
1178 old_fiscfg = readl(port_mmio + FISCFG_OFS);
1179 old_ltmode = readl(port_mmio + LTMODE_OFS);
1180 old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
1181
1182 new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1183 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1184 new_haltcond = old_haltcond | EDMA_ERR_DEV;
1185
1186 if (want_fbs) {
1187 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1188 new_ltmode = old_ltmode | LTMODE_BIT8;
Mark Lord4c299ca2008-05-02 02:16:20 -04001189 if (want_ncq)
1190 new_haltcond &= ~EDMA_ERR_DEV;
1191 else
1192 new_fiscfg |= FISCFG_WAIT_DEV_ERR;
Mark Lorde49856d2008-04-16 14:59:07 -04001193 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001194
Mark Lord8e7decd2008-05-02 02:07:51 -04001195 if (new_fiscfg != old_fiscfg)
1196 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001197 if (new_ltmode != old_ltmode)
1198 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord00f42ea2008-05-02 02:11:45 -04001199 if (new_haltcond != old_haltcond)
1200 writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001201}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001202
Mark Lorddd2890f2008-05-02 02:10:56 -04001203static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1204{
1205 struct mv_host_priv *hpriv = ap->host->private_data;
1206 u32 old, new;
1207
1208 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1209 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1210 if (want_ncq)
1211 new = old | (1 << 22);
1212 else
1213 new = old & ~(1 << 22);
1214 if (new != old)
1215 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1216}
1217
Mark Lorde12bef52008-03-31 19:33:56 -04001218static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001219{
1220 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001221 struct mv_port_priv *pp = ap->private_data;
1222 struct mv_host_priv *hpriv = ap->host->private_data;
1223 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001224
1225 /* set up non-NCQ EDMA configuration */
1226 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lord00f42ea2008-05-02 02:11:45 -04001227 pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001228
1229 if (IS_GEN_I(hpriv))
1230 cfg |= (1 << 8); /* enab config burst size mask */
1231
Mark Lorddd2890f2008-05-02 02:10:56 -04001232 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001233 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001234 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001235
Mark Lorddd2890f2008-05-02 02:10:56 -04001236 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001237 int want_fbs = sata_pmp_attached(ap);
1238 /*
1239 * Possible future enhancement:
1240 *
1241 * The chip can use FBS with non-NCQ, if we allow it,
1242 * But first we need to have the error handling in place
1243 * for this mode (datasheet section 7.3.15.4.2.3).
1244 * So disallow non-NCQ FBS for now.
1245 */
1246 want_fbs &= want_ncq;
1247
1248 mv_config_fbs(port_mmio, want_ncq, want_fbs);
1249
1250 if (want_fbs) {
1251 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1252 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1253 }
1254
Jeff Garzike728eab2007-02-25 02:53:41 -05001255 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
1256 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Mark Lord616d4a92008-05-02 02:08:32 -04001257 if (HAS_PCI(ap->host))
1258 cfg |= (1 << 18); /* enab early completion */
1259 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1260 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001261 }
1262
Mark Lord72109162008-01-26 18:31:33 -05001263 if (want_ncq) {
1264 cfg |= EDMA_CFG_NCQ;
1265 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
1266 } else
1267 pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
1268
Jeff Garzike4e7b892006-01-31 12:18:41 -05001269 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1270}
1271
Mark Lordda2fa9b2008-01-26 18:32:45 -05001272static void mv_port_free_dma_mem(struct ata_port *ap)
1273{
1274 struct mv_host_priv *hpriv = ap->host->private_data;
1275 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001276 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001277
1278 if (pp->crqb) {
1279 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1280 pp->crqb = NULL;
1281 }
1282 if (pp->crpb) {
1283 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1284 pp->crpb = NULL;
1285 }
Mark Lordeb73d552008-01-29 13:24:00 -05001286 /*
1287 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1288 * For later hardware, we have one unique sg_tbl per NCQ tag.
1289 */
1290 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1291 if (pp->sg_tbl[tag]) {
1292 if (tag == 0 || !IS_GEN_I(hpriv))
1293 dma_pool_free(hpriv->sg_tbl_pool,
1294 pp->sg_tbl[tag],
1295 pp->sg_tbl_dma[tag]);
1296 pp->sg_tbl[tag] = NULL;
1297 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001298 }
1299}
1300
Brett Russ05b308e2005-10-05 17:08:53 -04001301/**
1302 * mv_port_start - Port specific init/start routine.
1303 * @ap: ATA channel to manipulate
1304 *
1305 * Allocate and point to DMA memory, init port private memory,
1306 * zero indices.
1307 *
1308 * LOCKING:
1309 * Inherited from caller.
1310 */
Brett Russ31961942005-09-30 01:36:00 -04001311static int mv_port_start(struct ata_port *ap)
1312{
Jeff Garzikcca39742006-08-24 03:19:22 -04001313 struct device *dev = ap->host->dev;
1314 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001315 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001316 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001317
Tejun Heo24dc5f32007-01-20 16:00:28 +09001318 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001319 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001320 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001321 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001322
Mark Lordda2fa9b2008-01-26 18:32:45 -05001323 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1324 if (!pp->crqb)
1325 return -ENOMEM;
1326 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001327
Mark Lordda2fa9b2008-01-26 18:32:45 -05001328 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1329 if (!pp->crpb)
1330 goto out_port_free_dma_mem;
1331 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001332
Mark Lordeb73d552008-01-29 13:24:00 -05001333 /*
1334 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1335 * For later hardware, we need one unique sg_tbl per NCQ tag.
1336 */
1337 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1338 if (tag == 0 || !IS_GEN_I(hpriv)) {
1339 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1340 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1341 if (!pp->sg_tbl[tag])
1342 goto out_port_free_dma_mem;
1343 } else {
1344 pp->sg_tbl[tag] = pp->sg_tbl[0];
1345 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1346 }
1347 }
Brett Russ31961942005-09-30 01:36:00 -04001348 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001349
1350out_port_free_dma_mem:
1351 mv_port_free_dma_mem(ap);
1352 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001353}
1354
Brett Russ05b308e2005-10-05 17:08:53 -04001355/**
1356 * mv_port_stop - Port specific cleanup/stop routine.
1357 * @ap: ATA channel to manipulate
1358 *
1359 * Stop DMA, cleanup port memory.
1360 *
1361 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001362 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001363 */
Brett Russ31961942005-09-30 01:36:00 -04001364static void mv_port_stop(struct ata_port *ap)
1365{
Mark Lorde12bef52008-03-31 19:33:56 -04001366 mv_stop_edma(ap);
Mark Lord88e675e2008-05-17 13:36:30 -04001367 mv_enable_port_irqs(ap, 0);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001368 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001369}
1370
Brett Russ05b308e2005-10-05 17:08:53 -04001371/**
1372 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1373 * @qc: queued command whose SG list to source from
1374 *
1375 * Populate the SG list and mark the last entry.
1376 *
1377 * LOCKING:
1378 * Inherited from caller.
1379 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001380static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001381{
1382 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001383 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001384 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001385 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001386
Mark Lordeb73d552008-01-29 13:24:00 -05001387 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001388 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001389 dma_addr_t addr = sg_dma_address(sg);
1390 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001391
Olof Johansson4007b492007-10-02 20:45:27 -05001392 while (sg_len) {
1393 u32 offset = addr & 0xffff;
1394 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001395
Olof Johansson4007b492007-10-02 20:45:27 -05001396 if ((offset + sg_len > 0x10000))
1397 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001398
Olof Johansson4007b492007-10-02 20:45:27 -05001399 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1400 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001401 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Olof Johansson4007b492007-10-02 20:45:27 -05001402
1403 sg_len -= len;
1404 addr += len;
1405
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001406 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001407 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001408 }
Brett Russ31961942005-09-30 01:36:00 -04001409 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001410
1411 if (likely(last_sg))
1412 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Brett Russ31961942005-09-30 01:36:00 -04001413}
1414
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001415static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001416{
Mark Lord559eeda2006-05-19 16:40:15 -04001417 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001418 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001419 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001420}
1421
Brett Russ05b308e2005-10-05 17:08:53 -04001422/**
1423 * mv_qc_prep - Host specific command preparation.
1424 * @qc: queued command to prepare
1425 *
1426 * This routine simply redirects to the general purpose routine
1427 * if command is not DMA. Else, it handles prep of the CRQB
1428 * (command request block), does some sanity checking, and calls
1429 * the SG load routine.
1430 *
1431 * LOCKING:
1432 * Inherited from caller.
1433 */
Brett Russ31961942005-09-30 01:36:00 -04001434static void mv_qc_prep(struct ata_queued_cmd *qc)
1435{
1436 struct ata_port *ap = qc->ap;
1437 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001438 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001439 struct ata_taskfile *tf;
1440 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001441 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001442
Mark Lord138bfdd2008-01-26 18:33:18 -05001443 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1444 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001445 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001446
Brett Russ31961942005-09-30 01:36:00 -04001447 /* Fill in command request block
1448 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001449 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001450 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001451 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001452 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001453 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001454
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001455 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001456 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001457
Mark Lorda6432432006-05-19 16:36:36 -04001458 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001459 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001460 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001461 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001462 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1463
1464 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001465 tf = &qc->tf;
1466
1467 /* Sadly, the CRQB cannot accomodate all registers--there are
1468 * only 11 bytes...so we must pick and choose required
1469 * registers based on the command. So, we drop feature and
1470 * hob_feature for [RW] DMA commands, but they are needed for
1471 * NCQ. NCQ will drop hob_nsect.
1472 */
1473 switch (tf->command) {
1474 case ATA_CMD_READ:
1475 case ATA_CMD_READ_EXT:
1476 case ATA_CMD_WRITE:
1477 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001478 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001479 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1480 break;
Brett Russ31961942005-09-30 01:36:00 -04001481 case ATA_CMD_FPDMA_READ:
1482 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001483 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001484 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1485 break;
Brett Russ31961942005-09-30 01:36:00 -04001486 default:
1487 /* The only other commands EDMA supports in non-queued and
1488 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1489 * of which are defined/used by Linux. If we get here, this
1490 * driver needs work.
1491 *
1492 * FIXME: modify libata to give qc_prep a return value and
1493 * return error here.
1494 */
1495 BUG_ON(tf->command);
1496 break;
1497 }
1498 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1499 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1500 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1501 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1502 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1503 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1504 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1505 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1506 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1507
Jeff Garzike4e7b892006-01-31 12:18:41 -05001508 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001509 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001510 mv_fill_sg(qc);
1511}
1512
1513/**
1514 * mv_qc_prep_iie - Host specific command preparation.
1515 * @qc: queued command to prepare
1516 *
1517 * This routine simply redirects to the general purpose routine
1518 * if command is not DMA. Else, it handles prep of the CRQB
1519 * (command request block), does some sanity checking, and calls
1520 * the SG load routine.
1521 *
1522 * LOCKING:
1523 * Inherited from caller.
1524 */
1525static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1526{
1527 struct ata_port *ap = qc->ap;
1528 struct mv_port_priv *pp = ap->private_data;
1529 struct mv_crqb_iie *crqb;
1530 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001531 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001532 u32 flags = 0;
1533
Mark Lord138bfdd2008-01-26 18:33:18 -05001534 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1535 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001536 return;
1537
Mark Lorde12bef52008-03-31 19:33:56 -04001538 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001539 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1540 flags |= CRQB_FLAG_READ;
1541
Tejun Heobeec7db2006-02-11 19:11:13 +09001542 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001543 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001544 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001545 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001546
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001547 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001548 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001549
1550 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001551 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1552 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001553 crqb->flags = cpu_to_le32(flags);
1554
1555 tf = &qc->tf;
1556 crqb->ata_cmd[0] = cpu_to_le32(
1557 (tf->command << 16) |
1558 (tf->feature << 24)
1559 );
1560 crqb->ata_cmd[1] = cpu_to_le32(
1561 (tf->lbal << 0) |
1562 (tf->lbam << 8) |
1563 (tf->lbah << 16) |
1564 (tf->device << 24)
1565 );
1566 crqb->ata_cmd[2] = cpu_to_le32(
1567 (tf->hob_lbal << 0) |
1568 (tf->hob_lbam << 8) |
1569 (tf->hob_lbah << 16) |
1570 (tf->hob_feature << 24)
1571 );
1572 crqb->ata_cmd[3] = cpu_to_le32(
1573 (tf->nsect << 0) |
1574 (tf->hob_nsect << 8)
1575 );
1576
1577 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1578 return;
Brett Russ31961942005-09-30 01:36:00 -04001579 mv_fill_sg(qc);
1580}
1581
Brett Russ05b308e2005-10-05 17:08:53 -04001582/**
1583 * mv_qc_issue - Initiate a command to the host
1584 * @qc: queued command to start
1585 *
1586 * This routine simply redirects to the general purpose routine
1587 * if command is not DMA. Else, it sanity checks our local
1588 * caches of the request producer/consumer indices then enables
1589 * DMA and bumps the request producer index.
1590 *
1591 * LOCKING:
1592 * Inherited from caller.
1593 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001594static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001595{
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001596 struct ata_port *ap = qc->ap;
1597 void __iomem *port_mmio = mv_ap_base(ap);
1598 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001599 u32 in_index;
Brett Russ31961942005-09-30 01:36:00 -04001600
Mark Lord138bfdd2008-01-26 18:33:18 -05001601 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1602 (qc->tf.protocol != ATA_PROT_NCQ)) {
Mark Lord17c5aab2008-04-16 14:56:51 -04001603 /*
1604 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001605 * port. Turn off EDMA so there won't be problems accessing
1606 * shadow block, etc registers.
1607 */
Mark Lordb5624682008-03-31 19:34:40 -04001608 mv_stop_edma(ap);
Mark Lord88e675e2008-05-17 13:36:30 -04001609 mv_enable_port_irqs(ap, ERR_IRQ);
Mark Lorde49856d2008-04-16 14:59:07 -04001610 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001611 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001612 }
1613
Mark Lord72109162008-01-26 18:31:33 -05001614 mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001615
Mark Lordfcfb1f72008-04-19 15:06:40 -04001616 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1617 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001618
1619 /* and write the request in pointer to kick the EDMA to life */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001620 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1621 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -04001622
1623 return 0;
1624}
1625
Mark Lord8f767f82008-04-19 14:53:07 -04001626static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1627{
1628 struct mv_port_priv *pp = ap->private_data;
1629 struct ata_queued_cmd *qc;
1630
1631 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1632 return NULL;
1633 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1634 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1635 qc = NULL;
1636 return qc;
1637}
1638
Mark Lord29d187b2008-05-02 02:15:37 -04001639static void mv_pmp_error_handler(struct ata_port *ap)
1640{
1641 unsigned int pmp, pmp_map;
1642 struct mv_port_priv *pp = ap->private_data;
1643
1644 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
1645 /*
1646 * Perform NCQ error analysis on failed PMPs
1647 * before we freeze the port entirely.
1648 *
1649 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
1650 */
1651 pmp_map = pp->delayed_eh_pmp_map;
1652 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
1653 for (pmp = 0; pmp_map != 0; pmp++) {
1654 unsigned int this_pmp = (1 << pmp);
1655 if (pmp_map & this_pmp) {
1656 struct ata_link *link = &ap->pmp_link[pmp];
1657 pmp_map &= ~this_pmp;
1658 ata_eh_analyze_ncq_error(link);
1659 }
1660 }
1661 ata_port_freeze(ap);
1662 }
1663 sata_pmp_error_handler(ap);
1664}
1665
Mark Lord4c299ca2008-05-02 02:16:20 -04001666static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
1667{
1668 void __iomem *port_mmio = mv_ap_base(ap);
1669
1670 return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
1671}
1672
Mark Lord4c299ca2008-05-02 02:16:20 -04001673static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
1674{
1675 struct ata_eh_info *ehi;
1676 unsigned int pmp;
1677
1678 /*
1679 * Initialize EH info for PMPs which saw device errors
1680 */
1681 ehi = &ap->link.eh_info;
1682 for (pmp = 0; pmp_map != 0; pmp++) {
1683 unsigned int this_pmp = (1 << pmp);
1684 if (pmp_map & this_pmp) {
1685 struct ata_link *link = &ap->pmp_link[pmp];
1686
1687 pmp_map &= ~this_pmp;
1688 ehi = &link->eh_info;
1689 ata_ehi_clear_desc(ehi);
1690 ata_ehi_push_desc(ehi, "dev err");
1691 ehi->err_mask |= AC_ERR_DEV;
1692 ehi->action |= ATA_EH_RESET;
1693 ata_link_abort(link);
1694 }
1695 }
1696}
1697
Mark Lord06aaca32008-05-19 09:01:24 -04001698static int mv_req_q_empty(struct ata_port *ap)
1699{
1700 void __iomem *port_mmio = mv_ap_base(ap);
1701 u32 in_ptr, out_ptr;
1702
1703 in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
1704 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1705 out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
1706 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1707 return (in_ptr == out_ptr); /* 1 == queue_is_empty */
1708}
1709
Mark Lord4c299ca2008-05-02 02:16:20 -04001710static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
1711{
1712 struct mv_port_priv *pp = ap->private_data;
1713 int failed_links;
1714 unsigned int old_map, new_map;
1715
1716 /*
1717 * Device error during FBS+NCQ operation:
1718 *
1719 * Set a port flag to prevent further I/O being enqueued.
1720 * Leave the EDMA running to drain outstanding commands from this port.
1721 * Perform the post-mortem/EH only when all responses are complete.
1722 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
1723 */
1724 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
1725 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
1726 pp->delayed_eh_pmp_map = 0;
1727 }
1728 old_map = pp->delayed_eh_pmp_map;
1729 new_map = old_map | mv_get_err_pmp_map(ap);
1730
1731 if (old_map != new_map) {
1732 pp->delayed_eh_pmp_map = new_map;
1733 mv_pmp_eh_prep(ap, new_map & ~old_map);
1734 }
Mark Lordc46938c2008-05-02 14:02:28 -04001735 failed_links = hweight16(new_map);
Mark Lord4c299ca2008-05-02 02:16:20 -04001736
1737 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
1738 "failed_links=%d nr_active_links=%d\n",
1739 __func__, pp->delayed_eh_pmp_map,
1740 ap->qc_active, failed_links,
1741 ap->nr_active_links);
1742
Mark Lord06aaca32008-05-19 09:01:24 -04001743 if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
Mark Lord4c299ca2008-05-02 02:16:20 -04001744 mv_process_crpb_entries(ap, pp);
1745 mv_stop_edma(ap);
1746 mv_eh_freeze(ap);
1747 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
1748 return 1; /* handled */
1749 }
1750 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
1751 return 1; /* handled */
1752}
1753
1754static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
1755{
1756 /*
1757 * Possible future enhancement:
1758 *
1759 * FBS+non-NCQ operation is not yet implemented.
1760 * See related notes in mv_edma_cfg().
1761 *
1762 * Device error during FBS+non-NCQ operation:
1763 *
1764 * We need to snapshot the shadow registers for each failed command.
1765 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
1766 */
1767 return 0; /* not handled */
1768}
1769
1770static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
1771{
1772 struct mv_port_priv *pp = ap->private_data;
1773
1774 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1775 return 0; /* EDMA was not active: not handled */
1776 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
1777 return 0; /* FBS was not active: not handled */
1778
1779 if (!(edma_err_cause & EDMA_ERR_DEV))
1780 return 0; /* non DEV error: not handled */
1781 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
1782 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
1783 return 0; /* other problems: not handled */
1784
1785 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1786 /*
1787 * EDMA should NOT have self-disabled for this case.
1788 * If it did, then something is wrong elsewhere,
1789 * and we cannot handle it here.
1790 */
1791 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1792 ata_port_printk(ap, KERN_WARNING,
1793 "%s: err_cause=0x%x pp_flags=0x%x\n",
1794 __func__, edma_err_cause, pp->pp_flags);
1795 return 0; /* not handled */
1796 }
1797 return mv_handle_fbs_ncq_dev_err(ap);
1798 } else {
1799 /*
1800 * EDMA should have self-disabled for this case.
1801 * If it did not, then something is wrong elsewhere,
1802 * and we cannot handle it here.
1803 */
1804 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
1805 ata_port_printk(ap, KERN_WARNING,
1806 "%s: err_cause=0x%x pp_flags=0x%x\n",
1807 __func__, edma_err_cause, pp->pp_flags);
1808 return 0; /* not handled */
1809 }
1810 return mv_handle_fbs_non_ncq_dev_err(ap);
1811 }
1812 return 0; /* not handled */
1813}
1814
Mark Lorda9010322008-05-02 02:14:02 -04001815static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
Mark Lord8f767f82008-04-19 14:53:07 -04001816{
Mark Lord8f767f82008-04-19 14:53:07 -04001817 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lorda9010322008-05-02 02:14:02 -04001818 char *when = "idle";
Mark Lord8f767f82008-04-19 14:53:07 -04001819
Mark Lord8f767f82008-04-19 14:53:07 -04001820 ata_ehi_clear_desc(ehi);
Mark Lorda9010322008-05-02 02:14:02 -04001821 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
1822 when = "disabled";
1823 } else if (edma_was_enabled) {
1824 when = "EDMA enabled";
Mark Lord8f767f82008-04-19 14:53:07 -04001825 } else {
1826 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1827 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
Mark Lorda9010322008-05-02 02:14:02 -04001828 when = "polling";
Mark Lord8f767f82008-04-19 14:53:07 -04001829 }
Mark Lorda9010322008-05-02 02:14:02 -04001830 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
Mark Lord8f767f82008-04-19 14:53:07 -04001831 ehi->err_mask |= AC_ERR_OTHER;
1832 ehi->action |= ATA_EH_RESET;
1833 ata_port_freeze(ap);
1834}
1835
Brett Russ05b308e2005-10-05 17:08:53 -04001836/**
Brett Russ05b308e2005-10-05 17:08:53 -04001837 * mv_err_intr - Handle error interrupts on the port
1838 * @ap: ATA channel to manipulate
Mark Lord8d073792008-04-19 15:07:49 -04001839 * @qc: affected command (non-NCQ), or NULL
Brett Russ05b308e2005-10-05 17:08:53 -04001840 *
Mark Lord8d073792008-04-19 15:07:49 -04001841 * Most cases require a full reset of the chip's state machine,
1842 * which also performs a COMRESET.
1843 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001844 *
1845 * LOCKING:
1846 * Inherited from caller.
1847 */
Mark Lord37b90462008-05-02 02:12:34 -04001848static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001849{
Brett Russ31961942005-09-30 01:36:00 -04001850 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001851 u32 edma_err_cause, eh_freeze_mask, serr = 0;
Mark Lorde4006072008-05-14 09:19:30 -04001852 u32 fis_cause = 0;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001853 struct mv_port_priv *pp = ap->private_data;
1854 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001855 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001856 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04001857 struct ata_queued_cmd *qc;
1858 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04001859
Mark Lord8d073792008-04-19 15:07:49 -04001860 /*
Mark Lord37b90462008-05-02 02:12:34 -04001861 * Read and clear the SError and err_cause bits.
Mark Lorde4006072008-05-14 09:19:30 -04001862 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
1863 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
Mark Lord8d073792008-04-19 15:07:49 -04001864 */
Mark Lord37b90462008-05-02 02:12:34 -04001865 sata_scr_read(&ap->link, SCR_ERROR, &serr);
1866 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1867
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001868 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lorde4006072008-05-14 09:19:30 -04001869 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1870 fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1871 writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1872 }
Mark Lord8d073792008-04-19 15:07:49 -04001873 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001874
Mark Lord4c299ca2008-05-02 02:16:20 -04001875 if (edma_err_cause & EDMA_ERR_DEV) {
1876 /*
1877 * Device errors during FIS-based switching operation
1878 * require special handling.
1879 */
1880 if (mv_handle_dev_err(ap, edma_err_cause))
1881 return;
1882 }
1883
Mark Lord37b90462008-05-02 02:12:34 -04001884 qc = mv_get_active_qc(ap);
1885 ata_ehi_clear_desc(ehi);
1886 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
1887 edma_err_cause, pp->pp_flags);
Mark Lorde4006072008-05-14 09:19:30 -04001888
Mark Lordc443c502008-05-14 09:24:39 -04001889 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lorde4006072008-05-14 09:19:30 -04001890 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
Mark Lordc443c502008-05-14 09:24:39 -04001891 if (fis_cause & SATA_FIS_IRQ_AN) {
1892 u32 ec = edma_err_cause &
1893 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
1894 sata_async_notification(ap);
1895 if (!ec)
1896 return; /* Just an AN; no need for the nukes */
1897 ata_ehi_push_desc(ehi, "SDB notify");
1898 }
1899 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001900 /*
Mark Lord352fab72008-04-19 14:43:42 -04001901 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001902 */
Mark Lord37b90462008-05-02 02:12:34 -04001903 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001904 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04001905 action |= ATA_EH_RESET;
1906 ata_ehi_push_desc(ehi, "dev error");
1907 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001908 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001909 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001910 EDMA_ERR_INTRL_PAR)) {
1911 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001912 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001913 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001914 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001915 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1916 ata_ehi_hotplugged(ehi);
1917 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001918 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001919 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001920 }
1921
Mark Lord352fab72008-04-19 14:43:42 -04001922 /*
1923 * Gen-I has a different SELF_DIS bit,
1924 * different FREEZE bits, and no SERR bit:
1925 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001926 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001927 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001928 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001929 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001930 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001931 }
1932 } else {
1933 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001934 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001935 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001936 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001937 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001938 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001939 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1940 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001941 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001942 }
1943 }
Brett Russ20f733e2005-09-01 18:26:17 -04001944
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001945 if (!err_mask) {
1946 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001947 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001948 }
1949
1950 ehi->serror |= serr;
1951 ehi->action |= action;
1952
1953 if (qc)
1954 qc->err_mask |= err_mask;
1955 else
1956 ehi->err_mask |= err_mask;
1957
Mark Lord37b90462008-05-02 02:12:34 -04001958 if (err_mask == AC_ERR_DEV) {
1959 /*
1960 * Cannot do ata_port_freeze() here,
1961 * because it would kill PIO access,
1962 * which is needed for further diagnosis.
1963 */
1964 mv_eh_freeze(ap);
1965 abort = 1;
1966 } else if (edma_err_cause & eh_freeze_mask) {
1967 /*
1968 * Note to self: ata_port_freeze() calls ata_port_abort()
1969 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001970 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04001971 } else {
1972 abort = 1;
1973 }
1974
1975 if (abort) {
1976 if (qc)
1977 ata_link_abort(qc->dev->link);
1978 else
1979 ata_port_abort(ap);
1980 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001981}
1982
Mark Lordfcfb1f72008-04-19 15:06:40 -04001983static void mv_process_crpb_response(struct ata_port *ap,
1984 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1985{
1986 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1987
1988 if (qc) {
1989 u8 ata_status;
1990 u16 edma_status = le16_to_cpu(response->flags);
1991 /*
1992 * edma_status from a response queue entry:
1993 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1994 * MSB is saved ATA status from command completion.
1995 */
1996 if (!ncq_enabled) {
1997 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1998 if (err_cause) {
1999 /*
2000 * Error will be seen/handled by mv_err_intr().
2001 * So do nothing at all here.
2002 */
2003 return;
2004 }
2005 }
2006 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04002007 if (!ac_err_mask(ata_status))
2008 ata_qc_complete(qc);
2009 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04002010 } else {
2011 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
2012 __func__, tag);
2013 }
2014}
2015
2016static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002017{
2018 void __iomem *port_mmio = mv_ap_base(ap);
2019 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002020 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002021 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002022 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002023
Mark Lordfcfb1f72008-04-19 15:06:40 -04002024 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002025 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2026 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2027
Mark Lordfcfb1f72008-04-19 15:06:40 -04002028 /* Process new responses from since the last time we looked */
2029 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002030 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002031 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002032
Mark Lordfcfb1f72008-04-19 15:06:40 -04002033 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002034
Mark Lordfcfb1f72008-04-19 15:06:40 -04002035 if (IS_GEN_I(hpriv)) {
2036 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002037 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002038 } else {
2039 /* Gen II/IIE: get command tag from CRPB entry */
2040 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002041 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04002042 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002043 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002044 }
2045
Mark Lord352fab72008-04-19 14:43:42 -04002046 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002047 if (work_done)
2048 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04002049 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002050 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002051}
2052
Mark Lorda9010322008-05-02 02:14:02 -04002053static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2054{
2055 struct mv_port_priv *pp;
2056 int edma_was_enabled;
2057
2058 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2059 mv_unexpected_intr(ap, 0);
2060 return;
2061 }
2062 /*
2063 * Grab a snapshot of the EDMA_EN flag setting,
2064 * so that we have a consistent view for this port,
2065 * even if something we call of our routines changes it.
2066 */
2067 pp = ap->private_data;
2068 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2069 /*
2070 * Process completed CRPB response(s) before other events.
2071 */
2072 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2073 mv_process_crpb_entries(ap, pp);
Mark Lord4c299ca2008-05-02 02:16:20 -04002074 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2075 mv_handle_fbs_ncq_dev_err(ap);
Mark Lorda9010322008-05-02 02:14:02 -04002076 }
2077 /*
2078 * Handle chip-reported errors, or continue on to handle PIO.
2079 */
2080 if (unlikely(port_cause & ERR_IRQ)) {
2081 mv_err_intr(ap);
2082 } else if (!edma_was_enabled) {
2083 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2084 if (qc)
2085 ata_sff_host_intr(ap, qc);
2086 else
2087 mv_unexpected_intr(ap, edma_was_enabled);
2088 }
2089}
2090
Brett Russ05b308e2005-10-05 17:08:53 -04002091/**
2092 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04002093 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04002094 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04002095 *
2096 * LOCKING:
2097 * Inherited from caller.
2098 */
Mark Lord7368f912008-04-25 11:24:24 -04002099static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04002100{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002101 struct mv_host_priv *hpriv = host->private_data;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002102 void __iomem *mmio = hpriv->base, *hc_mmio;
Mark Lorda3718c12008-04-19 15:07:18 -04002103 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04002104
Mark Lorda3718c12008-04-19 15:07:18 -04002105 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04002106 struct ata_port *ap = host->ports[port];
Mark Lordeabd5eb2008-05-02 02:13:27 -04002107 unsigned int p, shift, hardport, port_cause;
2108
Mark Lorda3718c12008-04-19 15:07:18 -04002109 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lorda3718c12008-04-19 15:07:18 -04002110 /*
Mark Lordeabd5eb2008-05-02 02:13:27 -04002111 * Each hc within the host has its own hc_irq_cause register,
2112 * where the interrupting ports bits get ack'd.
Mark Lorda3718c12008-04-19 15:07:18 -04002113 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002114 if (hardport == 0) { /* first port on this hc ? */
2115 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2116 u32 port_mask, ack_irqs;
2117 /*
2118 * Skip this entire hc if nothing pending for any ports
2119 */
2120 if (!hc_cause) {
2121 port += MV_PORTS_PER_HC - 1;
2122 continue;
2123 }
2124 /*
2125 * We don't need/want to read the hc_irq_cause register,
2126 * because doing so hurts performance, and
2127 * main_irq_cause already gives us everything we need.
2128 *
2129 * But we do have to *write* to the hc_irq_cause to ack
2130 * the ports that we are handling this time through.
2131 *
2132 * This requires that we create a bitmap for those
2133 * ports which interrupted us, and use that bitmap
2134 * to ack (only) those ports via hc_irq_cause.
2135 */
2136 ack_irqs = 0;
2137 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2138 if ((port + p) >= hpriv->n_ports)
2139 break;
2140 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2141 if (hc_cause & port_mask)
2142 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2143 }
Mark Lorda3718c12008-04-19 15:07:18 -04002144 hc_mmio = mv_hc_base_from_port(mmio, port);
Mark Lordeabd5eb2008-05-02 02:13:27 -04002145 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lorda3718c12008-04-19 15:07:18 -04002146 handled = 1;
2147 }
Mark Lorda9010322008-05-02 02:14:02 -04002148 /*
2149 * Handle interrupts signalled for this port:
2150 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002151 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda9010322008-05-02 02:14:02 -04002152 if (port_cause)
2153 mv_port_intr(ap, port_cause);
Brett Russ20f733e2005-09-01 18:26:17 -04002154 }
Mark Lorda3718c12008-04-19 15:07:18 -04002155 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04002156}
2157
Mark Lorda3718c12008-04-19 15:07:18 -04002158static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002159{
Mark Lord02a121d2007-12-01 13:07:22 -05002160 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002161 struct ata_port *ap;
2162 struct ata_queued_cmd *qc;
2163 struct ata_eh_info *ehi;
2164 unsigned int i, err_mask, printed = 0;
2165 u32 err_cause;
2166
Mark Lord02a121d2007-12-01 13:07:22 -05002167 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002168
2169 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2170 err_cause);
2171
2172 DPRINTK("All regs @ PCI error\n");
2173 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2174
Mark Lord02a121d2007-12-01 13:07:22 -05002175 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002176
2177 for (i = 0; i < host->n_ports; i++) {
2178 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09002179 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002180 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002181 ata_ehi_clear_desc(ehi);
2182 if (!printed++)
2183 ata_ehi_push_desc(ehi,
2184 "PCI err cause 0x%08x", err_cause);
2185 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002186 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002187 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002188 if (qc)
2189 qc->err_mask |= err_mask;
2190 else
2191 ehi->err_mask |= err_mask;
2192
2193 ata_port_freeze(ap);
2194 }
2195 }
Mark Lorda3718c12008-04-19 15:07:18 -04002196 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002197}
2198
Brett Russ05b308e2005-10-05 17:08:53 -04002199/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002200 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04002201 * @irq: unused
2202 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04002203 *
2204 * Read the read only register to determine if any host
2205 * controllers have pending interrupts. If so, call lower level
2206 * routine to handle. Also check for PCI errors which are only
2207 * reported here.
2208 *
Jeff Garzik8b260242005-11-12 12:32:50 -05002209 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04002210 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04002211 * interrupts.
2212 */
David Howells7d12e782006-10-05 14:55:46 +01002213static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04002214{
Jeff Garzikcca39742006-08-24 03:19:22 -04002215 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002216 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04002217 unsigned int handled = 0;
Mark Lord96e2c4872008-05-17 13:38:00 -04002218 u32 main_irq_cause, pending_irqs;
Brett Russ20f733e2005-09-01 18:26:17 -04002219
Mark Lord646a4da2008-01-26 18:30:37 -05002220 spin_lock(&host->lock);
Mark Lord7368f912008-04-25 11:24:24 -04002221 main_irq_cause = readl(hpriv->main_irq_cause_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -04002222 pending_irqs = main_irq_cause & hpriv->main_irq_mask;
Mark Lord352fab72008-04-19 14:43:42 -04002223 /*
2224 * Deal with cases where we either have nothing pending, or have read
2225 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04002226 */
Mark Lorda44253d2008-05-17 13:37:07 -04002227 if (pending_irqs && main_irq_cause != 0xffffffffU) {
2228 if (unlikely((pending_irqs & PCI_ERR) && HAS_PCI(host)))
Mark Lorda3718c12008-04-19 15:07:18 -04002229 handled = mv_pci_error(host, hpriv->base);
2230 else
Mark Lorda44253d2008-05-17 13:37:07 -04002231 handled = mv_host_intr(host, pending_irqs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002232 }
Jeff Garzikcca39742006-08-24 03:19:22 -04002233 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04002234 return IRQ_RETVAL(handled);
2235}
2236
Jeff Garzikc9d39132005-11-13 17:47:51 -05002237static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2238{
2239 unsigned int ofs;
2240
2241 switch (sc_reg_in) {
2242 case SCR_STATUS:
2243 case SCR_ERROR:
2244 case SCR_CONTROL:
2245 ofs = sc_reg_in * sizeof(u32);
2246 break;
2247 default:
2248 ofs = 0xffffffffU;
2249 break;
2250 }
2251 return ofs;
2252}
2253
Tejun Heoda3dbb12007-07-16 14:29:40 +09002254static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002255{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002256 struct mv_host_priv *hpriv = ap->host->private_data;
2257 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002258 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002259 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2260
Tejun Heoda3dbb12007-07-16 14:29:40 +09002261 if (ofs != 0xffffffffU) {
2262 *val = readl(addr + ofs);
2263 return 0;
2264 } else
2265 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002266}
2267
Tejun Heoda3dbb12007-07-16 14:29:40 +09002268static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002269{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002270 struct mv_host_priv *hpriv = ap->host->private_data;
2271 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002272 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002273 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2274
Tejun Heoda3dbb12007-07-16 14:29:40 +09002275 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09002276 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09002277 return 0;
2278 } else
2279 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002280}
2281
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002282static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05002283{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002284 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05002285 int early_5080;
2286
Auke Kok44c10132007-06-08 15:46:36 -07002287 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05002288
2289 if (!early_5080) {
2290 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2291 tmp |= (1 << 0);
2292 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2293 }
2294
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002295 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05002296}
2297
2298static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2299{
Mark Lord8e7decd2008-05-02 02:07:51 -04002300 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002301}
2302
Jeff Garzik47c2b672005-11-12 21:13:17 -05002303static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002304 void __iomem *mmio)
2305{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002306 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2307 u32 tmp;
2308
2309 tmp = readl(phy_mmio + MV5_PHY_MODE);
2310
2311 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2312 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002313}
2314
Jeff Garzik47c2b672005-11-12 21:13:17 -05002315static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002316{
Jeff Garzik522479f2005-11-12 22:14:02 -05002317 u32 tmp;
2318
Mark Lord8e7decd2008-05-02 02:07:51 -04002319 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002320
2321 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2322
2323 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2324 tmp |= ~(1 << 0);
2325 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002326}
2327
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002328static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2329 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002330{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002331 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2332 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2333 u32 tmp;
2334 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2335
2336 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002337 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002338 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002339 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002340
Mark Lord8e7decd2008-05-02 02:07:51 -04002341 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002342 tmp &= ~0x3;
2343 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002344 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002345 }
2346
2347 tmp = readl(phy_mmio + MV5_PHY_MODE);
2348 tmp &= ~mask;
2349 tmp |= hpriv->signal[port].pre;
2350 tmp |= hpriv->signal[port].amps;
2351 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002352}
2353
Jeff Garzikc9d39132005-11-13 17:47:51 -05002354
2355#undef ZERO
2356#define ZERO(reg) writel(0, port_mmio + (reg))
2357static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2358 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002359{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002360 void __iomem *port_mmio = mv_port_base(mmio, port);
2361
Mark Lorde12bef52008-03-31 19:33:56 -04002362 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002363
2364 ZERO(0x028); /* command */
2365 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2366 ZERO(0x004); /* timer */
2367 ZERO(0x008); /* irq err cause */
2368 ZERO(0x00c); /* irq err mask */
2369 ZERO(0x010); /* rq bah */
2370 ZERO(0x014); /* rq inp */
2371 ZERO(0x018); /* rq outp */
2372 ZERO(0x01c); /* respq bah */
2373 ZERO(0x024); /* respq outp */
2374 ZERO(0x020); /* respq inp */
2375 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002376 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002377}
2378#undef ZERO
2379
2380#define ZERO(reg) writel(0, hc_mmio + (reg))
2381static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2382 unsigned int hc)
2383{
2384 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2385 u32 tmp;
2386
2387 ZERO(0x00c);
2388 ZERO(0x010);
2389 ZERO(0x014);
2390 ZERO(0x018);
2391
2392 tmp = readl(hc_mmio + 0x20);
2393 tmp &= 0x1c1c1c1c;
2394 tmp |= 0x03030303;
2395 writel(tmp, hc_mmio + 0x20);
2396}
2397#undef ZERO
2398
2399static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2400 unsigned int n_hc)
2401{
2402 unsigned int hc, port;
2403
2404 for (hc = 0; hc < n_hc; hc++) {
2405 for (port = 0; port < MV_PORTS_PER_HC; port++)
2406 mv5_reset_hc_port(hpriv, mmio,
2407 (hc * MV_PORTS_PER_HC) + port);
2408
2409 mv5_reset_one_hc(hpriv, mmio, hc);
2410 }
2411
2412 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002413}
2414
Jeff Garzik101ffae2005-11-12 22:17:49 -05002415#undef ZERO
2416#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002417static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002418{
Mark Lord02a121d2007-12-01 13:07:22 -05002419 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002420 u32 tmp;
2421
Mark Lord8e7decd2008-05-02 02:07:51 -04002422 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002423 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002424 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002425
2426 ZERO(MV_PCI_DISC_TIMER);
2427 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002428 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002429 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002430 ZERO(hpriv->irq_cause_ofs);
2431 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002432 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2433 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2434 ZERO(MV_PCI_ERR_ATTRIBUTE);
2435 ZERO(MV_PCI_ERR_COMMAND);
2436}
2437#undef ZERO
2438
2439static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2440{
2441 u32 tmp;
2442
2443 mv5_reset_flash(hpriv, mmio);
2444
Mark Lord8e7decd2008-05-02 02:07:51 -04002445 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002446 tmp &= 0x3;
2447 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002448 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002449}
2450
2451/**
2452 * mv6_reset_hc - Perform the 6xxx global soft reset
2453 * @mmio: base address of the HBA
2454 *
2455 * This routine only applies to 6xxx parts.
2456 *
2457 * LOCKING:
2458 * Inherited from caller.
2459 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002460static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2461 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002462{
2463 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2464 int i, rc = 0;
2465 u32 t;
2466
2467 /* Following procedure defined in PCI "main command and status
2468 * register" table.
2469 */
2470 t = readl(reg);
2471 writel(t | STOP_PCI_MASTER, reg);
2472
2473 for (i = 0; i < 1000; i++) {
2474 udelay(1);
2475 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002476 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002477 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002478 }
2479 if (!(PCI_MASTER_EMPTY & t)) {
2480 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2481 rc = 1;
2482 goto done;
2483 }
2484
2485 /* set reset */
2486 i = 5;
2487 do {
2488 writel(t | GLOB_SFT_RST, reg);
2489 t = readl(reg);
2490 udelay(1);
2491 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2492
2493 if (!(GLOB_SFT_RST & t)) {
2494 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2495 rc = 1;
2496 goto done;
2497 }
2498
2499 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2500 i = 5;
2501 do {
2502 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2503 t = readl(reg);
2504 udelay(1);
2505 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2506
2507 if (GLOB_SFT_RST & t) {
2508 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2509 rc = 1;
2510 }
2511done:
2512 return rc;
2513}
2514
Jeff Garzik47c2b672005-11-12 21:13:17 -05002515static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002516 void __iomem *mmio)
2517{
2518 void __iomem *port_mmio;
2519 u32 tmp;
2520
Mark Lord8e7decd2008-05-02 02:07:51 -04002521 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002522 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002523 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002524 hpriv->signal[idx].pre = 0x1 << 5;
2525 return;
2526 }
2527
2528 port_mmio = mv_port_base(mmio, idx);
2529 tmp = readl(port_mmio + PHY_MODE2);
2530
2531 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2532 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2533}
2534
Jeff Garzik47c2b672005-11-12 21:13:17 -05002535static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002536{
Mark Lord8e7decd2008-05-02 02:07:51 -04002537 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002538}
2539
Jeff Garzikc9d39132005-11-13 17:47:51 -05002540static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002541 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002542{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002543 void __iomem *port_mmio = mv_port_base(mmio, port);
2544
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002545 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002546 int fix_phy_mode2 =
2547 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002548 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002549 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2550 u32 m2, tmp;
2551
2552 if (fix_phy_mode2) {
2553 m2 = readl(port_mmio + PHY_MODE2);
2554 m2 &= ~(1 << 16);
2555 m2 |= (1 << 31);
2556 writel(m2, port_mmio + PHY_MODE2);
2557
2558 udelay(200);
2559
2560 m2 = readl(port_mmio + PHY_MODE2);
2561 m2 &= ~((1 << 16) | (1 << 31));
2562 writel(m2, port_mmio + PHY_MODE2);
2563
2564 udelay(200);
2565 }
2566
2567 /* who knows what this magic does */
2568 tmp = readl(port_mmio + PHY_MODE3);
2569 tmp &= ~0x7F800000;
2570 tmp |= 0x2A800000;
2571 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002572
2573 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002574 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002575
2576 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002577
2578 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002579 tmp = readl(port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002580
Mark Lorde12bef52008-03-31 19:33:56 -04002581 /* workaround for errata FEr SATA#10 (part 1) */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002582 m4 = (m4 & ~(1 << 1)) | (1 << 0);
2583
2584 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002585
2586 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002587 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002588 }
2589
2590 /* Revert values of pre-emphasis and signal amps to the saved ones */
2591 m2 = readl(port_mmio + PHY_MODE2);
2592
2593 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002594 m2 |= hpriv->signal[port].amps;
2595 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002596 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002597
Jeff Garzike4e7b892006-01-31 12:18:41 -05002598 /* according to mvSata 3.6.1, some IIE values are fixed */
2599 if (IS_GEN_IIE(hpriv)) {
2600 m2 &= ~0xC30FF01F;
2601 m2 |= 0x0000900F;
2602 }
2603
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002604 writel(m2, port_mmio + PHY_MODE2);
2605}
2606
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002607/* TODO: use the generic LED interface to configure the SATA Presence */
2608/* & Acitivy LEDs on the board */
2609static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2610 void __iomem *mmio)
2611{
2612 return;
2613}
2614
2615static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2616 void __iomem *mmio)
2617{
2618 void __iomem *port_mmio;
2619 u32 tmp;
2620
2621 port_mmio = mv_port_base(mmio, idx);
2622 tmp = readl(port_mmio + PHY_MODE2);
2623
2624 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2625 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2626}
2627
2628#undef ZERO
2629#define ZERO(reg) writel(0, port_mmio + (reg))
2630static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2631 void __iomem *mmio, unsigned int port)
2632{
2633 void __iomem *port_mmio = mv_port_base(mmio, port);
2634
Mark Lorde12bef52008-03-31 19:33:56 -04002635 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002636
2637 ZERO(0x028); /* command */
2638 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2639 ZERO(0x004); /* timer */
2640 ZERO(0x008); /* irq err cause */
2641 ZERO(0x00c); /* irq err mask */
2642 ZERO(0x010); /* rq bah */
2643 ZERO(0x014); /* rq inp */
2644 ZERO(0x018); /* rq outp */
2645 ZERO(0x01c); /* respq bah */
2646 ZERO(0x024); /* respq outp */
2647 ZERO(0x020); /* respq inp */
2648 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002649 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002650}
2651
2652#undef ZERO
2653
2654#define ZERO(reg) writel(0, hc_mmio + (reg))
2655static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2656 void __iomem *mmio)
2657{
2658 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2659
2660 ZERO(0x00c);
2661 ZERO(0x010);
2662 ZERO(0x014);
2663
2664}
2665
2666#undef ZERO
2667
2668static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2669 void __iomem *mmio, unsigned int n_hc)
2670{
2671 unsigned int port;
2672
2673 for (port = 0; port < hpriv->n_ports; port++)
2674 mv_soc_reset_hc_port(hpriv, mmio, port);
2675
2676 mv_soc_reset_one_hc(hpriv, mmio);
2677
2678 return 0;
2679}
2680
2681static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2682 void __iomem *mmio)
2683{
2684 return;
2685}
2686
2687static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2688{
2689 return;
2690}
2691
Mark Lord8e7decd2008-05-02 02:07:51 -04002692static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002693{
Mark Lord8e7decd2008-05-02 02:07:51 -04002694 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002695
Mark Lord8e7decd2008-05-02 02:07:51 -04002696 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002697 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002698 ifcfg |= (1 << 7); /* enable gen2i speed */
2699 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002700}
2701
Mark Lorde12bef52008-03-31 19:33:56 -04002702static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002703 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002704{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002705 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002706
Mark Lord8e7decd2008-05-02 02:07:51 -04002707 /*
2708 * The datasheet warns against setting EDMA_RESET when EDMA is active
2709 * (but doesn't say what the problem might be). So we first try
2710 * to disable the EDMA engine before doing the EDMA_RESET operation.
2711 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002712 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002713 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002714
Mark Lordb67a1062008-03-31 19:35:13 -04002715 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002716 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2717 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002718 }
Mark Lordb67a1062008-03-31 19:35:13 -04002719 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002720 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002721 * link, and physical layers. It resets all SATA interface registers
2722 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002723 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002724 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002725 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002726 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002727
Jeff Garzikc9d39132005-11-13 17:47:51 -05002728 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2729
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002730 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002731 mdelay(1);
2732}
2733
Mark Lorde49856d2008-04-16 14:59:07 -04002734static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002735{
Mark Lorde49856d2008-04-16 14:59:07 -04002736 if (sata_pmp_supported(ap)) {
2737 void __iomem *port_mmio = mv_ap_base(ap);
2738 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2739 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002740
Mark Lorde49856d2008-04-16 14:59:07 -04002741 if (old != pmp) {
2742 reg = (reg & ~0xf) | pmp;
2743 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2744 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002745 }
Brett Russ20f733e2005-09-01 18:26:17 -04002746}
2747
Mark Lorde49856d2008-04-16 14:59:07 -04002748static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2749 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002750{
Mark Lorde49856d2008-04-16 14:59:07 -04002751 mv_pmp_select(link->ap, sata_srst_pmp(link));
2752 return sata_std_hardreset(link, class, deadline);
2753}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002754
Mark Lorde49856d2008-04-16 14:59:07 -04002755static int mv_softreset(struct ata_link *link, unsigned int *class,
2756 unsigned long deadline)
2757{
2758 mv_pmp_select(link->ap, sata_srst_pmp(link));
2759 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002760}
2761
Tejun Heocc0680a2007-08-06 18:36:23 +09002762static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002763 unsigned long deadline)
2764{
Tejun Heocc0680a2007-08-06 18:36:23 +09002765 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002766 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002767 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002768 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002769 int rc, attempts = 0, extra = 0;
2770 u32 sstatus;
2771 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002772
Mark Lorde12bef52008-03-31 19:33:56 -04002773 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002774 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002775
Mark Lord0d8be5c2008-04-16 14:56:12 -04002776 /* Workaround for errata FEr SATA#10 (part 2) */
2777 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002778 const unsigned long *timing =
2779 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002780
Mark Lord17c5aab2008-04-16 14:56:51 -04002781 rc = sata_link_hardreset(link, timing, deadline + extra,
2782 &online, NULL);
Mark Lord9dcffd92008-05-14 09:18:12 -04002783 rc = online ? -EAGAIN : rc;
Mark Lord17c5aab2008-04-16 14:56:51 -04002784 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002785 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002786 sata_scr_read(link, SCR_STATUS, &sstatus);
2787 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2788 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002789 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002790 if (time_after(jiffies + HZ, deadline))
2791 extra = HZ; /* only extend it once, max */
2792 }
2793 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002794
Mark Lord17c5aab2008-04-16 14:56:51 -04002795 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002796}
2797
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002798static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002799{
Mark Lord1cfd19a2008-04-19 15:05:50 -04002800 mv_stop_edma(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04002801 mv_enable_port_irqs(ap, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002802}
2803
2804static void mv_eh_thaw(struct ata_port *ap)
2805{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002806 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordc4de5732008-05-17 13:35:21 -04002807 unsigned int port = ap->port_no;
2808 unsigned int hardport = mv_hardport_from_port(port);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002809 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002810 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04002811 u32 hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002812
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002813 /* clear EDMA errors on this port */
2814 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2815
2816 /* clear pending irq events */
2817 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002818 hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
2819 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002820
Mark Lord88e675e2008-05-17 13:36:30 -04002821 mv_enable_port_irqs(ap, ERR_IRQ);
Brett Russ31961942005-09-30 01:36:00 -04002822}
2823
Brett Russ05b308e2005-10-05 17:08:53 -04002824/**
2825 * mv_port_init - Perform some early initialization on a single port.
2826 * @port: libata data structure storing shadow register addresses
2827 * @port_mmio: base address of the port
2828 *
2829 * Initialize shadow register mmio addresses, clear outstanding
2830 * interrupts on the port, and unmask interrupts for the future
2831 * start of the port.
2832 *
2833 * LOCKING:
2834 * Inherited from caller.
2835 */
Brett Russ31961942005-09-30 01:36:00 -04002836static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2837{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002838 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002839 unsigned serr_ofs;
2840
Jeff Garzik8b260242005-11-12 12:32:50 -05002841 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002842 */
2843 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002844 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002845 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2846 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2847 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2848 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2849 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2850 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002851 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002852 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2853 /* special case: control/altstatus doesn't have ATA_REG_ address */
2854 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2855
2856 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002857 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002858
Brett Russ31961942005-09-30 01:36:00 -04002859 /* Clear any currently outstanding port interrupt conditions */
2860 serr_ofs = mv_scr_offset(SCR_ERROR);
2861 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2862 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2863
Mark Lord646a4da2008-01-26 18:30:37 -05002864 /* unmask all non-transient EDMA error interrupts */
2865 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002866
Jeff Garzik8b260242005-11-12 12:32:50 -05002867 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002868 readl(port_mmio + EDMA_CFG_OFS),
2869 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2870 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002871}
2872
Mark Lord616d4a92008-05-02 02:08:32 -04002873static unsigned int mv_in_pcix_mode(struct ata_host *host)
2874{
2875 struct mv_host_priv *hpriv = host->private_data;
2876 void __iomem *mmio = hpriv->base;
2877 u32 reg;
2878
2879 if (!HAS_PCI(host) || !IS_PCIE(hpriv))
2880 return 0; /* not PCI-X capable */
2881 reg = readl(mmio + MV_PCI_MODE_OFS);
2882 if ((reg & MV_PCI_MODE_MASK) == 0)
2883 return 0; /* conventional PCI mode */
2884 return 1; /* chip is in PCI-X mode */
2885}
2886
2887static int mv_pci_cut_through_okay(struct ata_host *host)
2888{
2889 struct mv_host_priv *hpriv = host->private_data;
2890 void __iomem *mmio = hpriv->base;
2891 u32 reg;
2892
2893 if (!mv_in_pcix_mode(host)) {
2894 reg = readl(mmio + PCI_COMMAND_OFS);
2895 if (reg & PCI_COMMAND_MRDTRIG)
2896 return 0; /* not okay */
2897 }
2898 return 1; /* okay */
2899}
2900
Tejun Heo4447d352007-04-17 23:44:08 +09002901static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002902{
Tejun Heo4447d352007-04-17 23:44:08 +09002903 struct pci_dev *pdev = to_pci_dev(host->dev);
2904 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002905 u32 hp_flags = hpriv->hp_flags;
2906
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002907 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002908 case chip_5080:
2909 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002910 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002911
Auke Kok44c10132007-06-08 15:46:36 -07002912 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002913 case 0x1:
2914 hp_flags |= MV_HP_ERRATA_50XXB0;
2915 break;
2916 case 0x3:
2917 hp_flags |= MV_HP_ERRATA_50XXB2;
2918 break;
2919 default:
2920 dev_printk(KERN_WARNING, &pdev->dev,
2921 "Applying 50XXB2 workarounds to unknown rev\n");
2922 hp_flags |= MV_HP_ERRATA_50XXB2;
2923 break;
2924 }
2925 break;
2926
2927 case chip_504x:
2928 case chip_508x:
2929 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002930 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002931
Auke Kok44c10132007-06-08 15:46:36 -07002932 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002933 case 0x0:
2934 hp_flags |= MV_HP_ERRATA_50XXB0;
2935 break;
2936 case 0x3:
2937 hp_flags |= MV_HP_ERRATA_50XXB2;
2938 break;
2939 default:
2940 dev_printk(KERN_WARNING, &pdev->dev,
2941 "Applying B2 workarounds to unknown rev\n");
2942 hp_flags |= MV_HP_ERRATA_50XXB2;
2943 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002944 }
2945 break;
2946
2947 case chip_604x:
2948 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002949 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002950 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002951
Auke Kok44c10132007-06-08 15:46:36 -07002952 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002953 case 0x7:
2954 hp_flags |= MV_HP_ERRATA_60X1B2;
2955 break;
2956 case 0x9:
2957 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002958 break;
2959 default:
2960 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002961 "Applying B2 workarounds to unknown rev\n");
2962 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002963 break;
2964 }
2965 break;
2966
Jeff Garzike4e7b892006-01-31 12:18:41 -05002967 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04002968 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05002969 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2970 (pdev->device == 0x2300 || pdev->device == 0x2310))
2971 {
Mark Lord4e520032007-12-11 12:58:05 -05002972 /*
2973 * Highpoint RocketRAID PCIe 23xx series cards:
2974 *
2975 * Unconfigured drives are treated as "Legacy"
2976 * by the BIOS, and it overwrites sector 8 with
2977 * a "Lgcy" metadata block prior to Linux boot.
2978 *
2979 * Configured drives (RAID or JBOD) leave sector 8
2980 * alone, but instead overwrite a high numbered
2981 * sector for the RAID metadata. This sector can
2982 * be determined exactly, by truncating the physical
2983 * drive capacity to a nice even GB value.
2984 *
2985 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
2986 *
2987 * Warn the user, lest they think we're just buggy.
2988 */
2989 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
2990 " BIOS CORRUPTS DATA on all attached drives,"
2991 " regardless of if/how they are configured."
2992 " BEWARE!\n");
2993 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
2994 " use sectors 8-9 on \"Legacy\" drives,"
2995 " and avoid the final two gigabytes on"
2996 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05002997 }
Mark Lord8e7decd2008-05-02 02:07:51 -04002998 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05002999 case chip_6042:
3000 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003001 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04003002 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3003 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003004
Auke Kok44c10132007-06-08 15:46:36 -07003005 switch (pdev->revision) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05003006 case 0x0:
3007 hp_flags |= MV_HP_ERRATA_XX42A0;
3008 break;
3009 case 0x1:
3010 hp_flags |= MV_HP_ERRATA_60X1C0;
3011 break;
3012 default:
3013 dev_printk(KERN_WARNING, &pdev->dev,
3014 "Applying 60X1C0 workarounds to unknown rev\n");
3015 hp_flags |= MV_HP_ERRATA_60X1C0;
3016 break;
3017 }
3018 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003019 case chip_soc:
3020 hpriv->ops = &mv_soc_ops;
3021 hp_flags |= MV_HP_ERRATA_60X1C0;
3022 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003023
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003024 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003025 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003026 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003027 return 1;
3028 }
3029
3030 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05003031 if (hp_flags & MV_HP_PCIE) {
3032 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
3033 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
3034 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3035 } else {
3036 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
3037 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
3038 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3039 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003040
3041 return 0;
3042}
3043
Brett Russ05b308e2005-10-05 17:08:53 -04003044/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05003045 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09003046 * @host: ATA host to initialize
3047 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04003048 *
3049 * If possible, do an early global reset of the host. Then do
3050 * our port init and clear/unmask all/relevant host interrupts.
3051 *
3052 * LOCKING:
3053 * Inherited from caller.
3054 */
Tejun Heo4447d352007-04-17 23:44:08 +09003055static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04003056{
3057 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09003058 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003059 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003060
Tejun Heo4447d352007-04-17 23:44:08 +09003061 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003062 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04003063 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003064
3065 if (HAS_PCI(host)) {
Mark Lord7368f912008-04-25 11:24:24 -04003066 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
3067 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003068 } else {
Mark Lord7368f912008-04-25 11:24:24 -04003069 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
3070 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003071 }
Mark Lord352fab72008-04-19 14:43:42 -04003072
3073 /* global interrupt mask: 0 == mask everything */
Mark Lordc4de5732008-05-17 13:35:21 -04003074 mv_set_main_irq_mask(host, ~0, 0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003075
Tejun Heo4447d352007-04-17 23:44:08 +09003076 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003077
Tejun Heo4447d352007-04-17 23:44:08 +09003078 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05003079 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003080
Jeff Garzikc9d39132005-11-13 17:47:51 -05003081 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003082 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003083 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04003084
Jeff Garzik522479f2005-11-12 22:14:02 -05003085 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003086 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003087 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003088
Tejun Heo4447d352007-04-17 23:44:08 +09003089 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09003090 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003091 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09003092
3093 mv_port_init(&ap->ioaddr, port_mmio);
3094
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003095#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003096 if (HAS_PCI(host)) {
3097 unsigned int offset = port_mmio - mmio;
3098 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3099 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3100 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003101#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003102 }
3103
3104 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04003105 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3106
3107 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3108 "(before clear)=0x%08x\n", hc,
3109 readl(hc_mmio + HC_CFG_OFS),
3110 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3111
3112 /* Clear any currently outstanding hc interrupt conditions */
3113 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003114 }
3115
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003116 if (HAS_PCI(host)) {
3117 /* Clear any currently outstanding host interrupt conditions */
3118 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04003119
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003120 /* and unmask interrupt generation for host regs */
3121 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
Jeff Garzikfb621e22007-02-25 04:19:45 -05003122
Mark Lord51de32d2008-05-17 13:34:42 -04003123 /*
3124 * enable only global host interrupts for now.
3125 * The per-port interrupts get done later as ports are set up.
3126 */
Mark Lordc4de5732008-05-17 13:35:21 -04003127 mv_set_main_irq_mask(host, 0, PCI_ERR);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003128 }
Brett Russ31961942005-09-30 01:36:00 -04003129done:
Brett Russ20f733e2005-09-01 18:26:17 -04003130 return rc;
3131}
3132
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003133static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3134{
3135 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3136 MV_CRQB_Q_SZ, 0);
3137 if (!hpriv->crqb_pool)
3138 return -ENOMEM;
3139
3140 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3141 MV_CRPB_Q_SZ, 0);
3142 if (!hpriv->crpb_pool)
3143 return -ENOMEM;
3144
3145 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3146 MV_SG_TBL_SZ, 0);
3147 if (!hpriv->sg_tbl_pool)
3148 return -ENOMEM;
3149
3150 return 0;
3151}
3152
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003153static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3154 struct mbus_dram_target_info *dram)
3155{
3156 int i;
3157
3158 for (i = 0; i < 4; i++) {
3159 writel(0, hpriv->base + WINDOW_CTRL(i));
3160 writel(0, hpriv->base + WINDOW_BASE(i));
3161 }
3162
3163 for (i = 0; i < dram->num_cs; i++) {
3164 struct mbus_dram_window *cs = dram->cs + i;
3165
3166 writel(((cs->size - 1) & 0xffff0000) |
3167 (cs->mbus_attr << 8) |
3168 (dram->mbus_dram_target_id << 4) | 1,
3169 hpriv->base + WINDOW_CTRL(i));
3170 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3171 }
3172}
3173
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003174/**
3175 * mv_platform_probe - handle a positive probe of an soc Marvell
3176 * host
3177 * @pdev: platform device found
3178 *
3179 * LOCKING:
3180 * Inherited from caller.
3181 */
3182static int mv_platform_probe(struct platform_device *pdev)
3183{
3184 static int printed_version;
3185 const struct mv_sata_platform_data *mv_platform_data;
3186 const struct ata_port_info *ppi[] =
3187 { &mv_port_info[chip_soc], NULL };
3188 struct ata_host *host;
3189 struct mv_host_priv *hpriv;
3190 struct resource *res;
3191 int n_ports, rc;
3192
3193 if (!printed_version++)
3194 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3195
3196 /*
3197 * Simple resource validation ..
3198 */
3199 if (unlikely(pdev->num_resources != 2)) {
3200 dev_err(&pdev->dev, "invalid number of resources\n");
3201 return -EINVAL;
3202 }
3203
3204 /*
3205 * Get the register base first
3206 */
3207 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3208 if (res == NULL)
3209 return -EINVAL;
3210
3211 /* allocate host */
3212 mv_platform_data = pdev->dev.platform_data;
3213 n_ports = mv_platform_data->n_ports;
3214
3215 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3216 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3217
3218 if (!host || !hpriv)
3219 return -ENOMEM;
3220 host->private_data = hpriv;
3221 hpriv->n_ports = n_ports;
3222
3223 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11003224 hpriv->base = devm_ioremap(&pdev->dev, res->start,
3225 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003226 hpriv->base -= MV_SATAHC0_REG_BASE;
3227
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003228 /*
3229 * (Re-)program MBUS remapping windows if we are asked to.
3230 */
3231 if (mv_platform_data->dram != NULL)
3232 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
3233
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003234 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3235 if (rc)
3236 return rc;
3237
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003238 /* initialize adapter */
3239 rc = mv_init_host(host, chip_soc);
3240 if (rc)
3241 return rc;
3242
3243 dev_printk(KERN_INFO, &pdev->dev,
3244 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3245 host->n_ports);
3246
3247 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3248 IRQF_SHARED, &mv6_sht);
3249}
3250
3251/*
3252 *
3253 * mv_platform_remove - unplug a platform interface
3254 * @pdev: platform device
3255 *
3256 * A platform bus SATA device has been unplugged. Perform the needed
3257 * cleanup. Also called on module unload for any active devices.
3258 */
3259static int __devexit mv_platform_remove(struct platform_device *pdev)
3260{
3261 struct device *dev = &pdev->dev;
3262 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003263
3264 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003265 return 0;
3266}
3267
3268static struct platform_driver mv_platform_driver = {
3269 .probe = mv_platform_probe,
3270 .remove = __devexit_p(mv_platform_remove),
3271 .driver = {
3272 .name = DRV_NAME,
3273 .owner = THIS_MODULE,
3274 },
3275};
3276
3277
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003278#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003279static int mv_pci_init_one(struct pci_dev *pdev,
3280 const struct pci_device_id *ent);
3281
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003282
3283static struct pci_driver mv_pci_driver = {
3284 .name = DRV_NAME,
3285 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003286 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003287 .remove = ata_pci_remove_one,
3288};
3289
3290/*
3291 * module options
3292 */
3293static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3294
3295
3296/* move to PCI layer or libata core? */
3297static int pci_go_64(struct pci_dev *pdev)
3298{
3299 int rc;
3300
3301 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3302 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3303 if (rc) {
3304 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3305 if (rc) {
3306 dev_printk(KERN_ERR, &pdev->dev,
3307 "64-bit DMA enable failed\n");
3308 return rc;
3309 }
3310 }
3311 } else {
3312 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3313 if (rc) {
3314 dev_printk(KERN_ERR, &pdev->dev,
3315 "32-bit DMA enable failed\n");
3316 return rc;
3317 }
3318 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3319 if (rc) {
3320 dev_printk(KERN_ERR, &pdev->dev,
3321 "32-bit consistent DMA enable failed\n");
3322 return rc;
3323 }
3324 }
3325
3326 return rc;
3327}
3328
Brett Russ05b308e2005-10-05 17:08:53 -04003329/**
3330 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003331 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003332 *
3333 * FIXME: complete this.
3334 *
3335 * LOCKING:
3336 * Inherited from caller.
3337 */
Tejun Heo4447d352007-04-17 23:44:08 +09003338static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003339{
Tejun Heo4447d352007-04-17 23:44:08 +09003340 struct pci_dev *pdev = to_pci_dev(host->dev);
3341 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003342 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003343 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003344
3345 /* Use this to determine the HW stepping of the chip so we know
3346 * what errata to workaround
3347 */
Brett Russ31961942005-09-30 01:36:00 -04003348 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3349 if (scc == 0)
3350 scc_s = "SCSI";
3351 else if (scc == 0x01)
3352 scc_s = "RAID";
3353 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003354 scc_s = "?";
3355
3356 if (IS_GEN_I(hpriv))
3357 gen = "I";
3358 else if (IS_GEN_II(hpriv))
3359 gen = "II";
3360 else if (IS_GEN_IIE(hpriv))
3361 gen = "IIE";
3362 else
3363 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003364
Jeff Garzika9524a72005-10-30 14:39:11 -05003365 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003366 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3367 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003368 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3369}
3370
Brett Russ05b308e2005-10-05 17:08:53 -04003371/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003372 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003373 * @pdev: PCI device found
3374 * @ent: PCI device ID entry for the matched host
3375 *
3376 * LOCKING:
3377 * Inherited from caller.
3378 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003379static int mv_pci_init_one(struct pci_dev *pdev,
3380 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003381{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003382 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003383 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003384 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3385 struct ata_host *host;
3386 struct mv_host_priv *hpriv;
3387 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003388
Jeff Garzika9524a72005-10-30 14:39:11 -05003389 if (!printed_version++)
3390 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003391
Tejun Heo4447d352007-04-17 23:44:08 +09003392 /* allocate host */
3393 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3394
3395 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3396 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3397 if (!host || !hpriv)
3398 return -ENOMEM;
3399 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003400 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003401
3402 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003403 rc = pcim_enable_device(pdev);
3404 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003405 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003406
Tejun Heo0d5ff562007-02-01 15:06:36 +09003407 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3408 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003409 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003410 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003411 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003412 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003413 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003414
Jeff Garzikd88184f2007-02-26 01:26:06 -05003415 rc = pci_go_64(pdev);
3416 if (rc)
3417 return rc;
3418
Mark Lordda2fa9b2008-01-26 18:32:45 -05003419 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3420 if (rc)
3421 return rc;
3422
Brett Russ20f733e2005-09-01 18:26:17 -04003423 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003424 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003425 if (rc)
3426 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003427
Brett Russ31961942005-09-30 01:36:00 -04003428 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09003429 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04003430 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04003431
Brett Russ31961942005-09-30 01:36:00 -04003432 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003433 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003434
Tejun Heo4447d352007-04-17 23:44:08 +09003435 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003436 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003437 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003438 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003439}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003440#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003441
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003442static int mv_platform_probe(struct platform_device *pdev);
3443static int __devexit mv_platform_remove(struct platform_device *pdev);
3444
Brett Russ20f733e2005-09-01 18:26:17 -04003445static int __init mv_init(void)
3446{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003447 int rc = -ENODEV;
3448#ifdef CONFIG_PCI
3449 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003450 if (rc < 0)
3451 return rc;
3452#endif
3453 rc = platform_driver_register(&mv_platform_driver);
3454
3455#ifdef CONFIG_PCI
3456 if (rc < 0)
3457 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003458#endif
3459 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003460}
3461
3462static void __exit mv_exit(void)
3463{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003464#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003465 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003466#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003467 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003468}
3469
3470MODULE_AUTHOR("Brett Russ");
3471MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3472MODULE_LICENSE("GPL");
3473MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3474MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003475MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003476
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003477#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003478module_param(msi, int, 0444);
3479MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003480#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003481
Brett Russ20f733e2005-09-01 18:26:17 -04003482module_init(mv_init);
3483module_exit(mv_exit);