blob: b55dd839ddbd32a75982deeafa0dad049bcd1b1b [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Jeff Garzik8b260242005-11-12 12:32:50 -05004 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05005 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04006 *
7 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/init.h>
28#include <linux/blkdev.h>
29#include <linux/delay.h>
30#include <linux/interrupt.h>
31#include <linux/sched.h>
32#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050033#include <linux/device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040034#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050035#include <scsi/scsi_cmnd.h>
Brett Russ20f733e2005-09-01 18:26:17 -040036#include <linux/libata.h>
37#include <asm/io.h>
38
39#define DRV_NAME "sata_mv"
Jeff Garzike4e7b892006-01-31 12:18:41 -050040#define DRV_VERSION "0.6"
Brett Russ20f733e2005-09-01 18:26:17 -040041
42enum {
43 /* BAR's are enumerated in terms of pci_resource_start() terms */
44 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
45 MV_IO_BAR = 2, /* offset 0x18: IO space */
46 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
47
48 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
49 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
50
51 MV_PCI_REG_BASE = 0,
52 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
53 MV_SATAHC0_REG_BASE = 0x20000,
Jeff Garzik522479f2005-11-12 22:14:02 -050054 MV_FLASH_CTL = 0x1046c,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -050055 MV_GPIO_PORT_CTL = 0x104f0,
56 MV_RESET_CFG = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040057
58 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
59 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
60 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
61 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
62
Brett Russ31961942005-09-30 01:36:00 -040063 MV_USE_Q_DEPTH = ATA_DEF_QUEUE,
Brett Russ20f733e2005-09-01 18:26:17 -040064
Brett Russ31961942005-09-30 01:36:00 -040065 MV_MAX_Q_DEPTH = 32,
66 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
67
68 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
69 * CRPB needs alignment on a 256B boundary. Size == 256B
70 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
71 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
72 */
73 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
74 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
75 MV_MAX_SG_CT = 176,
76 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
77 MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),
78
Brett Russ20f733e2005-09-01 18:26:17 -040079 MV_PORTS_PER_HC = 4,
80 /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
81 MV_PORT_HC_SHIFT = 2,
Brett Russ31961942005-09-30 01:36:00 -040082 /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
Brett Russ20f733e2005-09-01 18:26:17 -040083 MV_PORT_MASK = 3,
84
85 /* Host Flags */
86 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
87 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Brett Russ31961942005-09-30 01:36:00 -040088 MV_COMMON_FLAGS = (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzik50630192005-12-13 02:29:45 -050089 ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
90 ATA_FLAG_NO_ATAPI),
Jeff Garzik47c2b672005-11-12 21:13:17 -050091 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -040092
Brett Russ31961942005-09-30 01:36:00 -040093 CRQB_FLAG_READ = (1 << 0),
94 CRQB_TAG_SHIFT = 1,
95 CRQB_CMD_ADDR_SHIFT = 8,
96 CRQB_CMD_CS = (0x2 << 11),
97 CRQB_CMD_LAST = (1 << 15),
98
99 CRPB_FLAG_STATUS_SHIFT = 8,
100
101 EPRD_FLAG_END_OF_TBL = (1 << 31),
102
Brett Russ20f733e2005-09-01 18:26:17 -0400103 /* PCI interface registers */
104
Brett Russ31961942005-09-30 01:36:00 -0400105 PCI_COMMAND_OFS = 0xc00,
106
Brett Russ20f733e2005-09-01 18:26:17 -0400107 PCI_MAIN_CMD_STS_OFS = 0xd30,
108 STOP_PCI_MASTER = (1 << 2),
109 PCI_MASTER_EMPTY = (1 << 3),
110 GLOB_SFT_RST = (1 << 4),
111
Jeff Garzik522479f2005-11-12 22:14:02 -0500112 MV_PCI_MODE = 0xd00,
113 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
114 MV_PCI_DISC_TIMER = 0xd04,
115 MV_PCI_MSI_TRIGGER = 0xc38,
116 MV_PCI_SERR_MASK = 0xc28,
117 MV_PCI_XBAR_TMOUT = 0x1d04,
118 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
119 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
120 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
121 MV_PCI_ERR_COMMAND = 0x1d50,
122
123 PCI_IRQ_CAUSE_OFS = 0x1d58,
124 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400125 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
126
127 HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
128 HC_MAIN_IRQ_MASK_OFS = 0x1d64,
129 PORT0_ERR = (1 << 0), /* shift by port # */
130 PORT0_DONE = (1 << 1), /* shift by port # */
131 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
132 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
133 PCI_ERR = (1 << 18),
134 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
135 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
136 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
137 GPIO_INT = (1 << 22),
138 SELF_INT = (1 << 23),
139 TWSI_INT = (1 << 24),
140 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500141 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400142 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
143 HC_MAIN_RSVD),
144
145 /* SATAHC registers */
146 HC_CFG_OFS = 0,
147
148 HC_IRQ_CAUSE_OFS = 0x14,
Brett Russ31961942005-09-30 01:36:00 -0400149 CRPB_DMA_DONE = (1 << 0), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400150 HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */
151 DEV_IRQ = (1 << 8), /* shift by port # */
152
153 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400154 SHD_BLK_OFS = 0x100,
155 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400156
157 /* SATA registers */
158 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
159 SATA_ACTIVE_OFS = 0x350,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500160 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500161 PHY_MODE4 = 0x314,
162 PHY_MODE2 = 0x330,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500163 MV5_PHY_MODE = 0x74,
164 MV5_LT_MODE = 0x30,
165 MV5_PHY_CTL = 0x0C,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500166 SATA_INTERFACE_CTL = 0x050,
167
168 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400169
170 /* Port registers */
171 EDMA_CFG_OFS = 0,
Brett Russ31961942005-09-30 01:36:00 -0400172 EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */
173 EDMA_CFG_NCQ = (1 << 5),
174 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
175 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
176 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Brett Russ20f733e2005-09-01 18:26:17 -0400177
178 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
179 EDMA_ERR_IRQ_MASK_OFS = 0xc,
180 EDMA_ERR_D_PAR = (1 << 0),
181 EDMA_ERR_PRD_PAR = (1 << 1),
182 EDMA_ERR_DEV = (1 << 2),
183 EDMA_ERR_DEV_DCON = (1 << 3),
184 EDMA_ERR_DEV_CON = (1 << 4),
185 EDMA_ERR_SERR = (1 << 5),
186 EDMA_ERR_SELF_DIS = (1 << 7),
187 EDMA_ERR_BIST_ASYNC = (1 << 8),
188 EDMA_ERR_CRBQ_PAR = (1 << 9),
189 EDMA_ERR_CRPB_PAR = (1 << 10),
190 EDMA_ERR_INTRL_PAR = (1 << 11),
191 EDMA_ERR_IORDY = (1 << 12),
192 EDMA_ERR_LNK_CTRL_RX = (0xf << 13),
193 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15),
194 EDMA_ERR_LNK_DATA_RX = (0xf << 17),
195 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21),
196 EDMA_ERR_LNK_DATA_TX = (0x1f << 26),
197 EDMA_ERR_TRANS_PROTO = (1 << 31),
Jeff Garzik8b260242005-11-12 12:32:50 -0500198 EDMA_ERR_FATAL = (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Brett Russ20f733e2005-09-01 18:26:17 -0400199 EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
200 EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
Jeff Garzik8b260242005-11-12 12:32:50 -0500201 EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
Brett Russ20f733e2005-09-01 18:26:17 -0400202 EDMA_ERR_LNK_DATA_RX |
Jeff Garzik8b260242005-11-12 12:32:50 -0500203 EDMA_ERR_LNK_DATA_TX |
Brett Russ20f733e2005-09-01 18:26:17 -0400204 EDMA_ERR_TRANS_PROTO),
205
Brett Russ31961942005-09-30 01:36:00 -0400206 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
207 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400208
209 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
210 EDMA_REQ_Q_PTR_SHIFT = 5,
211
212 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
213 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
214 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400215 EDMA_RSP_Q_PTR_SHIFT = 3,
216
Brett Russ20f733e2005-09-01 18:26:17 -0400217 EDMA_CMD_OFS = 0x28,
218 EDMA_EN = (1 << 0),
219 EDMA_DS = (1 << 1),
220 ATA_RST = (1 << 2),
221
Jeff Garzikc9d39132005-11-13 17:47:51 -0500222 EDMA_IORDY_TMOUT = 0x34,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500223 EDMA_ARB_CFG = 0x38,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500224
Brett Russ31961942005-09-30 01:36:00 -0400225 /* Host private flags (hp_flags) */
226 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 MV_HP_ERRATA_50XXB0 = (1 << 1),
228 MV_HP_ERRATA_50XXB2 = (1 << 2),
229 MV_HP_ERRATA_60X1B2 = (1 << 3),
230 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500231 MV_HP_ERRATA_XX42A0 = (1 << 5),
232 MV_HP_50XX = (1 << 6),
233 MV_HP_GEN_IIE = (1 << 7),
Brett Russ20f733e2005-09-01 18:26:17 -0400234
Brett Russ31961942005-09-30 01:36:00 -0400235 /* Port private flags (pp_flags) */
236 MV_PP_FLAG_EDMA_EN = (1 << 0),
237 MV_PP_FLAG_EDMA_DS_ACT = (1 << 1),
238};
239
Jeff Garzikc9d39132005-11-13 17:47:51 -0500240#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500241#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500242#define IS_GEN_I(hpriv) IS_50XX(hpriv)
243#define IS_GEN_II(hpriv) IS_60XX(hpriv)
244#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500245
Jeff Garzik095fec82005-11-12 09:50:49 -0500246enum {
247 /* Our DMA boundary is determined by an ePRD being unable to handle
248 * anything larger than 64KB
249 */
250 MV_DMA_BOUNDARY = 0xffffU,
251
252 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
253
254 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
255};
256
Jeff Garzik522479f2005-11-12 22:14:02 -0500257enum chip_type {
258 chip_504x,
259 chip_508x,
260 chip_5080,
261 chip_604x,
262 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500263 chip_6042,
264 chip_7042,
Jeff Garzik522479f2005-11-12 22:14:02 -0500265};
266
Brett Russ31961942005-09-30 01:36:00 -0400267/* Command ReQuest Block: 32B */
268struct mv_crqb {
269 u32 sg_addr;
270 u32 sg_addr_hi;
271 u16 ctrl_flags;
272 u16 ata_cmd[11];
273};
274
Jeff Garzike4e7b892006-01-31 12:18:41 -0500275struct mv_crqb_iie {
276 u32 addr;
277 u32 addr_hi;
278 u32 flags;
279 u32 len;
280 u32 ata_cmd[4];
281};
282
Brett Russ31961942005-09-30 01:36:00 -0400283/* Command ResPonse Block: 8B */
284struct mv_crpb {
285 u16 id;
286 u16 flags;
287 u32 tmstmp;
288};
289
290/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
291struct mv_sg {
292 u32 addr;
293 u32 flags_size;
294 u32 addr_hi;
295 u32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400296};
297
298struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400299 struct mv_crqb *crqb;
300 dma_addr_t crqb_dma;
301 struct mv_crpb *crpb;
302 dma_addr_t crpb_dma;
303 struct mv_sg *sg_tbl;
304 dma_addr_t sg_tbl_dma;
Brett Russ20f733e2005-09-01 18:26:17 -0400305
Brett Russ31961942005-09-30 01:36:00 -0400306 unsigned req_producer; /* cp of req_in_ptr */
307 unsigned rsp_consumer; /* cp of rsp_out_ptr */
308 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400309};
310
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500311struct mv_port_signal {
312 u32 amps;
313 u32 pre;
314};
315
Jeff Garzik47c2b672005-11-12 21:13:17 -0500316struct mv_host_priv;
317struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500318 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
319 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500320 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
321 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
322 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500323 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
324 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500325 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
326 void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500327};
328
Brett Russ20f733e2005-09-01 18:26:17 -0400329struct mv_host_priv {
Brett Russ31961942005-09-30 01:36:00 -0400330 u32 hp_flags;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500331 struct mv_port_signal signal[8];
Jeff Garzik47c2b672005-11-12 21:13:17 -0500332 const struct mv_hw_ops *ops;
Brett Russ20f733e2005-09-01 18:26:17 -0400333};
334
335static void mv_irq_clear(struct ata_port *ap);
336static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
337static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500338static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
339static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ20f733e2005-09-01 18:26:17 -0400340static void mv_phy_reset(struct ata_port *ap);
Jeff Garzik22374672005-11-17 10:59:48 -0500341static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
Brett Russ31961942005-09-30 01:36:00 -0400342static void mv_host_stop(struct ata_host_set *host_set);
343static int mv_port_start(struct ata_port *ap);
344static void mv_port_stop(struct ata_port *ap);
345static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500346static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900347static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Brett Russ20f733e2005-09-01 18:26:17 -0400348static irqreturn_t mv_interrupt(int irq, void *dev_instance,
349 struct pt_regs *regs);
Brett Russ31961942005-09-30 01:36:00 -0400350static void mv_eng_timeout(struct ata_port *ap);
Brett Russ20f733e2005-09-01 18:26:17 -0400351static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
352
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500353static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
354 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
356static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
357 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500358static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
359 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500360static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
361static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500362
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500363static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
364 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500365static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
366static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
367 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500368static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
369 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500370static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
371static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500372static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
373 unsigned int port_no);
374static void mv_stop_and_reset(struct ata_port *ap);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500375
Jeff Garzik193515d2005-11-07 00:59:37 -0500376static struct scsi_host_template mv_sht = {
Brett Russ20f733e2005-09-01 18:26:17 -0400377 .module = THIS_MODULE,
378 .name = DRV_NAME,
379 .ioctl = ata_scsi_ioctl,
380 .queuecommand = ata_scsi_queuecmd,
381 .eh_strategy_handler = ata_scsi_error,
Brett Russ31961942005-09-30 01:36:00 -0400382 .can_queue = MV_USE_Q_DEPTH,
Brett Russ20f733e2005-09-01 18:26:17 -0400383 .this_id = ATA_SHT_THIS_ID,
Jeff Garzik22374672005-11-17 10:59:48 -0500384 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400385 .max_sectors = ATA_MAX_SECTORS,
386 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
387 .emulated = ATA_SHT_EMULATED,
Brett Russ31961942005-09-30 01:36:00 -0400388 .use_clustering = ATA_SHT_USE_CLUSTERING,
Brett Russ20f733e2005-09-01 18:26:17 -0400389 .proc_name = DRV_NAME,
390 .dma_boundary = MV_DMA_BOUNDARY,
391 .slave_configure = ata_scsi_slave_config,
392 .bios_param = ata_std_bios_param,
Brett Russ20f733e2005-09-01 18:26:17 -0400393};
394
Jeff Garzikc9d39132005-11-13 17:47:51 -0500395static const struct ata_port_operations mv5_ops = {
396 .port_disable = ata_port_disable,
397
398 .tf_load = ata_tf_load,
399 .tf_read = ata_tf_read,
400 .check_status = ata_check_status,
401 .exec_command = ata_exec_command,
402 .dev_select = ata_std_dev_select,
403
404 .phy_reset = mv_phy_reset,
405
406 .qc_prep = mv_qc_prep,
407 .qc_issue = mv_qc_issue,
408
409 .eng_timeout = mv_eng_timeout,
410
411 .irq_handler = mv_interrupt,
412 .irq_clear = mv_irq_clear,
413
414 .scr_read = mv5_scr_read,
415 .scr_write = mv5_scr_write,
416
417 .port_start = mv_port_start,
418 .port_stop = mv_port_stop,
419 .host_stop = mv_host_stop,
420};
421
422static const struct ata_port_operations mv6_ops = {
Brett Russ20f733e2005-09-01 18:26:17 -0400423 .port_disable = ata_port_disable,
424
425 .tf_load = ata_tf_load,
426 .tf_read = ata_tf_read,
427 .check_status = ata_check_status,
428 .exec_command = ata_exec_command,
429 .dev_select = ata_std_dev_select,
430
431 .phy_reset = mv_phy_reset,
432
Brett Russ31961942005-09-30 01:36:00 -0400433 .qc_prep = mv_qc_prep,
434 .qc_issue = mv_qc_issue,
Brett Russ20f733e2005-09-01 18:26:17 -0400435
Brett Russ31961942005-09-30 01:36:00 -0400436 .eng_timeout = mv_eng_timeout,
Brett Russ20f733e2005-09-01 18:26:17 -0400437
438 .irq_handler = mv_interrupt,
439 .irq_clear = mv_irq_clear,
440
441 .scr_read = mv_scr_read,
442 .scr_write = mv_scr_write,
443
Brett Russ31961942005-09-30 01:36:00 -0400444 .port_start = mv_port_start,
445 .port_stop = mv_port_stop,
446 .host_stop = mv_host_stop,
Brett Russ20f733e2005-09-01 18:26:17 -0400447};
448
Jeff Garzike4e7b892006-01-31 12:18:41 -0500449static const struct ata_port_operations mv_iie_ops = {
450 .port_disable = ata_port_disable,
451
452 .tf_load = ata_tf_load,
453 .tf_read = ata_tf_read,
454 .check_status = ata_check_status,
455 .exec_command = ata_exec_command,
456 .dev_select = ata_std_dev_select,
457
458 .phy_reset = mv_phy_reset,
459
460 .qc_prep = mv_qc_prep_iie,
461 .qc_issue = mv_qc_issue,
462
463 .eng_timeout = mv_eng_timeout,
464
465 .irq_handler = mv_interrupt,
466 .irq_clear = mv_irq_clear,
467
468 .scr_read = mv_scr_read,
469 .scr_write = mv_scr_write,
470
471 .port_start = mv_port_start,
472 .port_stop = mv_port_stop,
473 .host_stop = mv_host_stop,
474};
475
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100476static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400477 { /* chip_504x */
478 .sht = &mv_sht,
Brett Russ31961942005-09-30 01:36:00 -0400479 .host_flags = MV_COMMON_FLAGS,
480 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500481 .udma_mask = 0x7f, /* udma0-6 */
482 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400483 },
484 { /* chip_508x */
485 .sht = &mv_sht,
Brett Russ31961942005-09-30 01:36:00 -0400486 .host_flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
487 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500488 .udma_mask = 0x7f, /* udma0-6 */
489 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400490 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500491 { /* chip_5080 */
492 .sht = &mv_sht,
493 .host_flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
494 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500495 .udma_mask = 0x7f, /* udma0-6 */
496 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500497 },
Brett Russ20f733e2005-09-01 18:26:17 -0400498 { /* chip_604x */
499 .sht = &mv_sht,
Brett Russ31961942005-09-30 01:36:00 -0400500 .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
501 .pio_mask = 0x1f, /* pio0-4 */
502 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500503 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400504 },
505 { /* chip_608x */
506 .sht = &mv_sht,
Jeff Garzik8b260242005-11-12 12:32:50 -0500507 .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Brett Russ31961942005-09-30 01:36:00 -0400508 MV_FLAG_DUAL_HC),
509 .pio_mask = 0x1f, /* pio0-4 */
510 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500511 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400512 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500513 { /* chip_6042 */
514 .sht = &mv_sht,
515 .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
516 .pio_mask = 0x1f, /* pio0-4 */
517 .udma_mask = 0x7f, /* udma0-6 */
518 .port_ops = &mv_iie_ops,
519 },
520 { /* chip_7042 */
521 .sht = &mv_sht,
522 .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
523 MV_FLAG_DUAL_HC),
524 .pio_mask = 0x1f, /* pio0-4 */
525 .udma_mask = 0x7f, /* udma0-6 */
526 .port_ops = &mv_iie_ops,
527 },
Brett Russ20f733e2005-09-01 18:26:17 -0400528};
529
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500530static const struct pci_device_id mv_pci_tbl[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400531 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5040), 0, 0, chip_504x},
532 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5041), 0, 0, chip_504x},
Jeff Garzik47c2b672005-11-12 21:13:17 -0500533 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5080), 0, 0, chip_5080},
Brett Russ20f733e2005-09-01 18:26:17 -0400534 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5081), 0, 0, chip_508x},
535
536 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6040), 0, 0, chip_604x},
537 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6041), 0, 0, chip_604x},
Jeff Garzike4e7b892006-01-31 12:18:41 -0500538 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6042), 0, 0, chip_6042},
Brett Russ20f733e2005-09-01 18:26:17 -0400539 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6080), 0, 0, chip_608x},
540 {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6081), 0, 0, chip_608x},
Jeff Garzik29179532005-11-11 08:08:03 -0500541
542 {PCI_DEVICE(PCI_VENDOR_ID_ADAPTEC2, 0x0241), 0, 0, chip_604x},
Brett Russ20f733e2005-09-01 18:26:17 -0400543 {} /* terminate list */
544};
545
546static struct pci_driver mv_pci_driver = {
547 .name = DRV_NAME,
548 .id_table = mv_pci_tbl,
549 .probe = mv_init_one,
550 .remove = ata_pci_remove_one,
551};
552
Jeff Garzik47c2b672005-11-12 21:13:17 -0500553static const struct mv_hw_ops mv5xxx_ops = {
554 .phy_errata = mv5_phy_errata,
555 .enable_leds = mv5_enable_leds,
556 .read_preamp = mv5_read_preamp,
557 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500558 .reset_flash = mv5_reset_flash,
559 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500560};
561
562static const struct mv_hw_ops mv6xxx_ops = {
563 .phy_errata = mv6_phy_errata,
564 .enable_leds = mv6_enable_leds,
565 .read_preamp = mv6_read_preamp,
566 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500567 .reset_flash = mv6_reset_flash,
568 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500569};
570
Brett Russ20f733e2005-09-01 18:26:17 -0400571/*
572 * Functions
573 */
574
575static inline void writelfl(unsigned long data, void __iomem *addr)
576{
577 writel(data, addr);
578 (void) readl(addr); /* flush to avoid PCI posted write */
579}
580
Brett Russ20f733e2005-09-01 18:26:17 -0400581static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
582{
583 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
584}
585
Jeff Garzikc9d39132005-11-13 17:47:51 -0500586static inline unsigned int mv_hc_from_port(unsigned int port)
587{
588 return port >> MV_PORT_HC_SHIFT;
589}
590
591static inline unsigned int mv_hardport_from_port(unsigned int port)
592{
593 return port & MV_PORT_MASK;
594}
595
596static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
597 unsigned int port)
598{
599 return mv_hc_base(base, mv_hc_from_port(port));
600}
601
Brett Russ20f733e2005-09-01 18:26:17 -0400602static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
603{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500604 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500605 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500606 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400607}
608
609static inline void __iomem *mv_ap_base(struct ata_port *ap)
610{
611 return mv_port_base(ap->host_set->mmio_base, ap->port_no);
612}
613
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500614static inline int mv_get_hc_count(unsigned long host_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400615{
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500616 return ((host_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400617}
618
619static void mv_irq_clear(struct ata_port *ap)
620{
621}
622
Brett Russ05b308e2005-10-05 17:08:53 -0400623/**
624 * mv_start_dma - Enable eDMA engine
625 * @base: port base address
626 * @pp: port private data
627 *
628 * Verify the local cache of the eDMA state is accurate with an
629 * assert.
630 *
631 * LOCKING:
632 * Inherited from caller.
633 */
Brett Russafb0edd2005-10-05 17:08:42 -0400634static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
Brett Russ31961942005-09-30 01:36:00 -0400635{
Brett Russafb0edd2005-10-05 17:08:42 -0400636 if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
637 writelfl(EDMA_EN, base + EDMA_CMD_OFS);
638 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
639 }
640 assert(EDMA_EN & readl(base + EDMA_CMD_OFS));
Brett Russ31961942005-09-30 01:36:00 -0400641}
642
Brett Russ05b308e2005-10-05 17:08:53 -0400643/**
644 * mv_stop_dma - Disable eDMA engine
645 * @ap: ATA channel to manipulate
646 *
647 * Verify the local cache of the eDMA state is accurate with an
648 * assert.
649 *
650 * LOCKING:
651 * Inherited from caller.
652 */
Brett Russ31961942005-09-30 01:36:00 -0400653static void mv_stop_dma(struct ata_port *ap)
654{
655 void __iomem *port_mmio = mv_ap_base(ap);
656 struct mv_port_priv *pp = ap->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400657 u32 reg;
658 int i;
659
Brett Russafb0edd2005-10-05 17:08:42 -0400660 if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
661 /* Disable EDMA if active. The disable bit auto clears.
Brett Russ31961942005-09-30 01:36:00 -0400662 */
Brett Russ31961942005-09-30 01:36:00 -0400663 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
664 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Brett Russafb0edd2005-10-05 17:08:42 -0400665 } else {
666 assert(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
667 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500668
Brett Russ31961942005-09-30 01:36:00 -0400669 /* now properly wait for the eDMA to stop */
670 for (i = 1000; i > 0; i--) {
671 reg = readl(port_mmio + EDMA_CMD_OFS);
672 if (!(EDMA_EN & reg)) {
673 break;
674 }
675 udelay(100);
676 }
677
Brett Russ31961942005-09-30 01:36:00 -0400678 if (EDMA_EN & reg) {
679 printk(KERN_ERR "ata%u: Unable to stop eDMA\n", ap->id);
Brett Russafb0edd2005-10-05 17:08:42 -0400680 /* FIXME: Consider doing a reset here to recover */
Brett Russ31961942005-09-30 01:36:00 -0400681 }
682}
683
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400684#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400685static void mv_dump_mem(void __iomem *start, unsigned bytes)
686{
Brett Russ31961942005-09-30 01:36:00 -0400687 int b, w;
688 for (b = 0; b < bytes; ) {
689 DPRINTK("%p: ", start + b);
690 for (w = 0; b < bytes && w < 4; w++) {
691 printk("%08x ",readl(start + b));
692 b += sizeof(u32);
693 }
694 printk("\n");
695 }
Brett Russ31961942005-09-30 01:36:00 -0400696}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400697#endif
698
Brett Russ31961942005-09-30 01:36:00 -0400699static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
700{
701#ifdef ATA_DEBUG
702 int b, w;
703 u32 dw;
704 for (b = 0; b < bytes; ) {
705 DPRINTK("%02x: ", b);
706 for (w = 0; b < bytes && w < 4; w++) {
707 (void) pci_read_config_dword(pdev,b,&dw);
708 printk("%08x ",dw);
709 b += sizeof(u32);
710 }
711 printk("\n");
712 }
713#endif
714}
715static void mv_dump_all_regs(void __iomem *mmio_base, int port,
716 struct pci_dev *pdev)
717{
718#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500719 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400720 port >> MV_PORT_HC_SHIFT);
721 void __iomem *port_base;
722 int start_port, num_ports, p, start_hc, num_hcs, hc;
723
724 if (0 > port) {
725 start_hc = start_port = 0;
726 num_ports = 8; /* shld be benign for 4 port devs */
727 num_hcs = 2;
728 } else {
729 start_hc = port >> MV_PORT_HC_SHIFT;
730 start_port = port;
731 num_ports = num_hcs = 1;
732 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500733 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -0400734 num_ports > 1 ? num_ports - 1 : start_port);
735
736 if (NULL != pdev) {
737 DPRINTK("PCI config space regs:\n");
738 mv_dump_pci_cfg(pdev, 0x68);
739 }
740 DPRINTK("PCI regs:\n");
741 mv_dump_mem(mmio_base+0xc00, 0x3c);
742 mv_dump_mem(mmio_base+0xd00, 0x34);
743 mv_dump_mem(mmio_base+0xf00, 0x4);
744 mv_dump_mem(mmio_base+0x1d00, 0x6c);
745 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
746 hc_base = mv_hc_base(mmio_base, port >> MV_PORT_HC_SHIFT);
747 DPRINTK("HC regs (HC %i):\n", hc);
748 mv_dump_mem(hc_base, 0x1c);
749 }
750 for (p = start_port; p < start_port + num_ports; p++) {
751 port_base = mv_port_base(mmio_base, p);
752 DPRINTK("EDMA regs (port %i):\n",p);
753 mv_dump_mem(port_base, 0x54);
754 DPRINTK("SATA regs (port %i):\n",p);
755 mv_dump_mem(port_base+0x300, 0x60);
756 }
757#endif
758}
759
Brett Russ20f733e2005-09-01 18:26:17 -0400760static unsigned int mv_scr_offset(unsigned int sc_reg_in)
761{
762 unsigned int ofs;
763
764 switch (sc_reg_in) {
765 case SCR_STATUS:
766 case SCR_CONTROL:
767 case SCR_ERROR:
768 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
769 break;
770 case SCR_ACTIVE:
771 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
772 break;
773 default:
774 ofs = 0xffffffffU;
775 break;
776 }
777 return ofs;
778}
779
780static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
781{
782 unsigned int ofs = mv_scr_offset(sc_reg_in);
783
784 if (0xffffffffU != ofs) {
785 return readl(mv_ap_base(ap) + ofs);
786 } else {
787 return (u32) ofs;
788 }
789}
790
791static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
792{
793 unsigned int ofs = mv_scr_offset(sc_reg_in);
794
795 if (0xffffffffU != ofs) {
796 writelfl(val, mv_ap_base(ap) + ofs);
797 }
798}
799
Brett Russ05b308e2005-10-05 17:08:53 -0400800/**
801 * mv_host_stop - Host specific cleanup/stop routine.
802 * @host_set: host data structure
803 *
804 * Disable ints, cleanup host memory, call general purpose
805 * host_stop.
806 *
807 * LOCKING:
808 * Inherited from caller.
809 */
Brett Russ31961942005-09-30 01:36:00 -0400810static void mv_host_stop(struct ata_host_set *host_set)
811{
812 struct mv_host_priv *hpriv = host_set->private_data;
813 struct pci_dev *pdev = to_pci_dev(host_set->dev);
814
815 if (hpriv->hp_flags & MV_HP_FLAG_MSI) {
816 pci_disable_msi(pdev);
817 } else {
818 pci_intx(pdev, 0);
819 }
820 kfree(hpriv);
821 ata_host_stop(host_set);
822}
823
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500824static inline void mv_priv_free(struct mv_port_priv *pp, struct device *dev)
825{
826 dma_free_coherent(dev, MV_PORT_PRIV_DMA_SZ, pp->crpb, pp->crpb_dma);
827}
828
Jeff Garzike4e7b892006-01-31 12:18:41 -0500829static void mv_edma_cfg(struct mv_host_priv *hpriv, void __iomem *port_mmio)
830{
831 u32 cfg = readl(port_mmio + EDMA_CFG_OFS);
832
833 /* set up non-NCQ EDMA configuration */
834 cfg &= ~0x1f; /* clear queue depth */
835 cfg &= ~EDMA_CFG_NCQ; /* clear NCQ mode */
836 cfg &= ~(1 << 9); /* disable equeue */
837
838 if (IS_GEN_I(hpriv))
839 cfg |= (1 << 8); /* enab config burst size mask */
840
841 else if (IS_GEN_II(hpriv))
842 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
843
844 else if (IS_GEN_IIE(hpriv)) {
845 cfg |= (1 << 23); /* dis RX PM port mask */
846 cfg &= ~(1 << 16); /* dis FIS-based switching (for now) */
847 cfg &= ~(1 << 19); /* dis 128-entry queue (for now?) */
848 cfg |= (1 << 18); /* enab early completion */
849 cfg |= (1 << 17); /* enab host q cache */
850 cfg |= (1 << 22); /* enab cutthrough */
851 }
852
853 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
854}
855
Brett Russ05b308e2005-10-05 17:08:53 -0400856/**
857 * mv_port_start - Port specific init/start routine.
858 * @ap: ATA channel to manipulate
859 *
860 * Allocate and point to DMA memory, init port private memory,
861 * zero indices.
862 *
863 * LOCKING:
864 * Inherited from caller.
865 */
Brett Russ31961942005-09-30 01:36:00 -0400866static int mv_port_start(struct ata_port *ap)
867{
868 struct device *dev = ap->host_set->dev;
Jeff Garzike4e7b892006-01-31 12:18:41 -0500869 struct mv_host_priv *hpriv = ap->host_set->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400870 struct mv_port_priv *pp;
871 void __iomem *port_mmio = mv_ap_base(ap);
872 void *mem;
873 dma_addr_t mem_dma;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500874 int rc = -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -0400875
876 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500877 if (!pp)
878 goto err_out;
Brett Russ31961942005-09-30 01:36:00 -0400879 memset(pp, 0, sizeof(*pp));
880
Jeff Garzik8b260242005-11-12 12:32:50 -0500881 mem = dma_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
Brett Russ31961942005-09-30 01:36:00 -0400882 GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500883 if (!mem)
884 goto err_out_pp;
Brett Russ31961942005-09-30 01:36:00 -0400885 memset(mem, 0, MV_PORT_PRIV_DMA_SZ);
886
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500887 rc = ata_pad_alloc(ap, dev);
888 if (rc)
889 goto err_out_priv;
890
Jeff Garzik8b260242005-11-12 12:32:50 -0500891 /* First item in chunk of DMA memory:
Brett Russ31961942005-09-30 01:36:00 -0400892 * 32-slot command request table (CRQB), 32 bytes each in size
893 */
894 pp->crqb = mem;
895 pp->crqb_dma = mem_dma;
896 mem += MV_CRQB_Q_SZ;
897 mem_dma += MV_CRQB_Q_SZ;
898
Jeff Garzik8b260242005-11-12 12:32:50 -0500899 /* Second item:
Brett Russ31961942005-09-30 01:36:00 -0400900 * 32-slot command response table (CRPB), 8 bytes each in size
901 */
902 pp->crpb = mem;
903 pp->crpb_dma = mem_dma;
904 mem += MV_CRPB_Q_SZ;
905 mem_dma += MV_CRPB_Q_SZ;
906
907 /* Third item:
908 * Table of scatter-gather descriptors (ePRD), 16 bytes each
909 */
910 pp->sg_tbl = mem;
911 pp->sg_tbl_dma = mem_dma;
912
Jeff Garzike4e7b892006-01-31 12:18:41 -0500913 mv_edma_cfg(hpriv, port_mmio);
Brett Russ31961942005-09-30 01:36:00 -0400914
915 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500916 writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400917 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
918
Jeff Garzike4e7b892006-01-31 12:18:41 -0500919 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
920 writelfl(pp->crqb_dma & 0xffffffff,
921 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
922 else
923 writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -0400924
925 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500926
927 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
928 writelfl(pp->crpb_dma & 0xffffffff,
929 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
930 else
931 writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
932
Jeff Garzik8b260242005-11-12 12:32:50 -0500933 writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400934 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
935
936 pp->req_producer = pp->rsp_consumer = 0;
937
938 /* Don't turn on EDMA here...do it before DMA commands only. Else
939 * we'll be unable to send non-data, PIO, etc due to restricted access
940 * to shadow regs.
941 */
942 ap->private_data = pp;
943 return 0;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500944
945err_out_priv:
946 mv_priv_free(pp, dev);
947err_out_pp:
948 kfree(pp);
949err_out:
950 return rc;
Brett Russ31961942005-09-30 01:36:00 -0400951}
952
Brett Russ05b308e2005-10-05 17:08:53 -0400953/**
954 * mv_port_stop - Port specific cleanup/stop routine.
955 * @ap: ATA channel to manipulate
956 *
957 * Stop DMA, cleanup port memory.
958 *
959 * LOCKING:
960 * This routine uses the host_set lock to protect the DMA stop.
961 */
Brett Russ31961942005-09-30 01:36:00 -0400962static void mv_port_stop(struct ata_port *ap)
963{
964 struct device *dev = ap->host_set->dev;
965 struct mv_port_priv *pp = ap->private_data;
Brett Russafb0edd2005-10-05 17:08:42 -0400966 unsigned long flags;
Brett Russ31961942005-09-30 01:36:00 -0400967
Brett Russafb0edd2005-10-05 17:08:42 -0400968 spin_lock_irqsave(&ap->host_set->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400969 mv_stop_dma(ap);
Brett Russafb0edd2005-10-05 17:08:42 -0400970 spin_unlock_irqrestore(&ap->host_set->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400971
972 ap->private_data = NULL;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500973 ata_pad_free(ap, dev);
974 mv_priv_free(pp, dev);
Brett Russ31961942005-09-30 01:36:00 -0400975 kfree(pp);
976}
977
Brett Russ05b308e2005-10-05 17:08:53 -0400978/**
979 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
980 * @qc: queued command whose SG list to source from
981 *
982 * Populate the SG list and mark the last entry.
983 *
984 * LOCKING:
985 * Inherited from caller.
986 */
Brett Russ31961942005-09-30 01:36:00 -0400987static void mv_fill_sg(struct ata_queued_cmd *qc)
988{
989 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400990 unsigned int i = 0;
991 struct scatterlist *sg;
Brett Russ31961942005-09-30 01:36:00 -0400992
Jeff Garzik972c26b2005-10-18 22:14:54 -0400993 ata_for_each_sg(sg, qc) {
Brett Russ31961942005-09-30 01:36:00 -0400994 dma_addr_t addr;
Jeff Garzik22374672005-11-17 10:59:48 -0500995 u32 sg_len, len, offset;
Brett Russ31961942005-09-30 01:36:00 -0400996
Jeff Garzik972c26b2005-10-18 22:14:54 -0400997 addr = sg_dma_address(sg);
998 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -0400999
Jeff Garzik22374672005-11-17 10:59:48 -05001000 while (sg_len) {
1001 offset = addr & MV_DMA_BOUNDARY;
1002 len = sg_len;
1003 if ((offset + sg_len) > 0x10000)
1004 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001005
Jeff Garzik22374672005-11-17 10:59:48 -05001006 pp->sg_tbl[i].addr = cpu_to_le32(addr & 0xffffffff);
1007 pp->sg_tbl[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1008 pp->sg_tbl[i].flags_size = cpu_to_le32(len);
1009
1010 sg_len -= len;
1011 addr += len;
1012
1013 if (!sg_len && ata_sg_is_last(sg, qc))
1014 pp->sg_tbl[i].flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1015
1016 i++;
1017 }
Brett Russ31961942005-09-30 01:36:00 -04001018 }
1019}
1020
1021static inline unsigned mv_inc_q_index(unsigned *index)
1022{
1023 *index = (*index + 1) & MV_MAX_Q_DEPTH_MASK;
1024 return *index;
1025}
1026
1027static inline void mv_crqb_pack_cmd(u16 *cmdw, u8 data, u8 addr, unsigned last)
1028{
1029 *cmdw = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1030 (last ? CRQB_CMD_LAST : 0);
1031}
1032
Brett Russ05b308e2005-10-05 17:08:53 -04001033/**
1034 * mv_qc_prep - Host specific command preparation.
1035 * @qc: queued command to prepare
1036 *
1037 * This routine simply redirects to the general purpose routine
1038 * if command is not DMA. Else, it handles prep of the CRQB
1039 * (command request block), does some sanity checking, and calls
1040 * the SG load routine.
1041 *
1042 * LOCKING:
1043 * Inherited from caller.
1044 */
Brett Russ31961942005-09-30 01:36:00 -04001045static void mv_qc_prep(struct ata_queued_cmd *qc)
1046{
1047 struct ata_port *ap = qc->ap;
1048 struct mv_port_priv *pp = ap->private_data;
1049 u16 *cw;
1050 struct ata_taskfile *tf;
1051 u16 flags = 0;
1052
Jeff Garzike4e7b892006-01-31 12:18:41 -05001053 if (ATA_PROT_DMA != qc->tf.protocol)
Brett Russ31961942005-09-30 01:36:00 -04001054 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001055
Brett Russ31961942005-09-30 01:36:00 -04001056 /* the req producer index should be the same as we remember it */
Jeff Garzik8b260242005-11-12 12:32:50 -05001057 assert(((readl(mv_ap_base(qc->ap) + EDMA_REQ_Q_IN_PTR_OFS) >>
Brett Russ31961942005-09-30 01:36:00 -04001058 EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
1059 pp->req_producer);
1060
1061 /* Fill in command request block
1062 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001063 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001064 flags |= CRQB_FLAG_READ;
Brett Russ31961942005-09-30 01:36:00 -04001065 assert(MV_MAX_Q_DEPTH > qc->tag);
1066 flags |= qc->tag << CRQB_TAG_SHIFT;
1067
Jeff Garzik8b260242005-11-12 12:32:50 -05001068 pp->crqb[pp->req_producer].sg_addr =
Brett Russ31961942005-09-30 01:36:00 -04001069 cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
Jeff Garzik8b260242005-11-12 12:32:50 -05001070 pp->crqb[pp->req_producer].sg_addr_hi =
Brett Russ31961942005-09-30 01:36:00 -04001071 cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1072 pp->crqb[pp->req_producer].ctrl_flags = cpu_to_le16(flags);
1073
1074 cw = &pp->crqb[pp->req_producer].ata_cmd[0];
1075 tf = &qc->tf;
1076
1077 /* Sadly, the CRQB cannot accomodate all registers--there are
1078 * only 11 bytes...so we must pick and choose required
1079 * registers based on the command. So, we drop feature and
1080 * hob_feature for [RW] DMA commands, but they are needed for
1081 * NCQ. NCQ will drop hob_nsect.
1082 */
1083 switch (tf->command) {
1084 case ATA_CMD_READ:
1085 case ATA_CMD_READ_EXT:
1086 case ATA_CMD_WRITE:
1087 case ATA_CMD_WRITE_EXT:
1088 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1089 break;
1090#ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */
1091 case ATA_CMD_FPDMA_READ:
1092 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001093 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001094 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1095 break;
1096#endif /* FIXME: remove this line when NCQ added */
1097 default:
1098 /* The only other commands EDMA supports in non-queued and
1099 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1100 * of which are defined/used by Linux. If we get here, this
1101 * driver needs work.
1102 *
1103 * FIXME: modify libata to give qc_prep a return value and
1104 * return error here.
1105 */
1106 BUG_ON(tf->command);
1107 break;
1108 }
1109 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1110 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1111 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1112 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1113 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1114 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1115 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1116 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1117 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1118
Jeff Garzike4e7b892006-01-31 12:18:41 -05001119 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001120 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001121 mv_fill_sg(qc);
1122}
1123
1124/**
1125 * mv_qc_prep_iie - Host specific command preparation.
1126 * @qc: queued command to prepare
1127 *
1128 * This routine simply redirects to the general purpose routine
1129 * if command is not DMA. Else, it handles prep of the CRQB
1130 * (command request block), does some sanity checking, and calls
1131 * the SG load routine.
1132 *
1133 * LOCKING:
1134 * Inherited from caller.
1135 */
1136static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1137{
1138 struct ata_port *ap = qc->ap;
1139 struct mv_port_priv *pp = ap->private_data;
1140 struct mv_crqb_iie *crqb;
1141 struct ata_taskfile *tf;
1142 u32 flags = 0;
1143
1144 if (ATA_PROT_DMA != qc->tf.protocol)
1145 return;
1146
1147 /* the req producer index should be the same as we remember it */
1148 assert(((readl(mv_ap_base(qc->ap) + EDMA_REQ_Q_IN_PTR_OFS) >>
1149 EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
1150 pp->req_producer);
1151
1152 /* Fill in Gen IIE command request block
1153 */
1154 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1155 flags |= CRQB_FLAG_READ;
1156
1157 assert(MV_MAX_Q_DEPTH > qc->tag);
1158 flags |= qc->tag << CRQB_TAG_SHIFT;
1159
1160 crqb = (struct mv_crqb_iie *) &pp->crqb[pp->req_producer];
1161 crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1162 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1163 crqb->flags = cpu_to_le32(flags);
1164
1165 tf = &qc->tf;
1166 crqb->ata_cmd[0] = cpu_to_le32(
1167 (tf->command << 16) |
1168 (tf->feature << 24)
1169 );
1170 crqb->ata_cmd[1] = cpu_to_le32(
1171 (tf->lbal << 0) |
1172 (tf->lbam << 8) |
1173 (tf->lbah << 16) |
1174 (tf->device << 24)
1175 );
1176 crqb->ata_cmd[2] = cpu_to_le32(
1177 (tf->hob_lbal << 0) |
1178 (tf->hob_lbam << 8) |
1179 (tf->hob_lbah << 16) |
1180 (tf->hob_feature << 24)
1181 );
1182 crqb->ata_cmd[3] = cpu_to_le32(
1183 (tf->nsect << 0) |
1184 (tf->hob_nsect << 8)
1185 );
1186
1187 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1188 return;
Brett Russ31961942005-09-30 01:36:00 -04001189 mv_fill_sg(qc);
1190}
1191
Brett Russ05b308e2005-10-05 17:08:53 -04001192/**
1193 * mv_qc_issue - Initiate a command to the host
1194 * @qc: queued command to start
1195 *
1196 * This routine simply redirects to the general purpose routine
1197 * if command is not DMA. Else, it sanity checks our local
1198 * caches of the request producer/consumer indices then enables
1199 * DMA and bumps the request producer index.
1200 *
1201 * LOCKING:
1202 * Inherited from caller.
1203 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001204static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001205{
1206 void __iomem *port_mmio = mv_ap_base(qc->ap);
1207 struct mv_port_priv *pp = qc->ap->private_data;
1208 u32 in_ptr;
1209
1210 if (ATA_PROT_DMA != qc->tf.protocol) {
1211 /* We're about to send a non-EDMA capable command to the
1212 * port. Turn off EDMA so there won't be problems accessing
1213 * shadow block, etc registers.
1214 */
1215 mv_stop_dma(qc->ap);
1216 return ata_qc_issue_prot(qc);
1217 }
1218
1219 in_ptr = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1220
1221 /* the req producer index should be the same as we remember it */
1222 assert(((in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
1223 pp->req_producer);
1224 /* until we do queuing, the queue should be empty at this point */
1225 assert(((in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
Jeff Garzik8b260242005-11-12 12:32:50 -05001226 ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) >>
Brett Russ31961942005-09-30 01:36:00 -04001227 EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1228
1229 mv_inc_q_index(&pp->req_producer); /* now incr producer index */
1230
Brett Russafb0edd2005-10-05 17:08:42 -04001231 mv_start_dma(port_mmio, pp);
Brett Russ31961942005-09-30 01:36:00 -04001232
1233 /* and write the request in pointer to kick the EDMA to life */
1234 in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
1235 in_ptr |= pp->req_producer << EDMA_REQ_Q_PTR_SHIFT;
1236 writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1237
1238 return 0;
1239}
1240
Brett Russ05b308e2005-10-05 17:08:53 -04001241/**
1242 * mv_get_crpb_status - get status from most recently completed cmd
1243 * @ap: ATA channel to manipulate
1244 *
1245 * This routine is for use when the port is in DMA mode, when it
1246 * will be using the CRPB (command response block) method of
1247 * returning command completion information. We assert indices
1248 * are good, grab status, and bump the response consumer index to
1249 * prove that we're up to date.
1250 *
1251 * LOCKING:
1252 * Inherited from caller.
1253 */
Brett Russ31961942005-09-30 01:36:00 -04001254static u8 mv_get_crpb_status(struct ata_port *ap)
1255{
1256 void __iomem *port_mmio = mv_ap_base(ap);
1257 struct mv_port_priv *pp = ap->private_data;
1258 u32 out_ptr;
1259
1260 out_ptr = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1261
1262 /* the response consumer index should be the same as we remember it */
Jeff Garzik8b260242005-11-12 12:32:50 -05001263 assert(((out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
Brett Russ31961942005-09-30 01:36:00 -04001264 pp->rsp_consumer);
1265
1266 /* increment our consumer index... */
1267 pp->rsp_consumer = mv_inc_q_index(&pp->rsp_consumer);
Jeff Garzik8b260242005-11-12 12:32:50 -05001268
Brett Russ31961942005-09-30 01:36:00 -04001269 /* and, until we do NCQ, there should only be 1 CRPB waiting */
Jeff Garzik8b260242005-11-12 12:32:50 -05001270 assert(((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) >>
1271 EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
Brett Russ31961942005-09-30 01:36:00 -04001272 pp->rsp_consumer);
1273
1274 /* write out our inc'd consumer index so EDMA knows we're caught up */
1275 out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
1276 out_ptr |= pp->rsp_consumer << EDMA_RSP_Q_PTR_SHIFT;
1277 writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1278
1279 /* Return ATA status register for completed CRPB */
1280 return (pp->crpb[pp->rsp_consumer].flags >> CRPB_FLAG_STATUS_SHIFT);
Brett Russ20f733e2005-09-01 18:26:17 -04001281}
1282
Brett Russ05b308e2005-10-05 17:08:53 -04001283/**
1284 * mv_err_intr - Handle error interrupts on the port
1285 * @ap: ATA channel to manipulate
1286 *
1287 * In most cases, just clear the interrupt and move on. However,
1288 * some cases require an eDMA reset, which is done right before
1289 * the COMRESET in mv_phy_reset(). The SERR case requires a
1290 * clear of pending errors in the SATA SERROR register. Finally,
1291 * if the port disabled DMA, update our cached copy to match.
1292 *
1293 * LOCKING:
1294 * Inherited from caller.
1295 */
Brett Russ20f733e2005-09-01 18:26:17 -04001296static void mv_err_intr(struct ata_port *ap)
1297{
Brett Russ31961942005-09-30 01:36:00 -04001298 void __iomem *port_mmio = mv_ap_base(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001299 u32 edma_err_cause, serr = 0;
1300
Brett Russ20f733e2005-09-01 18:26:17 -04001301 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1302
1303 if (EDMA_ERR_SERR & edma_err_cause) {
1304 serr = scr_read(ap, SCR_ERROR);
1305 scr_write_flush(ap, SCR_ERROR, serr);
1306 }
Brett Russafb0edd2005-10-05 17:08:42 -04001307 if (EDMA_ERR_SELF_DIS & edma_err_cause) {
1308 struct mv_port_priv *pp = ap->private_data;
1309 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1310 }
1311 DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
1312 "SERR: 0x%08x\n", ap->id, edma_err_cause, serr);
Brett Russ20f733e2005-09-01 18:26:17 -04001313
1314 /* Clear EDMA now that SERR cleanup done */
1315 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1316
1317 /* check for fatal here and recover if needed */
1318 if (EDMA_ERR_FATAL & edma_err_cause) {
Jeff Garzikc9d39132005-11-13 17:47:51 -05001319 mv_stop_and_reset(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001320 }
1321}
1322
Brett Russ05b308e2005-10-05 17:08:53 -04001323/**
1324 * mv_host_intr - Handle all interrupts on the given host controller
1325 * @host_set: host specific structure
1326 * @relevant: port error bits relevant to this host controller
1327 * @hc: which host controller we're to look at
1328 *
1329 * Read then write clear the HC interrupt status then walk each
1330 * port connected to the HC and see if it needs servicing. Port
1331 * success ints are reported in the HC interrupt status reg, the
1332 * port error ints are reported in the higher level main
1333 * interrupt status register and thus are passed in via the
1334 * 'relevant' argument.
1335 *
1336 * LOCKING:
1337 * Inherited from caller.
1338 */
Brett Russ20f733e2005-09-01 18:26:17 -04001339static void mv_host_intr(struct ata_host_set *host_set, u32 relevant,
1340 unsigned int hc)
1341{
1342 void __iomem *mmio = host_set->mmio_base;
1343 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1344 struct ata_port *ap;
1345 struct ata_queued_cmd *qc;
1346 u32 hc_irq_cause;
Brett Russ31961942005-09-30 01:36:00 -04001347 int shift, port, port0, hard_port, handled;
Jeff Garzika7dac442005-10-30 04:44:42 -05001348 unsigned int err_mask;
Brett Russ31961942005-09-30 01:36:00 -04001349 u8 ata_status = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04001350
1351 if (hc == 0) {
1352 port0 = 0;
1353 } else {
1354 port0 = MV_PORTS_PER_HC;
1355 }
1356
1357 /* we'll need the HC success int register in most cases */
1358 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1359 if (hc_irq_cause) {
Brett Russ31961942005-09-30 01:36:00 -04001360 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001361 }
1362
1363 VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1364 hc,relevant,hc_irq_cause);
1365
1366 for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
1367 ap = host_set->ports[port];
1368 hard_port = port & MV_PORT_MASK; /* range 0-3 */
Brett Russ31961942005-09-30 01:36:00 -04001369 handled = 0; /* ensure ata_status is set if handled++ */
Brett Russ20f733e2005-09-01 18:26:17 -04001370
Brett Russ31961942005-09-30 01:36:00 -04001371 if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
1372 /* new CRPB on the queue; just one at a time until NCQ
1373 */
1374 ata_status = mv_get_crpb_status(ap);
1375 handled++;
1376 } else if ((DEV_IRQ << hard_port) & hc_irq_cause) {
1377 /* received ATA IRQ; read the status reg to clear INTRQ
Brett Russ20f733e2005-09-01 18:26:17 -04001378 */
1379 ata_status = readb((void __iomem *)
1380 ap->ioaddr.status_addr);
Brett Russ31961942005-09-30 01:36:00 -04001381 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001382 }
1383
Jeff Garzika2c91a82005-11-17 05:44:44 -05001384 if (ap &&
1385 (ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR)))
1386 continue;
1387
Jeff Garzika7dac442005-10-30 04:44:42 -05001388 err_mask = ac_err_mask(ata_status);
1389
Brett Russ31961942005-09-30 01:36:00 -04001390 shift = port << 1; /* (port * 2) */
Brett Russ20f733e2005-09-01 18:26:17 -04001391 if (port >= MV_PORTS_PER_HC) {
1392 shift++; /* skip bit 8 in the HC Main IRQ reg */
1393 }
1394 if ((PORT0_ERR << shift) & relevant) {
1395 mv_err_intr(ap);
Jeff Garzika7dac442005-10-30 04:44:42 -05001396 err_mask |= AC_ERR_OTHER;
Brett Russ31961942005-09-30 01:36:00 -04001397 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001398 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001399
Brett Russ31961942005-09-30 01:36:00 -04001400 if (handled && ap) {
Brett Russ20f733e2005-09-01 18:26:17 -04001401 qc = ata_qc_from_tag(ap, ap->active_tag);
1402 if (NULL != qc) {
1403 VPRINTK("port %u IRQ found for qc, "
1404 "ata_status 0x%x\n", port,ata_status);
Brett Russ20f733e2005-09-01 18:26:17 -04001405 /* mark qc status appropriately */
Albert Leea22e2eb2005-12-05 15:38:02 +08001406 if (!(qc->tf.ctl & ATA_NIEN)) {
1407 qc->err_mask |= err_mask;
1408 ata_qc_complete(qc);
1409 }
Brett Russ20f733e2005-09-01 18:26:17 -04001410 }
1411 }
1412 }
1413 VPRINTK("EXIT\n");
1414}
1415
Brett Russ05b308e2005-10-05 17:08:53 -04001416/**
Jeff Garzik8b260242005-11-12 12:32:50 -05001417 * mv_interrupt -
Brett Russ05b308e2005-10-05 17:08:53 -04001418 * @irq: unused
1419 * @dev_instance: private data; in this case the host structure
1420 * @regs: unused
1421 *
1422 * Read the read only register to determine if any host
1423 * controllers have pending interrupts. If so, call lower level
1424 * routine to handle. Also check for PCI errors which are only
1425 * reported here.
1426 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001427 * LOCKING:
Brett Russ05b308e2005-10-05 17:08:53 -04001428 * This routine holds the host_set lock while processing pending
1429 * interrupts.
1430 */
Brett Russ20f733e2005-09-01 18:26:17 -04001431static irqreturn_t mv_interrupt(int irq, void *dev_instance,
1432 struct pt_regs *regs)
1433{
1434 struct ata_host_set *host_set = dev_instance;
1435 unsigned int hc, handled = 0, n_hcs;
Brett Russ31961942005-09-30 01:36:00 -04001436 void __iomem *mmio = host_set->mmio_base;
Brett Russ20f733e2005-09-01 18:26:17 -04001437 u32 irq_stat;
1438
Brett Russ20f733e2005-09-01 18:26:17 -04001439 irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001440
1441 /* check the cases where we either have nothing pending or have read
1442 * a bogus register value which can indicate HW removal or PCI fault
1443 */
1444 if (!irq_stat || (0xffffffffU == irq_stat)) {
1445 return IRQ_NONE;
1446 }
1447
Brett Russ31961942005-09-30 01:36:00 -04001448 n_hcs = mv_get_hc_count(host_set->ports[0]->flags);
Brett Russ20f733e2005-09-01 18:26:17 -04001449 spin_lock(&host_set->lock);
1450
1451 for (hc = 0; hc < n_hcs; hc++) {
1452 u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
1453 if (relevant) {
1454 mv_host_intr(host_set, relevant, hc);
Brett Russ31961942005-09-30 01:36:00 -04001455 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001456 }
1457 }
1458 if (PCI_ERR & irq_stat) {
Brett Russ31961942005-09-30 01:36:00 -04001459 printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
1460 readl(mmio + PCI_IRQ_CAUSE_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04001461
Brett Russafb0edd2005-10-05 17:08:42 -04001462 DPRINTK("All regs @ PCI error\n");
Brett Russ31961942005-09-30 01:36:00 -04001463 mv_dump_all_regs(mmio, -1, to_pci_dev(host_set->dev));
1464
1465 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
1466 handled++;
1467 }
Brett Russ20f733e2005-09-01 18:26:17 -04001468 spin_unlock(&host_set->lock);
1469
1470 return IRQ_RETVAL(handled);
1471}
1472
Jeff Garzikc9d39132005-11-13 17:47:51 -05001473static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
1474{
1475 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
1476 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
1477
1478 return hc_mmio + ofs;
1479}
1480
1481static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1482{
1483 unsigned int ofs;
1484
1485 switch (sc_reg_in) {
1486 case SCR_STATUS:
1487 case SCR_ERROR:
1488 case SCR_CONTROL:
1489 ofs = sc_reg_in * sizeof(u32);
1490 break;
1491 default:
1492 ofs = 0xffffffffU;
1493 break;
1494 }
1495 return ofs;
1496}
1497
1498static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
1499{
1500 void __iomem *mmio = mv5_phy_base(ap->host_set->mmio_base, ap->port_no);
1501 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1502
1503 if (ofs != 0xffffffffU)
1504 return readl(mmio + ofs);
1505 else
1506 return (u32) ofs;
1507}
1508
1509static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1510{
1511 void __iomem *mmio = mv5_phy_base(ap->host_set->mmio_base, ap->port_no);
1512 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1513
1514 if (ofs != 0xffffffffU)
1515 writelfl(val, mmio + ofs);
1516}
1517
Jeff Garzik522479f2005-11-12 22:14:02 -05001518static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
1519{
1520 u8 rev_id;
1521 int early_5080;
1522
1523 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
1524
1525 early_5080 = (pdev->device == 0x5080) && (rev_id == 0);
1526
1527 if (!early_5080) {
1528 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1529 tmp |= (1 << 0);
1530 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1531 }
1532
1533 mv_reset_pci_bus(pdev, mmio);
1534}
1535
1536static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1537{
1538 writel(0x0fcfffff, mmio + MV_FLASH_CTL);
1539}
1540
Jeff Garzik47c2b672005-11-12 21:13:17 -05001541static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001542 void __iomem *mmio)
1543{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001544 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1545 u32 tmp;
1546
1547 tmp = readl(phy_mmio + MV5_PHY_MODE);
1548
1549 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
1550 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001551}
1552
Jeff Garzik47c2b672005-11-12 21:13:17 -05001553static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001554{
Jeff Garzik522479f2005-11-12 22:14:02 -05001555 u32 tmp;
1556
1557 writel(0, mmio + MV_GPIO_PORT_CTL);
1558
1559 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1560
1561 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1562 tmp |= ~(1 << 0);
1563 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001564}
1565
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001566static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1567 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001568{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001569 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
1570 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
1571 u32 tmp;
1572 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
1573
1574 if (fix_apm_sq) {
1575 tmp = readl(phy_mmio + MV5_LT_MODE);
1576 tmp |= (1 << 19);
1577 writel(tmp, phy_mmio + MV5_LT_MODE);
1578
1579 tmp = readl(phy_mmio + MV5_PHY_CTL);
1580 tmp &= ~0x3;
1581 tmp |= 0x1;
1582 writel(tmp, phy_mmio + MV5_PHY_CTL);
1583 }
1584
1585 tmp = readl(phy_mmio + MV5_PHY_MODE);
1586 tmp &= ~mask;
1587 tmp |= hpriv->signal[port].pre;
1588 tmp |= hpriv->signal[port].amps;
1589 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001590}
1591
Jeff Garzikc9d39132005-11-13 17:47:51 -05001592
1593#undef ZERO
1594#define ZERO(reg) writel(0, port_mmio + (reg))
1595static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
1596 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05001597{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001598 void __iomem *port_mmio = mv_port_base(mmio, port);
1599
1600 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
1601
1602 mv_channel_reset(hpriv, mmio, port);
1603
1604 ZERO(0x028); /* command */
1605 writel(0x11f, port_mmio + EDMA_CFG_OFS);
1606 ZERO(0x004); /* timer */
1607 ZERO(0x008); /* irq err cause */
1608 ZERO(0x00c); /* irq err mask */
1609 ZERO(0x010); /* rq bah */
1610 ZERO(0x014); /* rq inp */
1611 ZERO(0x018); /* rq outp */
1612 ZERO(0x01c); /* respq bah */
1613 ZERO(0x024); /* respq outp */
1614 ZERO(0x020); /* respq inp */
1615 ZERO(0x02c); /* test control */
1616 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
1617}
1618#undef ZERO
1619
1620#define ZERO(reg) writel(0, hc_mmio + (reg))
1621static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1622 unsigned int hc)
1623{
1624 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1625 u32 tmp;
1626
1627 ZERO(0x00c);
1628 ZERO(0x010);
1629 ZERO(0x014);
1630 ZERO(0x018);
1631
1632 tmp = readl(hc_mmio + 0x20);
1633 tmp &= 0x1c1c1c1c;
1634 tmp |= 0x03030303;
1635 writel(tmp, hc_mmio + 0x20);
1636}
1637#undef ZERO
1638
1639static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1640 unsigned int n_hc)
1641{
1642 unsigned int hc, port;
1643
1644 for (hc = 0; hc < n_hc; hc++) {
1645 for (port = 0; port < MV_PORTS_PER_HC; port++)
1646 mv5_reset_hc_port(hpriv, mmio,
1647 (hc * MV_PORTS_PER_HC) + port);
1648
1649 mv5_reset_one_hc(hpriv, mmio, hc);
1650 }
1651
1652 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001653}
1654
Jeff Garzik101ffae2005-11-12 22:17:49 -05001655#undef ZERO
1656#define ZERO(reg) writel(0, mmio + (reg))
1657static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
1658{
1659 u32 tmp;
1660
1661 tmp = readl(mmio + MV_PCI_MODE);
1662 tmp &= 0xff00ffff;
1663 writel(tmp, mmio + MV_PCI_MODE);
1664
1665 ZERO(MV_PCI_DISC_TIMER);
1666 ZERO(MV_PCI_MSI_TRIGGER);
1667 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
1668 ZERO(HC_MAIN_IRQ_MASK_OFS);
1669 ZERO(MV_PCI_SERR_MASK);
1670 ZERO(PCI_IRQ_CAUSE_OFS);
1671 ZERO(PCI_IRQ_MASK_OFS);
1672 ZERO(MV_PCI_ERR_LOW_ADDRESS);
1673 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
1674 ZERO(MV_PCI_ERR_ATTRIBUTE);
1675 ZERO(MV_PCI_ERR_COMMAND);
1676}
1677#undef ZERO
1678
1679static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1680{
1681 u32 tmp;
1682
1683 mv5_reset_flash(hpriv, mmio);
1684
1685 tmp = readl(mmio + MV_GPIO_PORT_CTL);
1686 tmp &= 0x3;
1687 tmp |= (1 << 5) | (1 << 6);
1688 writel(tmp, mmio + MV_GPIO_PORT_CTL);
1689}
1690
1691/**
1692 * mv6_reset_hc - Perform the 6xxx global soft reset
1693 * @mmio: base address of the HBA
1694 *
1695 * This routine only applies to 6xxx parts.
1696 *
1697 * LOCKING:
1698 * Inherited from caller.
1699 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05001700static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1701 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05001702{
1703 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
1704 int i, rc = 0;
1705 u32 t;
1706
1707 /* Following procedure defined in PCI "main command and status
1708 * register" table.
1709 */
1710 t = readl(reg);
1711 writel(t | STOP_PCI_MASTER, reg);
1712
1713 for (i = 0; i < 1000; i++) {
1714 udelay(1);
1715 t = readl(reg);
1716 if (PCI_MASTER_EMPTY & t) {
1717 break;
1718 }
1719 }
1720 if (!(PCI_MASTER_EMPTY & t)) {
1721 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
1722 rc = 1;
1723 goto done;
1724 }
1725
1726 /* set reset */
1727 i = 5;
1728 do {
1729 writel(t | GLOB_SFT_RST, reg);
1730 t = readl(reg);
1731 udelay(1);
1732 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
1733
1734 if (!(GLOB_SFT_RST & t)) {
1735 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
1736 rc = 1;
1737 goto done;
1738 }
1739
1740 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
1741 i = 5;
1742 do {
1743 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
1744 t = readl(reg);
1745 udelay(1);
1746 } while ((GLOB_SFT_RST & t) && (i-- > 0));
1747
1748 if (GLOB_SFT_RST & t) {
1749 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
1750 rc = 1;
1751 }
1752done:
1753 return rc;
1754}
1755
Jeff Garzik47c2b672005-11-12 21:13:17 -05001756static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001757 void __iomem *mmio)
1758{
1759 void __iomem *port_mmio;
1760 u32 tmp;
1761
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001762 tmp = readl(mmio + MV_RESET_CFG);
1763 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001764 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001765 hpriv->signal[idx].pre = 0x1 << 5;
1766 return;
1767 }
1768
1769 port_mmio = mv_port_base(mmio, idx);
1770 tmp = readl(port_mmio + PHY_MODE2);
1771
1772 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
1773 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
1774}
1775
Jeff Garzik47c2b672005-11-12 21:13:17 -05001776static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001777{
Jeff Garzik47c2b672005-11-12 21:13:17 -05001778 writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001779}
1780
Jeff Garzikc9d39132005-11-13 17:47:51 -05001781static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001782 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001783{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001784 void __iomem *port_mmio = mv_port_base(mmio, port);
1785
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001786 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001787 int fix_phy_mode2 =
1788 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001789 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05001790 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1791 u32 m2, tmp;
1792
1793 if (fix_phy_mode2) {
1794 m2 = readl(port_mmio + PHY_MODE2);
1795 m2 &= ~(1 << 16);
1796 m2 |= (1 << 31);
1797 writel(m2, port_mmio + PHY_MODE2);
1798
1799 udelay(200);
1800
1801 m2 = readl(port_mmio + PHY_MODE2);
1802 m2 &= ~((1 << 16) | (1 << 31));
1803 writel(m2, port_mmio + PHY_MODE2);
1804
1805 udelay(200);
1806 }
1807
1808 /* who knows what this magic does */
1809 tmp = readl(port_mmio + PHY_MODE3);
1810 tmp &= ~0x7F800000;
1811 tmp |= 0x2A800000;
1812 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001813
1814 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001815 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001816
1817 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001818
1819 if (hp_flags & MV_HP_ERRATA_60X1B2)
1820 tmp = readl(port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001821
1822 m4 = (m4 & ~(1 << 1)) | (1 << 0);
1823
1824 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001825
1826 if (hp_flags & MV_HP_ERRATA_60X1B2)
1827 writel(tmp, port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001828 }
1829
1830 /* Revert values of pre-emphasis and signal amps to the saved ones */
1831 m2 = readl(port_mmio + PHY_MODE2);
1832
1833 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001834 m2 |= hpriv->signal[port].amps;
1835 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001836 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001837
Jeff Garzike4e7b892006-01-31 12:18:41 -05001838 /* according to mvSata 3.6.1, some IIE values are fixed */
1839 if (IS_GEN_IIE(hpriv)) {
1840 m2 &= ~0xC30FF01F;
1841 m2 |= 0x0000900F;
1842 }
1843
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001844 writel(m2, port_mmio + PHY_MODE2);
1845}
1846
Jeff Garzikc9d39132005-11-13 17:47:51 -05001847static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
1848 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04001849{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001850 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04001851
Brett Russ31961942005-09-30 01:36:00 -04001852 writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001853
1854 if (IS_60XX(hpriv)) {
1855 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
1856 ifctl |= (1 << 12) | (1 << 7);
1857 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
1858 }
1859
Brett Russ20f733e2005-09-01 18:26:17 -04001860 udelay(25); /* allow reset propagation */
1861
1862 /* Spec never mentions clearing the bit. Marvell's driver does
1863 * clear the bit, however.
1864 */
Brett Russ31961942005-09-30 01:36:00 -04001865 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001866
Jeff Garzikc9d39132005-11-13 17:47:51 -05001867 hpriv->ops->phy_errata(hpriv, mmio, port_no);
1868
1869 if (IS_50XX(hpriv))
1870 mdelay(1);
1871}
1872
1873static void mv_stop_and_reset(struct ata_port *ap)
1874{
1875 struct mv_host_priv *hpriv = ap->host_set->private_data;
1876 void __iomem *mmio = ap->host_set->mmio_base;
1877
1878 mv_stop_dma(ap);
1879
1880 mv_channel_reset(hpriv, mmio, ap->port_no);
1881
Jeff Garzik22374672005-11-17 10:59:48 -05001882 __mv_phy_reset(ap, 0);
1883}
1884
1885static inline void __msleep(unsigned int msec, int can_sleep)
1886{
1887 if (can_sleep)
1888 msleep(msec);
1889 else
1890 mdelay(msec);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001891}
1892
1893/**
Jeff Garzik22374672005-11-17 10:59:48 -05001894 * __mv_phy_reset - Perform eDMA reset followed by COMRESET
Jeff Garzikc9d39132005-11-13 17:47:51 -05001895 * @ap: ATA channel to manipulate
1896 *
1897 * Part of this is taken from __sata_phy_reset and modified to
1898 * not sleep since this routine gets called from interrupt level.
1899 *
1900 * LOCKING:
1901 * Inherited from caller. This is coded to safe to call at
1902 * interrupt level, i.e. it does not sleep.
1903 */
Jeff Garzik22374672005-11-17 10:59:48 -05001904static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001905{
1906 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik22374672005-11-17 10:59:48 -05001907 struct mv_host_priv *hpriv = ap->host_set->private_data;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001908 void __iomem *port_mmio = mv_ap_base(ap);
1909 struct ata_taskfile tf;
1910 struct ata_device *dev = &ap->device[0];
1911 unsigned long timeout;
Jeff Garzik22374672005-11-17 10:59:48 -05001912 int retry = 5;
1913 u32 sstatus;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001914
1915 VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001916
Jeff Garzik095fec82005-11-12 09:50:49 -05001917 DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001918 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1919 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
Brett Russ20f733e2005-09-01 18:26:17 -04001920
Jeff Garzik22374672005-11-17 10:59:48 -05001921 /* Issue COMRESET via SControl */
1922comreset_retry:
Brett Russ31961942005-09-30 01:36:00 -04001923 scr_write_flush(ap, SCR_CONTROL, 0x301);
Jeff Garzik22374672005-11-17 10:59:48 -05001924 __msleep(1, can_sleep);
1925
Brett Russ31961942005-09-30 01:36:00 -04001926 scr_write_flush(ap, SCR_CONTROL, 0x300);
Jeff Garzik22374672005-11-17 10:59:48 -05001927 __msleep(20, can_sleep);
1928
1929 timeout = jiffies + msecs_to_jiffies(200);
Brett Russ31961942005-09-30 01:36:00 -04001930 do {
Jeff Garzik22374672005-11-17 10:59:48 -05001931 sstatus = scr_read(ap, SCR_STATUS) & 0x3;
1932 if ((sstatus == 3) || (sstatus == 0))
Brett Russ31961942005-09-30 01:36:00 -04001933 break;
Jeff Garzik22374672005-11-17 10:59:48 -05001934
1935 __msleep(1, can_sleep);
Brett Russ31961942005-09-30 01:36:00 -04001936 } while (time_before(jiffies, timeout));
Brett Russ20f733e2005-09-01 18:26:17 -04001937
Jeff Garzik22374672005-11-17 10:59:48 -05001938 /* work around errata */
1939 if (IS_60XX(hpriv) &&
1940 (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
1941 (retry-- > 0))
1942 goto comreset_retry;
Jeff Garzik095fec82005-11-12 09:50:49 -05001943
1944 DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001945 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1946 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
1947
1948 if (sata_dev_present(ap)) {
1949 ata_port_probe(ap);
1950 } else {
1951 printk(KERN_INFO "ata%u: no device found (phy stat %08x)\n",
1952 ap->id, scr_read(ap, SCR_STATUS));
1953 ata_port_disable(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001954 return;
1955 }
Brett Russ31961942005-09-30 01:36:00 -04001956 ap->cbl = ATA_CBL_SATA;
Brett Russ20f733e2005-09-01 18:26:17 -04001957
Jeff Garzik22374672005-11-17 10:59:48 -05001958 /* even after SStatus reflects that device is ready,
1959 * it seems to take a while for link to be fully
1960 * established (and thus Status no longer 0x80/0x7F),
1961 * so we poll a bit for that, here.
1962 */
1963 retry = 20;
1964 while (1) {
1965 u8 drv_stat = ata_check_status(ap);
1966 if ((drv_stat != 0x80) && (drv_stat != 0x7f))
1967 break;
1968 __msleep(500, can_sleep);
1969 if (retry-- <= 0)
1970 break;
1971 }
1972
Brett Russ20f733e2005-09-01 18:26:17 -04001973 tf.lbah = readb((void __iomem *) ap->ioaddr.lbah_addr);
1974 tf.lbam = readb((void __iomem *) ap->ioaddr.lbam_addr);
1975 tf.lbal = readb((void __iomem *) ap->ioaddr.lbal_addr);
1976 tf.nsect = readb((void __iomem *) ap->ioaddr.nsect_addr);
1977
1978 dev->class = ata_dev_classify(&tf);
1979 if (!ata_dev_present(dev)) {
1980 VPRINTK("Port disabled post-sig: No device present.\n");
1981 ata_port_disable(ap);
1982 }
Jeff Garzik095fec82005-11-12 09:50:49 -05001983
1984 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1985
1986 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1987
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001988 VPRINTK("EXIT\n");
Brett Russ20f733e2005-09-01 18:26:17 -04001989}
1990
Jeff Garzik22374672005-11-17 10:59:48 -05001991static void mv_phy_reset(struct ata_port *ap)
1992{
1993 __mv_phy_reset(ap, 1);
1994}
1995
Brett Russ05b308e2005-10-05 17:08:53 -04001996/**
1997 * mv_eng_timeout - Routine called by libata when SCSI times out I/O
1998 * @ap: ATA channel to manipulate
1999 *
2000 * Intent is to clear all pending error conditions, reset the
2001 * chip/bus, fail the command, and move on.
2002 *
2003 * LOCKING:
2004 * This routine holds the host_set lock while failing the command.
2005 */
Brett Russ31961942005-09-30 01:36:00 -04002006static void mv_eng_timeout(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002007{
Brett Russ31961942005-09-30 01:36:00 -04002008 struct ata_queued_cmd *qc;
Brett Russ31961942005-09-30 01:36:00 -04002009
2010 printk(KERN_ERR "ata%u: Entering mv_eng_timeout\n",ap->id);
2011 DPRINTK("All regs @ start of eng_timeout\n");
Jeff Garzik8b260242005-11-12 12:32:50 -05002012 mv_dump_all_regs(ap->host_set->mmio_base, ap->port_no,
Brett Russ31961942005-09-30 01:36:00 -04002013 to_pci_dev(ap->host_set->dev));
2014
2015 qc = ata_qc_from_tag(ap, ap->active_tag);
2016 printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
Jeff Garzik8b260242005-11-12 12:32:50 -05002017 ap->host_set->mmio_base, ap, qc, qc->scsicmd,
Brett Russ31961942005-09-30 01:36:00 -04002018 &qc->scsicmd->cmnd);
2019
2020 mv_err_intr(ap);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002021 mv_stop_and_reset(ap);
Brett Russ31961942005-09-30 01:36:00 -04002022
2023 if (!qc) {
2024 printk(KERN_ERR "ata%u: BUG: timeout without command\n",
2025 ap->id);
2026 } else {
Tejun Heo11a56d22006-01-23 13:09:36 +09002027 qc->err_mask |= AC_ERR_TIMEOUT;
Tejun Heoa72ec4c2006-01-23 13:09:37 +09002028 ata_eh_qc_complete(qc);
Brett Russ31961942005-09-30 01:36:00 -04002029 }
2030}
2031
Brett Russ05b308e2005-10-05 17:08:53 -04002032/**
2033 * mv_port_init - Perform some early initialization on a single port.
2034 * @port: libata data structure storing shadow register addresses
2035 * @port_mmio: base address of the port
2036 *
2037 * Initialize shadow register mmio addresses, clear outstanding
2038 * interrupts on the port, and unmask interrupts for the future
2039 * start of the port.
2040 *
2041 * LOCKING:
2042 * Inherited from caller.
2043 */
Brett Russ31961942005-09-30 01:36:00 -04002044static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2045{
2046 unsigned long shd_base = (unsigned long) port_mmio + SHD_BLK_OFS;
2047 unsigned serr_ofs;
2048
Jeff Garzik8b260242005-11-12 12:32:50 -05002049 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002050 */
2051 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002052 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002053 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2054 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2055 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2056 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2057 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2058 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002059 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002060 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2061 /* special case: control/altstatus doesn't have ATA_REG_ address */
2062 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2063
2064 /* unused: */
Brett Russ20f733e2005-09-01 18:26:17 -04002065 port->cmd_addr = port->bmdma_addr = port->scr_addr = 0;
2066
Brett Russ31961942005-09-30 01:36:00 -04002067 /* Clear any currently outstanding port interrupt conditions */
2068 serr_ofs = mv_scr_offset(SCR_ERROR);
2069 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2070 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2071
Brett Russ20f733e2005-09-01 18:26:17 -04002072 /* unmask all EDMA error interrupts */
Brett Russ31961942005-09-30 01:36:00 -04002073 writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002074
Jeff Garzik8b260242005-11-12 12:32:50 -05002075 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002076 readl(port_mmio + EDMA_CFG_OFS),
2077 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2078 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002079}
2080
Jeff Garzik47c2b672005-11-12 21:13:17 -05002081static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
Jeff Garzik522479f2005-11-12 22:14:02 -05002082 unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002083{
2084 u8 rev_id;
2085 u32 hp_flags = hpriv->hp_flags;
2086
2087 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2088
2089 switch(board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002090 case chip_5080:
2091 hpriv->ops = &mv5xxx_ops;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002092 hp_flags |= MV_HP_50XX;
2093
Jeff Garzik47c2b672005-11-12 21:13:17 -05002094 switch (rev_id) {
2095 case 0x1:
2096 hp_flags |= MV_HP_ERRATA_50XXB0;
2097 break;
2098 case 0x3:
2099 hp_flags |= MV_HP_ERRATA_50XXB2;
2100 break;
2101 default:
2102 dev_printk(KERN_WARNING, &pdev->dev,
2103 "Applying 50XXB2 workarounds to unknown rev\n");
2104 hp_flags |= MV_HP_ERRATA_50XXB2;
2105 break;
2106 }
2107 break;
2108
2109 case chip_504x:
2110 case chip_508x:
2111 hpriv->ops = &mv5xxx_ops;
2112 hp_flags |= MV_HP_50XX;
2113
2114 switch (rev_id) {
2115 case 0x0:
2116 hp_flags |= MV_HP_ERRATA_50XXB0;
2117 break;
2118 case 0x3:
2119 hp_flags |= MV_HP_ERRATA_50XXB2;
2120 break;
2121 default:
2122 dev_printk(KERN_WARNING, &pdev->dev,
2123 "Applying B2 workarounds to unknown rev\n");
2124 hp_flags |= MV_HP_ERRATA_50XXB2;
2125 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002126 }
2127 break;
2128
2129 case chip_604x:
2130 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002131 hpriv->ops = &mv6xxx_ops;
2132
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002133 switch (rev_id) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002134 case 0x7:
2135 hp_flags |= MV_HP_ERRATA_60X1B2;
2136 break;
2137 case 0x9:
2138 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002139 break;
2140 default:
2141 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002142 "Applying B2 workarounds to unknown rev\n");
2143 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002144 break;
2145 }
2146 break;
2147
Jeff Garzike4e7b892006-01-31 12:18:41 -05002148 case chip_7042:
2149 case chip_6042:
2150 hpriv->ops = &mv6xxx_ops;
2151
2152 hp_flags |= MV_HP_GEN_IIE;
2153
2154 switch (rev_id) {
2155 case 0x0:
2156 hp_flags |= MV_HP_ERRATA_XX42A0;
2157 break;
2158 case 0x1:
2159 hp_flags |= MV_HP_ERRATA_60X1C0;
2160 break;
2161 default:
2162 dev_printk(KERN_WARNING, &pdev->dev,
2163 "Applying 60X1C0 workarounds to unknown rev\n");
2164 hp_flags |= MV_HP_ERRATA_60X1C0;
2165 break;
2166 }
2167 break;
2168
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002169 default:
2170 printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
2171 return 1;
2172 }
2173
2174 hpriv->hp_flags = hp_flags;
2175
2176 return 0;
2177}
2178
Brett Russ05b308e2005-10-05 17:08:53 -04002179/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002180 * mv_init_host - Perform some early initialization of the host.
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002181 * @pdev: host PCI device
Brett Russ05b308e2005-10-05 17:08:53 -04002182 * @probe_ent: early data struct representing the host
2183 *
2184 * If possible, do an early global reset of the host. Then do
2185 * our port init and clear/unmask all/relevant host interrupts.
2186 *
2187 * LOCKING:
2188 * Inherited from caller.
2189 */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002190static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002191 unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002192{
2193 int rc = 0, n_hc, port, hc;
2194 void __iomem *mmio = probe_ent->mmio_base;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002195 struct mv_host_priv *hpriv = probe_ent->private_data;
2196
Jeff Garzik47c2b672005-11-12 21:13:17 -05002197 /* global interrupt mask */
2198 writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);
2199
2200 rc = mv_chip_id(pdev, hpriv, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002201 if (rc)
2202 goto done;
2203
2204 n_hc = mv_get_hc_count(probe_ent->host_flags);
2205 probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;
2206
Jeff Garzik47c2b672005-11-12 21:13:17 -05002207 for (port = 0; port < probe_ent->n_ports; port++)
2208 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002209
Jeff Garzikc9d39132005-11-13 17:47:51 -05002210 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002211 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002212 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002213
Jeff Garzik522479f2005-11-12 22:14:02 -05002214 hpriv->ops->reset_flash(hpriv, mmio);
2215 hpriv->ops->reset_bus(pdev, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002216 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002217
2218 for (port = 0; port < probe_ent->n_ports; port++) {
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002219 if (IS_60XX(hpriv)) {
Jeff Garzikc9d39132005-11-13 17:47:51 -05002220 void __iomem *port_mmio = mv_port_base(mmio, port);
2221
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002222 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2223 ifctl |= (1 << 12);
2224 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
2225 }
2226
Jeff Garzikc9d39132005-11-13 17:47:51 -05002227 hpriv->ops->phy_errata(hpriv, mmio, port);
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002228 }
2229
2230 for (port = 0; port < probe_ent->n_ports; port++) {
2231 void __iomem *port_mmio = mv_port_base(mmio, port);
Brett Russ31961942005-09-30 01:36:00 -04002232 mv_port_init(&probe_ent->port[port], port_mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002233 }
2234
2235 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002236 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2237
2238 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2239 "(before clear)=0x%08x\n", hc,
2240 readl(hc_mmio + HC_CFG_OFS),
2241 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2242
2243 /* Clear any currently outstanding hc interrupt conditions */
2244 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002245 }
2246
Brett Russ31961942005-09-30 01:36:00 -04002247 /* Clear any currently outstanding host interrupt conditions */
2248 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
2249
2250 /* and unmask interrupt generation for host regs */
2251 writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
2252 writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002253
2254 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
Jeff Garzik8b260242005-11-12 12:32:50 -05002255 "PCI int cause/mask=0x%08x/0x%08x\n",
Brett Russ20f733e2005-09-01 18:26:17 -04002256 readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
2257 readl(mmio + HC_MAIN_IRQ_MASK_OFS),
2258 readl(mmio + PCI_IRQ_CAUSE_OFS),
2259 readl(mmio + PCI_IRQ_MASK_OFS));
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002260
Brett Russ31961942005-09-30 01:36:00 -04002261done:
Brett Russ20f733e2005-09-01 18:26:17 -04002262 return rc;
2263}
2264
Brett Russ05b308e2005-10-05 17:08:53 -04002265/**
2266 * mv_print_info - Dump key info to kernel log for perusal.
2267 * @probe_ent: early data struct representing the host
2268 *
2269 * FIXME: complete this.
2270 *
2271 * LOCKING:
2272 * Inherited from caller.
2273 */
Brett Russ31961942005-09-30 01:36:00 -04002274static void mv_print_info(struct ata_probe_ent *probe_ent)
2275{
2276 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
2277 struct mv_host_priv *hpriv = probe_ent->private_data;
2278 u8 rev_id, scc;
2279 const char *scc_s;
2280
2281 /* Use this to determine the HW stepping of the chip so we know
2282 * what errata to workaround
2283 */
2284 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2285
2286 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
2287 if (scc == 0)
2288 scc_s = "SCSI";
2289 else if (scc == 0x01)
2290 scc_s = "RAID";
2291 else
2292 scc_s = "unknown";
2293
Jeff Garzika9524a72005-10-30 14:39:11 -05002294 dev_printk(KERN_INFO, &pdev->dev,
2295 "%u slots %u ports %s mode IRQ via %s\n",
Jeff Garzik8b260242005-11-12 12:32:50 -05002296 (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04002297 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
2298}
2299
Brett Russ05b308e2005-10-05 17:08:53 -04002300/**
2301 * mv_init_one - handle a positive probe of a Marvell host
2302 * @pdev: PCI device found
2303 * @ent: PCI device ID entry for the matched host
2304 *
2305 * LOCKING:
2306 * Inherited from caller.
2307 */
Brett Russ20f733e2005-09-01 18:26:17 -04002308static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2309{
2310 static int printed_version = 0;
2311 struct ata_probe_ent *probe_ent = NULL;
2312 struct mv_host_priv *hpriv;
2313 unsigned int board_idx = (unsigned int)ent->driver_data;
2314 void __iomem *mmio_base;
Brett Russ31961942005-09-30 01:36:00 -04002315 int pci_dev_busy = 0, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002316
Jeff Garzika9524a72005-10-30 14:39:11 -05002317 if (!printed_version++)
2318 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04002319
Brett Russ20f733e2005-09-01 18:26:17 -04002320 rc = pci_enable_device(pdev);
2321 if (rc) {
2322 return rc;
2323 }
2324
2325 rc = pci_request_regions(pdev, DRV_NAME);
2326 if (rc) {
2327 pci_dev_busy = 1;
2328 goto err_out;
2329 }
2330
Brett Russ20f733e2005-09-01 18:26:17 -04002331 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
2332 if (probe_ent == NULL) {
2333 rc = -ENOMEM;
2334 goto err_out_regions;
2335 }
2336
2337 memset(probe_ent, 0, sizeof(*probe_ent));
2338 probe_ent->dev = pci_dev_to_dev(pdev);
2339 INIT_LIST_HEAD(&probe_ent->node);
2340
Brett Russ31961942005-09-30 01:36:00 -04002341 mmio_base = pci_iomap(pdev, MV_PRIMARY_BAR, 0);
Brett Russ20f733e2005-09-01 18:26:17 -04002342 if (mmio_base == NULL) {
2343 rc = -ENOMEM;
2344 goto err_out_free_ent;
2345 }
2346
2347 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
2348 if (!hpriv) {
2349 rc = -ENOMEM;
2350 goto err_out_iounmap;
2351 }
2352 memset(hpriv, 0, sizeof(*hpriv));
2353
2354 probe_ent->sht = mv_port_info[board_idx].sht;
2355 probe_ent->host_flags = mv_port_info[board_idx].host_flags;
2356 probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
2357 probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
2358 probe_ent->port_ops = mv_port_info[board_idx].port_ops;
2359
2360 probe_ent->irq = pdev->irq;
2361 probe_ent->irq_flags = SA_SHIRQ;
2362 probe_ent->mmio_base = mmio_base;
2363 probe_ent->private_data = hpriv;
2364
2365 /* initialize adapter */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002366 rc = mv_init_host(pdev, probe_ent, board_idx);
Brett Russ20f733e2005-09-01 18:26:17 -04002367 if (rc) {
2368 goto err_out_hpriv;
2369 }
Brett Russ20f733e2005-09-01 18:26:17 -04002370
Brett Russ31961942005-09-30 01:36:00 -04002371 /* Enable interrupts */
2372 if (pci_enable_msi(pdev) == 0) {
2373 hpriv->hp_flags |= MV_HP_FLAG_MSI;
2374 } else {
2375 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04002376 }
2377
Brett Russ31961942005-09-30 01:36:00 -04002378 mv_dump_pci_cfg(pdev, 0x68);
2379 mv_print_info(probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002380
Brett Russ31961942005-09-30 01:36:00 -04002381 if (ata_device_add(probe_ent) == 0) {
2382 rc = -ENODEV; /* No devices discovered */
2383 goto err_out_dev_add;
2384 }
2385
2386 kfree(probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002387 return 0;
2388
Brett Russ31961942005-09-30 01:36:00 -04002389err_out_dev_add:
2390 if (MV_HP_FLAG_MSI & hpriv->hp_flags) {
2391 pci_disable_msi(pdev);
2392 } else {
2393 pci_intx(pdev, 0);
2394 }
2395err_out_hpriv:
Brett Russ20f733e2005-09-01 18:26:17 -04002396 kfree(hpriv);
Brett Russ31961942005-09-30 01:36:00 -04002397err_out_iounmap:
2398 pci_iounmap(pdev, mmio_base);
2399err_out_free_ent:
Brett Russ20f733e2005-09-01 18:26:17 -04002400 kfree(probe_ent);
Brett Russ31961942005-09-30 01:36:00 -04002401err_out_regions:
Brett Russ20f733e2005-09-01 18:26:17 -04002402 pci_release_regions(pdev);
Brett Russ31961942005-09-30 01:36:00 -04002403err_out:
Brett Russ20f733e2005-09-01 18:26:17 -04002404 if (!pci_dev_busy) {
2405 pci_disable_device(pdev);
2406 }
2407
2408 return rc;
2409}
2410
2411static int __init mv_init(void)
2412{
2413 return pci_module_init(&mv_pci_driver);
2414}
2415
2416static void __exit mv_exit(void)
2417{
2418 pci_unregister_driver(&mv_pci_driver);
2419}
2420
2421MODULE_AUTHOR("Brett Russ");
2422MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
2423MODULE_LICENSE("GPL");
2424MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
2425MODULE_VERSION(DRV_VERSION);
2426
2427module_init(mv_init);
2428module_exit(mv_exit);