blob: c8568ea7c5186745dd36774ec16cf909c4b6f996 [file] [log] [blame]
Ian Munsief204e0b2014-10-08 19:55:02 +11001/*
2 * Copyright 2014 IBM Corp.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 */
9
10#ifndef _CXL_H_
11#define _CXL_H_
12
13#include <linux/interrupt.h>
14#include <linux/semaphore.h>
15#include <linux/device.h>
16#include <linux/types.h>
17#include <linux/cdev.h>
18#include <linux/pid.h>
19#include <linux/io.h>
20#include <linux/pci.h>
Michael Neuling05203362015-05-27 16:07:17 +100021#include <linux/fs.h>
Ian Munsief204e0b2014-10-08 19:55:02 +110022#include <asm/cputable.h>
23#include <asm/mmu.h>
24#include <asm/reg.h>
Michael Neulingec249dd2015-05-27 16:07:16 +100025#include <misc/cxl-base.h>
Ian Munsief204e0b2014-10-08 19:55:02 +110026
Philippe Bergheaudb8102532016-06-23 15:03:53 +020027#include <misc/cxl.h>
Ian Munsief204e0b2014-10-08 19:55:02 +110028#include <uapi/misc/cxl.h>
29
30extern uint cxl_verbose;
31
32#define CXL_TIMEOUT 5
33
34/*
35 * Bump version each time a user API change is made, whether it is
36 * backwards compatible ot not.
37 */
Philippe Bergheaudb8102532016-06-23 15:03:53 +020038#define CXL_API_VERSION 3
Ian Munsief204e0b2014-10-08 19:55:02 +110039#define CXL_API_VERSION_COMPATIBLE 1
40
41/*
42 * Opaque types to avoid accidentally passing registers for the wrong MMIO
43 *
44 * At the end of the day, I'm not married to using typedef here, but it might
45 * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
46 * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
47 *
48 * I'm quite happy if these are changed back to #defines before upstreaming, it
49 * should be little more than a regexp search+replace operation in this file.
50 */
51typedef struct {
52 const int x;
53} cxl_p1_reg_t;
54typedef struct {
55 const int x;
56} cxl_p1n_reg_t;
57typedef struct {
58 const int x;
59} cxl_p2n_reg_t;
60#define cxl_reg_off(reg) \
61 (reg.x)
62
63/* Memory maps. Ref CXL Appendix A */
64
65/* PSL Privilege 1 Memory Map */
Christophe Lombardf24be422017-04-12 16:34:07 +020066/* Configuration and Control area - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +110067static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
68static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
69static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
70static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
71static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
72/* Downloading */
73static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
74static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
75
Christophe Lombardabd1d992017-04-07 16:11:58 +020076/* PSL Lookaside Buffer Management Area - CAIA 1 */
Ian Munsief204e0b2014-10-08 19:55:02 +110077static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
78static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
79static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
80static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
81static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
82static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
83
84/* 0x00C0:7EFF Implementation dependent area */
Christophe Lombardabd1d992017-04-07 16:11:58 +020085/* PSL registers - CAIA 1 */
Ian Munsief204e0b2014-10-08 19:55:02 +110086static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
87static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
Philippe Bergheaud390fd592015-08-28 09:37:36 +020088static const cxl_p1_reg_t CXL_PSL_Timebase = {0x0110};
Ian Munsief204e0b2014-10-08 19:55:02 +110089static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
90static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
Philippe Bergheaud390fd592015-08-28 09:37:36 +020091static const cxl_p1_reg_t CXL_PSL_TB_CTLSTAT = {0x0140};
Ian Munsief204e0b2014-10-08 19:55:02 +110092static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
93static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
94static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
95static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
Frederic Barrat6d382612016-05-24 03:39:18 +100096/* XSL registers (Mellanox CX4) */
97static const cxl_p1_reg_t CXL_XSL_Timebase = {0x0100};
98static const cxl_p1_reg_t CXL_XSL_TB_CTLSTAT = {0x0108};
99static const cxl_p1_reg_t CXL_XSL_FEC = {0x0158};
100static const cxl_p1_reg_t CXL_XSL_DSNCTL = {0x0168};
Christophe Lombardf24be422017-04-12 16:34:07 +0200101/* PSL registers - CAIA 2 */
102static const cxl_p1_reg_t CXL_PSL9_CONTROL = {0x0020};
103static const cxl_p1_reg_t CXL_XSL9_DSNCTL = {0x0168};
104static const cxl_p1_reg_t CXL_PSL9_FIR1 = {0x0300};
105static const cxl_p1_reg_t CXL_PSL9_FIR2 = {0x0308};
106static const cxl_p1_reg_t CXL_PSL9_Timebase = {0x0310};
107static const cxl_p1_reg_t CXL_PSL9_DEBUG = {0x0320};
108static const cxl_p1_reg_t CXL_PSL9_FIR_CNTL = {0x0348};
109static const cxl_p1_reg_t CXL_PSL9_DSNDCTL = {0x0350};
110static const cxl_p1_reg_t CXL_PSL9_TB_CTLSTAT = {0x0340};
111static const cxl_p1_reg_t CXL_PSL9_TRACECFG = {0x0368};
112static const cxl_p1_reg_t CXL_PSL9_APCDEDALLOC = {0x0378};
113static const cxl_p1_reg_t CXL_PSL9_APCDEDTYPE = {0x0380};
114static const cxl_p1_reg_t CXL_PSL9_TNR_ADDR = {0x0388};
115static const cxl_p1_reg_t CXL_PSL9_GP_CT = {0x0398};
116static const cxl_p1_reg_t CXL_XSL9_IERAT = {0x0588};
117static const cxl_p1_reg_t CXL_XSL9_ILPP = {0x0590};
118
Ian Munsief204e0b2014-10-08 19:55:02 +1100119/* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
120/* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
121
122/* PSL Slice Privilege 1 Memory Map */
Christophe Lombardf24be422017-04-12 16:34:07 +0200123/* Configuration Area - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100124static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
125static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
126static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
127static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
128static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
129static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
Christophe Lombardabd1d992017-04-07 16:11:58 +0200130/* Memory Management and Lookaside Buffer Management - CAIA 1*/
Ian Munsief204e0b2014-10-08 19:55:02 +1100131static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
Christophe Lombardf24be422017-04-12 16:34:07 +0200132/* Memory Management and Lookaside Buffer Management - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100133static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
Christophe Lombardf24be422017-04-12 16:34:07 +0200134/* Pointer Area - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100135static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
136static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
137static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
Christophe Lombardf24be422017-04-12 16:34:07 +0200138/* Control Area - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100139static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
140static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
141static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
142static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
Christophe Lombardf24be422017-04-12 16:34:07 +0200143/* 0xC0:FF Implementation Dependent Area - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100144static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
145static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
Christophe Lombardabd1d992017-04-07 16:11:58 +0200146/* 0xC0:FF Implementation Dependent Area - CAIA 1 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100147static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
148static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
149static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
150static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
151
152/* PSL Slice Privilege 2 Memory Map */
Christophe Lombardf24be422017-04-12 16:34:07 +0200153/* Configuration and Control Area - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100154static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
155static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
Christophe Lombardabd1d992017-04-07 16:11:58 +0200156/* Configuration and Control Area - CAIA 1 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100157static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
158static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
159static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
160static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
Christophe Lombardabd1d992017-04-07 16:11:58 +0200161/* Configuration and Control Area - CAIA 1 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100162static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
Christophe Lombardabd1d992017-04-07 16:11:58 +0200163/* Segment Lookaside Buffer Management - CAIA 1 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100164static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
165static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
166static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
Christophe Lombardf24be422017-04-12 16:34:07 +0200167/* Interrupt Registers - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100168static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
169static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
170static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
171static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
172static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
173static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
Christophe Lombardf24be422017-04-12 16:34:07 +0200174/* AFU Registers - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100175static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
176static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
Christophe Lombardf24be422017-04-12 16:34:07 +0200177/* Work Element Descriptor - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100178static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
179/* 0x0C0:FFF Implementation Dependent Area */
180
181#define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
182#define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
183#define CXL_PSL_SPAP_Size_Shift 4
184#define CXL_PSL_SPAP_V 0x0000000000000001ULL
185
Philippe Bergheaud390fd592015-08-28 09:37:36 +0200186/****** CXL_PSL_Control ****************************************************/
Frederic Barrataaa22452016-10-03 21:36:02 +0200187#define CXL_PSL_Control_tb (0x1ull << (63-63))
188#define CXL_PSL_Control_Fr (0x1ull << (63-31))
189#define CXL_PSL_Control_Fs_MASK (0x3ull << (63-29))
190#define CXL_PSL_Control_Fs_Complete (0x3ull << (63-29))
Philippe Bergheaud390fd592015-08-28 09:37:36 +0200191
Ian Munsief204e0b2014-10-08 19:55:02 +1100192/****** CXL_PSL_DLCNTL *****************************************************/
193#define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
194#define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
195#define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
196#define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
197#define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
198#define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
199
200/****** CXL_PSL_SR_An ******************************************************/
201#define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
202#define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
203#define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
Christophe Lombardf24be422017-04-12 16:34:07 +0200204#define CXL_PSL_SR_An_XLAT_hpt (0ull << (63-6))/* Hashed page table (HPT) mode */
205#define CXL_PSL_SR_An_XLAT_roh (2ull << (63-6))/* Radix on HPT mode */
206#define CXL_PSL_SR_An_XLAT_ror (3ull << (63-6))/* Radix on Radix mode */
207#define CXL_PSL_SR_An_BOT (1ull << (63-10)) /* Use the in-memory segment table */
Ian Munsief204e0b2014-10-08 19:55:02 +1100208#define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
209#define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
210#define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
211#define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
212#define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
213#define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
214#define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
215#define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
216
Ian Munsief204e0b2014-10-08 19:55:02 +1100217/****** CXL_PSL_ID_An ****************************************************/
218#define CXL_PSL_ID_An_F (1ull << (63-31))
219#define CXL_PSL_ID_An_L (1ull << (63-30))
220
Philippe Bergheaud6e0c50f2016-07-05 13:08:06 +0200221/****** CXL_PSL_SERR_An ****************************************************/
222#define CXL_PSL_SERR_An_afuto (1ull << (63-0))
223#define CXL_PSL_SERR_An_afudis (1ull << (63-1))
224#define CXL_PSL_SERR_An_afuov (1ull << (63-2))
225#define CXL_PSL_SERR_An_badsrc (1ull << (63-3))
226#define CXL_PSL_SERR_An_badctx (1ull << (63-4))
227#define CXL_PSL_SERR_An_llcmdis (1ull << (63-5))
228#define CXL_PSL_SERR_An_llcmdto (1ull << (63-6))
229#define CXL_PSL_SERR_An_afupar (1ull << (63-7))
230#define CXL_PSL_SERR_An_afudup (1ull << (63-8))
Alastair D'Silvaa7156262017-05-01 10:53:31 +1000231#define CXL_PSL_SERR_An_IRQS ( \
232 CXL_PSL_SERR_An_afuto | CXL_PSL_SERR_An_afudis | CXL_PSL_SERR_An_afuov | \
233 CXL_PSL_SERR_An_badsrc | CXL_PSL_SERR_An_badctx | CXL_PSL_SERR_An_llcmdis | \
234 CXL_PSL_SERR_An_llcmdto | CXL_PSL_SERR_An_afupar | CXL_PSL_SERR_An_afudup)
235#define CXL_PSL_SERR_An_afuto_mask (1ull << (63-32))
236#define CXL_PSL_SERR_An_afudis_mask (1ull << (63-33))
237#define CXL_PSL_SERR_An_afuov_mask (1ull << (63-34))
238#define CXL_PSL_SERR_An_badsrc_mask (1ull << (63-35))
239#define CXL_PSL_SERR_An_badctx_mask (1ull << (63-36))
240#define CXL_PSL_SERR_An_llcmdis_mask (1ull << (63-37))
241#define CXL_PSL_SERR_An_llcmdto_mask (1ull << (63-38))
242#define CXL_PSL_SERR_An_afupar_mask (1ull << (63-39))
243#define CXL_PSL_SERR_An_afudup_mask (1ull << (63-40))
244#define CXL_PSL_SERR_An_IRQ_MASKS ( \
245 CXL_PSL_SERR_An_afuto_mask | CXL_PSL_SERR_An_afudis_mask | CXL_PSL_SERR_An_afuov_mask | \
246 CXL_PSL_SERR_An_badsrc_mask | CXL_PSL_SERR_An_badctx_mask | CXL_PSL_SERR_An_llcmdis_mask | \
247 CXL_PSL_SERR_An_llcmdto_mask | CXL_PSL_SERR_An_afupar_mask | CXL_PSL_SERR_An_afudup_mask)
248
Philippe Bergheaud6e0c50f2016-07-05 13:08:06 +0200249#define CXL_PSL_SERR_An_AE (1ull << (63-30))
250
Ian Munsief204e0b2014-10-08 19:55:02 +1100251/****** CXL_PSL_SCNTL_An ****************************************************/
252#define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
253/* Programming Modes: */
254#define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
255#define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
256#define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
257#define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
258#define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
259#define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
260/* Purge Status (ro) */
261#define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
262#define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
263#define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
264/* Purge */
265#define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
266/* Suspend Status (ro) */
267#define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
268#define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
269#define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
270/* Suspend Control */
271#define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
272
273/* AFU Slice Enable Status (ro) */
274#define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
275#define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
276#define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
277/* AFU Slice Enable */
278#define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
279/* AFU Slice Reset status (ro) */
280#define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
281#define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
282#define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
283/* AFU Slice Reset */
284#define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
285
286/****** CXL_SSTP0/1_An ******************************************************/
287/* These top bits are for the segment that CONTAINS the segment table */
288#define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
289#define CXL_SSTP0_An_KS (1ull << (63-2))
290#define CXL_SSTP0_An_KP (1ull << (63-3))
291#define CXL_SSTP0_An_N (1ull << (63-4))
292#define CXL_SSTP0_An_L (1ull << (63-5))
293#define CXL_SSTP0_An_C (1ull << (63-6))
294#define CXL_SSTP0_An_TA (1ull << (63-7))
295#define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
296/* And finally, the virtual address & size of the segment table: */
297#define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
298#define CXL_SSTP0_An_SegTableSize_MASK \
299 (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
300#define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
301#define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
302#define CXL_SSTP1_An_V (1ull << (63-63))
303
Christophe Lombardabd1d992017-04-07 16:11:58 +0200304/****** CXL_PSL_SLBIE_[An] - CAIA 1 **************************************************/
Ian Munsief204e0b2014-10-08 19:55:02 +1100305/* write: */
306#define CXL_SLBIE_C PPC_BIT(36) /* Class */
307#define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
308#define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
309#define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
310/* read: */
311#define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
312#define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
313
Christophe Lombardabd1d992017-04-07 16:11:58 +0200314/****** Common to all CXL_TLBIA/SLBIA_[An] - CAIA 1 **********************************/
Ian Munsief204e0b2014-10-08 19:55:02 +1100315#define CXL_TLB_SLB_P (1ull) /* Pending (read) */
316
Christophe Lombardabd1d992017-04-07 16:11:58 +0200317/****** Common to all CXL_TLB/SLB_IA/IE_[An] registers - CAIA 1 **********************/
Ian Munsief204e0b2014-10-08 19:55:02 +1100318#define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
319#define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
320#define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
321
322/****** CXL_PSL_AFUSEL ******************************************************/
323#define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
324
Christophe Lombardabd1d992017-04-07 16:11:58 +0200325/****** CXL_PSL_DSISR_An - CAIA 1 ****************************************************/
Ian Munsief204e0b2014-10-08 19:55:02 +1100326#define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
327#define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
328#define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
329#define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
330#define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
331#define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
332#define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
333#define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
Michael Neuling2bc79ff2016-04-22 14:57:49 +1000334#define CXL_PSL_DSISR_PENDING (CXL_PSL_DSISR_TRANS | CXL_PSL_DSISR_An_PE | CXL_PSL_DSISR_An_AE | CXL_PSL_DSISR_An_OC)
Ian Munsief204e0b2014-10-08 19:55:02 +1100335/* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
336#define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
337#define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
338#define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
339#define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
340#define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
341
Christophe Lombardf24be422017-04-12 16:34:07 +0200342/****** CXL_PSL_DSISR_An - CAIA 2 ****************************************************/
343#define CXL_PSL9_DSISR_An_TF (1ull << (63-3)) /* Translation fault */
344#define CXL_PSL9_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
345#define CXL_PSL9_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
346#define CXL_PSL9_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
347#define CXL_PSL9_DSISR_An_S (1ull << (63-38)) /* TF for a write operation */
348#define CXL_PSL9_DSISR_PENDING (CXL_PSL9_DSISR_An_TF | CXL_PSL9_DSISR_An_PE | CXL_PSL9_DSISR_An_AE | CXL_PSL9_DSISR_An_OC)
349/*
350 * NOTE: Bits 56:63 (Checkout Response Status) are valid when DSISR_An[TF] = 1
351 * Status (0:7) Encoding
352 */
353#define CXL_PSL9_DSISR_An_CO_MASK 0x00000000000000ffULL
354#define CXL_PSL9_DSISR_An_SF 0x0000000000000080ULL /* Segment Fault 0b10000000 */
355#define CXL_PSL9_DSISR_An_PF_SLR 0x0000000000000088ULL /* PTE not found (Single Level Radix) 0b10001000 */
356#define CXL_PSL9_DSISR_An_PF_RGC 0x000000000000008CULL /* PTE not found (Radix Guest (child)) 0b10001100 */
357#define CXL_PSL9_DSISR_An_PF_RGP 0x0000000000000090ULL /* PTE not found (Radix Guest (parent)) 0b10010000 */
358#define CXL_PSL9_DSISR_An_PF_HRH 0x0000000000000094ULL /* PTE not found (HPT/Radix Host) 0b10010100 */
359#define CXL_PSL9_DSISR_An_PF_STEG 0x000000000000009CULL /* PTE not found (STEG VA) 0b10011100 */
360
Ian Munsief204e0b2014-10-08 19:55:02 +1100361/****** CXL_PSL_TFC_An ******************************************************/
362#define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
363#define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
364#define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
365#define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
366
Christophe Lombardf24be422017-04-12 16:34:07 +0200367/****** CXL_XSL9_IERAT_ERAT - CAIA 2 **********************************/
368#define CXL_XSL9_IERAT_MLPID (1ull << (63-0)) /* Match LPID */
369#define CXL_XSL9_IERAT_MPID (1ull << (63-1)) /* Match PID */
370#define CXL_XSL9_IERAT_PRS (1ull << (63-4)) /* PRS bit for Radix invalidations */
371#define CXL_XSL9_IERAT_INVR (1ull << (63-3)) /* Invalidate Radix */
372#define CXL_XSL9_IERAT_IALL (1ull << (63-8)) /* Invalidate All */
373#define CXL_XSL9_IERAT_IINPROG (1ull << (63-63)) /* Invalidate in progress */
374
Ian Munsief204e0b2014-10-08 19:55:02 +1100375/* cxl_process_element->software_status */
376#define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
377#define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
378#define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
379#define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
380
Ian Munsied6a6af22014-12-08 19:17:59 +1100381/****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
382 * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
383 * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
384 * of the hang pulse frequency.
385 */
386#define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
387
Ian Munsief204e0b2014-10-08 19:55:02 +1100388/* SPA->sw_command_status */
389#define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
390#define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
391#define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
392#define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
393#define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
394#define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
395#define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
396#define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
397#define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
398#define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
399#define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
400#define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
401#define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
402#define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
403#define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
404#define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
405
406#define CXL_MAX_SLICES 4
407#define MAX_AFU_MMIO_REGS 3
408
Ian Munsief204e0b2014-10-08 19:55:02 +1100409#define CXL_MODE_TIME_SLICED 0x4
410#define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
411
Christophe Lombard594ff7d2016-03-04 12:26:38 +0100412#define CXL_DEV_MINORS 13 /* 1 control + 4 AFUs * 3 (dedicated/master/shared) */
413#define CXL_CARD_MINOR(adapter) (adapter->adapter_num * CXL_DEV_MINORS)
414#define CXL_DEVT_ADAPTER(dev) (MINOR(dev) / CXL_DEV_MINORS)
415
Ian Munsief204e0b2014-10-08 19:55:02 +1100416enum cxl_context_status {
417 CLOSED,
418 OPENED,
419 STARTED
420};
421
422enum prefault_modes {
423 CXL_PREFAULT_NONE,
424 CXL_PREFAULT_WED,
425 CXL_PREFAULT_ALL,
426};
427
Christophe Lombard47528762016-03-04 12:26:37 +0100428enum cxl_attrs {
429 CXL_ADAPTER_ATTRS,
430 CXL_AFU_MASTER_ATTRS,
431 CXL_AFU_ATTRS,
432};
433
Ian Munsief204e0b2014-10-08 19:55:02 +1100434struct cxl_sste {
435 __be64 esid_data;
436 __be64 vsid_data;
437};
438
439#define to_cxl_adapter(d) container_of(d, struct cxl, dev)
440#define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
441
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100442struct cxl_afu_native {
Ian Munsief204e0b2014-10-08 19:55:02 +1100443 void __iomem *p1n_mmio;
Ian Munsief204e0b2014-10-08 19:55:02 +1100444 void __iomem *afu_desc_mmio;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100445 irq_hw_number_t psl_hwirq;
446 unsigned int psl_virq;
Ian Munsief204e0b2014-10-08 19:55:02 +1100447 struct mutex spa_mutex;
Ian Munsief204e0b2014-10-08 19:55:02 +1100448 /*
449 * Only the first part of the SPA is used for the process element
450 * linked list. The only other part that software needs to worry about
451 * is sw_command_status, which we store a separate pointer to.
452 * Everything else in the SPA is only used by hardware
453 */
454 struct cxl_process_element *spa;
455 __be64 *sw_command_status;
456 unsigned int spa_size;
457 int spa_order;
458 int spa_max_procs;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100459 u64 pp_offset;
460};
461
462struct cxl_afu_guest {
Christophe Lombard266eab82016-04-22 15:39:22 +0200463 struct cxl_afu *parent;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100464 u64 handle;
465 phys_addr_t p2n_phys;
466 u64 p2n_size;
467 int max_ints;
Christophe Lombard266eab82016-04-22 15:39:22 +0200468 bool handle_err;
469 struct delayed_work work_err;
Christophe Lombard0d400f72016-03-04 12:26:41 +0100470 int previous_state;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100471};
472
473struct cxl_afu {
474 struct cxl_afu_native *native;
475 struct cxl_afu_guest *guest;
476 irq_hw_number_t serr_hwirq;
477 unsigned int serr_virq;
478 char *psl_irq_name;
479 char *err_irq_name;
480 void __iomem *p2n_mmio;
481 phys_addr_t psn_phys;
482 u64 pp_size;
483
484 struct cxl *adapter;
485 struct device dev;
486 struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
487 struct device *chardev_s, *chardev_m, *chardev_d;
488 struct idr contexts_idr;
489 struct dentry *debugfs;
490 struct mutex contexts_lock;
491 spinlock_t afu_cntl_lock;
Andrew Donnellan171ed0f2017-02-06 12:07:17 +1100492
493 /* -1: AFU deconfigured/locked, >= 0: number of readers */
494 atomic_t configured_state;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100495
496 /* AFU error buffer fields and bin attribute for sysfs */
497 u64 eb_len, eb_offset;
498 struct bin_attribute attr_eb;
Ian Munsief204e0b2014-10-08 19:55:02 +1100499
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000500 /* pointer to the vphb */
501 struct pci_controller *phb;
502
Ian Munsief204e0b2014-10-08 19:55:02 +1100503 int pp_irqs;
504 int irqs_max;
505 int num_procs;
506 int max_procs_virtualised;
507 int slice;
508 int modes_supported;
509 int current_mode;
Ian Munsieb087e612015-02-04 19:09:01 +1100510 int crs_num;
511 u64 crs_len;
512 u64 crs_offset;
513 struct list_head crs;
Ian Munsief204e0b2014-10-08 19:55:02 +1100514 enum prefault_modes prefault_mode;
515 bool psa;
516 bool pp_psa;
517 bool enabled;
518};
519
Michael Neuling80fa93f2014-11-14 18:09:28 +1100520
521struct cxl_irq_name {
522 struct list_head list;
523 char *name;
524};
525
Christophe Lombard14baf4d2016-03-04 12:26:36 +0100526struct irq_avail {
527 irq_hw_number_t offset;
528 irq_hw_number_t range;
529 unsigned long *bitmap;
530};
531
Ian Munsief204e0b2014-10-08 19:55:02 +1100532/*
533 * This is a cxl context. If the PSL is in dedicated mode, there will be one
534 * of these per AFU. If in AFU directed there can be lots of these.
535 */
536struct cxl_context {
537 struct cxl_afu *afu;
538
539 /* Problem state MMIO */
540 phys_addr_t psn_phys;
541 u64 psn_size;
542
Ian Munsieb1234292014-12-08 19:18:01 +1100543 /* Used to unmap any mmaps when force detaching */
544 struct address_space *mapping;
545 struct mutex mapping_lock;
Ian Munsied9232a32015-07-23 16:43:56 +1000546 struct page *ff_page;
547 bool mmio_err_ff;
Ian Munsie55e07662015-08-27 19:50:19 +1000548 bool kernelapi;
Ian Munsieb1234292014-12-08 19:18:01 +1100549
Ian Munsief204e0b2014-10-08 19:55:02 +1100550 spinlock_t sste_lock; /* Protects segment table entries */
551 struct cxl_sste *sstp;
552 u64 sstp0, sstp1;
553 unsigned int sst_size, sst_lru;
554
555 wait_queue_head_t wq;
Vaibhav Jain7b8ad492015-11-24 16:26:18 +0530556 /* use mm context associated with this pid for ds faults */
Ian Munsief204e0b2014-10-08 19:55:02 +1100557 struct pid *pid;
558 spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
559 /* Only used in PR mode */
560 u64 process_token;
561
Michael Neulingad42de82016-06-24 08:47:07 +0200562 /* driver private data */
563 void *priv;
564
Ian Munsief204e0b2014-10-08 19:55:02 +1100565 unsigned long *irq_bitmap; /* Accessed from IRQ context */
566 struct cxl_irq_ranges irqs;
Michael Neuling80fa93f2014-11-14 18:09:28 +1100567 struct list_head irq_names;
Ian Munsief204e0b2014-10-08 19:55:02 +1100568 u64 fault_addr;
569 u64 fault_dsisr;
570 u64 afu_err;
571
572 /*
573 * This status and it's lock pretects start and detach context
574 * from racing. It also prevents detach from racing with
575 * itself
576 */
577 enum cxl_context_status status;
578 struct mutex status_mutex;
579
580
581 /* XXX: Is it possible to need multiple work items at once? */
582 struct work_struct fault_work;
583 u64 dsisr;
584 u64 dar;
585
586 struct cxl_process_element *elem;
587
Christophe Lombard14baf4d2016-03-04 12:26:36 +0100588 /*
589 * pe is the process element handle, assigned by this driver when the
590 * context is initialized.
591 *
592 * external_pe is the PE shown outside of cxl.
593 * On bare-metal, pe=external_pe, because we decide what the handle is.
594 * In a guest, we only find out about the pe used by pHyp when the
595 * context is attached, and that's the value we want to report outside
596 * of cxl.
597 */
598 int pe;
599 int external_pe;
600
Ian Munsief204e0b2014-10-08 19:55:02 +1100601 u32 irq_count;
602 bool pe_inserted;
603 bool master;
604 bool kernel;
Ian Munsie7a0d85d2016-05-06 17:46:36 +1000605 bool real_mode;
Ian Munsief204e0b2014-10-08 19:55:02 +1100606 bool pending_irq;
607 bool pending_fault;
608 bool pending_afu_err;
Ian Munsie8ac75b92015-05-08 22:55:18 +1000609
Philippe Bergheaudb8102532016-06-23 15:03:53 +0200610 /* Used by AFU drivers for driver specific event delivery */
611 struct cxl_afu_driver_ops *afu_driver_ops;
612 atomic_t afu_driver_events;
613
Ian Munsie8ac75b92015-05-08 22:55:18 +1000614 struct rcu_head rcu;
Ian Munsiecbce0912016-07-14 07:17:09 +1000615
616 /*
617 * Only used when more interrupts are allocated via
618 * pci_enable_msix_range than are supported in the default context, to
619 * use additional contexts to overcome the limitation. i.e. Mellanox
620 * CX4 only:
621 */
622 struct list_head extra_irq_contexts;
Christophe Lombard6dd2d232017-04-07 16:11:55 +0200623
624 struct mm_struct *mm;
Ian Munsief204e0b2014-10-08 19:55:02 +1100625};
626
Christophe Lombardbdd2e712017-04-07 16:11:56 +0200627struct cxl_irq_info;
628
Frederic Barrat6d382612016-05-24 03:39:18 +1000629struct cxl_service_layer_ops {
630 int (*adapter_regs_init)(struct cxl *adapter, struct pci_dev *dev);
Christophe Lombardbdd2e712017-04-07 16:11:56 +0200631 int (*invalidate_all)(struct cxl *adapter);
Frederic Barrat6d382612016-05-24 03:39:18 +1000632 int (*afu_regs_init)(struct cxl_afu *afu);
Christophe Lombardbdd2e712017-04-07 16:11:56 +0200633 int (*sanitise_afu_regs)(struct cxl_afu *afu);
Frederic Barrat6d382612016-05-24 03:39:18 +1000634 int (*register_serr_irq)(struct cxl_afu *afu);
635 void (*release_serr_irq)(struct cxl_afu *afu);
Christophe Lombardbdd2e712017-04-07 16:11:56 +0200636 irqreturn_t (*handle_interrupt)(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
637 irqreturn_t (*fail_irq)(struct cxl_afu *afu, struct cxl_irq_info *irq_info);
638 int (*activate_dedicated_process)(struct cxl_afu *afu);
639 int (*attach_afu_directed)(struct cxl_context *ctx, u64 wed, u64 amr);
640 int (*attach_dedicated_process)(struct cxl_context *ctx, u64 wed, u64 amr);
641 void (*update_dedicated_ivtes)(struct cxl_context *ctx);
642 void (*debugfs_add_adapter_regs)(struct cxl *adapter, struct dentry *dir);
643 void (*debugfs_add_afu_regs)(struct cxl_afu *afu, struct dentry *dir);
Frederic Barrat6d382612016-05-24 03:39:18 +1000644 void (*psl_irq_dump_registers)(struct cxl_context *ctx);
645 void (*err_irq_dump_registers)(struct cxl *adapter);
646 void (*debugfs_stop_trace)(struct cxl *adapter);
647 void (*write_timebase_ctrl)(struct cxl *adapter);
648 u64 (*timebase_read)(struct cxl *adapter);
Ian Munsieb385c9e2016-06-08 15:09:54 +1000649 int capi_mode;
Ian Munsie5e7823c2016-07-01 02:50:40 +1000650 bool needs_reset_before_disable;
Frederic Barrat6d382612016-05-24 03:39:18 +1000651};
652
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100653struct cxl_native {
654 u64 afu_desc_off;
655 u64 afu_desc_size;
Ian Munsief204e0b2014-10-08 19:55:02 +1100656 void __iomem *p1_mmio;
657 void __iomem *p2_mmio;
658 irq_hw_number_t err_hwirq;
659 unsigned int err_virq;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100660 u64 ps_off;
Frederic Barrat6d382612016-05-24 03:39:18 +1000661 const struct cxl_service_layer_ops *sl_ops;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100662};
663
664struct cxl_guest {
665 struct platform_device *pdev;
666 int irq_nranges;
667 struct cdev cdev;
668 irq_hw_number_t irq_base_offset;
669 struct irq_avail *irq_avail;
670 spinlock_t irq_alloc_lock;
671 u64 handle;
672 char *status;
673 u16 vendor;
674 u16 device;
675 u16 subsystem_vendor;
676 u16 subsystem;
677};
678
679struct cxl {
680 struct cxl_native *native;
681 struct cxl_guest *guest;
Ian Munsief204e0b2014-10-08 19:55:02 +1100682 spinlock_t afu_list_lock;
683 struct cxl_afu *afu[CXL_MAX_SLICES];
684 struct device dev;
685 struct dentry *trace;
686 struct dentry *psl_err_chk;
687 struct dentry *debugfs;
Michael Neuling80fa93f2014-11-14 18:09:28 +1100688 char *irq_name;
Ian Munsief204e0b2014-10-08 19:55:02 +1100689 struct bin_attribute cxl_attr;
690 int adapter_num;
691 int user_irqs;
Andrew Donnellan16479332016-07-28 15:39:41 +1000692 int min_pe;
Ian Munsief204e0b2014-10-08 19:55:02 +1100693 u64 ps_size;
694 u16 psl_rev;
695 u16 base_image;
696 u8 vsec_status;
697 u8 caia_major;
698 u8 caia_minor;
699 u8 slices;
700 bool user_image_loaded;
701 bool perst_loads_image;
702 bool perst_select_user;
Daniel Axtens13e68d82015-08-14 17:41:25 +1000703 bool perst_same_image;
Frederic Barrate009a7e2016-03-21 14:32:48 -0500704 bool psl_timebase_synced;
Vaibhav Jain70b565b2016-10-14 15:08:36 +0530705
706 /*
707 * number of contexts mapped on to this card. Possible values are:
708 * >0: Number of contexts mapped and new one can be mapped.
709 * 0: No active contexts and new ones can be mapped.
710 * -1: No contexts mapped and new ones cannot be mapped.
711 */
712 atomic_t contexts_num;
Ian Munsief204e0b2014-10-08 19:55:02 +1100713};
714
Frederic Barrat2b04cf32016-03-04 12:26:29 +0100715int cxl_pci_alloc_one_irq(struct cxl *adapter);
716void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq);
717int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
718void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
719int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
Ryan Grimm4beb5422015-01-19 11:52:48 -0600720int cxl_update_image_control(struct cxl *adapter);
Frederic Barrat2b04cf32016-03-04 12:26:29 +0100721int cxl_pci_reset(struct cxl *adapter);
722void cxl_pci_release_afu(struct device *dev);
Frederic Barratd601ea92016-03-04 12:26:40 +0100723ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
Ian Munsief204e0b2014-10-08 19:55:02 +1100724
Christophe Lombardf24be422017-04-12 16:34:07 +0200725/* common == phyp + powernv - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100726struct cxl_process_element_common {
727 __be32 tid;
728 __be32 pid;
729 __be64 csrp;
Christophe Lombardf24be422017-04-12 16:34:07 +0200730 union {
731 struct {
732 __be64 aurp0;
733 __be64 aurp1;
734 __be64 sstp0;
735 __be64 sstp1;
736 } psl8; /* CAIA 1 */
737 struct {
738 u8 reserved2[8];
739 u8 reserved3[8];
740 u8 reserved4[8];
741 u8 reserved5[8];
742 } psl9; /* CAIA 2 */
743 } u;
Ian Munsief204e0b2014-10-08 19:55:02 +1100744 __be64 amr;
Christophe Lombardf24be422017-04-12 16:34:07 +0200745 u8 reserved6[4];
Ian Munsief204e0b2014-10-08 19:55:02 +1100746 __be64 wed;
747} __packed;
748
Christophe Lombardf24be422017-04-12 16:34:07 +0200749/* just powernv - CAIA 1&2 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100750struct cxl_process_element {
751 __be64 sr;
752 __be64 SPOffset;
Christophe Lombardf24be422017-04-12 16:34:07 +0200753 union {
754 __be64 sdr; /* CAIA 1 */
755 u8 reserved1[8]; /* CAIA 2 */
756 } u;
Ian Munsief204e0b2014-10-08 19:55:02 +1100757 __be64 haurp;
758 __be32 ctxtime;
759 __be16 ivte_offsets[4];
760 __be16 ivte_ranges[4];
761 __be32 lpid;
762 struct cxl_process_element_common common;
763 __be32 software_state;
764} __packed;
765
Christophe Lombard0d400f72016-03-04 12:26:41 +0100766static inline bool cxl_adapter_link_ok(struct cxl *cxl, struct cxl_afu *afu)
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000767{
768 struct pci_dev *pdev;
769
Frederic Barratea2d1f92016-03-04 12:26:30 +0100770 if (cpu_has_feature(CPU_FTR_HVMODE)) {
771 pdev = to_pci_dev(cxl->dev.parent);
772 return !pci_channel_offline(pdev);
773 }
774 return true;
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000775}
776
Ian Munsief204e0b2014-10-08 19:55:02 +1100777static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
778{
779 WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100780 return cxl->native->p1_mmio + cxl_reg_off(reg);
Ian Munsief204e0b2014-10-08 19:55:02 +1100781}
782
Daniel Axtens588b34b2015-08-14 17:41:17 +1000783static inline void cxl_p1_write(struct cxl *cxl, cxl_p1_reg_t reg, u64 val)
784{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100785 if (likely(cxl_adapter_link_ok(cxl, NULL)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000786 out_be64(_cxl_p1_addr(cxl, reg), val);
Daniel Axtens588b34b2015-08-14 17:41:17 +1000787}
788
789static inline u64 cxl_p1_read(struct cxl *cxl, cxl_p1_reg_t reg)
790{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100791 if (likely(cxl_adapter_link_ok(cxl, NULL)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000792 return in_be64(_cxl_p1_addr(cxl, reg));
793 else
794 return ~0ULL;
Daniel Axtens588b34b2015-08-14 17:41:17 +1000795}
Ian Munsief204e0b2014-10-08 19:55:02 +1100796
797static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
798{
799 WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100800 return afu->native->p1n_mmio + cxl_reg_off(reg);
Ian Munsief204e0b2014-10-08 19:55:02 +1100801}
802
Daniel Axtens588b34b2015-08-14 17:41:17 +1000803static inline void cxl_p1n_write(struct cxl_afu *afu, cxl_p1n_reg_t reg, u64 val)
804{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100805 if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000806 out_be64(_cxl_p1n_addr(afu, reg), val);
Daniel Axtens588b34b2015-08-14 17:41:17 +1000807}
808
809static inline u64 cxl_p1n_read(struct cxl_afu *afu, cxl_p1n_reg_t reg)
810{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100811 if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000812 return in_be64(_cxl_p1n_addr(afu, reg));
813 else
814 return ~0ULL;
Daniel Axtens588b34b2015-08-14 17:41:17 +1000815}
Ian Munsief204e0b2014-10-08 19:55:02 +1100816
817static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
818{
819 return afu->p2n_mmio + cxl_reg_off(reg);
820}
821
Daniel Axtens588b34b2015-08-14 17:41:17 +1000822static inline void cxl_p2n_write(struct cxl_afu *afu, cxl_p2n_reg_t reg, u64 val)
823{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100824 if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000825 out_be64(_cxl_p2n_addr(afu, reg), val);
Daniel Axtens588b34b2015-08-14 17:41:17 +1000826}
Ian Munsief204e0b2014-10-08 19:55:02 +1100827
Daniel Axtens588b34b2015-08-14 17:41:17 +1000828static inline u64 cxl_p2n_read(struct cxl_afu *afu, cxl_p2n_reg_t reg)
829{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100830 if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000831 return in_be64(_cxl_p2n_addr(afu, reg));
832 else
833 return ~0ULL;
Daniel Axtens588b34b2015-08-14 17:41:17 +1000834}
Ian Munsieb087e612015-02-04 19:09:01 +1100835
Christophe Lombardabd1d992017-04-07 16:11:58 +0200836static inline bool cxl_is_power8(void)
837{
838 if ((pvr_version_is(PVR_POWER8E)) ||
839 (pvr_version_is(PVR_POWER8NVL)) ||
840 (pvr_version_is(PVR_POWER8)))
841 return true;
842 return false;
843}
844
Christophe Lombardf24be422017-04-12 16:34:07 +0200845static inline bool cxl_is_power9(void)
846{
847 /* intermediate solution */
848 if (!cxl_is_power8() &&
849 (cpu_has_feature(CPU_FTRS_POWER9) ||
850 cpu_has_feature(CPU_FTR_POWER9_DD1)))
851 return true;
852 return false;
853}
854
Christophe Lombardabd1d992017-04-07 16:11:58 +0200855static inline bool cxl_is_psl8(struct cxl_afu *afu)
856{
857 if (afu->adapter->caia_major == 1)
858 return true;
859 return false;
860}
861
Christophe Lombardf24be422017-04-12 16:34:07 +0200862static inline bool cxl_is_psl9(struct cxl_afu *afu)
863{
864 if (afu->adapter->caia_major == 2)
865 return true;
866 return false;
867}
868
Frederic Barrat2b04cf32016-03-04 12:26:29 +0100869ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
Vaibhav Jaine36f6fe2015-05-22 10:56:05 +0530870 loff_t off, size_t count);
871
Ian Munsiea19bd792016-07-14 07:17:04 +1000872/* Internal functions wrapped in cxl_base to allow PHB to call them */
873bool _cxl_pci_associate_default_context(struct pci_dev *dev, struct cxl_afu *afu);
874void _cxl_pci_disable_device(struct pci_dev *dev);
Ian Munsiecbce0912016-07-14 07:17:09 +1000875int _cxl_next_msi_hwirq(struct pci_dev *pdev, struct cxl_context **ctx, int *afu_irq);
Ian Munsiea2f67d52016-07-14 07:17:10 +1000876int _cxl_cx4_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type);
877void _cxl_cx4_teardown_msi_irqs(struct pci_dev *pdev);
Ian Munsieb087e612015-02-04 19:09:01 +1100878
Ian Munsief204e0b2014-10-08 19:55:02 +1100879struct cxl_calls {
880 void (*cxl_slbia)(struct mm_struct *mm);
Ian Munsiea19bd792016-07-14 07:17:04 +1000881 bool (*cxl_pci_associate_default_context)(struct pci_dev *dev, struct cxl_afu *afu);
882 void (*cxl_pci_disable_device)(struct pci_dev *dev);
Ian Munsiecbce0912016-07-14 07:17:09 +1000883 int (*cxl_next_msi_hwirq)(struct pci_dev *pdev, struct cxl_context **ctx, int *afu_irq);
Ian Munsiea2f67d52016-07-14 07:17:10 +1000884 int (*cxl_cx4_setup_msi_irqs)(struct pci_dev *pdev, int nvec, int type);
885 void (*cxl_cx4_teardown_msi_irqs)(struct pci_dev *pdev);
Ian Munsiea19bd792016-07-14 07:17:04 +1000886
Ian Munsief204e0b2014-10-08 19:55:02 +1100887 struct module *owner;
888};
889int register_cxl_calls(struct cxl_calls *calls);
890void unregister_cxl_calls(struct cxl_calls *calls);
Christophe Lombard594ff7d2016-03-04 12:26:38 +0100891int cxl_update_properties(struct device_node *dn, struct property *new_prop);
Ian Munsief204e0b2014-10-08 19:55:02 +1100892
Ian Munsief204e0b2014-10-08 19:55:02 +1100893void cxl_remove_adapter_nr(struct cxl *adapter);
894
Daniel Axtens051557722015-08-14 17:41:19 +1000895void cxl_release_spa(struct cxl_afu *afu);
896
Christophe Lombard594ff7d2016-03-04 12:26:38 +0100897dev_t cxl_get_dev(void);
Ian Munsief204e0b2014-10-08 19:55:02 +1100898int cxl_file_init(void);
899void cxl_file_exit(void);
900int cxl_register_adapter(struct cxl *adapter);
901int cxl_register_afu(struct cxl_afu *afu);
902int cxl_chardev_d_afu_add(struct cxl_afu *afu);
903int cxl_chardev_m_afu_add(struct cxl_afu *afu);
904int cxl_chardev_s_afu_add(struct cxl_afu *afu);
905void cxl_chardev_afu_remove(struct cxl_afu *afu);
906
907void cxl_context_detach_all(struct cxl_afu *afu);
908void cxl_context_free(struct cxl_context *ctx);
909void cxl_context_detach(struct cxl_context *ctx);
910
911int cxl_sysfs_adapter_add(struct cxl *adapter);
912void cxl_sysfs_adapter_remove(struct cxl *adapter);
913int cxl_sysfs_afu_add(struct cxl_afu *afu);
914void cxl_sysfs_afu_remove(struct cxl_afu *afu);
915int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
916void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
917
Christophe Lombard86331862016-03-04 12:26:25 +0100918struct cxl *cxl_alloc_adapter(void);
919struct cxl_afu *cxl_alloc_afu(struct cxl *adapter, int slice);
Ian Munsief204e0b2014-10-08 19:55:02 +1100920int cxl_afu_select_best_mode(struct cxl_afu *afu);
921
Frederic Barrat2b04cf32016-03-04 12:26:29 +0100922int cxl_native_register_psl_irq(struct cxl_afu *afu);
923void cxl_native_release_psl_irq(struct cxl_afu *afu);
924int cxl_native_register_psl_err_irq(struct cxl *adapter);
925void cxl_native_release_psl_err_irq(struct cxl *adapter);
926int cxl_native_register_serr_irq(struct cxl_afu *afu);
927void cxl_native_release_serr_irq(struct cxl_afu *afu);
Ian Munsief204e0b2014-10-08 19:55:02 +1100928int afu_register_irqs(struct cxl_context *ctx, u32 count);
Michael Neuling64288322015-05-27 16:07:07 +1000929void afu_release_irqs(struct cxl_context *ctx, void *cookie);
Andrew Donnellan8dde1522015-09-30 11:58:05 +1000930void afu_irq_name_free(struct cxl_context *ctx);
Ian Munsief204e0b2014-10-08 19:55:02 +1100931
Christophe Lombardf24be422017-04-12 16:34:07 +0200932int cxl_attach_afu_directed_psl9(struct cxl_context *ctx, u64 wed, u64 amr);
Christophe Lombard64663f32017-04-07 16:11:57 +0200933int cxl_attach_afu_directed_psl8(struct cxl_context *ctx, u64 wed, u64 amr);
Christophe Lombardf24be422017-04-12 16:34:07 +0200934int cxl_activate_dedicated_process_psl9(struct cxl_afu *afu);
Christophe Lombard64663f32017-04-07 16:11:57 +0200935int cxl_activate_dedicated_process_psl8(struct cxl_afu *afu);
Christophe Lombardf24be422017-04-12 16:34:07 +0200936int cxl_attach_dedicated_process_psl9(struct cxl_context *ctx, u64 wed, u64 amr);
Christophe Lombard64663f32017-04-07 16:11:57 +0200937int cxl_attach_dedicated_process_psl8(struct cxl_context *ctx, u64 wed, u64 amr);
Christophe Lombardf24be422017-04-12 16:34:07 +0200938void cxl_update_dedicated_ivtes_psl9(struct cxl_context *ctx);
Christophe Lombard64663f32017-04-07 16:11:57 +0200939void cxl_update_dedicated_ivtes_psl8(struct cxl_context *ctx);
Christophe Lombardbdd2e712017-04-07 16:11:56 +0200940
Andrew Donnellan39d40872017-02-01 14:22:07 +1100941#ifdef CONFIG_DEBUG_FS
942
Ian Munsief204e0b2014-10-08 19:55:02 +1100943int cxl_debugfs_init(void);
944void cxl_debugfs_exit(void);
945int cxl_debugfs_adapter_add(struct cxl *adapter);
946void cxl_debugfs_adapter_remove(struct cxl *adapter);
947int cxl_debugfs_afu_add(struct cxl_afu *afu);
948void cxl_debugfs_afu_remove(struct cxl_afu *afu);
Christophe Lombardf24be422017-04-12 16:34:07 +0200949void cxl_stop_trace_psl9(struct cxl *cxl);
Christophe Lombard64663f32017-04-07 16:11:57 +0200950void cxl_stop_trace_psl8(struct cxl *cxl);
Christophe Lombardf24be422017-04-12 16:34:07 +0200951void cxl_debugfs_add_adapter_regs_psl9(struct cxl *adapter, struct dentry *dir);
Christophe Lombard64663f32017-04-07 16:11:57 +0200952void cxl_debugfs_add_adapter_regs_psl8(struct cxl *adapter, struct dentry *dir);
Christophe Lombardbdd2e712017-04-07 16:11:56 +0200953void cxl_debugfs_add_adapter_regs_xsl(struct cxl *adapter, struct dentry *dir);
Christophe Lombardf24be422017-04-12 16:34:07 +0200954void cxl_debugfs_add_afu_regs_psl9(struct cxl_afu *afu, struct dentry *dir);
Christophe Lombard64663f32017-04-07 16:11:57 +0200955void cxl_debugfs_add_afu_regs_psl8(struct cxl_afu *afu, struct dentry *dir);
Andrew Donnellan39d40872017-02-01 14:22:07 +1100956
957#else /* CONFIG_DEBUG_FS */
958
959static inline int __init cxl_debugfs_init(void)
960{
961 return 0;
962}
963
964static inline void cxl_debugfs_exit(void)
965{
966}
967
968static inline int cxl_debugfs_adapter_add(struct cxl *adapter)
969{
970 return 0;
971}
972
973static inline void cxl_debugfs_adapter_remove(struct cxl *adapter)
974{
975}
976
977static inline int cxl_debugfs_afu_add(struct cxl_afu *afu)
978{
979 return 0;
980}
981
982static inline void cxl_debugfs_afu_remove(struct cxl_afu *afu)
983{
984}
985
Christophe Lombardf24be422017-04-12 16:34:07 +0200986static inline void cxl_stop_trace_psl9(struct cxl *cxl)
987{
988}
989
Christophe Lombard64663f32017-04-07 16:11:57 +0200990static inline void cxl_stop_trace_psl8(struct cxl *cxl)
Andrew Donnellan39d40872017-02-01 14:22:07 +1100991{
992}
993
Christophe Lombardf24be422017-04-12 16:34:07 +0200994static inline void cxl_debugfs_add_adapter_regs_psl9(struct cxl *adapter,
995 struct dentry *dir)
996{
997}
998
Christophe Lombard64663f32017-04-07 16:11:57 +0200999static inline void cxl_debugfs_add_adapter_regs_psl8(struct cxl *adapter,
Andrew Donnellan39d40872017-02-01 14:22:07 +11001000 struct dentry *dir)
1001{
1002}
1003
Christophe Lombardbdd2e712017-04-07 16:11:56 +02001004static inline void cxl_debugfs_add_adapter_regs_xsl(struct cxl *adapter,
Andrew Donnellan39d40872017-02-01 14:22:07 +11001005 struct dentry *dir)
1006{
1007}
1008
Christophe Lombardf24be422017-04-12 16:34:07 +02001009static inline void cxl_debugfs_add_afu_regs_psl9(struct cxl_afu *afu, struct dentry *dir)
1010{
1011}
1012
Christophe Lombard64663f32017-04-07 16:11:57 +02001013static inline void cxl_debugfs_add_afu_regs_psl8(struct cxl_afu *afu, struct dentry *dir)
Andrew Donnellan39d40872017-02-01 14:22:07 +11001014{
1015}
1016
1017#endif /* CONFIG_DEBUG_FS */
Ian Munsief204e0b2014-10-08 19:55:02 +11001018
1019void cxl_handle_fault(struct work_struct *work);
1020void cxl_prefault(struct cxl_context *ctx, u64 wed);
1021
1022struct cxl *get_cxl_adapter(int num);
1023int cxl_alloc_sst(struct cxl_context *ctx);
Christophe Lombard444c4ba2016-03-04 12:26:34 +01001024void cxl_dump_debug_buffer(void *addr, size_t size);
Ian Munsief204e0b2014-10-08 19:55:02 +11001025
1026void init_cxl_native(void);
1027
1028struct cxl_context *cxl_context_alloc(void);
Frederic Barratbdecf762016-11-18 23:00:31 +11001029int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master);
1030void cxl_context_set_mapping(struct cxl_context *ctx,
1031 struct address_space *mapping);
Ian Munsief204e0b2014-10-08 19:55:02 +11001032void cxl_context_free(struct cxl_context *ctx);
1033int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
Michael Neuling1a1a94b2015-05-27 16:07:10 +10001034unsigned int cxl_map_irq(struct cxl *adapter, irq_hw_number_t hwirq,
1035 irq_handler_t handler, void *cookie, const char *name);
1036void cxl_unmap_irq(unsigned int virq, void *cookie);
Michael Neulingeda36932015-05-27 16:07:08 +10001037int __detach_context(struct cxl_context *ctx);
Ian Munsief204e0b2014-10-08 19:55:02 +11001038
Christophe Lombard444c4ba2016-03-04 12:26:34 +01001039/*
1040 * This must match the layout of the H_COLLECT_CA_INT_INFO retbuf defined
1041 * in PAPR.
Christophe Lombard66ef20c2017-04-07 16:11:54 +02001042 * Field pid_tid is now 'reserved' because it's no more used on bare-metal.
1043 * On a guest environment, PSL_PID_An is located on the upper 32 bits and
1044 * PSL_TID_An register in the lower 32 bits.
Christophe Lombard444c4ba2016-03-04 12:26:34 +01001045 */
Ian Munsief204e0b2014-10-08 19:55:02 +11001046struct cxl_irq_info {
1047 u64 dsisr;
1048 u64 dar;
1049 u64 dsr;
Christophe Lombard66ef20c2017-04-07 16:11:54 +02001050 u64 reserved;
Ian Munsief204e0b2014-10-08 19:55:02 +11001051 u64 afu_err;
1052 u64 errstat;
Christophe Lombard444c4ba2016-03-04 12:26:34 +01001053 u64 proc_handle;
1054 u64 padding[2]; /* to match the expected retbuf size for plpar_hcall9 */
Ian Munsief204e0b2014-10-08 19:55:02 +11001055};
1056
Michael Neuling1a1a94b2015-05-27 16:07:10 +10001057void cxl_assign_psn_space(struct cxl_context *ctx);
Christophe Lombardf24be422017-04-12 16:34:07 +02001058int cxl_invalidate_all_psl9(struct cxl *adapter);
Christophe Lombard64663f32017-04-07 16:11:57 +02001059int cxl_invalidate_all_psl8(struct cxl *adapter);
Christophe Lombardf24be422017-04-12 16:34:07 +02001060irqreturn_t cxl_irq_psl9(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
Christophe Lombard64663f32017-04-07 16:11:57 +02001061irqreturn_t cxl_irq_psl8(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
Christophe Lombardbdd2e712017-04-07 16:11:56 +02001062irqreturn_t cxl_fail_irq_psl(struct cxl_afu *afu, struct cxl_irq_info *irq_info);
Christophe Lombard86331862016-03-04 12:26:25 +01001063int cxl_register_one_irq(struct cxl *adapter, irq_handler_t handler,
1064 void *cookie, irq_hw_number_t *dest_hwirq,
1065 unsigned int *dest_virq, const char *name);
1066
Ian Munsief204e0b2014-10-08 19:55:02 +11001067int cxl_check_error(struct cxl_afu *afu);
1068int cxl_afu_slbia(struct cxl_afu *afu);
Frederic Barrataaa22452016-10-03 21:36:02 +02001069int cxl_data_cache_flush(struct cxl *adapter);
Ian Munsief204e0b2014-10-08 19:55:02 +11001070int cxl_afu_disable(struct cxl_afu *afu);
Ian Munsief204e0b2014-10-08 19:55:02 +11001071int cxl_psl_purge(struct cxl_afu *afu);
1072
Christophe Lombardf24be422017-04-12 16:34:07 +02001073void cxl_native_irq_dump_regs_psl9(struct cxl_context *ctx);
Christophe Lombard64663f32017-04-07 16:11:57 +02001074void cxl_native_irq_dump_regs_psl8(struct cxl_context *ctx);
Frederic Barrat6d382612016-05-24 03:39:18 +10001075void cxl_native_err_irq_dump_regs(struct cxl *adapter);
Michael Neuling6f7f0b32015-05-27 16:07:18 +10001076int cxl_pci_vphb_add(struct cxl_afu *afu);
1077void cxl_pci_vphb_remove(struct cxl_afu *afu);
Frederic Barratbdecf762016-11-18 23:00:31 +11001078void cxl_release_mapping(struct cxl_context *ctx);
Ian Munsief204e0b2014-10-08 19:55:02 +11001079
1080extern struct pci_driver cxl_pci_driver;
Christophe Lombard14baf4d2016-03-04 12:26:36 +01001081extern struct platform_driver cxl_of_driver;
Michael Neulingc358d84b2015-05-27 16:07:12 +10001082int afu_allocate_irqs(struct cxl_context *ctx, u32 count);
Ian Munsief204e0b2014-10-08 19:55:02 +11001083
Michael Neuling05203362015-05-27 16:07:17 +10001084int afu_open(struct inode *inode, struct file *file);
1085int afu_release(struct inode *inode, struct file *file);
1086long afu_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
1087int afu_mmap(struct file *file, struct vm_area_struct *vm);
1088unsigned int afu_poll(struct file *file, struct poll_table_struct *poll);
1089ssize_t afu_read(struct file *file, char __user *buf, size_t count, loff_t *off);
1090extern const struct file_operations afu_fops;
1091
Christophe Lombard14baf4d2016-03-04 12:26:36 +01001092struct cxl *cxl_guest_init_adapter(struct device_node *np, struct platform_device *dev);
1093void cxl_guest_remove_adapter(struct cxl *adapter);
1094int cxl_of_read_adapter_handle(struct cxl *adapter, struct device_node *np);
1095int cxl_of_read_adapter_properties(struct cxl *adapter, struct device_node *np);
1096ssize_t cxl_guest_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
1097ssize_t cxl_guest_read_afu_vpd(struct cxl_afu *afu, void *buf, size_t len);
1098int cxl_guest_init_afu(struct cxl *adapter, int slice, struct device_node *afu_np);
1099void cxl_guest_remove_afu(struct cxl_afu *afu);
1100int cxl_of_read_afu_handle(struct cxl_afu *afu, struct device_node *afu_np);
1101int cxl_of_read_afu_properties(struct cxl_afu *afu, struct device_node *afu_np);
1102int cxl_guest_add_chardev(struct cxl *adapter);
1103void cxl_guest_remove_chardev(struct cxl *adapter);
1104void cxl_guest_reload_module(struct cxl *adapter);
1105int cxl_of_probe(struct platform_device *pdev);
1106
Frederic Barrat5be587b2016-03-04 12:26:28 +01001107struct cxl_backend_ops {
1108 struct module *module;
1109 int (*adapter_reset)(struct cxl *adapter);
1110 int (*alloc_one_irq)(struct cxl *adapter);
1111 void (*release_one_irq)(struct cxl *adapter, int hwirq);
1112 int (*alloc_irq_ranges)(struct cxl_irq_ranges *irqs,
1113 struct cxl *adapter, unsigned int num);
1114 void (*release_irq_ranges)(struct cxl_irq_ranges *irqs,
1115 struct cxl *adapter);
1116 int (*setup_irq)(struct cxl *adapter, unsigned int hwirq,
1117 unsigned int virq);
1118 irqreturn_t (*handle_psl_slice_error)(struct cxl_context *ctx,
1119 u64 dsisr, u64 errstat);
1120 irqreturn_t (*psl_interrupt)(int irq, void *data);
1121 int (*ack_irq)(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
Michael Neuling2bc79ff2016-04-22 14:57:49 +10001122 void (*irq_wait)(struct cxl_context *ctx);
Frederic Barrat5be587b2016-03-04 12:26:28 +01001123 int (*attach_process)(struct cxl_context *ctx, bool kernel,
1124 u64 wed, u64 amr);
1125 int (*detach_process)(struct cxl_context *ctx);
Ian Munsie292841b2016-05-24 02:14:05 +10001126 void (*update_ivtes)(struct cxl_context *ctx);
Christophe Lombard47528762016-03-04 12:26:37 +01001127 bool (*support_attributes)(const char *attr_name, enum cxl_attrs type);
Christophe Lombard0d400f72016-03-04 12:26:41 +01001128 bool (*link_ok)(struct cxl *cxl, struct cxl_afu *afu);
Frederic Barrat5be587b2016-03-04 12:26:28 +01001129 void (*release_afu)(struct device *dev);
1130 ssize_t (*afu_read_err_buffer)(struct cxl_afu *afu, char *buf,
1131 loff_t off, size_t count);
1132 int (*afu_check_and_enable)(struct cxl_afu *afu);
1133 int (*afu_activate_mode)(struct cxl_afu *afu, int mode);
1134 int (*afu_deactivate_mode)(struct cxl_afu *afu, int mode);
1135 int (*afu_reset)(struct cxl_afu *afu);
1136 int (*afu_cr_read8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 *val);
1137 int (*afu_cr_read16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 *val);
1138 int (*afu_cr_read32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 *val);
1139 int (*afu_cr_read64)(struct cxl_afu *afu, int cr_idx, u64 offset, u64 *val);
Frederic Barratd601ea92016-03-04 12:26:40 +01001140 int (*afu_cr_write8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 val);
1141 int (*afu_cr_write16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 val);
1142 int (*afu_cr_write32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 val);
1143 ssize_t (*read_adapter_vpd)(struct cxl *adapter, void *buf, size_t count);
Frederic Barrat5be587b2016-03-04 12:26:28 +01001144};
1145extern const struct cxl_backend_ops cxl_native_ops;
Christophe Lombard14baf4d2016-03-04 12:26:36 +01001146extern const struct cxl_backend_ops cxl_guest_ops;
Frederic Barrat5be587b2016-03-04 12:26:28 +01001147extern const struct cxl_backend_ops *cxl_ops;
1148
Vaibhav Jain17eb3ee2016-02-29 11:10:53 +05301149/* check if the given pci_dev is on the the cxl vphb bus */
1150bool cxl_pci_is_vphb_device(struct pci_dev *dev);
Philippe Bergheaud6e0c50f2016-07-05 13:08:06 +02001151
1152/* decode AFU error bits in the PSL register PSL_SERR_An */
1153void cxl_afu_decode_psl_serr(struct cxl_afu *afu, u64 serr);
Vaibhav Jain70b565b2016-10-14 15:08:36 +05301154
1155/*
1156 * Increments the number of attached contexts on an adapter.
1157 * In case an adapter_context_lock is taken the return -EBUSY.
1158 */
1159int cxl_adapter_context_get(struct cxl *adapter);
1160
1161/* Decrements the number of attached contexts on an adapter */
1162void cxl_adapter_context_put(struct cxl *adapter);
1163
1164/* If no active contexts then prevents contexts from being attached */
1165int cxl_adapter_context_lock(struct cxl *adapter);
1166
1167/* Unlock the contexts-lock if taken. Warn and force unlock otherwise */
1168void cxl_adapter_context_unlock(struct cxl *adapter);
1169
Christophe Lombard6dd2d232017-04-07 16:11:55 +02001170/* Increases the reference count to "struct mm_struct" */
1171void cxl_context_mm_count_get(struct cxl_context *ctx);
1172
1173/* Decrements the reference count to "struct mm_struct" */
1174void cxl_context_mm_count_put(struct cxl_context *ctx);
1175
Ian Munsief204e0b2014-10-08 19:55:02 +11001176#endif