blob: ce2b9d51306960776e8f219a539b6ebcb0b84bac [file] [log] [blame]
Ian Munsief204e0b2014-10-08 19:55:02 +11001/*
2 * Copyright 2014 IBM Corp.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 */
9
10#ifndef _CXL_H_
11#define _CXL_H_
12
13#include <linux/interrupt.h>
14#include <linux/semaphore.h>
15#include <linux/device.h>
16#include <linux/types.h>
17#include <linux/cdev.h>
18#include <linux/pid.h>
19#include <linux/io.h>
20#include <linux/pci.h>
Michael Neuling05203362015-05-27 16:07:17 +100021#include <linux/fs.h>
Ian Munsief204e0b2014-10-08 19:55:02 +110022#include <asm/cputable.h>
23#include <asm/mmu.h>
24#include <asm/reg.h>
Michael Neulingec249dd2015-05-27 16:07:16 +100025#include <misc/cxl-base.h>
Ian Munsief204e0b2014-10-08 19:55:02 +110026
27#include <uapi/misc/cxl.h>
28
29extern uint cxl_verbose;
30
31#define CXL_TIMEOUT 5
32
33/*
34 * Bump version each time a user API change is made, whether it is
35 * backwards compatible ot not.
36 */
Ian Munsied9232a32015-07-23 16:43:56 +100037#define CXL_API_VERSION 2
Ian Munsief204e0b2014-10-08 19:55:02 +110038#define CXL_API_VERSION_COMPATIBLE 1
39
40/*
41 * Opaque types to avoid accidentally passing registers for the wrong MMIO
42 *
43 * At the end of the day, I'm not married to using typedef here, but it might
44 * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
45 * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
46 *
47 * I'm quite happy if these are changed back to #defines before upstreaming, it
48 * should be little more than a regexp search+replace operation in this file.
49 */
50typedef struct {
51 const int x;
52} cxl_p1_reg_t;
53typedef struct {
54 const int x;
55} cxl_p1n_reg_t;
56typedef struct {
57 const int x;
58} cxl_p2n_reg_t;
59#define cxl_reg_off(reg) \
60 (reg.x)
61
62/* Memory maps. Ref CXL Appendix A */
63
64/* PSL Privilege 1 Memory Map */
65/* Configuration and Control area */
66static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
67static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
68static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
69static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
70static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
71/* Downloading */
72static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
73static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
74
75/* PSL Lookaside Buffer Management Area */
76static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
77static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
78static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
79static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
80static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
81static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
82
83/* 0x00C0:7EFF Implementation dependent area */
Frederic Barrat6d382612016-05-24 03:39:18 +100084/* PSL registers */
Ian Munsief204e0b2014-10-08 19:55:02 +110085static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
86static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
Philippe Bergheaud390fd592015-08-28 09:37:36 +020087static const cxl_p1_reg_t CXL_PSL_Timebase = {0x0110};
Ian Munsief204e0b2014-10-08 19:55:02 +110088static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
89static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
Philippe Bergheaud390fd592015-08-28 09:37:36 +020090static const cxl_p1_reg_t CXL_PSL_TB_CTLSTAT = {0x0140};
Ian Munsief204e0b2014-10-08 19:55:02 +110091static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
92static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
93static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
94static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
Frederic Barrat6d382612016-05-24 03:39:18 +100095/* XSL registers (Mellanox CX4) */
96static const cxl_p1_reg_t CXL_XSL_Timebase = {0x0100};
97static const cxl_p1_reg_t CXL_XSL_TB_CTLSTAT = {0x0108};
98static const cxl_p1_reg_t CXL_XSL_FEC = {0x0158};
99static const cxl_p1_reg_t CXL_XSL_DSNCTL = {0x0168};
Ian Munsief204e0b2014-10-08 19:55:02 +1100100/* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
101/* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
102
103/* PSL Slice Privilege 1 Memory Map */
104/* Configuration Area */
105static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
106static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
107static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
108static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
109static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
110static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
111/* Memory Management and Lookaside Buffer Management */
112static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
113static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
114/* Pointer Area */
115static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
116static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
117static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
118/* Control Area */
119static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
120static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
121static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
122static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
123/* 0xC0:FF Implementation Dependent Area */
124static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
125static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
126static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
127static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
128static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
129static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
130
131/* PSL Slice Privilege 2 Memory Map */
132/* Configuration and Control Area */
133static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
134static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
135static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
136static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
137static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
138static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
139static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
140/* Segment Lookaside Buffer Management */
141static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
142static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
143static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
144/* Interrupt Registers */
145static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
146static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
147static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
148static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
149static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
150static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
151/* AFU Registers */
152static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
153static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
154/* Work Element Descriptor */
155static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
156/* 0x0C0:FFF Implementation Dependent Area */
157
158#define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
159#define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
160#define CXL_PSL_SPAP_Size_Shift 4
161#define CXL_PSL_SPAP_V 0x0000000000000001ULL
162
Philippe Bergheaud390fd592015-08-28 09:37:36 +0200163/****** CXL_PSL_Control ****************************************************/
164#define CXL_PSL_Control_tb 0x0000000000000001ULL
165
Ian Munsief204e0b2014-10-08 19:55:02 +1100166/****** CXL_PSL_DLCNTL *****************************************************/
167#define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
168#define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
169#define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
170#define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
171#define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
172#define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
173
174/****** CXL_PSL_SR_An ******************************************************/
175#define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
176#define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
177#define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
178#define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
179#define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
180#define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
181#define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
182#define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
183#define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
184#define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
185#define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
186
Ian Munsief204e0b2014-10-08 19:55:02 +1100187/****** CXL_PSL_ID_An ****************************************************/
188#define CXL_PSL_ID_An_F (1ull << (63-31))
189#define CXL_PSL_ID_An_L (1ull << (63-30))
190
191/****** CXL_PSL_SCNTL_An ****************************************************/
192#define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
193/* Programming Modes: */
194#define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
195#define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
196#define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
197#define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
198#define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
199#define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
200/* Purge Status (ro) */
201#define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
202#define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
203#define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
204/* Purge */
205#define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
206/* Suspend Status (ro) */
207#define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
208#define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
209#define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
210/* Suspend Control */
211#define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
212
213/* AFU Slice Enable Status (ro) */
214#define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
215#define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
216#define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
217/* AFU Slice Enable */
218#define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
219/* AFU Slice Reset status (ro) */
220#define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
221#define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
222#define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
223/* AFU Slice Reset */
224#define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
225
226/****** CXL_SSTP0/1_An ******************************************************/
227/* These top bits are for the segment that CONTAINS the segment table */
228#define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
229#define CXL_SSTP0_An_KS (1ull << (63-2))
230#define CXL_SSTP0_An_KP (1ull << (63-3))
231#define CXL_SSTP0_An_N (1ull << (63-4))
232#define CXL_SSTP0_An_L (1ull << (63-5))
233#define CXL_SSTP0_An_C (1ull << (63-6))
234#define CXL_SSTP0_An_TA (1ull << (63-7))
235#define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
236/* And finally, the virtual address & size of the segment table: */
237#define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
238#define CXL_SSTP0_An_SegTableSize_MASK \
239 (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
240#define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
241#define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
242#define CXL_SSTP1_An_V (1ull << (63-63))
243
244/****** CXL_PSL_SLBIE_[An] **************************************************/
245/* write: */
246#define CXL_SLBIE_C PPC_BIT(36) /* Class */
247#define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
248#define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
249#define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
250/* read: */
251#define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
252#define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
253
254/****** Common to all CXL_TLBIA/SLBIA_[An] **********************************/
255#define CXL_TLB_SLB_P (1ull) /* Pending (read) */
256
257/****** Common to all CXL_TLB/SLB_IA/IE_[An] registers **********************/
258#define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
259#define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
260#define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
261
262/****** CXL_PSL_AFUSEL ******************************************************/
263#define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
264
265/****** CXL_PSL_DSISR_An ****************************************************/
266#define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
267#define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
268#define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
269#define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
270#define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
271#define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
272#define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
273#define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
Michael Neuling2bc79ff2016-04-22 14:57:49 +1000274#define CXL_PSL_DSISR_PENDING (CXL_PSL_DSISR_TRANS | CXL_PSL_DSISR_An_PE | CXL_PSL_DSISR_An_AE | CXL_PSL_DSISR_An_OC)
Ian Munsief204e0b2014-10-08 19:55:02 +1100275/* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
276#define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
277#define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
278#define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
279#define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
280#define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
281
282/****** CXL_PSL_TFC_An ******************************************************/
283#define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
284#define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
285#define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
286#define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
287
288/* cxl_process_element->software_status */
289#define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
290#define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
291#define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
292#define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
293
Ian Munsied6a6af22014-12-08 19:17:59 +1100294/****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
295 * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
296 * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
297 * of the hang pulse frequency.
298 */
299#define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
300
Ian Munsief204e0b2014-10-08 19:55:02 +1100301/* SPA->sw_command_status */
302#define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
303#define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
304#define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
305#define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
306#define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
307#define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
308#define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
309#define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
310#define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
311#define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
312#define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
313#define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
314#define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
315#define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
316#define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
317#define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
318
319#define CXL_MAX_SLICES 4
320#define MAX_AFU_MMIO_REGS 3
321
Ian Munsief204e0b2014-10-08 19:55:02 +1100322#define CXL_MODE_TIME_SLICED 0x4
323#define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
324
Christophe Lombard594ff7d2016-03-04 12:26:38 +0100325#define CXL_DEV_MINORS 13 /* 1 control + 4 AFUs * 3 (dedicated/master/shared) */
326#define CXL_CARD_MINOR(adapter) (adapter->adapter_num * CXL_DEV_MINORS)
327#define CXL_DEVT_ADAPTER(dev) (MINOR(dev) / CXL_DEV_MINORS)
328
Ian Munsief204e0b2014-10-08 19:55:02 +1100329enum cxl_context_status {
330 CLOSED,
331 OPENED,
332 STARTED
333};
334
335enum prefault_modes {
336 CXL_PREFAULT_NONE,
337 CXL_PREFAULT_WED,
338 CXL_PREFAULT_ALL,
339};
340
Christophe Lombard47528762016-03-04 12:26:37 +0100341enum cxl_attrs {
342 CXL_ADAPTER_ATTRS,
343 CXL_AFU_MASTER_ATTRS,
344 CXL_AFU_ATTRS,
345};
346
Ian Munsief204e0b2014-10-08 19:55:02 +1100347struct cxl_sste {
348 __be64 esid_data;
349 __be64 vsid_data;
350};
351
352#define to_cxl_adapter(d) container_of(d, struct cxl, dev)
353#define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
354
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100355struct cxl_afu_native {
Ian Munsief204e0b2014-10-08 19:55:02 +1100356 void __iomem *p1n_mmio;
Ian Munsief204e0b2014-10-08 19:55:02 +1100357 void __iomem *afu_desc_mmio;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100358 irq_hw_number_t psl_hwirq;
359 unsigned int psl_virq;
Ian Munsief204e0b2014-10-08 19:55:02 +1100360 struct mutex spa_mutex;
Ian Munsief204e0b2014-10-08 19:55:02 +1100361 /*
362 * Only the first part of the SPA is used for the process element
363 * linked list. The only other part that software needs to worry about
364 * is sw_command_status, which we store a separate pointer to.
365 * Everything else in the SPA is only used by hardware
366 */
367 struct cxl_process_element *spa;
368 __be64 *sw_command_status;
369 unsigned int spa_size;
370 int spa_order;
371 int spa_max_procs;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100372 u64 pp_offset;
373};
374
375struct cxl_afu_guest {
Christophe Lombard266eab82016-04-22 15:39:22 +0200376 struct cxl_afu *parent;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100377 u64 handle;
378 phys_addr_t p2n_phys;
379 u64 p2n_size;
380 int max_ints;
Christophe Lombard266eab82016-04-22 15:39:22 +0200381 bool handle_err;
382 struct delayed_work work_err;
Christophe Lombard0d400f72016-03-04 12:26:41 +0100383 int previous_state;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100384};
385
386struct cxl_afu {
387 struct cxl_afu_native *native;
388 struct cxl_afu_guest *guest;
389 irq_hw_number_t serr_hwirq;
390 unsigned int serr_virq;
391 char *psl_irq_name;
392 char *err_irq_name;
393 void __iomem *p2n_mmio;
394 phys_addr_t psn_phys;
395 u64 pp_size;
396
397 struct cxl *adapter;
398 struct device dev;
399 struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
400 struct device *chardev_s, *chardev_m, *chardev_d;
401 struct idr contexts_idr;
402 struct dentry *debugfs;
403 struct mutex contexts_lock;
404 spinlock_t afu_cntl_lock;
405
406 /* AFU error buffer fields and bin attribute for sysfs */
407 u64 eb_len, eb_offset;
408 struct bin_attribute attr_eb;
Ian Munsief204e0b2014-10-08 19:55:02 +1100409
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000410 /* pointer to the vphb */
411 struct pci_controller *phb;
412
Ian Munsief204e0b2014-10-08 19:55:02 +1100413 int pp_irqs;
414 int irqs_max;
415 int num_procs;
416 int max_procs_virtualised;
417 int slice;
418 int modes_supported;
419 int current_mode;
Ian Munsieb087e612015-02-04 19:09:01 +1100420 int crs_num;
421 u64 crs_len;
422 u64 crs_offset;
423 struct list_head crs;
Ian Munsief204e0b2014-10-08 19:55:02 +1100424 enum prefault_modes prefault_mode;
425 bool psa;
426 bool pp_psa;
427 bool enabled;
428};
429
Vaibhav Jain1b5df592015-11-16 09:33:45 +0530430/* AFU refcount management */
431static inline struct cxl_afu *cxl_afu_get(struct cxl_afu *afu)
432{
433
434 return (get_device(&afu->dev) == NULL) ? NULL : afu;
435}
436
437static inline void cxl_afu_put(struct cxl_afu *afu)
438{
439 put_device(&afu->dev);
440}
441
Michael Neuling80fa93f2014-11-14 18:09:28 +1100442
443struct cxl_irq_name {
444 struct list_head list;
445 char *name;
446};
447
Christophe Lombard14baf4d2016-03-04 12:26:36 +0100448struct irq_avail {
449 irq_hw_number_t offset;
450 irq_hw_number_t range;
451 unsigned long *bitmap;
452};
453
Ian Munsief204e0b2014-10-08 19:55:02 +1100454/*
455 * This is a cxl context. If the PSL is in dedicated mode, there will be one
456 * of these per AFU. If in AFU directed there can be lots of these.
457 */
458struct cxl_context {
459 struct cxl_afu *afu;
460
461 /* Problem state MMIO */
462 phys_addr_t psn_phys;
463 u64 psn_size;
464
Ian Munsieb1234292014-12-08 19:18:01 +1100465 /* Used to unmap any mmaps when force detaching */
466 struct address_space *mapping;
467 struct mutex mapping_lock;
Ian Munsied9232a32015-07-23 16:43:56 +1000468 struct page *ff_page;
469 bool mmio_err_ff;
Ian Munsie55e07662015-08-27 19:50:19 +1000470 bool kernelapi;
Ian Munsieb1234292014-12-08 19:18:01 +1100471
Ian Munsief204e0b2014-10-08 19:55:02 +1100472 spinlock_t sste_lock; /* Protects segment table entries */
473 struct cxl_sste *sstp;
474 u64 sstp0, sstp1;
475 unsigned int sst_size, sst_lru;
476
477 wait_queue_head_t wq;
Vaibhav Jain7b8ad492015-11-24 16:26:18 +0530478 /* pid of the group leader associated with the pid */
479 struct pid *glpid;
480 /* use mm context associated with this pid for ds faults */
Ian Munsief204e0b2014-10-08 19:55:02 +1100481 struct pid *pid;
482 spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
483 /* Only used in PR mode */
484 u64 process_token;
485
486 unsigned long *irq_bitmap; /* Accessed from IRQ context */
487 struct cxl_irq_ranges irqs;
Michael Neuling80fa93f2014-11-14 18:09:28 +1100488 struct list_head irq_names;
Ian Munsief204e0b2014-10-08 19:55:02 +1100489 u64 fault_addr;
490 u64 fault_dsisr;
491 u64 afu_err;
492
493 /*
494 * This status and it's lock pretects start and detach context
495 * from racing. It also prevents detach from racing with
496 * itself
497 */
498 enum cxl_context_status status;
499 struct mutex status_mutex;
500
501
502 /* XXX: Is it possible to need multiple work items at once? */
503 struct work_struct fault_work;
504 u64 dsisr;
505 u64 dar;
506
507 struct cxl_process_element *elem;
508
Christophe Lombard14baf4d2016-03-04 12:26:36 +0100509 /*
510 * pe is the process element handle, assigned by this driver when the
511 * context is initialized.
512 *
513 * external_pe is the PE shown outside of cxl.
514 * On bare-metal, pe=external_pe, because we decide what the handle is.
515 * In a guest, we only find out about the pe used by pHyp when the
516 * context is attached, and that's the value we want to report outside
517 * of cxl.
518 */
519 int pe;
520 int external_pe;
521
Ian Munsief204e0b2014-10-08 19:55:02 +1100522 u32 irq_count;
523 bool pe_inserted;
524 bool master;
525 bool kernel;
Ian Munsie7a0d85d2016-05-06 17:46:36 +1000526 bool real_mode;
Ian Munsief204e0b2014-10-08 19:55:02 +1100527 bool pending_irq;
528 bool pending_fault;
529 bool pending_afu_err;
Ian Munsie8ac75b92015-05-08 22:55:18 +1000530
531 struct rcu_head rcu;
Ian Munsief204e0b2014-10-08 19:55:02 +1100532};
533
Frederic Barrat6d382612016-05-24 03:39:18 +1000534struct cxl_service_layer_ops {
535 int (*adapter_regs_init)(struct cxl *adapter, struct pci_dev *dev);
536 int (*afu_regs_init)(struct cxl_afu *afu);
537 int (*register_serr_irq)(struct cxl_afu *afu);
538 void (*release_serr_irq)(struct cxl_afu *afu);
539 void (*debugfs_add_adapter_sl_regs)(struct cxl *adapter, struct dentry *dir);
540 void (*debugfs_add_afu_sl_regs)(struct cxl_afu *afu, struct dentry *dir);
541 void (*psl_irq_dump_registers)(struct cxl_context *ctx);
542 void (*err_irq_dump_registers)(struct cxl *adapter);
543 void (*debugfs_stop_trace)(struct cxl *adapter);
544 void (*write_timebase_ctrl)(struct cxl *adapter);
545 u64 (*timebase_read)(struct cxl *adapter);
Ian Munsieb385c9e2016-06-08 15:09:54 +1000546 int capi_mode;
Frederic Barrat6d382612016-05-24 03:39:18 +1000547};
548
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100549struct cxl_native {
550 u64 afu_desc_off;
551 u64 afu_desc_size;
Ian Munsief204e0b2014-10-08 19:55:02 +1100552 void __iomem *p1_mmio;
553 void __iomem *p2_mmio;
554 irq_hw_number_t err_hwirq;
555 unsigned int err_virq;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100556 u64 ps_off;
Frederic Barrat6d382612016-05-24 03:39:18 +1000557 const struct cxl_service_layer_ops *sl_ops;
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100558};
559
560struct cxl_guest {
561 struct platform_device *pdev;
562 int irq_nranges;
563 struct cdev cdev;
564 irq_hw_number_t irq_base_offset;
565 struct irq_avail *irq_avail;
566 spinlock_t irq_alloc_lock;
567 u64 handle;
568 char *status;
569 u16 vendor;
570 u16 device;
571 u16 subsystem_vendor;
572 u16 subsystem;
573};
574
575struct cxl {
576 struct cxl_native *native;
577 struct cxl_guest *guest;
Ian Munsief204e0b2014-10-08 19:55:02 +1100578 spinlock_t afu_list_lock;
579 struct cxl_afu *afu[CXL_MAX_SLICES];
580 struct device dev;
581 struct dentry *trace;
582 struct dentry *psl_err_chk;
583 struct dentry *debugfs;
Michael Neuling80fa93f2014-11-14 18:09:28 +1100584 char *irq_name;
Ian Munsief204e0b2014-10-08 19:55:02 +1100585 struct bin_attribute cxl_attr;
586 int adapter_num;
587 int user_irqs;
Ian Munsief204e0b2014-10-08 19:55:02 +1100588 u64 ps_size;
589 u16 psl_rev;
590 u16 base_image;
591 u8 vsec_status;
592 u8 caia_major;
593 u8 caia_minor;
594 u8 slices;
595 bool user_image_loaded;
596 bool perst_loads_image;
597 bool perst_select_user;
Daniel Axtens13e68d82015-08-14 17:41:25 +1000598 bool perst_same_image;
Frederic Barrate009a7e2016-03-21 14:32:48 -0500599 bool psl_timebase_synced;
Ian Munsief204e0b2014-10-08 19:55:02 +1100600};
601
Frederic Barrat2b04cf32016-03-04 12:26:29 +0100602int cxl_pci_alloc_one_irq(struct cxl *adapter);
603void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq);
604int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
605void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
606int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
Ryan Grimm4beb5422015-01-19 11:52:48 -0600607int cxl_update_image_control(struct cxl *adapter);
Frederic Barrat2b04cf32016-03-04 12:26:29 +0100608int cxl_pci_reset(struct cxl *adapter);
609void cxl_pci_release_afu(struct device *dev);
Frederic Barratd601ea92016-03-04 12:26:40 +0100610ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
Ian Munsief204e0b2014-10-08 19:55:02 +1100611
612/* common == phyp + powernv */
613struct cxl_process_element_common {
614 __be32 tid;
615 __be32 pid;
616 __be64 csrp;
617 __be64 aurp0;
618 __be64 aurp1;
619 __be64 sstp0;
620 __be64 sstp1;
621 __be64 amr;
622 u8 reserved3[4];
623 __be64 wed;
624} __packed;
625
626/* just powernv */
627struct cxl_process_element {
628 __be64 sr;
629 __be64 SPOffset;
630 __be64 sdr;
631 __be64 haurp;
632 __be32 ctxtime;
633 __be16 ivte_offsets[4];
634 __be16 ivte_ranges[4];
635 __be32 lpid;
636 struct cxl_process_element_common common;
637 __be32 software_state;
638} __packed;
639
Christophe Lombard0d400f72016-03-04 12:26:41 +0100640static inline bool cxl_adapter_link_ok(struct cxl *cxl, struct cxl_afu *afu)
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000641{
642 struct pci_dev *pdev;
643
Frederic Barratea2d1f92016-03-04 12:26:30 +0100644 if (cpu_has_feature(CPU_FTR_HVMODE)) {
645 pdev = to_pci_dev(cxl->dev.parent);
646 return !pci_channel_offline(pdev);
647 }
648 return true;
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000649}
650
Ian Munsief204e0b2014-10-08 19:55:02 +1100651static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
652{
653 WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100654 return cxl->native->p1_mmio + cxl_reg_off(reg);
Ian Munsief204e0b2014-10-08 19:55:02 +1100655}
656
Daniel Axtens588b34b2015-08-14 17:41:17 +1000657static inline void cxl_p1_write(struct cxl *cxl, cxl_p1_reg_t reg, u64 val)
658{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100659 if (likely(cxl_adapter_link_ok(cxl, NULL)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000660 out_be64(_cxl_p1_addr(cxl, reg), val);
Daniel Axtens588b34b2015-08-14 17:41:17 +1000661}
662
663static inline u64 cxl_p1_read(struct cxl *cxl, cxl_p1_reg_t reg)
664{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100665 if (likely(cxl_adapter_link_ok(cxl, NULL)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000666 return in_be64(_cxl_p1_addr(cxl, reg));
667 else
668 return ~0ULL;
Daniel Axtens588b34b2015-08-14 17:41:17 +1000669}
Ian Munsief204e0b2014-10-08 19:55:02 +1100670
671static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
672{
673 WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
Christophe Lombardcbffa3a2016-03-04 12:26:35 +0100674 return afu->native->p1n_mmio + cxl_reg_off(reg);
Ian Munsief204e0b2014-10-08 19:55:02 +1100675}
676
Daniel Axtens588b34b2015-08-14 17:41:17 +1000677static inline void cxl_p1n_write(struct cxl_afu *afu, cxl_p1n_reg_t reg, u64 val)
678{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100679 if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000680 out_be64(_cxl_p1n_addr(afu, reg), val);
Daniel Axtens588b34b2015-08-14 17:41:17 +1000681}
682
683static inline u64 cxl_p1n_read(struct cxl_afu *afu, cxl_p1n_reg_t reg)
684{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100685 if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000686 return in_be64(_cxl_p1n_addr(afu, reg));
687 else
688 return ~0ULL;
Daniel Axtens588b34b2015-08-14 17:41:17 +1000689}
Ian Munsief204e0b2014-10-08 19:55:02 +1100690
691static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
692{
693 return afu->p2n_mmio + cxl_reg_off(reg);
694}
695
Daniel Axtens588b34b2015-08-14 17:41:17 +1000696static inline void cxl_p2n_write(struct cxl_afu *afu, cxl_p2n_reg_t reg, u64 val)
697{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100698 if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000699 out_be64(_cxl_p2n_addr(afu, reg), val);
Daniel Axtens588b34b2015-08-14 17:41:17 +1000700}
Ian Munsief204e0b2014-10-08 19:55:02 +1100701
Daniel Axtens588b34b2015-08-14 17:41:17 +1000702static inline u64 cxl_p2n_read(struct cxl_afu *afu, cxl_p2n_reg_t reg)
703{
Christophe Lombard0d400f72016-03-04 12:26:41 +0100704 if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000705 return in_be64(_cxl_p2n_addr(afu, reg));
706 else
707 return ~0ULL;
Daniel Axtens588b34b2015-08-14 17:41:17 +1000708}
Ian Munsieb087e612015-02-04 19:09:01 +1100709
Frederic Barrat2b04cf32016-03-04 12:26:29 +0100710ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
Vaibhav Jaine36f6fe2015-05-22 10:56:05 +0530711 loff_t off, size_t count);
712
Ian Munsieb087e612015-02-04 19:09:01 +1100713
Ian Munsief204e0b2014-10-08 19:55:02 +1100714struct cxl_calls {
715 void (*cxl_slbia)(struct mm_struct *mm);
716 struct module *owner;
717};
718int register_cxl_calls(struct cxl_calls *calls);
719void unregister_cxl_calls(struct cxl_calls *calls);
Christophe Lombard594ff7d2016-03-04 12:26:38 +0100720int cxl_update_properties(struct device_node *dn, struct property *new_prop);
Ian Munsief204e0b2014-10-08 19:55:02 +1100721
Ian Munsief204e0b2014-10-08 19:55:02 +1100722void cxl_remove_adapter_nr(struct cxl *adapter);
723
Daniel Axtens051557722015-08-14 17:41:19 +1000724int cxl_alloc_spa(struct cxl_afu *afu);
725void cxl_release_spa(struct cxl_afu *afu);
726
Christophe Lombard594ff7d2016-03-04 12:26:38 +0100727dev_t cxl_get_dev(void);
Ian Munsief204e0b2014-10-08 19:55:02 +1100728int cxl_file_init(void);
729void cxl_file_exit(void);
730int cxl_register_adapter(struct cxl *adapter);
731int cxl_register_afu(struct cxl_afu *afu);
732int cxl_chardev_d_afu_add(struct cxl_afu *afu);
733int cxl_chardev_m_afu_add(struct cxl_afu *afu);
734int cxl_chardev_s_afu_add(struct cxl_afu *afu);
735void cxl_chardev_afu_remove(struct cxl_afu *afu);
736
737void cxl_context_detach_all(struct cxl_afu *afu);
738void cxl_context_free(struct cxl_context *ctx);
739void cxl_context_detach(struct cxl_context *ctx);
740
741int cxl_sysfs_adapter_add(struct cxl *adapter);
742void cxl_sysfs_adapter_remove(struct cxl *adapter);
743int cxl_sysfs_afu_add(struct cxl_afu *afu);
744void cxl_sysfs_afu_remove(struct cxl_afu *afu);
745int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
746void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
747
Christophe Lombard86331862016-03-04 12:26:25 +0100748struct cxl *cxl_alloc_adapter(void);
749struct cxl_afu *cxl_alloc_afu(struct cxl *adapter, int slice);
Ian Munsief204e0b2014-10-08 19:55:02 +1100750int cxl_afu_select_best_mode(struct cxl_afu *afu);
751
Frederic Barrat2b04cf32016-03-04 12:26:29 +0100752int cxl_native_register_psl_irq(struct cxl_afu *afu);
753void cxl_native_release_psl_irq(struct cxl_afu *afu);
754int cxl_native_register_psl_err_irq(struct cxl *adapter);
755void cxl_native_release_psl_err_irq(struct cxl *adapter);
756int cxl_native_register_serr_irq(struct cxl_afu *afu);
757void cxl_native_release_serr_irq(struct cxl_afu *afu);
Ian Munsief204e0b2014-10-08 19:55:02 +1100758int afu_register_irqs(struct cxl_context *ctx, u32 count);
Michael Neuling64288322015-05-27 16:07:07 +1000759void afu_release_irqs(struct cxl_context *ctx, void *cookie);
Andrew Donnellan8dde1522015-09-30 11:58:05 +1000760void afu_irq_name_free(struct cxl_context *ctx);
Ian Munsief204e0b2014-10-08 19:55:02 +1100761
762int cxl_debugfs_init(void);
763void cxl_debugfs_exit(void);
764int cxl_debugfs_adapter_add(struct cxl *adapter);
765void cxl_debugfs_adapter_remove(struct cxl *adapter);
766int cxl_debugfs_afu_add(struct cxl_afu *afu);
767void cxl_debugfs_afu_remove(struct cxl_afu *afu);
768
769void cxl_handle_fault(struct work_struct *work);
770void cxl_prefault(struct cxl_context *ctx, u64 wed);
771
772struct cxl *get_cxl_adapter(int num);
773int cxl_alloc_sst(struct cxl_context *ctx);
Christophe Lombard444c4ba2016-03-04 12:26:34 +0100774void cxl_dump_debug_buffer(void *addr, size_t size);
Ian Munsief204e0b2014-10-08 19:55:02 +1100775
776void init_cxl_native(void);
777
778struct cxl_context *cxl_context_alloc(void);
Ian Munsieb1234292014-12-08 19:18:01 +1100779int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master,
780 struct address_space *mapping);
Ian Munsief204e0b2014-10-08 19:55:02 +1100781void cxl_context_free(struct cxl_context *ctx);
782int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
Michael Neuling1a1a94b2015-05-27 16:07:10 +1000783unsigned int cxl_map_irq(struct cxl *adapter, irq_hw_number_t hwirq,
784 irq_handler_t handler, void *cookie, const char *name);
785void cxl_unmap_irq(unsigned int virq, void *cookie);
Michael Neulingeda36932015-05-27 16:07:08 +1000786int __detach_context(struct cxl_context *ctx);
Ian Munsief204e0b2014-10-08 19:55:02 +1100787
Christophe Lombard444c4ba2016-03-04 12:26:34 +0100788/*
789 * This must match the layout of the H_COLLECT_CA_INT_INFO retbuf defined
790 * in PAPR.
791 * A word about endianness: a pointer to this structure is passed when
792 * calling the hcall. However, it is not a block of memory filled up by
793 * the hypervisor. The return values are found in registers, and copied
794 * one by one when returning from the hcall. See the end of the call to
795 * plpar_hcall9() in hvCall.S
796 * As a consequence:
797 * - we don't need to do any endianness conversion
798 * - the pid and tid are an exception. They are 32-bit values returned in
799 * the same 64-bit register. So we do need to worry about byte ordering.
800 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100801struct cxl_irq_info {
802 u64 dsisr;
803 u64 dar;
804 u64 dsr;
Christophe Lombard444c4ba2016-03-04 12:26:34 +0100805#ifndef CONFIG_CPU_LITTLE_ENDIAN
Ian Munsief204e0b2014-10-08 19:55:02 +1100806 u32 pid;
807 u32 tid;
Christophe Lombard444c4ba2016-03-04 12:26:34 +0100808#else
809 u32 tid;
810 u32 pid;
811#endif
Ian Munsief204e0b2014-10-08 19:55:02 +1100812 u64 afu_err;
813 u64 errstat;
Christophe Lombard444c4ba2016-03-04 12:26:34 +0100814 u64 proc_handle;
815 u64 padding[2]; /* to match the expected retbuf size for plpar_hcall9 */
Ian Munsief204e0b2014-10-08 19:55:02 +1100816};
817
Michael Neuling1a1a94b2015-05-27 16:07:10 +1000818void cxl_assign_psn_space(struct cxl_context *ctx);
Frederic Barrat6d625ed2016-03-04 12:26:31 +0100819irqreturn_t cxl_irq(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
Christophe Lombard86331862016-03-04 12:26:25 +0100820int cxl_register_one_irq(struct cxl *adapter, irq_handler_t handler,
821 void *cookie, irq_hw_number_t *dest_hwirq,
822 unsigned int *dest_virq, const char *name);
823
Ian Munsief204e0b2014-10-08 19:55:02 +1100824int cxl_check_error(struct cxl_afu *afu);
825int cxl_afu_slbia(struct cxl_afu *afu);
826int cxl_tlb_slb_invalidate(struct cxl *adapter);
827int cxl_afu_disable(struct cxl_afu *afu);
Ian Munsief204e0b2014-10-08 19:55:02 +1100828int cxl_psl_purge(struct cxl_afu *afu);
829
Frederic Barrat6d382612016-05-24 03:39:18 +1000830void cxl_debugfs_add_adapter_psl_regs(struct cxl *adapter, struct dentry *dir);
831void cxl_debugfs_add_adapter_xsl_regs(struct cxl *adapter, struct dentry *dir);
832void cxl_debugfs_add_afu_psl_regs(struct cxl_afu *afu, struct dentry *dir);
833void cxl_native_psl_irq_dump_regs(struct cxl_context *ctx);
834void cxl_native_err_irq_dump_regs(struct cxl *adapter);
Ian Munsief204e0b2014-10-08 19:55:02 +1100835void cxl_stop_trace(struct cxl *cxl);
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000836int cxl_pci_vphb_add(struct cxl_afu *afu);
837void cxl_pci_vphb_remove(struct cxl_afu *afu);
Ian Munsief204e0b2014-10-08 19:55:02 +1100838
839extern struct pci_driver cxl_pci_driver;
Christophe Lombard14baf4d2016-03-04 12:26:36 +0100840extern struct platform_driver cxl_of_driver;
Michael Neulingc358d84b2015-05-27 16:07:12 +1000841int afu_allocate_irqs(struct cxl_context *ctx, u32 count);
Ian Munsief204e0b2014-10-08 19:55:02 +1100842
Michael Neuling05203362015-05-27 16:07:17 +1000843int afu_open(struct inode *inode, struct file *file);
844int afu_release(struct inode *inode, struct file *file);
845long afu_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
846int afu_mmap(struct file *file, struct vm_area_struct *vm);
847unsigned int afu_poll(struct file *file, struct poll_table_struct *poll);
848ssize_t afu_read(struct file *file, char __user *buf, size_t count, loff_t *off);
849extern const struct file_operations afu_fops;
850
Christophe Lombard14baf4d2016-03-04 12:26:36 +0100851struct cxl *cxl_guest_init_adapter(struct device_node *np, struct platform_device *dev);
852void cxl_guest_remove_adapter(struct cxl *adapter);
853int cxl_of_read_adapter_handle(struct cxl *adapter, struct device_node *np);
854int cxl_of_read_adapter_properties(struct cxl *adapter, struct device_node *np);
855ssize_t cxl_guest_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
856ssize_t cxl_guest_read_afu_vpd(struct cxl_afu *afu, void *buf, size_t len);
857int cxl_guest_init_afu(struct cxl *adapter, int slice, struct device_node *afu_np);
858void cxl_guest_remove_afu(struct cxl_afu *afu);
859int cxl_of_read_afu_handle(struct cxl_afu *afu, struct device_node *afu_np);
860int cxl_of_read_afu_properties(struct cxl_afu *afu, struct device_node *afu_np);
861int cxl_guest_add_chardev(struct cxl *adapter);
862void cxl_guest_remove_chardev(struct cxl *adapter);
863void cxl_guest_reload_module(struct cxl *adapter);
864int cxl_of_probe(struct platform_device *pdev);
865
Frederic Barrat5be587b2016-03-04 12:26:28 +0100866struct cxl_backend_ops {
867 struct module *module;
868 int (*adapter_reset)(struct cxl *adapter);
869 int (*alloc_one_irq)(struct cxl *adapter);
870 void (*release_one_irq)(struct cxl *adapter, int hwirq);
871 int (*alloc_irq_ranges)(struct cxl_irq_ranges *irqs,
872 struct cxl *adapter, unsigned int num);
873 void (*release_irq_ranges)(struct cxl_irq_ranges *irqs,
874 struct cxl *adapter);
875 int (*setup_irq)(struct cxl *adapter, unsigned int hwirq,
876 unsigned int virq);
877 irqreturn_t (*handle_psl_slice_error)(struct cxl_context *ctx,
878 u64 dsisr, u64 errstat);
879 irqreturn_t (*psl_interrupt)(int irq, void *data);
880 int (*ack_irq)(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
Michael Neuling2bc79ff2016-04-22 14:57:49 +1000881 void (*irq_wait)(struct cxl_context *ctx);
Frederic Barrat5be587b2016-03-04 12:26:28 +0100882 int (*attach_process)(struct cxl_context *ctx, bool kernel,
883 u64 wed, u64 amr);
884 int (*detach_process)(struct cxl_context *ctx);
Ian Munsie292841b2016-05-24 02:14:05 +1000885 void (*update_ivtes)(struct cxl_context *ctx);
Christophe Lombard47528762016-03-04 12:26:37 +0100886 bool (*support_attributes)(const char *attr_name, enum cxl_attrs type);
Christophe Lombard0d400f72016-03-04 12:26:41 +0100887 bool (*link_ok)(struct cxl *cxl, struct cxl_afu *afu);
Frederic Barrat5be587b2016-03-04 12:26:28 +0100888 void (*release_afu)(struct device *dev);
889 ssize_t (*afu_read_err_buffer)(struct cxl_afu *afu, char *buf,
890 loff_t off, size_t count);
891 int (*afu_check_and_enable)(struct cxl_afu *afu);
892 int (*afu_activate_mode)(struct cxl_afu *afu, int mode);
893 int (*afu_deactivate_mode)(struct cxl_afu *afu, int mode);
894 int (*afu_reset)(struct cxl_afu *afu);
895 int (*afu_cr_read8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 *val);
896 int (*afu_cr_read16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 *val);
897 int (*afu_cr_read32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 *val);
898 int (*afu_cr_read64)(struct cxl_afu *afu, int cr_idx, u64 offset, u64 *val);
Frederic Barratd601ea92016-03-04 12:26:40 +0100899 int (*afu_cr_write8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 val);
900 int (*afu_cr_write16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 val);
901 int (*afu_cr_write32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 val);
902 ssize_t (*read_adapter_vpd)(struct cxl *adapter, void *buf, size_t count);
Frederic Barrat5be587b2016-03-04 12:26:28 +0100903};
904extern const struct cxl_backend_ops cxl_native_ops;
Christophe Lombard14baf4d2016-03-04 12:26:36 +0100905extern const struct cxl_backend_ops cxl_guest_ops;
Frederic Barrat5be587b2016-03-04 12:26:28 +0100906extern const struct cxl_backend_ops *cxl_ops;
907
Vaibhav Jain17eb3ee2016-02-29 11:10:53 +0530908/* check if the given pci_dev is on the the cxl vphb bus */
909bool cxl_pci_is_vphb_device(struct pci_dev *dev);
Ian Munsief204e0b2014-10-08 19:55:02 +1100910#endif