blob: d414698ca324213688f946aeb18d8075975a050f [file] [log] [blame]
Thomas Gleixner12237552019-05-27 08:55:19 +02001// SPDX-License-Identifier: GPL-2.0-only
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002/* Intel Sandy Bridge -EN/-EP/-EX Memory Controller kernel module
3 *
4 * This driver supports the memory controllers found on the Intel
5 * processor family Sandy Bridge.
6 *
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02007 * Copyright (c) 2011 by:
Mauro Carvalho Chehab37e59f82014-02-07 08:03:07 -02008 * Mauro Carvalho Chehab
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02009 */
10
11#include <linux/module.h>
12#include <linux/init.h>
13#include <linux/pci.h>
14#include <linux/pci_ids.h>
15#include <linux/slab.h>
16#include <linux/delay.h>
17#include <linux/edac.h>
18#include <linux/mmzone.h>
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020019#include <linux/smp.h>
20#include <linux/bitmap.h>
Mauro Carvalho Chehab5b889e32011-11-07 18:26:53 -030021#include <linux/math64.h>
Tony Luck2c1ea4c2016-04-28 15:40:00 -070022#include <linux/mod_devicetable.h>
23#include <asm/cpu_device_id.h>
Dave Hansen20f4d692016-09-29 13:43:21 -070024#include <asm/intel-family.h>
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020025#include <asm/processor.h>
Mauro Carvalho Chehab3d78c9a2011-10-20 19:33:46 -020026#include <asm/mce.h>
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020027
Mauro Carvalho Chehab78d88e82016-10-29 15:16:34 -020028#include "edac_module.h"
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020029
30/* Static vars */
31static LIST_HEAD(sbridge_edac_list);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020032
33/*
34 * Alter this version for the module when modifications are made
35 */
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +080036#define SBRIDGE_REVISION " Ver: 1.1.2 "
Toshi Kani301375e2017-08-23 16:54:47 -060037#define EDAC_MOD_STR "sb_edac"
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020038
39/*
40 * Debug macros
41 */
42#define sbridge_printk(level, fmt, arg...) \
43 edac_printk(level, "sbridge", fmt, ##arg)
44
45#define sbridge_mc_printk(mci, level, fmt, arg...) \
46 edac_mc_chipset_printk(mci, level, "sbridge", fmt, ##arg)
47
48/*
49 * Get a bit field at register value <v>, from bit <lo> to bit <hi>
50 */
51#define GET_BITFIELD(v, lo, hi) \
Chen, Gong10ef6b02013-10-18 14:29:07 -070052 (((v) & GENMASK_ULL(hi, lo)) >> (lo))
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020053
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020054/* Devices 12 Function 6, Offsets 0x80 to 0xcc */
Aristeu Rozanski464f1d82013-10-30 13:27:00 -030055static const u32 sbridge_dram_rule[] = {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020056 0x80, 0x88, 0x90, 0x98, 0xa0,
57 0xa8, 0xb0, 0xb8, 0xc0, 0xc8,
58};
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020059
Aristeu Rozanski4d715a82013-10-30 13:27:06 -030060static const u32 ibridge_dram_rule[] = {
61 0x60, 0x68, 0x70, 0x78, 0x80,
62 0x88, 0x90, 0x98, 0xa0, 0xa8,
63 0xb0, 0xb8, 0xc0, 0xc8, 0xd0,
64 0xd8, 0xe0, 0xe8, 0xf0, 0xf8,
65};
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020066
Jim Snowd0cdf902015-12-03 10:48:54 +010067static const u32 knl_dram_rule[] = {
68 0x60, 0x68, 0x70, 0x78, 0x80, /* 0-4 */
69 0x88, 0x90, 0x98, 0xa0, 0xa8, /* 5-9 */
70 0xb0, 0xb8, 0xc0, 0xc8, 0xd0, /* 10-14 */
71 0xd8, 0xe0, 0xe8, 0xf0, 0xf8, /* 15-19 */
72 0x100, 0x108, 0x110, 0x118, /* 20-23 */
73};
74
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020075#define DRAM_RULE_ENABLE(reg) GET_BITFIELD(reg, 0, 0)
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -030076#define A7MODE(reg) GET_BITFIELD(reg, 26, 26)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020077
Jim Snowc59f9c02015-12-03 10:48:52 +010078static char *show_dram_attr(u32 attr)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020079{
Jim Snowc59f9c02015-12-03 10:48:52 +010080 switch (attr) {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020081 case 0:
82 return "DRAM";
83 case 1:
84 return "MMCFG";
85 case 2:
86 return "NXM";
87 default:
88 return "unknown";
89 }
90}
91
Aristeu Rozanskief1ce512013-10-30 13:27:01 -030092static const u32 sbridge_interleave_list[] = {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020093 0x84, 0x8c, 0x94, 0x9c, 0xa4,
94 0xac, 0xb4, 0xbc, 0xc4, 0xcc,
95};
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -020096
Aristeu Rozanski4d715a82013-10-30 13:27:06 -030097static const u32 ibridge_interleave_list[] = {
98 0x64, 0x6c, 0x74, 0x7c, 0x84,
99 0x8c, 0x94, 0x9c, 0xa4, 0xac,
100 0xb4, 0xbc, 0xc4, 0xcc, 0xd4,
101 0xdc, 0xe4, 0xec, 0xf4, 0xfc,
102};
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200103
Jim Snowd0cdf902015-12-03 10:48:54 +0100104static const u32 knl_interleave_list[] = {
105 0x64, 0x6c, 0x74, 0x7c, 0x84, /* 0-4 */
106 0x8c, 0x94, 0x9c, 0xa4, 0xac, /* 5-9 */
107 0xb4, 0xbc, 0xc4, 0xcc, 0xd4, /* 10-14 */
108 0xdc, 0xe4, 0xec, 0xf4, 0xfc, /* 15-19 */
109 0x104, 0x10c, 0x114, 0x11c, /* 20-23 */
110};
Gustavo A. R. Silva6fd05262018-03-14 13:21:32 -0500111#define MAX_INTERLEAVE \
112 (max_t(unsigned int, ARRAY_SIZE(sbridge_interleave_list), \
113 max_t(unsigned int, ARRAY_SIZE(ibridge_interleave_list), \
114 ARRAY_SIZE(knl_interleave_list))))
Jim Snowd0cdf902015-12-03 10:48:54 +0100115
Aristeu Rozanskicc311992013-10-30 13:27:02 -0300116struct interleave_pkg {
117 unsigned char start;
118 unsigned char end;
119};
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200120
Aristeu Rozanskicc311992013-10-30 13:27:02 -0300121static const struct interleave_pkg sbridge_interleave_pkg[] = {
122 { 0, 2 },
123 { 3, 5 },
124 { 8, 10 },
125 { 11, 13 },
126 { 16, 18 },
127 { 19, 21 },
128 { 24, 26 },
129 { 27, 29 },
130};
131
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300132static const struct interleave_pkg ibridge_interleave_pkg[] = {
133 { 0, 3 },
134 { 4, 7 },
135 { 8, 11 },
136 { 12, 15 },
137 { 16, 19 },
138 { 20, 23 },
139 { 24, 27 },
140 { 28, 31 },
141};
142
Aristeu Rozanskicc311992013-10-30 13:27:02 -0300143static inline int sad_pkg(const struct interleave_pkg *table, u32 reg,
144 int interleave)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200145{
Aristeu Rozanskicc311992013-10-30 13:27:02 -0300146 return GET_BITFIELD(reg, table[interleave].start,
147 table[interleave].end);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200148}
149
150/* Devices 12 Function 7 */
151
152#define TOLM 0x80
Jim Snowd0cdf902015-12-03 10:48:54 +0100153#define TOHM 0x84
Tony Luckf7cf2a22014-10-29 10:36:50 -0700154#define HASWELL_TOLM 0xd0
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300155#define HASWELL_TOHM_0 0xd4
156#define HASWELL_TOHM_1 0xd8
Jim Snowd0cdf902015-12-03 10:48:54 +0100157#define KNL_TOLM 0xd0
158#define KNL_TOHM_0 0xd4
159#define KNL_TOHM_1 0xd8
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200160
161#define GET_TOLM(reg) ((GET_BITFIELD(reg, 0, 3) << 28) | 0x3ffffff)
162#define GET_TOHM(reg) ((GET_BITFIELD(reg, 0, 20) << 25) | 0x3ffffff)
163
164/* Device 13 Function 6 */
165
166#define SAD_TARGET 0xf0
167
168#define SOURCE_ID(reg) GET_BITFIELD(reg, 9, 11)
169
Jim Snowd0cdf902015-12-03 10:48:54 +0100170#define SOURCE_ID_KNL(reg) GET_BITFIELD(reg, 12, 14)
171
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200172#define SAD_CONTROL 0xf4
173
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200174/* Device 14 function 0 */
175
176static const u32 tad_dram_rule[] = {
177 0x40, 0x44, 0x48, 0x4c,
178 0x50, 0x54, 0x58, 0x5c,
179 0x60, 0x64, 0x68, 0x6c,
180};
181#define MAX_TAD ARRAY_SIZE(tad_dram_rule)
182
183#define TAD_LIMIT(reg) ((GET_BITFIELD(reg, 12, 31) << 26) | 0x3ffffff)
184#define TAD_SOCK(reg) GET_BITFIELD(reg, 10, 11)
185#define TAD_CH(reg) GET_BITFIELD(reg, 8, 9)
186#define TAD_TGT3(reg) GET_BITFIELD(reg, 6, 7)
187#define TAD_TGT2(reg) GET_BITFIELD(reg, 4, 5)
188#define TAD_TGT1(reg) GET_BITFIELD(reg, 2, 3)
189#define TAD_TGT0(reg) GET_BITFIELD(reg, 0, 1)
190
191/* Device 15, function 0 */
192
193#define MCMTR 0x7c
Jim Snowd0cdf902015-12-03 10:48:54 +0100194#define KNL_MCMTR 0x624
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200195
196#define IS_ECC_ENABLED(mcmtr) GET_BITFIELD(mcmtr, 2, 2)
197#define IS_LOCKSTEP_ENABLED(mcmtr) GET_BITFIELD(mcmtr, 1, 1)
198#define IS_CLOSE_PG(mcmtr) GET_BITFIELD(mcmtr, 0, 0)
199
200/* Device 15, function 1 */
201
202#define RASENABLES 0xac
203#define IS_MIRROR_ENABLED(reg) GET_BITFIELD(reg, 0, 0)
204
205/* Device 15, functions 2-5 */
206
207static const int mtr_regs[] = {
208 0x80, 0x84, 0x88,
209};
210
Jim Snowd0cdf902015-12-03 10:48:54 +0100211static const int knl_mtr_reg = 0xb60;
212
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200213#define RANK_DISABLE(mtr) GET_BITFIELD(mtr, 16, 19)
214#define IS_DIMM_PRESENT(mtr) GET_BITFIELD(mtr, 14, 14)
215#define RANK_CNT_BITS(mtr) GET_BITFIELD(mtr, 12, 13)
216#define RANK_WIDTH_BITS(mtr) GET_BITFIELD(mtr, 2, 4)
217#define COL_WIDTH_BITS(mtr) GET_BITFIELD(mtr, 0, 1)
218
219static const u32 tad_ch_nilv_offset[] = {
220 0x90, 0x94, 0x98, 0x9c,
221 0xa0, 0xa4, 0xa8, 0xac,
222 0xb0, 0xb4, 0xb8, 0xbc,
223};
224#define CHN_IDX_OFFSET(reg) GET_BITFIELD(reg, 28, 29)
225#define TAD_OFFSET(reg) (GET_BITFIELD(reg, 6, 25) << 26)
226
227static const u32 rir_way_limit[] = {
228 0x108, 0x10c, 0x110, 0x114, 0x118,
229};
230#define MAX_RIR_RANGES ARRAY_SIZE(rir_way_limit)
231
232#define IS_RIR_VALID(reg) GET_BITFIELD(reg, 31, 31)
233#define RIR_WAY(reg) GET_BITFIELD(reg, 28, 29)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200234
235#define MAX_RIR_WAY 8
236
237static const u32 rir_offset[MAX_RIR_RANGES][MAX_RIR_WAY] = {
238 { 0x120, 0x124, 0x128, 0x12c, 0x130, 0x134, 0x138, 0x13c },
239 { 0x140, 0x144, 0x148, 0x14c, 0x150, 0x154, 0x158, 0x15c },
240 { 0x160, 0x164, 0x168, 0x16c, 0x170, 0x174, 0x178, 0x17c },
241 { 0x180, 0x184, 0x188, 0x18c, 0x190, 0x194, 0x198, 0x19c },
242 { 0x1a0, 0x1a4, 0x1a8, 0x1ac, 0x1b0, 0x1b4, 0x1b8, 0x1bc },
243};
244
Tony Luckc7103f62016-05-31 11:50:28 -0700245#define RIR_RNK_TGT(type, reg) (((type) == BROADWELL) ? \
246 GET_BITFIELD(reg, 20, 23) : GET_BITFIELD(reg, 16, 19))
247
248#define RIR_OFFSET(type, reg) (((type) == HASWELL || (type) == BROADWELL) ? \
249 GET_BITFIELD(reg, 2, 15) : GET_BITFIELD(reg, 2, 14))
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200250
251/* Device 16, functions 2-7 */
252
253/*
254 * FIXME: Implement the error count reads directly
255 */
256
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200257#define RANK_ODD_OV(reg) GET_BITFIELD(reg, 31, 31)
258#define RANK_ODD_ERR_CNT(reg) GET_BITFIELD(reg, 16, 30)
259#define RANK_EVEN_OV(reg) GET_BITFIELD(reg, 15, 15)
260#define RANK_EVEN_ERR_CNT(reg) GET_BITFIELD(reg, 0, 14)
261
Mauro Carvalho Chehab323014d2019-09-13 11:17:16 -0300262#if 0 /* Currently unused*/
263static const u32 correrrcnt[] = {
264 0x104, 0x108, 0x10c, 0x110,
265};
266
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200267static const u32 correrrthrsld[] = {
268 0x11c, 0x120, 0x124, 0x128,
269};
Mauro Carvalho Chehab323014d2019-09-13 11:17:16 -0300270#endif
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200271
272#define RANK_ODD_ERR_THRSLD(reg) GET_BITFIELD(reg, 16, 30)
273#define RANK_EVEN_ERR_THRSLD(reg) GET_BITFIELD(reg, 0, 14)
274
275
276/* Device 17, function 0 */
277
Aristeu Rozanskief1e8d02013-10-30 13:26:56 -0300278#define SB_RANK_CFG_A 0x0328
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200279
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300280#define IB_RANK_CFG_A 0x0320
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200281
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200282/*
283 * sbridge structs
284 */
285
Anna Karbownikbf848672018-02-22 16:18:13 +0100286#define NUM_CHANNELS 6 /* Max channels per MC */
Seth Jennings351fc4a2014-09-05 14:28:47 -0500287#define MAX_DIMMS 3 /* Max DIMMS per channel */
Jim Snowd0cdf902015-12-03 10:48:54 +0100288#define KNL_MAX_CHAS 38 /* KNL max num. of Cache Home Agents */
289#define KNL_MAX_CHANNELS 6 /* KNL max num. of PCI channels */
290#define KNL_MAX_EDCS 8 /* Embedded DRAM controllers */
Seth Jennings351fc4a2014-09-05 14:28:47 -0500291#define CHANNEL_UNSPECIFIED 0xf /* Intel IA32 SDM 15-14 */
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200292
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300293enum type {
294 SANDY_BRIDGE,
295 IVY_BRIDGE,
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300296 HASWELL,
Tony Luck1f395812014-12-02 09:27:30 -0800297 BROADWELL,
Jim Snowd0cdf902015-12-03 10:48:54 +0100298 KNIGHTS_LANDING,
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300299};
300
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800301enum domain {
302 IMC0 = 0,
303 IMC1,
304 SOCK,
305};
306
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +0800307enum mirroring_mode {
308 NON_MIRRORING,
309 ADDR_RANGE_MIRRORING,
310 FULL_MIRRORING,
311};
312
Aristeu Rozanskifb79a502013-10-30 13:26:57 -0300313struct sbridge_pvt;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200314struct sbridge_info {
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300315 enum type type;
Aristeu Rozanski464f1d82013-10-30 13:27:00 -0300316 u32 mcmtr;
317 u32 rankcfgr;
318 u64 (*get_tolm)(struct sbridge_pvt *pvt);
319 u64 (*get_tohm)(struct sbridge_pvt *pvt);
Aristeu Rozanskib976bcf2014-06-02 15:15:24 -0300320 u64 (*rir_limit)(u32 reg);
Jim Snowc59f9c02015-12-03 10:48:52 +0100321 u64 (*sad_limit)(u32 reg);
322 u32 (*interleave_mode)(u32 reg);
Jim Snowc59f9c02015-12-03 10:48:52 +0100323 u32 (*dram_attr)(u32 reg);
Aristeu Rozanski464f1d82013-10-30 13:27:00 -0300324 const u32 *dram_rule;
Aristeu Rozanskief1ce512013-10-30 13:27:01 -0300325 const u32 *interleave_list;
Aristeu Rozanskicc311992013-10-30 13:27:02 -0300326 const struct interleave_pkg *interleave_pkg;
Aristeu Rozanski464f1d82013-10-30 13:27:00 -0300327 u8 max_sad;
Aristeu Rozanskif14d6892014-06-02 15:15:23 -0300328 u8 (*get_node_id)(struct sbridge_pvt *pvt);
Qiuxu Zhuo8489b172018-09-10 14:11:45 -0700329 u8 (*get_ha)(u8 bank);
Aristeu Rozanski9e375442014-06-02 15:15:22 -0300330 enum mem_type (*get_memory_type)(struct sbridge_pvt *pvt);
Aristeu Rozanski12f07212015-06-12 15:08:17 -0400331 enum dev_type (*get_width)(struct sbridge_pvt *pvt, u32 mtr);
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300332 struct pci_dev *pci_vtd;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200333};
334
335struct sbridge_channel {
336 u32 ranks;
337 u32 dimms;
338};
339
340struct pci_id_descr {
Mauro Carvalho Chehabc41afdc2014-06-26 15:35:14 -0300341 int dev_id;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200342 int optional;
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800343 enum domain dom;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200344};
345
346struct pci_id_table {
347 const struct pci_id_descr *descr;
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800348 int n_devs_per_imc;
349 int n_devs_per_sock;
350 int n_imcs_per_sock;
Tony Luck665f05e02016-06-02 10:58:08 -0700351 enum type type;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200352};
353
354struct sbridge_dev {
355 struct list_head list;
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -0400356 int seg;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200357 u8 bus, mc;
358 u8 node_id, source_id;
359 struct pci_dev **pdev;
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800360 enum domain dom;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200361 int n_devs;
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +0800362 int i_devs;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200363 struct mem_ctl_info *mci;
364};
365
Jim Snowd0cdf902015-12-03 10:48:54 +0100366struct knl_pvt {
367 struct pci_dev *pci_cha[KNL_MAX_CHAS];
368 struct pci_dev *pci_channel[KNL_MAX_CHANNELS];
369 struct pci_dev *pci_mc0;
370 struct pci_dev *pci_mc1;
371 struct pci_dev *pci_mc0_misc;
372 struct pci_dev *pci_mc1_misc;
373 struct pci_dev *pci_mc_info; /* tolm, tohm */
374};
375
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200376struct sbridge_pvt {
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +0800377 /* Devices per socket */
378 struct pci_dev *pci_ddrio;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300379 struct pci_dev *pci_sad0, *pci_sad1;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300380 struct pci_dev *pci_br0, *pci_br1;
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +0800381 /* Devices per memory controller */
382 struct pci_dev *pci_ha, *pci_ta, *pci_ras;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200383 struct pci_dev *pci_tad[NUM_CHANNELS];
384
385 struct sbridge_dev *sbridge_dev;
386
387 struct sbridge_info info;
388 struct sbridge_channel channel[NUM_CHANNELS];
389
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200390 /* Memory type detection */
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +0800391 bool is_cur_addr_mirrored, is_lockstep, is_close_pg;
Tony Luckea5dfb52016-04-14 10:22:02 -0700392 bool is_chan_hash;
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +0800393 enum mirroring_mode mirror_mode;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200394
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200395 /* Memory description */
396 u64 tolm, tohm;
Jim Snowd0cdf902015-12-03 10:48:54 +0100397 struct knl_pvt knl;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200398};
399
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800400#define PCI_DESCR(device_id, opt, domain) \
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -0300401 .dev_id = (device_id), \
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800402 .optional = opt, \
403 .dom = domain
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200404
405static const struct pci_id_descr pci_dev_descr_sbridge[] = {
406 /* Processor Home Agent */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800407 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_HA0, 0, IMC0) },
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200408
409 /* Memory controller */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800410 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TA, 0, IMC0) },
411 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_RAS, 0, IMC0) },
412 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TAD0, 0, IMC0) },
413 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TAD1, 0, IMC0) },
414 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TAD2, 0, IMC0) },
415 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TAD3, 0, IMC0) },
416 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_DDRIO, 1, SOCK) },
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200417
418 /* System Address Decoder */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800419 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_SAD0, 0, SOCK) },
420 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_SAD1, 0, SOCK) },
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200421
422 /* Broadcast Registers */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800423 { PCI_DESCR(PCI_DEVICE_ID_INTEL_SBRIDGE_BR, 0, SOCK) },
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200424};
425
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800426#define PCI_ID_TABLE_ENTRY(A, N, M, T) { \
Tony Luck665f05e02016-06-02 10:58:08 -0700427 .descr = A, \
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800428 .n_devs_per_imc = N, \
429 .n_devs_per_sock = ARRAY_SIZE(A), \
430 .n_imcs_per_sock = M, \
Tony Luck665f05e02016-06-02 10:58:08 -0700431 .type = T \
432}
433
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200434static const struct pci_id_table pci_dev_descr_sbridge_table[] = {
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800435 PCI_ID_TABLE_ENTRY(pci_dev_descr_sbridge, ARRAY_SIZE(pci_dev_descr_sbridge), 1, SANDY_BRIDGE),
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200436 {0,} /* 0 terminated list. */
437};
438
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300439/* This changes depending if 1HA or 2HA:
440 * 1HA:
441 * 0x0eb8 (17.0) is DDRIO0
442 * 2HA:
443 * 0x0ebc (17.4) is DDRIO0
444 */
445#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_1HA_DDRIO0 0x0eb8
446#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_2HA_DDRIO0 0x0ebc
447
448/* pci ids */
449#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0 0x0ea0
450#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TA 0x0ea8
451#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_RAS 0x0e71
452#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD0 0x0eaa
453#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD1 0x0eab
454#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD2 0x0eac
455#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD3 0x0ead
456#define PCI_DEVICE_ID_INTEL_IBRIDGE_SAD 0x0ec8
457#define PCI_DEVICE_ID_INTEL_IBRIDGE_BR0 0x0ec9
458#define PCI_DEVICE_ID_INTEL_IBRIDGE_BR1 0x0eca
459#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1 0x0e60
460#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TA 0x0e68
461#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_RAS 0x0e79
462#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD0 0x0e6a
463#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD1 0x0e6b
Tony Luck7d375bf2015-05-18 17:50:42 -0300464#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD2 0x0e6c
465#define PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD3 0x0e6d
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300466
467static const struct pci_id_descr pci_dev_descr_ibridge[] = {
468 /* Processor Home Agent */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800469 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0, 0, IMC0) },
Qiuxu Zhuo15cc3ae2017-09-13 18:42:14 +0800470 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1, 1, IMC1) },
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300471
472 /* Memory controller */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800473 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TA, 0, IMC0) },
474 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_RAS, 0, IMC0) },
475 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD0, 0, IMC0) },
476 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD1, 0, IMC0) },
477 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD2, 0, IMC0) },
478 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD3, 0, IMC0) },
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300479
480 /* Optional, mode 2HA */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800481 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TA, 1, IMC1) },
482 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_RAS, 1, IMC1) },
483 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD0, 1, IMC1) },
484 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD1, 1, IMC1) },
485 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD2, 1, IMC1) },
486 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD3, 1, IMC1) },
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300487
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800488 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_1HA_DDRIO0, 1, SOCK) },
489 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_2HA_DDRIO0, 1, SOCK) },
490
491 /* System Address Decoder */
492 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_SAD, 0, SOCK) },
493
494 /* Broadcast Registers */
495 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_BR0, 1, SOCK) },
496 { PCI_DESCR(PCI_DEVICE_ID_INTEL_IBRIDGE_BR1, 0, SOCK) },
497
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300498};
499
500static const struct pci_id_table pci_dev_descr_ibridge_table[] = {
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800501 PCI_ID_TABLE_ENTRY(pci_dev_descr_ibridge, 12, 2, IVY_BRIDGE),
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300502 {0,} /* 0 terminated list. */
503};
504
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300505/* Haswell support */
506/* EN processor:
507 * - 1 IMC
508 * - 3 DDR3 channels, 2 DPC per channel
509 * EP processor:
510 * - 1 or 2 IMC
511 * - 4 DDR4 channels, 3 DPC per channel
512 * EP 4S processor:
513 * - 2 IMC
514 * - 4 DDR4 channels, 3 DPC per channel
515 * EX processor:
516 * - 2 IMC
517 * - each IMC interfaces with a SMI 2 channel
518 * - each SMI channel interfaces with a scalable memory buffer
519 * - each scalable memory buffer supports 4 DDR3/DDR4 channels, 3 DPC
520 */
Tony Luck1f395812014-12-02 09:27:30 -0800521#define HASWELL_DDRCRCLKCONTROLS 0xa10 /* Ditto on Broadwell */
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300522#define HASWELL_HASYSDEFEATURE2 0x84
523#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_VTD_MISC 0x2f28
524#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0 0x2fa0
525#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1 0x2f60
526#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TA 0x2fa8
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800527#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TM 0x2f71
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300528#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TA 0x2f68
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800529#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TM 0x2f79
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300530#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_CBO_SAD0 0x2ffc
531#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_CBO_SAD1 0x2ffd
532#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD0 0x2faa
533#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD1 0x2fab
534#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD2 0x2fac
535#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD3 0x2fad
536#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD0 0x2f6a
537#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD1 0x2f6b
538#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD2 0x2f6c
539#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD3 0x2f6d
540#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO0 0x2fbd
Aristeu Rozanski71793852015-06-12 09:44:52 -0400541#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO1 0x2fbf
542#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO2 0x2fb9
543#define PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO3 0x2fbb
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300544static const struct pci_id_descr pci_dev_descr_haswell[] = {
545 /* first item must be the HA */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800546 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0, 0, IMC0) },
547 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1, 1, IMC1) },
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300548
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800549 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TA, 0, IMC0) },
550 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TM, 0, IMC0) },
551 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD0, 0, IMC0) },
552 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD1, 0, IMC0) },
553 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD2, 1, IMC0) },
554 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD3, 1, IMC0) },
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300555
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800556 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TA, 1, IMC1) },
557 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TM, 1, IMC1) },
558 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD0, 1, IMC1) },
559 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD1, 1, IMC1) },
560 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD2, 1, IMC1) },
561 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD3, 1, IMC1) },
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300562
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800563 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_CBO_SAD0, 0, SOCK) },
564 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_CBO_SAD1, 0, SOCK) },
565 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO0, 1, SOCK) },
566 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO1, 1, SOCK) },
567 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO2, 1, SOCK) },
568 { PCI_DESCR(PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO3, 1, SOCK) },
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300569};
570
571static const struct pci_id_table pci_dev_descr_haswell_table[] = {
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800572 PCI_ID_TABLE_ENTRY(pci_dev_descr_haswell, 13, 2, HASWELL),
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300573 {0,} /* 0 terminated list. */
574};
575
Jim Snowd0cdf902015-12-03 10:48:54 +0100576/* Knight's Landing Support */
577/*
578 * KNL's memory channels are swizzled between memory controllers.
Lukasz Odziobac5b48fa2016-07-23 01:44:49 +0200579 * MC0 is mapped to CH3,4,5 and MC1 is mapped to CH0,1,2
Jim Snowd0cdf902015-12-03 10:48:54 +0100580 */
Lukasz Odziobac5b48fa2016-07-23 01:44:49 +0200581#define knl_channel_remap(mc, chan) ((mc) ? (chan) : (chan) + 3)
Jim Snowd0cdf902015-12-03 10:48:54 +0100582
583/* Memory controller, TAD tables, error injection - 2-8-0, 2-9-0 (2 of these) */
584#define PCI_DEVICE_ID_INTEL_KNL_IMC_MC 0x7840
585/* DRAM channel stuff; bank addrs, dimmmtr, etc.. 2-8-2 - 2-9-4 (6 of these) */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800586#define PCI_DEVICE_ID_INTEL_KNL_IMC_CHAN 0x7843
Jim Snowd0cdf902015-12-03 10:48:54 +0100587/* kdrwdbu TAD limits/offsets, MCMTR - 2-10-1, 2-11-1 (2 of these) */
588#define PCI_DEVICE_ID_INTEL_KNL_IMC_TA 0x7844
589/* CHA broadcast registers, dram rules - 1-29-0 (1 of these) */
590#define PCI_DEVICE_ID_INTEL_KNL_IMC_SAD0 0x782a
591/* SAD target - 1-29-1 (1 of these) */
592#define PCI_DEVICE_ID_INTEL_KNL_IMC_SAD1 0x782b
593/* Caching / Home Agent */
594#define PCI_DEVICE_ID_INTEL_KNL_IMC_CHA 0x782c
595/* Device with TOLM and TOHM, 0-5-0 (1 of these) */
596#define PCI_DEVICE_ID_INTEL_KNL_IMC_TOLHM 0x7810
597
598/*
599 * KNL differs from SB, IB, and Haswell in that it has multiple
600 * instances of the same device with the same device ID, so we handle that
601 * by creating as many copies in the table as we expect to find.
602 * (Like device ID must be grouped together.)
603 */
604
605static const struct pci_id_descr pci_dev_descr_knl[] = {
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800606 [0 ... 1] = { PCI_DESCR(PCI_DEVICE_ID_INTEL_KNL_IMC_MC, 0, IMC0)},
607 [2 ... 7] = { PCI_DESCR(PCI_DEVICE_ID_INTEL_KNL_IMC_CHAN, 0, IMC0) },
608 [8] = { PCI_DESCR(PCI_DEVICE_ID_INTEL_KNL_IMC_TA, 0, IMC0) },
609 [9] = { PCI_DESCR(PCI_DEVICE_ID_INTEL_KNL_IMC_TOLHM, 0, IMC0) },
610 [10] = { PCI_DESCR(PCI_DEVICE_ID_INTEL_KNL_IMC_SAD0, 0, SOCK) },
611 [11] = { PCI_DESCR(PCI_DEVICE_ID_INTEL_KNL_IMC_SAD1, 0, SOCK) },
612 [12 ... 49] = { PCI_DESCR(PCI_DEVICE_ID_INTEL_KNL_IMC_CHA, 0, SOCK) },
Jim Snowd0cdf902015-12-03 10:48:54 +0100613};
614
615static const struct pci_id_table pci_dev_descr_knl_table[] = {
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800616 PCI_ID_TABLE_ENTRY(pci_dev_descr_knl, ARRAY_SIZE(pci_dev_descr_knl), 1, KNIGHTS_LANDING),
Jim Snowd0cdf902015-12-03 10:48:54 +0100617 {0,}
618};
619
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200620/*
Tony Luck1f395812014-12-02 09:27:30 -0800621 * Broadwell support
622 *
623 * DE processor:
624 * - 1 IMC
625 * - 2 DDR3 channels, 2 DPC per channel
Tony Luckfa2ce642015-05-20 19:10:35 -0300626 * EP processor:
627 * - 1 or 2 IMC
628 * - 4 DDR4 channels, 3 DPC per channel
629 * EP 4S processor:
630 * - 2 IMC
631 * - 4 DDR4 channels, 3 DPC per channel
632 * EX processor:
633 * - 2 IMC
634 * - each IMC interfaces with a SMI 2 channel
635 * - each SMI channel interfaces with a scalable memory buffer
636 * - each scalable memory buffer supports 4 DDR3/DDR4 channels, 3 DPC
Tony Luck1f395812014-12-02 09:27:30 -0800637 */
638#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_VTD_MISC 0x6f28
639#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0 0x6fa0
Tony Luckfa2ce642015-05-20 19:10:35 -0300640#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1 0x6f60
Tony Luck1f395812014-12-02 09:27:30 -0800641#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TA 0x6fa8
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800642#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TM 0x6f71
Tony Luckfa2ce642015-05-20 19:10:35 -0300643#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TA 0x6f68
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800644#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TM 0x6f79
Tony Luck1f395812014-12-02 09:27:30 -0800645#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_CBO_SAD0 0x6ffc
646#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_CBO_SAD1 0x6ffd
647#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD0 0x6faa
648#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD1 0x6fab
649#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD2 0x6fac
650#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD3 0x6fad
Tony Luckfa2ce642015-05-20 19:10:35 -0300651#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD0 0x6f6a
652#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD1 0x6f6b
653#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD2 0x6f6c
654#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD3 0x6f6d
Tony Luck1f395812014-12-02 09:27:30 -0800655#define PCI_DEVICE_ID_INTEL_BROADWELL_IMC_DDRIO0 0x6faf
656
657static const struct pci_id_descr pci_dev_descr_broadwell[] = {
658 /* first item must be the HA */
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800659 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0, 0, IMC0) },
660 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1, 1, IMC1) },
Tony Luck1f395812014-12-02 09:27:30 -0800661
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800662 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TA, 0, IMC0) },
663 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TM, 0, IMC0) },
664 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD0, 0, IMC0) },
665 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD1, 0, IMC0) },
666 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD2, 1, IMC0) },
667 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD3, 1, IMC0) },
Tony Luck1f395812014-12-02 09:27:30 -0800668
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800669 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TA, 1, IMC1) },
670 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TM, 1, IMC1) },
671 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD0, 1, IMC1) },
672 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD1, 1, IMC1) },
673 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD2, 1, IMC1) },
674 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD3, 1, IMC1) },
Tony Luckfa2ce642015-05-20 19:10:35 -0300675
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800676 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_CBO_SAD0, 0, SOCK) },
677 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_CBO_SAD1, 0, SOCK) },
678 { PCI_DESCR(PCI_DEVICE_ID_INTEL_BROADWELL_IMC_DDRIO0, 1, SOCK) },
Tony Luck1f395812014-12-02 09:27:30 -0800679};
680
681static const struct pci_id_table pci_dev_descr_broadwell_table[] = {
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800682 PCI_ID_TABLE_ENTRY(pci_dev_descr_broadwell, 10, 2, BROADWELL),
Tony Luck1f395812014-12-02 09:27:30 -0800683 {0,} /* 0 terminated list. */
684};
685
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200686
687/****************************************************************************
David Mackey15ed1032012-04-17 11:30:52 -0700688 Ancillary status routines
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200689 ****************************************************************************/
690
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300691static inline int numrank(enum type type, u32 mtr)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200692{
693 int ranks = (1 << RANK_CNT_BITS(mtr));
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300694 int max = 4;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200695
Jim Snowd0cdf902015-12-03 10:48:54 +0100696 if (type == HASWELL || type == BROADWELL || type == KNIGHTS_LANDING)
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300697 max = 8;
698
699 if (ranks > max) {
700 edac_dbg(0, "Invalid number of ranks: %d (max = %i) raw value = %x (%04x)\n",
701 ranks, max, (unsigned int)RANK_CNT_BITS(mtr), mtr);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200702 return -EINVAL;
703 }
704
705 return ranks;
706}
707
708static inline int numrow(u32 mtr)
709{
710 int rows = (RANK_WIDTH_BITS(mtr) + 12);
711
712 if (rows < 13 || rows > 18) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300713 edac_dbg(0, "Invalid number of rows: %d (should be between 14 and 17) raw value = %x (%04x)\n",
714 rows, (unsigned int)RANK_WIDTH_BITS(mtr), mtr);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200715 return -EINVAL;
716 }
717
718 return 1 << rows;
719}
720
721static inline int numcol(u32 mtr)
722{
723 int cols = (COL_WIDTH_BITS(mtr) + 10);
724
725 if (cols > 12) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300726 edac_dbg(0, "Invalid number of cols: %d (max = 4) raw value = %x (%04x)\n",
727 cols, (unsigned int)COL_WIDTH_BITS(mtr), mtr);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200728 return -EINVAL;
729 }
730
731 return 1 << cols;
732}
733
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -0400734static struct sbridge_dev *get_sbridge_dev(int seg, u8 bus, enum domain dom,
735 int multi_bus,
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +0800736 struct sbridge_dev *prev)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200737{
738 struct sbridge_dev *sbridge_dev;
739
Jim Snowc1979ba2015-12-03 10:48:53 +0100740 /*
741 * If we have devices scattered across several busses that pertain
742 * to the same memory controller, we'll lump them all together.
743 */
744 if (multi_bus) {
745 return list_first_entry_or_null(&sbridge_edac_list,
746 struct sbridge_dev, list);
747 }
748
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +0800749 sbridge_dev = list_entry(prev ? prev->list.next
750 : sbridge_edac_list.next, struct sbridge_dev, list);
751
752 list_for_each_entry_from(sbridge_dev, &sbridge_edac_list, list) {
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -0400753 if ((sbridge_dev->seg == seg) && (sbridge_dev->bus == bus) &&
754 (dom == SOCK || dom == sbridge_dev->dom))
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200755 return sbridge_dev;
756 }
757
758 return NULL;
759}
760
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -0400761static struct sbridge_dev *alloc_sbridge_dev(int seg, u8 bus, enum domain dom,
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +0800762 const struct pci_id_table *table)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200763{
764 struct sbridge_dev *sbridge_dev;
765
766 sbridge_dev = kzalloc(sizeof(*sbridge_dev), GFP_KERNEL);
767 if (!sbridge_dev)
768 return NULL;
769
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +0800770 sbridge_dev->pdev = kcalloc(table->n_devs_per_imc,
771 sizeof(*sbridge_dev->pdev),
772 GFP_KERNEL);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200773 if (!sbridge_dev->pdev) {
774 kfree(sbridge_dev);
775 return NULL;
776 }
777
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -0400778 sbridge_dev->seg = seg;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200779 sbridge_dev->bus = bus;
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +0800780 sbridge_dev->dom = dom;
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +0800781 sbridge_dev->n_devs = table->n_devs_per_imc;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -0200782 list_add_tail(&sbridge_dev->list, &sbridge_edac_list);
783
784 return sbridge_dev;
785}
786
787static void free_sbridge_dev(struct sbridge_dev *sbridge_dev)
788{
789 list_del(&sbridge_dev->list);
790 kfree(sbridge_dev->pdev);
791 kfree(sbridge_dev);
792}
793
Aristeu Rozanskifb79a502013-10-30 13:26:57 -0300794static u64 sbridge_get_tolm(struct sbridge_pvt *pvt)
795{
796 u32 reg;
797
798 /* Address range is 32:28 */
799 pci_read_config_dword(pvt->pci_sad1, TOLM, &reg);
800 return GET_TOLM(reg);
801}
802
Aristeu Rozanski8fd6a432013-10-30 13:26:59 -0300803static u64 sbridge_get_tohm(struct sbridge_pvt *pvt)
804{
805 u32 reg;
806
807 pci_read_config_dword(pvt->pci_sad1, TOHM, &reg);
808 return GET_TOHM(reg);
809}
810
Aristeu Rozanski4d715a82013-10-30 13:27:06 -0300811static u64 ibridge_get_tolm(struct sbridge_pvt *pvt)
812{
813 u32 reg;
814
815 pci_read_config_dword(pvt->pci_br1, TOLM, &reg);
816
817 return GET_TOLM(reg);
818}
819
820static u64 ibridge_get_tohm(struct sbridge_pvt *pvt)
821{
822 u32 reg;
823
824 pci_read_config_dword(pvt->pci_br1, TOHM, &reg);
825
826 return GET_TOHM(reg);
827}
828
Aristeu Rozanskib976bcf2014-06-02 15:15:24 -0300829static u64 rir_limit(u32 reg)
830{
831 return ((u64)GET_BITFIELD(reg, 1, 10) << 29) | 0x1fffffff;
832}
833
Jim Snowc59f9c02015-12-03 10:48:52 +0100834static u64 sad_limit(u32 reg)
835{
836 return (GET_BITFIELD(reg, 6, 25) << 26) | 0x3ffffff;
837}
838
839static u32 interleave_mode(u32 reg)
840{
841 return GET_BITFIELD(reg, 1, 1);
842}
843
Jim Snowc59f9c02015-12-03 10:48:52 +0100844static u32 dram_attr(u32 reg)
845{
846 return GET_BITFIELD(reg, 2, 3);
847}
848
Jim Snowd0cdf902015-12-03 10:48:54 +0100849static u64 knl_sad_limit(u32 reg)
850{
851 return (GET_BITFIELD(reg, 7, 26) << 26) | 0x3ffffff;
852}
853
854static u32 knl_interleave_mode(u32 reg)
855{
856 return GET_BITFIELD(reg, 1, 2);
857}
858
Nicolas Iooss127c1222017-01-22 18:28:06 +0100859static const char * const knl_intlv_mode[] = {
860 "[8:6]", "[10:8]", "[14:12]", "[32:30]"
861};
862
863static const char *get_intlv_mode_str(u32 reg, enum type t)
Jim Snowd0cdf902015-12-03 10:48:54 +0100864{
Nicolas Iooss127c1222017-01-22 18:28:06 +0100865 if (t == KNIGHTS_LANDING)
866 return knl_intlv_mode[knl_interleave_mode(reg)];
867 else
868 return interleave_mode(reg) ? "[8:6]" : "[8:6]XOR[18:16]";
Jim Snowd0cdf902015-12-03 10:48:54 +0100869}
870
871static u32 dram_attr_knl(u32 reg)
872{
873 return GET_BITFIELD(reg, 3, 4);
874}
875
876
Aristeu Rozanski9e375442014-06-02 15:15:22 -0300877static enum mem_type get_memory_type(struct sbridge_pvt *pvt)
878{
879 u32 reg;
880 enum mem_type mtype;
881
882 if (pvt->pci_ddrio) {
883 pci_read_config_dword(pvt->pci_ddrio, pvt->info.rankcfgr,
884 &reg);
885 if (GET_BITFIELD(reg, 11, 11))
886 /* FIXME: Can also be LRDIMM */
887 mtype = MEM_RDDR3;
888 else
889 mtype = MEM_DDR3;
890 } else
891 mtype = MEM_UNKNOWN;
892
893 return mtype;
894}
895
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300896static enum mem_type haswell_get_memory_type(struct sbridge_pvt *pvt)
897{
898 u32 reg;
899 bool registered = false;
900 enum mem_type mtype = MEM_UNKNOWN;
901
902 if (!pvt->pci_ddrio)
903 goto out;
904
905 pci_read_config_dword(pvt->pci_ddrio,
906 HASWELL_DDRCRCLKCONTROLS, &reg);
907 /* Is_Rdimm */
908 if (GET_BITFIELD(reg, 16, 16))
909 registered = true;
910
911 pci_read_config_dword(pvt->pci_ta, MCMTR, &reg);
912 if (GET_BITFIELD(reg, 14, 14)) {
913 if (registered)
914 mtype = MEM_RDDR4;
915 else
916 mtype = MEM_DDR4;
917 } else {
918 if (registered)
919 mtype = MEM_RDDR3;
920 else
921 mtype = MEM_DDR3;
922 }
923
924out:
925 return mtype;
926}
927
Hubert Chrzaniuk45f4d3a2015-12-11 14:21:22 +0100928static enum dev_type knl_get_width(struct sbridge_pvt *pvt, u32 mtr)
929{
930 /* for KNL value is fixed */
931 return DEV_X16;
932}
933
Aristeu Rozanski12f07212015-06-12 15:08:17 -0400934static enum dev_type sbridge_get_width(struct sbridge_pvt *pvt, u32 mtr)
935{
936 /* there's no way to figure out */
937 return DEV_UNKNOWN;
938}
939
940static enum dev_type __ibridge_get_width(u32 mtr)
941{
942 enum dev_type type;
943
944 switch (mtr) {
945 case 3:
946 type = DEV_UNKNOWN;
947 break;
948 case 2:
949 type = DEV_X16;
950 break;
951 case 1:
952 type = DEV_X8;
953 break;
954 case 0:
955 type = DEV_X4;
956 break;
957 }
958
959 return type;
960}
961
962static enum dev_type ibridge_get_width(struct sbridge_pvt *pvt, u32 mtr)
963{
964 /*
965 * ddr3_width on the documentation but also valid for DDR4 on
966 * Haswell
967 */
968 return __ibridge_get_width(GET_BITFIELD(mtr, 7, 8));
969}
970
971static enum dev_type broadwell_get_width(struct sbridge_pvt *pvt, u32 mtr)
972{
973 /* ddr3_width on the documentation but also valid for DDR4 */
974 return __ibridge_get_width(GET_BITFIELD(mtr, 8, 9));
975}
976
Jim Snowd0cdf902015-12-03 10:48:54 +0100977static enum mem_type knl_get_memory_type(struct sbridge_pvt *pvt)
978{
979 /* DDR4 RDIMMS and LRDIMMS are supported */
980 return MEM_RDDR4;
981}
982
Aristeu Rozanskif14d6892014-06-02 15:15:23 -0300983static u8 get_node_id(struct sbridge_pvt *pvt)
984{
985 u32 reg;
986 pci_read_config_dword(pvt->pci_br0, SAD_CONTROL, &reg);
987 return GET_BITFIELD(reg, 0, 2);
988}
989
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -0300990static u8 haswell_get_node_id(struct sbridge_pvt *pvt)
991{
992 u32 reg;
993
994 pci_read_config_dword(pvt->pci_sad1, SAD_CONTROL, &reg);
995 return GET_BITFIELD(reg, 0, 3);
996}
997
Jim Snowd0cdf902015-12-03 10:48:54 +0100998static u8 knl_get_node_id(struct sbridge_pvt *pvt)
999{
1000 u32 reg;
1001
1002 pci_read_config_dword(pvt->pci_sad1, SAD_CONTROL, &reg);
1003 return GET_BITFIELD(reg, 0, 2);
1004}
1005
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07001006/*
1007 * Use the reporting bank number to determine which memory
1008 * controller (also known as "ha" for "home agent"). Sandy
1009 * Bridge only has one memory controller per socket, so the
1010 * answer is always zero.
1011 */
1012static u8 sbridge_get_ha(u8 bank)
1013{
1014 return 0;
1015}
1016
1017/*
1018 * On Ivy Bridge, Haswell and Broadwell the error may be in a
1019 * home agent bank (7, 8), or one of the per-channel memory
1020 * controller banks (9 .. 16).
1021 */
1022static u8 ibridge_get_ha(u8 bank)
1023{
1024 switch (bank) {
1025 case 7 ... 8:
1026 return bank - 7;
1027 case 9 ... 16:
1028 return (bank - 9) / 4;
1029 default:
Luck, Tonyc968ed02018-09-14 13:19:05 -07001030 return 0xff;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07001031 }
1032}
1033
1034/* Not used, but included for safety/symmetry */
1035static u8 knl_get_ha(u8 bank)
1036{
Luck, Tonyc968ed02018-09-14 13:19:05 -07001037 return 0xff;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07001038}
Jim Snowd0cdf902015-12-03 10:48:54 +01001039
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03001040static u64 haswell_get_tolm(struct sbridge_pvt *pvt)
1041{
1042 u32 reg;
1043
Tony Luckf7cf2a22014-10-29 10:36:50 -07001044 pci_read_config_dword(pvt->info.pci_vtd, HASWELL_TOLM, &reg);
1045 return (GET_BITFIELD(reg, 26, 31) << 26) | 0x3ffffff;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03001046}
1047
1048static u64 haswell_get_tohm(struct sbridge_pvt *pvt)
1049{
1050 u64 rc;
1051 u32 reg;
1052
1053 pci_read_config_dword(pvt->info.pci_vtd, HASWELL_TOHM_0, &reg);
1054 rc = GET_BITFIELD(reg, 26, 31);
1055 pci_read_config_dword(pvt->info.pci_vtd, HASWELL_TOHM_1, &reg);
1056 rc = ((reg << 6) | rc) << 26;
1057
1058 return rc | 0x1ffffff;
1059}
1060
Jim Snowd0cdf902015-12-03 10:48:54 +01001061static u64 knl_get_tolm(struct sbridge_pvt *pvt)
1062{
1063 u32 reg;
1064
1065 pci_read_config_dword(pvt->knl.pci_mc_info, KNL_TOLM, &reg);
1066 return (GET_BITFIELD(reg, 26, 31) << 26) | 0x3ffffff;
1067}
1068
1069static u64 knl_get_tohm(struct sbridge_pvt *pvt)
1070{
1071 u64 rc;
1072 u32 reg_lo, reg_hi;
1073
1074 pci_read_config_dword(pvt->knl.pci_mc_info, KNL_TOHM_0, &reg_lo);
1075 pci_read_config_dword(pvt->knl.pci_mc_info, KNL_TOHM_1, &reg_hi);
1076 rc = ((u64)reg_hi << 32) | reg_lo;
1077 return rc | 0x3ffffff;
1078}
1079
1080
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03001081static u64 haswell_rir_limit(u32 reg)
1082{
1083 return (((u64)GET_BITFIELD(reg, 1, 11) + 1) << 29) - 1;
1084}
1085
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03001086static inline u8 sad_pkg_socket(u8 pkg)
1087{
1088 /* on Ivy Bridge, nodeID is SASS, where A is HA and S is node id */
Aristeu Rozanski2ff3a302014-06-02 15:15:27 -03001089 return ((pkg >> 3) << 2) | (pkg & 0x3);
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03001090}
1091
1092static inline u8 sad_pkg_ha(u8 pkg)
1093{
1094 return (pkg >> 2) & 0x1;
1095}
1096
Tony Luckea5dfb52016-04-14 10:22:02 -07001097static int haswell_chan_hash(int idx, u64 addr)
1098{
1099 int i;
1100
1101 /*
1102 * XOR even bits from 12:26 to bit0 of idx,
1103 * odd bits from 13:27 to bit1
1104 */
1105 for (i = 12; i < 28; i += 2)
1106 idx ^= (addr >> i) & 3;
1107
1108 return idx;
1109}
1110
Jim Snowd0cdf902015-12-03 10:48:54 +01001111/* Low bits of TAD limit, and some metadata. */
1112static const u32 knl_tad_dram_limit_lo[] = {
1113 0x400, 0x500, 0x600, 0x700,
1114 0x800, 0x900, 0xa00, 0xb00,
1115};
1116
1117/* Low bits of TAD offset. */
1118static const u32 knl_tad_dram_offset_lo[] = {
1119 0x404, 0x504, 0x604, 0x704,
1120 0x804, 0x904, 0xa04, 0xb04,
1121};
1122
1123/* High 16 bits of TAD limit and offset. */
1124static const u32 knl_tad_dram_hi[] = {
1125 0x408, 0x508, 0x608, 0x708,
1126 0x808, 0x908, 0xa08, 0xb08,
1127};
1128
1129/* Number of ways a tad entry is interleaved. */
1130static const u32 knl_tad_ways[] = {
1131 8, 6, 4, 3, 2, 1,
1132};
1133
1134/*
1135 * Retrieve the n'th Target Address Decode table entry
1136 * from the memory controller's TAD table.
1137 *
1138 * @pvt: driver private data
1139 * @entry: which entry you want to retrieve
1140 * @mc: which memory controller (0 or 1)
1141 * @offset: output tad range offset
1142 * @limit: output address of first byte above tad range
1143 * @ways: output number of interleave ways
1144 *
1145 * The offset value has curious semantics. It's a sort of running total
1146 * of the sizes of all the memory regions that aren't mapped in this
1147 * tad table.
1148 */
1149static int knl_get_tad(const struct sbridge_pvt *pvt,
1150 const int entry,
1151 const int mc,
1152 u64 *offset,
1153 u64 *limit,
1154 int *ways)
1155{
1156 u32 reg_limit_lo, reg_offset_lo, reg_hi;
1157 struct pci_dev *pci_mc;
1158 int way_id;
1159
1160 switch (mc) {
1161 case 0:
1162 pci_mc = pvt->knl.pci_mc0;
1163 break;
1164 case 1:
1165 pci_mc = pvt->knl.pci_mc1;
1166 break;
1167 default:
1168 WARN_ON(1);
1169 return -EINVAL;
1170 }
1171
1172 pci_read_config_dword(pci_mc,
1173 knl_tad_dram_limit_lo[entry], &reg_limit_lo);
1174 pci_read_config_dword(pci_mc,
1175 knl_tad_dram_offset_lo[entry], &reg_offset_lo);
1176 pci_read_config_dword(pci_mc,
1177 knl_tad_dram_hi[entry], &reg_hi);
1178
1179 /* Is this TAD entry enabled? */
1180 if (!GET_BITFIELD(reg_limit_lo, 0, 0))
1181 return -ENODEV;
1182
1183 way_id = GET_BITFIELD(reg_limit_lo, 3, 5);
1184
1185 if (way_id < ARRAY_SIZE(knl_tad_ways)) {
1186 *ways = knl_tad_ways[way_id];
1187 } else {
1188 *ways = 0;
1189 sbridge_printk(KERN_ERR,
1190 "Unexpected value %d in mc_tad_limit_lo wayness field\n",
1191 way_id);
1192 return -ENODEV;
1193 }
1194
1195 /*
1196 * The least significant 6 bits of base and limit are truncated.
1197 * For limit, we fill the missing bits with 1s.
1198 */
1199 *offset = ((u64) GET_BITFIELD(reg_offset_lo, 6, 31) << 6) |
1200 ((u64) GET_BITFIELD(reg_hi, 0, 15) << 32);
1201 *limit = ((u64) GET_BITFIELD(reg_limit_lo, 6, 31) << 6) | 63 |
1202 ((u64) GET_BITFIELD(reg_hi, 16, 31) << 32);
1203
1204 return 0;
1205}
1206
1207/* Determine which memory controller is responsible for a given channel. */
1208static int knl_channel_mc(int channel)
1209{
1210 WARN_ON(channel < 0 || channel >= 6);
1211
1212 return channel < 3 ? 1 : 0;
1213}
1214
1215/*
1216 * Get the Nth entry from EDC_ROUTE_TABLE register.
1217 * (This is the per-tile mapping of logical interleave targets to
1218 * physical EDC modules.)
1219 *
1220 * entry 0: 0:2
1221 * 1: 3:5
1222 * 2: 6:8
1223 * 3: 9:11
1224 * 4: 12:14
1225 * 5: 15:17
1226 * 6: 18:20
1227 * 7: 21:23
1228 * reserved: 24:31
1229 */
1230static u32 knl_get_edc_route(int entry, u32 reg)
1231{
1232 WARN_ON(entry >= KNL_MAX_EDCS);
1233 return GET_BITFIELD(reg, entry*3, (entry*3)+2);
1234}
1235
1236/*
1237 * Get the Nth entry from MC_ROUTE_TABLE register.
1238 * (This is the per-tile mapping of logical interleave targets to
1239 * physical DRAM channels modules.)
1240 *
1241 * entry 0: mc 0:2 channel 18:19
1242 * 1: mc 3:5 channel 20:21
1243 * 2: mc 6:8 channel 22:23
1244 * 3: mc 9:11 channel 24:25
1245 * 4: mc 12:14 channel 26:27
1246 * 5: mc 15:17 channel 28:29
1247 * reserved: 30:31
1248 *
1249 * Though we have 3 bits to identify the MC, we should only see
1250 * the values 0 or 1.
1251 */
1252
1253static u32 knl_get_mc_route(int entry, u32 reg)
1254{
1255 int mc, chan;
1256
1257 WARN_ON(entry >= KNL_MAX_CHANNELS);
1258
1259 mc = GET_BITFIELD(reg, entry*3, (entry*3)+2);
1260 chan = GET_BITFIELD(reg, (entry*2) + 18, (entry*2) + 18 + 1);
1261
Lukasz Odziobac5b48fa2016-07-23 01:44:49 +02001262 return knl_channel_remap(mc, chan);
Jim Snowd0cdf902015-12-03 10:48:54 +01001263}
1264
1265/*
1266 * Render the EDC_ROUTE register in human-readable form.
1267 * Output string s should be at least KNL_MAX_EDCS*2 bytes.
1268 */
1269static void knl_show_edc_route(u32 reg, char *s)
1270{
1271 int i;
1272
1273 for (i = 0; i < KNL_MAX_EDCS; i++) {
1274 s[i*2] = knl_get_edc_route(i, reg) + '0';
1275 s[i*2+1] = '-';
1276 }
1277
1278 s[KNL_MAX_EDCS*2 - 1] = '\0';
1279}
1280
1281/*
1282 * Render the MC_ROUTE register in human-readable form.
1283 * Output string s should be at least KNL_MAX_CHANNELS*2 bytes.
1284 */
1285static void knl_show_mc_route(u32 reg, char *s)
1286{
1287 int i;
1288
1289 for (i = 0; i < KNL_MAX_CHANNELS; i++) {
1290 s[i*2] = knl_get_mc_route(i, reg) + '0';
1291 s[i*2+1] = '-';
1292 }
1293
1294 s[KNL_MAX_CHANNELS*2 - 1] = '\0';
1295}
1296
1297#define KNL_EDC_ROUTE 0xb8
1298#define KNL_MC_ROUTE 0xb4
1299
1300/* Is this dram rule backed by regular DRAM in flat mode? */
1301#define KNL_EDRAM(reg) GET_BITFIELD(reg, 29, 29)
1302
1303/* Is this dram rule cached? */
1304#define KNL_CACHEABLE(reg) GET_BITFIELD(reg, 28, 28)
1305
1306/* Is this rule backed by edc ? */
1307#define KNL_EDRAM_ONLY(reg) GET_BITFIELD(reg, 29, 29)
1308
1309/* Is this rule backed by DRAM, cacheable in EDRAM? */
1310#define KNL_CACHEABLE(reg) GET_BITFIELD(reg, 28, 28)
1311
1312/* Is this rule mod3? */
1313#define KNL_MOD3(reg) GET_BITFIELD(reg, 27, 27)
1314
1315/*
1316 * Figure out how big our RAM modules are.
1317 *
1318 * The DIMMMTR register in KNL doesn't tell us the size of the DIMMs, so we
1319 * have to figure this out from the SAD rules, interleave lists, route tables,
1320 * and TAD rules.
1321 *
1322 * SAD rules can have holes in them (e.g. the 3G-4G hole), so we have to
1323 * inspect the TAD rules to figure out how large the SAD regions really are.
1324 *
1325 * When we know the real size of a SAD region and how many ways it's
1326 * interleaved, we know the individual contribution of each channel to
1327 * TAD is size/ways.
1328 *
1329 * Finally, we have to check whether each channel participates in each SAD
1330 * region.
1331 *
1332 * Fortunately, KNL only supports one DIMM per channel, so once we know how
1333 * much memory the channel uses, we know the DIMM is at least that large.
1334 * (The BIOS might possibly choose not to map all available memory, in which
1335 * case we will underreport the size of the DIMM.)
1336 *
1337 * In theory, we could try to determine the EDC sizes as well, but that would
1338 * only work in flat mode, not in cache mode.
1339 *
1340 * @mc_sizes: Output sizes of channels (must have space for KNL_MAX_CHANNELS
1341 * elements)
1342 */
1343static int knl_get_dimm_capacity(struct sbridge_pvt *pvt, u64 *mc_sizes)
1344{
Mauro Carvalho Chehab323014d2019-09-13 11:17:16 -03001345 u64 sad_base, sad_limit = 0;
Jim Snowd0cdf902015-12-03 10:48:54 +01001346 u64 tad_base, tad_size, tad_limit, tad_deadspace, tad_livespace;
1347 int sad_rule = 0;
1348 int tad_rule = 0;
1349 int intrlv_ways, tad_ways;
1350 u32 first_pkg, pkg;
1351 int i;
1352 u64 sad_actual_size[2]; /* sad size accounting for holes, per mc */
1353 u32 dram_rule, interleave_reg;
1354 u32 mc_route_reg[KNL_MAX_CHAS];
1355 u32 edc_route_reg[KNL_MAX_CHAS];
1356 int edram_only;
1357 char edc_route_string[KNL_MAX_EDCS*2];
1358 char mc_route_string[KNL_MAX_CHANNELS*2];
1359 int cur_reg_start;
1360 int mc;
1361 int channel;
Jim Snowd0cdf902015-12-03 10:48:54 +01001362 int participants[KNL_MAX_CHANNELS];
Jim Snowd0cdf902015-12-03 10:48:54 +01001363
1364 for (i = 0; i < KNL_MAX_CHANNELS; i++)
1365 mc_sizes[i] = 0;
1366
1367 /* Read the EDC route table in each CHA. */
1368 cur_reg_start = 0;
1369 for (i = 0; i < KNL_MAX_CHAS; i++) {
1370 pci_read_config_dword(pvt->knl.pci_cha[i],
1371 KNL_EDC_ROUTE, &edc_route_reg[i]);
1372
1373 if (i > 0 && edc_route_reg[i] != edc_route_reg[i-1]) {
1374 knl_show_edc_route(edc_route_reg[i-1],
1375 edc_route_string);
1376 if (cur_reg_start == i-1)
1377 edac_dbg(0, "edc route table for CHA %d: %s\n",
1378 cur_reg_start, edc_route_string);
1379 else
1380 edac_dbg(0, "edc route table for CHA %d-%d: %s\n",
1381 cur_reg_start, i-1, edc_route_string);
1382 cur_reg_start = i;
1383 }
1384 }
1385 knl_show_edc_route(edc_route_reg[i-1], edc_route_string);
1386 if (cur_reg_start == i-1)
1387 edac_dbg(0, "edc route table for CHA %d: %s\n",
1388 cur_reg_start, edc_route_string);
1389 else
1390 edac_dbg(0, "edc route table for CHA %d-%d: %s\n",
1391 cur_reg_start, i-1, edc_route_string);
1392
1393 /* Read the MC route table in each CHA. */
1394 cur_reg_start = 0;
1395 for (i = 0; i < KNL_MAX_CHAS; i++) {
1396 pci_read_config_dword(pvt->knl.pci_cha[i],
1397 KNL_MC_ROUTE, &mc_route_reg[i]);
1398
1399 if (i > 0 && mc_route_reg[i] != mc_route_reg[i-1]) {
1400 knl_show_mc_route(mc_route_reg[i-1], mc_route_string);
1401 if (cur_reg_start == i-1)
1402 edac_dbg(0, "mc route table for CHA %d: %s\n",
1403 cur_reg_start, mc_route_string);
1404 else
1405 edac_dbg(0, "mc route table for CHA %d-%d: %s\n",
1406 cur_reg_start, i-1, mc_route_string);
1407 cur_reg_start = i;
1408 }
1409 }
1410 knl_show_mc_route(mc_route_reg[i-1], mc_route_string);
1411 if (cur_reg_start == i-1)
1412 edac_dbg(0, "mc route table for CHA %d: %s\n",
1413 cur_reg_start, mc_route_string);
1414 else
1415 edac_dbg(0, "mc route table for CHA %d-%d: %s\n",
1416 cur_reg_start, i-1, mc_route_string);
1417
1418 /* Process DRAM rules */
1419 for (sad_rule = 0; sad_rule < pvt->info.max_sad; sad_rule++) {
1420 /* previous limit becomes the new base */
1421 sad_base = sad_limit;
1422
1423 pci_read_config_dword(pvt->pci_sad0,
1424 pvt->info.dram_rule[sad_rule], &dram_rule);
1425
1426 if (!DRAM_RULE_ENABLE(dram_rule))
1427 break;
1428
1429 edram_only = KNL_EDRAM_ONLY(dram_rule);
1430
1431 sad_limit = pvt->info.sad_limit(dram_rule)+1;
Jim Snowd0cdf902015-12-03 10:48:54 +01001432
1433 pci_read_config_dword(pvt->pci_sad0,
1434 pvt->info.interleave_list[sad_rule], &interleave_reg);
1435
1436 /*
1437 * Find out how many ways this dram rule is interleaved.
1438 * We stop when we see the first channel again.
1439 */
1440 first_pkg = sad_pkg(pvt->info.interleave_pkg,
1441 interleave_reg, 0);
1442 for (intrlv_ways = 1; intrlv_ways < 8; intrlv_ways++) {
1443 pkg = sad_pkg(pvt->info.interleave_pkg,
1444 interleave_reg, intrlv_ways);
1445
1446 if ((pkg & 0x8) == 0) {
1447 /*
1448 * 0 bit means memory is non-local,
1449 * which KNL doesn't support
1450 */
1451 edac_dbg(0, "Unexpected interleave target %d\n",
1452 pkg);
1453 return -1;
1454 }
1455
1456 if (pkg == first_pkg)
1457 break;
1458 }
1459 if (KNL_MOD3(dram_rule))
1460 intrlv_ways *= 3;
1461
1462 edac_dbg(3, "dram rule %d (base 0x%llx, limit 0x%llx), %d way interleave%s\n",
1463 sad_rule,
1464 sad_base,
1465 sad_limit,
1466 intrlv_ways,
1467 edram_only ? ", EDRAM" : "");
1468
1469 /*
1470 * Find out how big the SAD region really is by iterating
1471 * over TAD tables (SAD regions may contain holes).
1472 * Each memory controller might have a different TAD table, so
1473 * we have to look at both.
1474 *
1475 * Livespace is the memory that's mapped in this TAD table,
1476 * deadspace is the holes (this could be the MMIO hole, or it
1477 * could be memory that's mapped by the other TAD table but
1478 * not this one).
1479 */
1480 for (mc = 0; mc < 2; mc++) {
1481 sad_actual_size[mc] = 0;
1482 tad_livespace = 0;
1483 for (tad_rule = 0;
1484 tad_rule < ARRAY_SIZE(
1485 knl_tad_dram_limit_lo);
1486 tad_rule++) {
1487 if (knl_get_tad(pvt,
1488 tad_rule,
1489 mc,
1490 &tad_deadspace,
1491 &tad_limit,
1492 &tad_ways))
1493 break;
1494
1495 tad_size = (tad_limit+1) -
1496 (tad_livespace + tad_deadspace);
1497 tad_livespace += tad_size;
1498 tad_base = (tad_limit+1) - tad_size;
1499
1500 if (tad_base < sad_base) {
1501 if (tad_limit > sad_base)
1502 edac_dbg(0, "TAD region overlaps lower SAD boundary -- TAD tables may be configured incorrectly.\n");
1503 } else if (tad_base < sad_limit) {
1504 if (tad_limit+1 > sad_limit) {
1505 edac_dbg(0, "TAD region overlaps upper SAD boundary -- TAD tables may be configured incorrectly.\n");
1506 } else {
1507 /* TAD region is completely inside SAD region */
1508 edac_dbg(3, "TAD region %d 0x%llx - 0x%llx (%lld bytes) table%d\n",
1509 tad_rule, tad_base,
1510 tad_limit, tad_size,
1511 mc);
1512 sad_actual_size[mc] += tad_size;
1513 }
1514 }
Jim Snowd0cdf902015-12-03 10:48:54 +01001515 }
1516 }
1517
1518 for (mc = 0; mc < 2; mc++) {
1519 edac_dbg(3, " total TAD DRAM footprint in table%d : 0x%llx (%lld bytes)\n",
1520 mc, sad_actual_size[mc], sad_actual_size[mc]);
1521 }
1522
1523 /* Ignore EDRAM rule */
1524 if (edram_only)
1525 continue;
1526
1527 /* Figure out which channels participate in interleave. */
1528 for (channel = 0; channel < KNL_MAX_CHANNELS; channel++)
1529 participants[channel] = 0;
1530
1531 /* For each channel, does at least one CHA have
1532 * this channel mapped to the given target?
1533 */
1534 for (channel = 0; channel < KNL_MAX_CHANNELS; channel++) {
Luis Felipe Sandoval Castro24281a22017-09-28 08:54:42 -05001535 int target;
1536 int cha;
Jim Snowd0cdf902015-12-03 10:48:54 +01001537
Luis Felipe Sandoval Castro24281a22017-09-28 08:54:42 -05001538 for (target = 0; target < KNL_MAX_CHANNELS; target++) {
Jim Snowd0cdf902015-12-03 10:48:54 +01001539 for (cha = 0; cha < KNL_MAX_CHAS; cha++) {
1540 if (knl_get_mc_route(target,
1541 mc_route_reg[cha]) == channel
Hubert Chrzaniuk83bdaad2016-03-07 15:30:45 +01001542 && !participants[channel]) {
Jim Snowd0cdf902015-12-03 10:48:54 +01001543 participants[channel] = 1;
1544 break;
1545 }
1546 }
1547 }
1548 }
1549
Jim Snowd0cdf902015-12-03 10:48:54 +01001550 for (channel = 0; channel < KNL_MAX_CHANNELS; channel++) {
1551 mc = knl_channel_mc(channel);
1552 if (participants[channel]) {
1553 edac_dbg(4, "mc channel %d contributes %lld bytes via sad entry %d\n",
1554 channel,
1555 sad_actual_size[mc]/intrlv_ways,
1556 sad_rule);
1557 mc_sizes[channel] +=
1558 sad_actual_size[mc]/intrlv_ways;
1559 }
1560 }
1561 }
1562
1563 return 0;
1564}
1565
Tony Luck7fd562b2017-05-23 08:06:03 +08001566static void get_source_id(struct mem_ctl_info *mci)
1567{
1568 struct sbridge_pvt *pvt = mci->pvt_info;
1569 u32 reg;
1570
1571 if (pvt->info.type == HASWELL || pvt->info.type == BROADWELL ||
1572 pvt->info.type == KNIGHTS_LANDING)
1573 pci_read_config_dword(pvt->pci_sad1, SAD_TARGET, &reg);
1574 else
1575 pci_read_config_dword(pvt->pci_br0, SAD_TARGET, &reg);
1576
1577 if (pvt->info.type == KNIGHTS_LANDING)
1578 pvt->sbridge_dev->source_id = SOURCE_ID_KNL(reg);
1579 else
1580 pvt->sbridge_dev->source_id = SOURCE_ID(reg);
1581}
1582
Qiuxu Zhuo4d475dd2017-05-25 14:46:53 +02001583static int __populate_dimms(struct mem_ctl_info *mci,
1584 u64 knl_mc_sizes[KNL_MAX_CHANNELS],
1585 enum edac_type mode)
Borislav Petkov66965222017-05-25 13:20:28 +02001586{
1587 struct sbridge_pvt *pvt = mci->pvt_info;
1588 int channels = pvt->info.type == KNIGHTS_LANDING ? KNL_MAX_CHANNELS
1589 : NUM_CHANNELS;
1590 unsigned int i, j, banks, ranks, rows, cols, npages;
1591 struct dimm_info *dimm;
1592 enum mem_type mtype;
1593 u64 size;
1594
1595 mtype = pvt->info.get_memory_type(pvt);
1596 if (mtype == MEM_RDDR3 || mtype == MEM_RDDR4)
1597 edac_dbg(0, "Memory is registered\n");
1598 else if (mtype == MEM_UNKNOWN)
1599 edac_dbg(0, "Cannot determine memory type\n");
1600 else
1601 edac_dbg(0, "Memory is unregistered\n");
1602
1603 if (mtype == MEM_DDR4 || mtype == MEM_RDDR4)
1604 banks = 16;
1605 else
1606 banks = 8;
1607
1608 for (i = 0; i < channels; i++) {
1609 u32 mtr;
1610
1611 int max_dimms_per_channel;
1612
1613 if (pvt->info.type == KNIGHTS_LANDING) {
1614 max_dimms_per_channel = 1;
1615 if (!pvt->knl.pci_channel[i])
1616 continue;
1617 } else {
1618 max_dimms_per_channel = ARRAY_SIZE(mtr_regs);
1619 if (!pvt->pci_tad[i])
1620 continue;
1621 }
1622
1623 for (j = 0; j < max_dimms_per_channel; j++) {
Robert Richterbc9ad9e2019-11-06 09:33:02 +00001624 dimm = edac_get_dimm(mci, i, j, 0);
Borislav Petkov66965222017-05-25 13:20:28 +02001625 if (pvt->info.type == KNIGHTS_LANDING) {
1626 pci_read_config_dword(pvt->knl.pci_channel[i],
1627 knl_mtr_reg, &mtr);
1628 } else {
1629 pci_read_config_dword(pvt->pci_tad[i],
1630 mtr_regs[j], &mtr);
1631 }
1632 edac_dbg(4, "Channel #%d MTR%d = %x\n", i, j, mtr);
1633 if (IS_DIMM_PRESENT(mtr)) {
Qiuxu Zhuo4d475dd2017-05-25 14:46:53 +02001634 if (!IS_ECC_ENABLED(pvt->info.mcmtr)) {
1635 sbridge_printk(KERN_ERR, "CPU SrcID #%d, Ha #%d, Channel #%d has DIMMs, but ECC is disabled\n",
1636 pvt->sbridge_dev->source_id,
1637 pvt->sbridge_dev->dom, i);
1638 return -ENODEV;
1639 }
Borislav Petkov66965222017-05-25 13:20:28 +02001640 pvt->channel[i].dimms++;
1641
1642 ranks = numrank(pvt->info.type, mtr);
1643
1644 if (pvt->info.type == KNIGHTS_LANDING) {
1645 /* For DDR4, this is fixed. */
1646 cols = 1 << 10;
1647 rows = knl_mc_sizes[i] /
1648 ((u64) cols * ranks * banks * 8);
1649 } else {
1650 rows = numrow(mtr);
1651 cols = numcol(mtr);
1652 }
1653
1654 size = ((u64)rows * cols * banks * ranks) >> (20 - 3);
1655 npages = MiB_TO_PAGES(size);
1656
Qiuxu Zhuo6f6da132018-09-18 17:34:33 -07001657 edac_dbg(0, "mc#%d: ha %d channel %d, dimm %d, %lld MiB (%d pages) bank: %d, rank: %d, row: %#x, col: %#x\n",
Borislav Petkov66965222017-05-25 13:20:28 +02001658 pvt->sbridge_dev->mc, pvt->sbridge_dev->dom, i, j,
1659 size, npages,
1660 banks, ranks, rows, cols);
1661
1662 dimm->nr_pages = npages;
1663 dimm->grain = 32;
1664 dimm->dtype = pvt->info.get_width(pvt, mtr);
1665 dimm->mtype = mtype;
1666 dimm->edac_mode = mode;
1667 snprintf(dimm->label, sizeof(dimm->label),
1668 "CPU_SrcID#%u_Ha#%u_Chan#%u_DIMM#%u",
1669 pvt->sbridge_dev->source_id, pvt->sbridge_dev->dom, i, j);
1670 }
1671 }
1672 }
Qiuxu Zhuo4d475dd2017-05-25 14:46:53 +02001673
1674 return 0;
Borislav Petkov66965222017-05-25 13:20:28 +02001675}
1676
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03001677static int get_dimm_config(struct mem_ctl_info *mci)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001678{
1679 struct sbridge_pvt *pvt = mci->pvt_info;
Jim Snowd0cdf902015-12-03 10:48:54 +01001680 u64 knl_mc_sizes[KNL_MAX_CHANNELS];
Borislav Petkov66965222017-05-25 13:20:28 +02001681 enum edac_type mode;
1682 u32 reg;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001683
Aristeu Rozanskif14d6892014-06-02 15:15:23 -03001684 pvt->sbridge_dev->node_id = pvt->info.get_node_id(pvt);
Joe Perches956b9ba2012-04-29 17:08:39 -03001685 edac_dbg(0, "mc#%d: Node ID: %d, source ID: %d\n",
1686 pvt->sbridge_dev->mc,
1687 pvt->sbridge_dev->node_id,
1688 pvt->sbridge_dev->source_id);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001689
Jim Snowd0cdf902015-12-03 10:48:54 +01001690 /* KNL doesn't support mirroring or lockstep,
1691 * and is always closed page
1692 */
1693 if (pvt->info.type == KNIGHTS_LANDING) {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001694 mode = EDAC_S4ECD4ED;
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08001695 pvt->mirror_mode = NON_MIRRORING;
1696 pvt->is_cur_addr_mirrored = false;
Jim Snowd0cdf902015-12-03 10:48:54 +01001697
1698 if (knl_get_dimm_capacity(pvt, knl_mc_sizes) != 0)
1699 return -1;
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08001700 if (pci_read_config_dword(pvt->pci_ta, KNL_MCMTR, &pvt->info.mcmtr)) {
1701 edac_dbg(0, "Failed to read KNL_MCMTR register\n");
1702 return -ENODEV;
1703 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001704 } else {
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08001705 if (pvt->info.type == HASWELL || pvt->info.type == BROADWELL) {
1706 if (pci_read_config_dword(pvt->pci_ha, HASWELL_HASYSDEFEATURE2, &reg)) {
1707 edac_dbg(0, "Failed to read HASWELL_HASYSDEFEATURE2 register\n");
1708 return -ENODEV;
1709 }
1710 pvt->is_chan_hash = GET_BITFIELD(reg, 21, 21);
1711 if (GET_BITFIELD(reg, 28, 28)) {
1712 pvt->mirror_mode = ADDR_RANGE_MIRRORING;
1713 edac_dbg(0, "Address range partial memory mirroring is enabled\n");
1714 goto next;
1715 }
1716 }
1717 if (pci_read_config_dword(pvt->pci_ras, RASENABLES, &reg)) {
1718 edac_dbg(0, "Failed to read RASENABLES register\n");
1719 return -ENODEV;
1720 }
Jim Snowd0cdf902015-12-03 10:48:54 +01001721 if (IS_MIRROR_ENABLED(reg)) {
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08001722 pvt->mirror_mode = FULL_MIRRORING;
1723 edac_dbg(0, "Full memory mirroring is enabled\n");
Jim Snowd0cdf902015-12-03 10:48:54 +01001724 } else {
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08001725 pvt->mirror_mode = NON_MIRRORING;
1726 edac_dbg(0, "Memory mirroring is disabled\n");
Jim Snowd0cdf902015-12-03 10:48:54 +01001727 }
1728
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08001729next:
1730 if (pci_read_config_dword(pvt->pci_ta, MCMTR, &pvt->info.mcmtr)) {
1731 edac_dbg(0, "Failed to read MCMTR register\n");
1732 return -ENODEV;
1733 }
Jim Snowd0cdf902015-12-03 10:48:54 +01001734 if (IS_LOCKSTEP_ENABLED(pvt->info.mcmtr)) {
1735 edac_dbg(0, "Lockstep is enabled\n");
1736 mode = EDAC_S8ECD8ED;
1737 pvt->is_lockstep = true;
1738 } else {
1739 edac_dbg(0, "Lockstep is disabled\n");
1740 mode = EDAC_S4ECD4ED;
1741 pvt->is_lockstep = false;
1742 }
1743 if (IS_CLOSE_PG(pvt->info.mcmtr)) {
1744 edac_dbg(0, "address map is on closed page mode\n");
1745 pvt->is_close_pg = true;
1746 } else {
1747 edac_dbg(0, "address map is on open page mode\n");
1748 pvt->is_close_pg = false;
1749 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001750 }
1751
Qiuxu Zhuo4d475dd2017-05-25 14:46:53 +02001752 return __populate_dimms(mci, knl_mc_sizes, mode);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001753}
1754
1755static void get_memory_layout(const struct mem_ctl_info *mci)
1756{
1757 struct sbridge_pvt *pvt = mci->pvt_info;
1758 int i, j, k, n_sads, n_tads, sad_interl;
1759 u32 reg;
1760 u64 limit, prv = 0;
1761 u64 tmp_mb;
Jim Snow8c009102014-11-18 14:51:09 +01001762 u32 gb, mb;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001763 u32 rir_way;
1764
1765 /*
1766 * Step 1) Get TOLM/TOHM ranges
1767 */
1768
Aristeu Rozanskifb79a502013-10-30 13:26:57 -03001769 pvt->tolm = pvt->info.get_tolm(pvt);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001770 tmp_mb = (1 + pvt->tolm) >> 20;
1771
Jim Snow8c009102014-11-18 14:51:09 +01001772 gb = div_u64_rem(tmp_mb, 1024, &mb);
1773 edac_dbg(0, "TOLM: %u.%03u GB (0x%016Lx)\n",
1774 gb, (mb*1000)/1024, (u64)pvt->tolm);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001775
1776 /* Address range is already 45:25 */
Aristeu Rozanski8fd6a432013-10-30 13:26:59 -03001777 pvt->tohm = pvt->info.get_tohm(pvt);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001778 tmp_mb = (1 + pvt->tohm) >> 20;
1779
Jim Snow8c009102014-11-18 14:51:09 +01001780 gb = div_u64_rem(tmp_mb, 1024, &mb);
1781 edac_dbg(0, "TOHM: %u.%03u GB (0x%016Lx)\n",
1782 gb, (mb*1000)/1024, (u64)pvt->tohm);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001783
1784 /*
1785 * Step 2) Get SAD range and SAD Interleave list
1786 * TAD registers contain the interleave wayness. However, it
1787 * seems simpler to just discover it indirectly, with the
1788 * algorithm bellow.
1789 */
1790 prv = 0;
Aristeu Rozanski464f1d82013-10-30 13:27:00 -03001791 for (n_sads = 0; n_sads < pvt->info.max_sad; n_sads++) {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001792 /* SAD_LIMIT Address range is 45:26 */
Aristeu Rozanski464f1d82013-10-30 13:27:00 -03001793 pci_read_config_dword(pvt->pci_sad0, pvt->info.dram_rule[n_sads],
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001794 &reg);
Jim Snowc59f9c02015-12-03 10:48:52 +01001795 limit = pvt->info.sad_limit(reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001796
1797 if (!DRAM_RULE_ENABLE(reg))
1798 continue;
1799
1800 if (limit <= prv)
1801 break;
1802
1803 tmp_mb = (limit + 1) >> 20;
Jim Snow8c009102014-11-18 14:51:09 +01001804 gb = div_u64_rem(tmp_mb, 1024, &mb);
Joe Perches956b9ba2012-04-29 17:08:39 -03001805 edac_dbg(0, "SAD#%d %s up to %u.%03u GB (0x%016Lx) Interleave: %s reg=0x%08x\n",
1806 n_sads,
Jim Snowc59f9c02015-12-03 10:48:52 +01001807 show_dram_attr(pvt->info.dram_attr(reg)),
Jim Snow8c009102014-11-18 14:51:09 +01001808 gb, (mb*1000)/1024,
Joe Perches956b9ba2012-04-29 17:08:39 -03001809 ((u64)tmp_mb) << 20L,
Nicolas Iooss127c1222017-01-22 18:28:06 +01001810 get_intlv_mode_str(reg, pvt->info.type),
Joe Perches956b9ba2012-04-29 17:08:39 -03001811 reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001812 prv = limit;
1813
Aristeu Rozanskief1ce512013-10-30 13:27:01 -03001814 pci_read_config_dword(pvt->pci_sad0, pvt->info.interleave_list[n_sads],
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001815 &reg);
Aristeu Rozanskicc311992013-10-30 13:27:02 -03001816 sad_interl = sad_pkg(pvt->info.interleave_pkg, reg, 0);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001817 for (j = 0; j < 8; j++) {
Aristeu Rozanskicc311992013-10-30 13:27:02 -03001818 u32 pkg = sad_pkg(pvt->info.interleave_pkg, reg, j);
1819 if (j > 0 && sad_interl == pkg)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001820 break;
1821
Joe Perches956b9ba2012-04-29 17:08:39 -03001822 edac_dbg(0, "SAD#%d, interleave #%d: %d\n",
Aristeu Rozanskicc311992013-10-30 13:27:02 -03001823 n_sads, j, pkg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001824 }
1825 }
1826
Jim Snowd0cdf902015-12-03 10:48:54 +01001827 if (pvt->info.type == KNIGHTS_LANDING)
1828 return;
1829
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001830 /*
1831 * Step 3) Get TAD range
1832 */
1833 prv = 0;
1834 for (n_tads = 0; n_tads < MAX_TAD; n_tads++) {
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08001835 pci_read_config_dword(pvt->pci_ha, tad_dram_rule[n_tads], &reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001836 limit = TAD_LIMIT(reg);
1837 if (limit <= prv)
1838 break;
1839 tmp_mb = (limit + 1) >> 20;
1840
Jim Snow8c009102014-11-18 14:51:09 +01001841 gb = div_u64_rem(tmp_mb, 1024, &mb);
Joe Perches956b9ba2012-04-29 17:08:39 -03001842 edac_dbg(0, "TAD#%d: up to %u.%03u GB (0x%016Lx), socket interleave %d, memory interleave %d, TGT: %d, %d, %d, %d, reg=0x%08x\n",
Jim Snow8c009102014-11-18 14:51:09 +01001843 n_tads, gb, (mb*1000)/1024,
Joe Perches956b9ba2012-04-29 17:08:39 -03001844 ((u64)tmp_mb) << 20L,
Luck, Tonyeb1af3b2016-03-09 16:40:48 -08001845 (u32)(1 << TAD_SOCK(reg)),
1846 (u32)TAD_CH(reg) + 1,
Joe Perches956b9ba2012-04-29 17:08:39 -03001847 (u32)TAD_TGT0(reg),
1848 (u32)TAD_TGT1(reg),
1849 (u32)TAD_TGT2(reg),
1850 (u32)TAD_TGT3(reg),
1851 reg);
Hui Wang7fae0db2012-02-06 04:11:01 -03001852 prv = limit;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001853 }
1854
1855 /*
1856 * Step 4) Get TAD offsets, per each channel
1857 */
1858 for (i = 0; i < NUM_CHANNELS; i++) {
1859 if (!pvt->channel[i].dimms)
1860 continue;
1861 for (j = 0; j < n_tads; j++) {
1862 pci_read_config_dword(pvt->pci_tad[i],
1863 tad_ch_nilv_offset[j],
1864 &reg);
1865 tmp_mb = TAD_OFFSET(reg) >> 20;
Jim Snow8c009102014-11-18 14:51:09 +01001866 gb = div_u64_rem(tmp_mb, 1024, &mb);
Joe Perches956b9ba2012-04-29 17:08:39 -03001867 edac_dbg(0, "TAD CH#%d, offset #%d: %u.%03u GB (0x%016Lx), reg=0x%08x\n",
1868 i, j,
Jim Snow8c009102014-11-18 14:51:09 +01001869 gb, (mb*1000)/1024,
Joe Perches956b9ba2012-04-29 17:08:39 -03001870 ((u64)tmp_mb) << 20L,
1871 reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001872 }
1873 }
1874
1875 /*
1876 * Step 6) Get RIR Wayness/Limit, per each channel
1877 */
1878 for (i = 0; i < NUM_CHANNELS; i++) {
1879 if (!pvt->channel[i].dimms)
1880 continue;
1881 for (j = 0; j < MAX_RIR_RANGES; j++) {
1882 pci_read_config_dword(pvt->pci_tad[i],
1883 rir_way_limit[j],
1884 &reg);
1885
1886 if (!IS_RIR_VALID(reg))
1887 continue;
1888
Aristeu Rozanskib976bcf2014-06-02 15:15:24 -03001889 tmp_mb = pvt->info.rir_limit(reg) >> 20;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001890 rir_way = 1 << RIR_WAY(reg);
Jim Snow8c009102014-11-18 14:51:09 +01001891 gb = div_u64_rem(tmp_mb, 1024, &mb);
Joe Perches956b9ba2012-04-29 17:08:39 -03001892 edac_dbg(0, "CH#%d RIR#%d, limit: %u.%03u GB (0x%016Lx), way: %d, reg=0x%08x\n",
1893 i, j,
Jim Snow8c009102014-11-18 14:51:09 +01001894 gb, (mb*1000)/1024,
Joe Perches956b9ba2012-04-29 17:08:39 -03001895 ((u64)tmp_mb) << 20L,
1896 rir_way,
1897 reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001898
1899 for (k = 0; k < rir_way; k++) {
1900 pci_read_config_dword(pvt->pci_tad[i],
1901 rir_offset[j][k],
1902 &reg);
Tony Luckc7103f62016-05-31 11:50:28 -07001903 tmp_mb = RIR_OFFSET(pvt->info.type, reg) << 6;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001904
Jim Snow8c009102014-11-18 14:51:09 +01001905 gb = div_u64_rem(tmp_mb, 1024, &mb);
Joe Perches956b9ba2012-04-29 17:08:39 -03001906 edac_dbg(0, "CH#%d RIR#%d INTL#%d, offset %u.%03u GB (0x%016Lx), tgt: %d, reg=0x%08x\n",
1907 i, j, k,
Jim Snow8c009102014-11-18 14:51:09 +01001908 gb, (mb*1000)/1024,
Joe Perches956b9ba2012-04-29 17:08:39 -03001909 ((u64)tmp_mb) << 20L,
Tony Luckc7103f62016-05-31 11:50:28 -07001910 (u32)RIR_RNK_TGT(pvt->info.type, reg),
Joe Perches956b9ba2012-04-29 17:08:39 -03001911 reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001912 }
1913 }
1914 }
1915}
1916
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08001917static struct mem_ctl_info *get_mci_for_node_id(u8 node_id, u8 ha)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001918{
1919 struct sbridge_dev *sbridge_dev;
1920
1921 list_for_each_entry(sbridge_dev, &sbridge_edac_list, list) {
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08001922 if (sbridge_dev->node_id == node_id && sbridge_dev->dom == ha)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001923 return sbridge_dev->mci;
1924 }
1925 return NULL;
1926}
1927
1928static int get_memory_error_data(struct mem_ctl_info *mci,
1929 u64 addr,
Tony Luck7d375bf2015-05-18 17:50:42 -03001930 u8 *socket, u8 *ha,
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001931 long *channel_mask,
1932 u8 *rank,
Mauro Carvalho Chehabe17a2f42a2012-05-11 11:41:45 -03001933 char **area_type, char *msg)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001934{
1935 struct mem_ctl_info *new_mci;
1936 struct sbridge_pvt *pvt = mci->pvt_info;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03001937 struct pci_dev *pci_ha;
Mauro Carvalho Chehabc41afdc2014-06-26 15:35:14 -03001938 int n_rir, n_sads, n_tads, sad_way, sck_xch;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001939 int sad_interl, idx, base_ch;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03001940 int interleave_mode, shiftup = 0;
Gustavo A. R. Silva6fd05262018-03-14 13:21:32 -05001941 unsigned int sad_interleave[MAX_INTERLEAVE];
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03001942 u32 reg, dram_rule;
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08001943 u8 ch_way, sck_way, pkg, sad_ha = 0;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001944 u32 tad_offset;
1945 u32 rir_way;
Jim Snow8c009102014-11-18 14:51:09 +01001946 u32 mb, gb;
Aristeu Rozanskibd4b9682013-11-21 09:08:03 -05001947 u64 ch_addr, offset, limit = 0, prv = 0;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001948
1949
1950 /*
1951 * Step 0) Check if the address is at special memory ranges
1952 * The check bellow is probably enough to fill all cases where
1953 * the error is not inside a memory, except for the legacy
1954 * range (e. g. VGA addresses). It is unlikely, however, that the
1955 * memory controller would generate an error on that range.
1956 */
Mauro Carvalho Chehab5b889e32011-11-07 18:26:53 -03001957 if ((addr > (u64) pvt->tolm) && (addr < (1LL << 32))) {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001958 sprintf(msg, "Error at TOLM area, on addr 0x%08Lx", addr);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001959 return -EINVAL;
1960 }
1961 if (addr >= (u64)pvt->tohm) {
1962 sprintf(msg, "Error at MMIOH area, on addr 0x%016Lx", addr);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001963 return -EINVAL;
1964 }
1965
1966 /*
1967 * Step 1) Get socket
1968 */
Aristeu Rozanski464f1d82013-10-30 13:27:00 -03001969 for (n_sads = 0; n_sads < pvt->info.max_sad; n_sads++) {
1970 pci_read_config_dword(pvt->pci_sad0, pvt->info.dram_rule[n_sads],
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001971 &reg);
1972
1973 if (!DRAM_RULE_ENABLE(reg))
1974 continue;
1975
Jim Snowc59f9c02015-12-03 10:48:52 +01001976 limit = pvt->info.sad_limit(reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001977 if (limit <= prv) {
1978 sprintf(msg, "Can't discover the memory socket");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001979 return -EINVAL;
1980 }
1981 if (addr <= limit)
1982 break;
1983 prv = limit;
1984 }
Aristeu Rozanski464f1d82013-10-30 13:27:00 -03001985 if (n_sads == pvt->info.max_sad) {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001986 sprintf(msg, "Can't discover the memory socket");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001987 return -EINVAL;
1988 }
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03001989 dram_rule = reg;
Jim Snowc59f9c02015-12-03 10:48:52 +01001990 *area_type = show_dram_attr(pvt->info.dram_attr(dram_rule));
1991 interleave_mode = pvt->info.interleave_mode(dram_rule);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001992
Aristeu Rozanskief1ce512013-10-30 13:27:01 -03001993 pci_read_config_dword(pvt->pci_sad0, pvt->info.interleave_list[n_sads],
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02001994 &reg);
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03001995
1996 if (pvt->info.type == SANDY_BRIDGE) {
1997 sad_interl = sad_pkg(pvt->info.interleave_pkg, reg, 0);
1998 for (sad_way = 0; sad_way < 8; sad_way++) {
1999 u32 pkg = sad_pkg(pvt->info.interleave_pkg, reg, sad_way);
2000 if (sad_way > 0 && sad_interl == pkg)
2001 break;
2002 sad_interleave[sad_way] = pkg;
2003 edac_dbg(0, "SAD interleave #%d: %d\n",
2004 sad_way, sad_interleave[sad_way]);
2005 }
2006 edac_dbg(0, "mc#%d: Error detected on SAD#%d: address 0x%016Lx < 0x%016Lx, Interleave [%d:6]%s\n",
2007 pvt->sbridge_dev->mc,
2008 n_sads,
2009 addr,
2010 limit,
2011 sad_way + 7,
2012 !interleave_mode ? "" : "XOR[18:16]");
2013 if (interleave_mode)
2014 idx = ((addr >> 6) ^ (addr >> 16)) & 7;
2015 else
2016 idx = (addr >> 6) & 7;
2017 switch (sad_way) {
2018 case 1:
2019 idx = 0;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002020 break;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002021 case 2:
2022 idx = idx & 1;
2023 break;
2024 case 4:
2025 idx = idx & 3;
2026 break;
2027 case 8:
2028 break;
2029 default:
2030 sprintf(msg, "Can't discover socket interleave");
2031 return -EINVAL;
2032 }
2033 *socket = sad_interleave[idx];
2034 edac_dbg(0, "SAD interleave index: %d (wayness %d) = CPU socket %d\n",
2035 idx, sad_way, *socket);
Tony Luck1f395812014-12-02 09:27:30 -08002036 } else if (pvt->info.type == HASWELL || pvt->info.type == BROADWELL) {
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002037 int bits, a7mode = A7MODE(dram_rule);
2038
2039 if (a7mode) {
2040 /* A7 mode swaps P9 with P6 */
2041 bits = GET_BITFIELD(addr, 7, 8) << 1;
2042 bits |= GET_BITFIELD(addr, 9, 9);
2043 } else
Tony Luckbb89e712015-05-18 17:39:06 -03002044 bits = GET_BITFIELD(addr, 6, 8);
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002045
Tony Luckbb89e712015-05-18 17:39:06 -03002046 if (interleave_mode == 0) {
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002047 /* interleave mode will XOR {8,7,6} with {18,17,16} */
2048 idx = GET_BITFIELD(addr, 16, 18);
2049 idx ^= bits;
2050 } else
2051 idx = bits;
2052
2053 pkg = sad_pkg(pvt->info.interleave_pkg, reg, idx);
2054 *socket = sad_pkg_socket(pkg);
2055 sad_ha = sad_pkg_ha(pkg);
2056
2057 if (a7mode) {
2058 /* MCChanShiftUpEnable */
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002059 pci_read_config_dword(pvt->pci_ha, HASWELL_HASYSDEFEATURE2, &reg);
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002060 shiftup = GET_BITFIELD(reg, 22, 22);
2061 }
2062
2063 edac_dbg(0, "SAD interleave package: %d = CPU socket %d, HA %i, shiftup: %i\n",
2064 idx, *socket, sad_ha, shiftup);
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002065 } else {
2066 /* Ivy Bridge's SAD mode doesn't support XOR interleave mode */
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002067 idx = (addr >> 6) & 7;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002068 pkg = sad_pkg(pvt->info.interleave_pkg, reg, idx);
2069 *socket = sad_pkg_socket(pkg);
2070 sad_ha = sad_pkg_ha(pkg);
2071 edac_dbg(0, "SAD interleave package: %d = CPU socket %d, HA %d\n",
2072 idx, *socket, sad_ha);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002073 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002074
Tony Luck7d375bf2015-05-18 17:50:42 -03002075 *ha = sad_ha;
2076
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002077 /*
2078 * Move to the proper node structure, in order to access the
2079 * right PCI registers
2080 */
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002081 new_mci = get_mci_for_node_id(*socket, sad_ha);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002082 if (!new_mci) {
2083 sprintf(msg, "Struct for socket #%u wasn't initialized",
2084 *socket);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002085 return -EINVAL;
2086 }
2087 mci = new_mci;
2088 pvt = mci->pvt_info;
2089
2090 /*
2091 * Step 2) Get memory channel
2092 */
2093 prv = 0;
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002094 pci_ha = pvt->pci_ha;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002095 for (n_tads = 0; n_tads < MAX_TAD; n_tads++) {
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002096 pci_read_config_dword(pci_ha, tad_dram_rule[n_tads], &reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002097 limit = TAD_LIMIT(reg);
2098 if (limit <= prv) {
2099 sprintf(msg, "Can't discover the memory channel");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002100 return -EINVAL;
2101 }
2102 if (addr <= limit)
2103 break;
2104 prv = limit;
2105 }
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002106 if (n_tads == MAX_TAD) {
2107 sprintf(msg, "Can't discover the memory channel");
2108 return -EINVAL;
2109 }
2110
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002111 ch_way = TAD_CH(reg) + 1;
Tony Luckff15e952016-04-14 10:21:52 -07002112 sck_way = TAD_SOCK(reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002113
2114 if (ch_way == 3)
2115 idx = addr >> 6;
Tony Luckea5dfb52016-04-14 10:22:02 -07002116 else {
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002117 idx = (addr >> (6 + sck_way + shiftup)) & 0x3;
Tony Luckea5dfb52016-04-14 10:22:02 -07002118 if (pvt->is_chan_hash)
2119 idx = haswell_chan_hash(idx, addr);
2120 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002121 idx = idx % ch_way;
2122
2123 /*
2124 * FIXME: Shouldn't we use CHN_IDX_OFFSET() here, when ch_way == 3 ???
2125 */
2126 switch (idx) {
2127 case 0:
2128 base_ch = TAD_TGT0(reg);
2129 break;
2130 case 1:
2131 base_ch = TAD_TGT1(reg);
2132 break;
2133 case 2:
2134 base_ch = TAD_TGT2(reg);
2135 break;
2136 case 3:
2137 base_ch = TAD_TGT3(reg);
2138 break;
2139 default:
2140 sprintf(msg, "Can't discover the TAD target");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002141 return -EINVAL;
2142 }
2143 *channel_mask = 1 << base_ch;
2144
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002145 pci_read_config_dword(pvt->pci_tad[base_ch], tad_ch_nilv_offset[n_tads], &tad_offset);
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002146
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08002147 if (pvt->mirror_mode == FULL_MIRRORING ||
2148 (pvt->mirror_mode == ADDR_RANGE_MIRRORING && n_tads == 0)) {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002149 *channel_mask |= 1 << ((base_ch + 2) % 4);
2150 switch(ch_way) {
2151 case 2:
2152 case 4:
Tony Luckff15e952016-04-14 10:21:52 -07002153 sck_xch = (1 << sck_way) * (ch_way >> 1);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002154 break;
2155 default:
2156 sprintf(msg, "Invalid mirror set. Can't decode addr");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002157 return -EINVAL;
2158 }
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08002159
2160 pvt->is_cur_addr_mirrored = true;
2161 } else {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002162 sck_xch = (1 << sck_way) * ch_way;
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08002163 pvt->is_cur_addr_mirrored = false;
2164 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002165
2166 if (pvt->is_lockstep)
2167 *channel_mask |= 1 << ((base_ch + 1) % 4);
2168
2169 offset = TAD_OFFSET(tad_offset);
2170
Joe Perches956b9ba2012-04-29 17:08:39 -03002171 edac_dbg(0, "TAD#%d: address 0x%016Lx < 0x%016Lx, socket interleave %d, channel interleave %d (offset 0x%08Lx), index %d, base ch: %d, ch mask: 0x%02lx\n",
2172 n_tads,
2173 addr,
2174 limit,
Luck, Tonyeb1af3b2016-03-09 16:40:48 -08002175 sck_way,
Joe Perches956b9ba2012-04-29 17:08:39 -03002176 ch_way,
2177 offset,
2178 idx,
2179 base_ch,
2180 *channel_mask);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002181
2182 /* Calculate channel address */
2183 /* Remove the TAD offset */
2184
2185 if (offset > addr) {
2186 sprintf(msg, "Can't calculate ch addr: TAD offset 0x%08Lx is too high for addr 0x%08Lx!",
2187 offset, addr);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002188 return -EINVAL;
2189 }
Luck, Tonyeb1af3b2016-03-09 16:40:48 -08002190
2191 ch_addr = addr - offset;
2192 ch_addr >>= (6 + shiftup);
Tony Luckff15e952016-04-14 10:21:52 -07002193 ch_addr /= sck_xch;
Luck, Tonyeb1af3b2016-03-09 16:40:48 -08002194 ch_addr <<= (6 + shiftup);
2195 ch_addr |= addr & ((1 << (6 + shiftup)) - 1);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002196
2197 /*
2198 * Step 3) Decode rank
2199 */
2200 for (n_rir = 0; n_rir < MAX_RIR_RANGES; n_rir++) {
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002201 pci_read_config_dword(pvt->pci_tad[base_ch], rir_way_limit[n_rir], &reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002202
2203 if (!IS_RIR_VALID(reg))
2204 continue;
2205
Aristeu Rozanskib976bcf2014-06-02 15:15:24 -03002206 limit = pvt->info.rir_limit(reg);
Jim Snow8c009102014-11-18 14:51:09 +01002207 gb = div_u64_rem(limit >> 20, 1024, &mb);
Joe Perches956b9ba2012-04-29 17:08:39 -03002208 edac_dbg(0, "RIR#%d, limit: %u.%03u GB (0x%016Lx), way: %d\n",
2209 n_rir,
Jim Snow8c009102014-11-18 14:51:09 +01002210 gb, (mb*1000)/1024,
Joe Perches956b9ba2012-04-29 17:08:39 -03002211 limit,
2212 1 << RIR_WAY(reg));
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002213 if (ch_addr <= limit)
2214 break;
2215 }
2216 if (n_rir == MAX_RIR_RANGES) {
2217 sprintf(msg, "Can't discover the memory rank for ch addr 0x%08Lx",
2218 ch_addr);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002219 return -EINVAL;
2220 }
2221 rir_way = RIR_WAY(reg);
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002222
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002223 if (pvt->is_close_pg)
2224 idx = (ch_addr >> 6);
2225 else
2226 idx = (ch_addr >> 13); /* FIXME: Datasheet says to shift by 15 */
2227 idx %= 1 << rir_way;
2228
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002229 pci_read_config_dword(pvt->pci_tad[base_ch], rir_offset[n_rir][idx], &reg);
Tony Luckc7103f62016-05-31 11:50:28 -07002230 *rank = RIR_RNK_TGT(pvt->info.type, reg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002231
Joe Perches956b9ba2012-04-29 17:08:39 -03002232 edac_dbg(0, "RIR#%d: channel address 0x%08Lx < 0x%08Lx, RIR interleave %d, index %d\n",
2233 n_rir,
2234 ch_addr,
2235 limit,
2236 rir_way,
2237 idx);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002238
2239 return 0;
2240}
2241
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07002242static int get_memory_error_data_from_mce(struct mem_ctl_info *mci,
2243 const struct mce *m, u8 *socket,
2244 u8 *ha, long *channel_mask,
2245 char *msg)
2246{
2247 u32 reg, channel = GET_BITFIELD(m->status, 0, 3);
2248 struct mem_ctl_info *new_mci;
2249 struct sbridge_pvt *pvt;
2250 struct pci_dev *pci_ha;
2251 bool tad0;
2252
2253 if (channel >= NUM_CHANNELS) {
2254 sprintf(msg, "Invalid channel 0x%x", channel);
2255 return -EINVAL;
2256 }
2257
2258 pvt = mci->pvt_info;
2259 if (!pvt->info.get_ha) {
2260 sprintf(msg, "No get_ha()");
2261 return -EINVAL;
2262 }
2263 *ha = pvt->info.get_ha(m->bank);
2264 if (*ha != 0 && *ha != 1) {
2265 sprintf(msg, "Impossible bank %d", m->bank);
2266 return -EINVAL;
2267 }
2268
2269 *socket = m->socketid;
2270 new_mci = get_mci_for_node_id(*socket, *ha);
2271 if (!new_mci) {
2272 strcpy(msg, "mci socket got corrupted!");
2273 return -EINVAL;
2274 }
2275
2276 pvt = new_mci->pvt_info;
2277 pci_ha = pvt->pci_ha;
2278 pci_read_config_dword(pci_ha, tad_dram_rule[0], &reg);
2279 tad0 = m->addr <= TAD_LIMIT(reg);
2280
2281 *channel_mask = 1 << channel;
2282 if (pvt->mirror_mode == FULL_MIRRORING ||
2283 (pvt->mirror_mode == ADDR_RANGE_MIRRORING && tad0)) {
2284 *channel_mask |= 1 << ((channel + 2) % 4);
2285 pvt->is_cur_addr_mirrored = true;
2286 } else {
2287 pvt->is_cur_addr_mirrored = false;
2288 }
2289
2290 if (pvt->is_lockstep)
2291 *channel_mask |= 1 << ((channel + 1) % 4);
2292
2293 return 0;
2294}
2295
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002296/****************************************************************************
2297 Device initialization routines: put/get, init/exit
2298 ****************************************************************************/
2299
2300/*
2301 * sbridge_put_all_devices 'put' all the devices that we have
2302 * reserved via 'get'
2303 */
2304static void sbridge_put_devices(struct sbridge_dev *sbridge_dev)
2305{
2306 int i;
2307
Joe Perches956b9ba2012-04-29 17:08:39 -03002308 edac_dbg(0, "\n");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002309 for (i = 0; i < sbridge_dev->n_devs; i++) {
2310 struct pci_dev *pdev = sbridge_dev->pdev[i];
2311 if (!pdev)
2312 continue;
Joe Perches956b9ba2012-04-29 17:08:39 -03002313 edac_dbg(0, "Removing dev %02x:%02x.%d\n",
2314 pdev->bus->number,
2315 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002316 pci_dev_put(pdev);
2317 }
2318}
2319
2320static void sbridge_put_all_devices(void)
2321{
2322 struct sbridge_dev *sbridge_dev, *tmp;
2323
2324 list_for_each_entry_safe(sbridge_dev, tmp, &sbridge_edac_list, list) {
2325 sbridge_put_devices(sbridge_dev);
2326 free_sbridge_dev(sbridge_dev);
2327 }
2328}
2329
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002330static int sbridge_get_onedevice(struct pci_dev **prev,
2331 u8 *num_mc,
2332 const struct pci_id_table *table,
Jim Snowc1979ba2015-12-03 10:48:53 +01002333 const unsigned devno,
2334 const int multi_bus)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002335{
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002336 struct sbridge_dev *sbridge_dev = NULL;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002337 const struct pci_id_descr *dev_descr = &table->descr[devno];
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002338 struct pci_dev *pdev = NULL;
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -04002339 int seg = 0;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002340 u8 bus = 0;
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002341 int i = 0;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002342
Jiang Liuec5a0b32014-02-17 13:10:23 +08002343 sbridge_printk(KERN_DEBUG,
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002344 "Seeking for: PCI ID %04x:%04x\n",
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002345 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
2346
2347 pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
2348 dev_descr->dev_id, *prev);
2349
2350 if (!pdev) {
2351 if (*prev) {
2352 *prev = pdev;
2353 return 0;
2354 }
2355
2356 if (dev_descr->optional)
2357 return 0;
2358
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002359 /* if the HA wasn't found */
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002360 if (devno == 0)
2361 return -ENODEV;
2362
2363 sbridge_printk(KERN_INFO,
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002364 "Device not found: %04x:%04x\n",
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002365 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
2366
2367 /* End of list, leave */
2368 return -ENODEV;
2369 }
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -04002370 seg = pci_domain_nr(pdev->bus);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002371 bus = pdev->bus->number;
2372
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002373next_imc:
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -04002374 sbridge_dev = get_sbridge_dev(seg, bus, dev_descr->dom,
2375 multi_bus, sbridge_dev);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002376 if (!sbridge_dev) {
Qiuxu Zhuo15cc3ae2017-09-13 18:42:14 +08002377 /* If the HA1 wasn't found, don't create EDAC second memory controller */
2378 if (dev_descr->dom == IMC1 && devno != 1) {
2379 edac_dbg(0, "Skip IMC1: %04x:%04x (since HA1 was absent)\n",
2380 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
2381 pci_dev_put(pdev);
2382 return 0;
2383 }
Qiuxu Zhuo133e4452017-06-08 19:33:51 +08002384
2385 if (dev_descr->dom == SOCK)
2386 goto out_imc;
2387
Masayoshi Mizuma190bd6e2018-07-24 15:02:13 -04002388 sbridge_dev = alloc_sbridge_dev(seg, bus, dev_descr->dom, table);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002389 if (!sbridge_dev) {
2390 pci_dev_put(pdev);
2391 return -ENOMEM;
2392 }
2393 (*num_mc)++;
2394 }
2395
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002396 if (sbridge_dev->pdev[sbridge_dev->i_devs]) {
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002397 sbridge_printk(KERN_ERR,
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002398 "Duplicated device for %04x:%04x\n",
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002399 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
2400 pci_dev_put(pdev);
2401 return -ENODEV;
2402 }
2403
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002404 sbridge_dev->pdev[sbridge_dev->i_devs++] = pdev;
2405
2406 /* pdev belongs to more than one IMC, do extra gets */
2407 if (++i > 1)
2408 pci_dev_get(pdev);
2409
2410 if (dev_descr->dom == SOCK && i < table->n_imcs_per_sock)
2411 goto next_imc;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002412
Qiuxu Zhuo133e4452017-06-08 19:33:51 +08002413out_imc:
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002414 /* Be sure that the device is enabled */
2415 if (unlikely(pci_enable_device(pdev) < 0)) {
2416 sbridge_printk(KERN_ERR,
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002417 "Couldn't enable %04x:%04x\n",
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002418 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
2419 return -ENODEV;
2420 }
2421
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002422 edac_dbg(0, "Detected %04x:%04x\n",
Joe Perches956b9ba2012-04-29 17:08:39 -03002423 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002424
2425 /*
2426 * As stated on drivers/pci/search.c, the reference count for
2427 * @from is always decremented if it is not %NULL. So, as we need
2428 * to get all devices up to null, we need to do a get for the device
2429 */
2430 pci_dev_get(pdev);
2431
2432 *prev = pdev;
2433
2434 return 0;
2435}
2436
Aristeu Rozanski5153a0f2013-10-30 13:27:03 -03002437/*
2438 * sbridge_get_all_devices - Find and perform 'get' operation on the MCH's
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002439 * devices we want to reference for this driver.
Aristeu Rozanski5153a0f2013-10-30 13:27:03 -03002440 * @num_mc: pointer to the memory controllers count, to be incremented in case
Mauro Carvalho Chehabc41afdc2014-06-26 15:35:14 -03002441 * of success.
Aristeu Rozanski5153a0f2013-10-30 13:27:03 -03002442 * @table: model specific table
2443 *
2444 * returns 0 in case of success or error code
2445 */
Tony Luck0ba169ac2016-07-14 15:38:43 -07002446static int sbridge_get_all_devices(u8 *num_mc,
2447 const struct pci_id_table *table)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002448{
2449 int i, rc;
2450 struct pci_dev *pdev = NULL;
Tony Luck0ba169ac2016-07-14 15:38:43 -07002451 int allow_dups = 0;
2452 int multi_bus = 0;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002453
Tony Luck0ba169ac2016-07-14 15:38:43 -07002454 if (table->type == KNIGHTS_LANDING)
2455 allow_dups = multi_bus = 1;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002456 while (table && table->descr) {
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +08002457 for (i = 0; i < table->n_devs_per_sock; i++) {
Jim Snowc1979ba2015-12-03 10:48:53 +01002458 if (!allow_dups || i == 0 ||
2459 table->descr[i].dev_id !=
2460 table->descr[i-1].dev_id) {
2461 pdev = NULL;
2462 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002463 do {
2464 rc = sbridge_get_onedevice(&pdev, num_mc,
Jim Snowc1979ba2015-12-03 10:48:53 +01002465 table, i, multi_bus);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002466 if (rc < 0) {
2467 if (i == 0) {
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +08002468 i = table->n_devs_per_sock;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002469 break;
2470 }
2471 sbridge_put_all_devices();
2472 return -ENODEV;
2473 }
Jim Snowc1979ba2015-12-03 10:48:53 +01002474 } while (pdev && !allow_dups);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002475 }
2476 table++;
2477 }
2478
2479 return 0;
2480}
2481
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002482/*
2483 * Device IDs for {SBRIDGE,IBRIDGE,HASWELL,BROADWELL}_IMC_HA0_TAD0 are in
2484 * the format: XXXa. So we can convert from a device to the corresponding
2485 * channel like this
2486 */
2487#define TAD_DEV_TO_CHAN(dev) (((dev) & 0xf) - 0xa)
2488
Aristeu Rozanskiea779b52013-10-30 13:27:04 -03002489static int sbridge_mci_bind_devs(struct mem_ctl_info *mci,
2490 struct sbridge_dev *sbridge_dev)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002491{
2492 struct sbridge_pvt *pvt = mci->pvt_info;
2493 struct pci_dev *pdev;
Seth Jennings2900ea62015-08-05 13:16:01 -05002494 u8 saw_chan_mask = 0;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002495 int i;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002496
2497 for (i = 0; i < sbridge_dev->n_devs; i++) {
2498 pdev = sbridge_dev->pdev[i];
2499 if (!pdev)
2500 continue;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002501
2502 switch (pdev->device) {
2503 case PCI_DEVICE_ID_INTEL_SBRIDGE_SAD0:
2504 pvt->pci_sad0 = pdev;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002505 break;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002506 case PCI_DEVICE_ID_INTEL_SBRIDGE_SAD1:
2507 pvt->pci_sad1 = pdev;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002508 break;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002509 case PCI_DEVICE_ID_INTEL_SBRIDGE_BR:
2510 pvt->pci_br0 = pdev;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002511 break;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002512 case PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_HA0:
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002513 pvt->pci_ha = pdev;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002514 break;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002515 case PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TA:
2516 pvt->pci_ta = pdev;
2517 break;
2518 case PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_RAS:
2519 pvt->pci_ras = pdev;
2520 break;
2521 case PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TAD0:
2522 case PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TAD1:
2523 case PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TAD2:
2524 case PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_TAD3:
2525 {
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002526 int id = TAD_DEV_TO_CHAN(pdev->device);
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002527 pvt->pci_tad[id] = pdev;
Seth Jennings2900ea62015-08-05 13:16:01 -05002528 saw_chan_mask |= 1 << id;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002529 }
2530 break;
2531 case PCI_DEVICE_ID_INTEL_SBRIDGE_IMC_DDRIO:
2532 pvt->pci_ddrio = pdev;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002533 break;
2534 default:
2535 goto error;
2536 }
2537
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002538 edac_dbg(0, "Associated PCI %02x:%02x, bus %d with dev = %p\n",
2539 pdev->vendor, pdev->device,
Joe Perches956b9ba2012-04-29 17:08:39 -03002540 sbridge_dev->bus,
Joe Perches956b9ba2012-04-29 17:08:39 -03002541 pdev);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002542 }
2543
2544 /* Check if everything were registered */
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002545 if (!pvt->pci_sad0 || !pvt->pci_sad1 || !pvt->pci_ha ||
Colin Ian Kingc7c35402016-09-08 09:38:01 +01002546 !pvt->pci_ras || !pvt->pci_ta)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002547 goto enodev;
2548
Seth Jennings2900ea62015-08-05 13:16:01 -05002549 if (saw_chan_mask != 0x0f)
2550 goto enodev;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002551 return 0;
2552
2553enodev:
2554 sbridge_printk(KERN_ERR, "Some needed devices are missing\n");
2555 return -ENODEV;
2556
2557error:
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002558 sbridge_printk(KERN_ERR, "Unexpected device %02x:%02x\n",
2559 PCI_VENDOR_ID_INTEL, pdev->device);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002560 return -EINVAL;
2561}
2562
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002563static int ibridge_mci_bind_devs(struct mem_ctl_info *mci,
2564 struct sbridge_dev *sbridge_dev)
2565{
2566 struct sbridge_pvt *pvt = mci->pvt_info;
Tony Luck7d375bf2015-05-18 17:50:42 -03002567 struct pci_dev *pdev;
2568 u8 saw_chan_mask = 0;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002569 int i;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002570
2571 for (i = 0; i < sbridge_dev->n_devs; i++) {
2572 pdev = sbridge_dev->pdev[i];
2573 if (!pdev)
2574 continue;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002575
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002576 switch (pdev->device) {
2577 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0:
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002578 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1:
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002579 pvt->pci_ha = pdev;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002580 break;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002581 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TA:
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002582 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TA:
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002583 pvt->pci_ta = pdev;
Gustavo A. R. Silvaa8e9b182017-10-16 12:40:29 -05002584 break;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002585 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_RAS:
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002586 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_RAS:
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002587 pvt->pci_ras = pdev;
2588 break;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002589 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD0:
2590 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD1:
Tony Luck7d375bf2015-05-18 17:50:42 -03002591 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD2:
2592 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA0_TAD3:
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002593 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD0:
2594 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD1:
2595 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD2:
2596 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_HA1_TAD3:
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002597 {
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002598 int id = TAD_DEV_TO_CHAN(pdev->device);
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002599 pvt->pci_tad[id] = pdev;
Tony Luck7d375bf2015-05-18 17:50:42 -03002600 saw_chan_mask |= 1 << id;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002601 }
2602 break;
2603 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_2HA_DDRIO0:
2604 pvt->pci_ddrio = pdev;
2605 break;
2606 case PCI_DEVICE_ID_INTEL_IBRIDGE_IMC_1HA_DDRIO0:
Tony Luck7d375bf2015-05-18 17:50:42 -03002607 pvt->pci_ddrio = pdev;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002608 break;
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002609 case PCI_DEVICE_ID_INTEL_IBRIDGE_SAD:
2610 pvt->pci_sad0 = pdev;
2611 break;
2612 case PCI_DEVICE_ID_INTEL_IBRIDGE_BR0:
2613 pvt->pci_br0 = pdev;
2614 break;
2615 case PCI_DEVICE_ID_INTEL_IBRIDGE_BR1:
2616 pvt->pci_br1 = pdev;
2617 break;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002618 default:
2619 goto error;
2620 }
2621
2622 edac_dbg(0, "Associated PCI %02x.%02d.%d with dev = %p\n",
2623 sbridge_dev->bus,
2624 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2625 pdev);
2626 }
2627
2628 /* Check if everything were registered */
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002629 if (!pvt->pci_sad0 || !pvt->pci_ha || !pvt->pci_br0 ||
Colin Ian Kingc7c35402016-09-08 09:38:01 +01002630 !pvt->pci_br1 || !pvt->pci_ras || !pvt->pci_ta)
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002631 goto enodev;
2632
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002633 if (saw_chan_mask != 0x0f && /* -EN/-EX */
2634 saw_chan_mask != 0x03) /* -EP */
Tony Luck7d375bf2015-05-18 17:50:42 -03002635 goto enodev;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002636 return 0;
2637
2638enodev:
2639 sbridge_printk(KERN_ERR, "Some needed devices are missing\n");
2640 return -ENODEV;
2641
2642error:
2643 sbridge_printk(KERN_ERR,
Aristeu Rozanskidbc954d2014-06-02 15:15:25 -03002644 "Unexpected device %02x:%02x\n", PCI_VENDOR_ID_INTEL,
2645 pdev->device);
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002646 return -EINVAL;
2647}
2648
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002649static int haswell_mci_bind_devs(struct mem_ctl_info *mci,
2650 struct sbridge_dev *sbridge_dev)
2651{
2652 struct sbridge_pvt *pvt = mci->pvt_info;
Tony Luck7d375bf2015-05-18 17:50:42 -03002653 struct pci_dev *pdev;
2654 u8 saw_chan_mask = 0;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002655 int i;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002656
2657 /* there's only one device per system; not tied to any bus */
2658 if (pvt->info.pci_vtd == NULL)
2659 /* result will be checked later */
2660 pvt->info.pci_vtd = pci_get_device(PCI_VENDOR_ID_INTEL,
2661 PCI_DEVICE_ID_INTEL_HASWELL_IMC_VTD_MISC,
2662 NULL);
2663
2664 for (i = 0; i < sbridge_dev->n_devs; i++) {
2665 pdev = sbridge_dev->pdev[i];
2666 if (!pdev)
2667 continue;
2668
2669 switch (pdev->device) {
2670 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_CBO_SAD0:
2671 pvt->pci_sad0 = pdev;
2672 break;
2673 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_CBO_SAD1:
2674 pvt->pci_sad1 = pdev;
2675 break;
2676 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0:
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002677 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1:
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002678 pvt->pci_ha = pdev;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002679 break;
2680 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TA:
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002681 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TA:
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002682 pvt->pci_ta = pdev;
2683 break;
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +08002684 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TM:
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002685 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TM:
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002686 pvt->pci_ras = pdev;
2687 break;
2688 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD0:
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002689 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD1:
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002690 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD2:
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002691 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA0_TAD3:
Tony Luck7d375bf2015-05-18 17:50:42 -03002692 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD0:
2693 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD1:
2694 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD2:
2695 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_HA1_TAD3:
2696 {
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002697 int id = TAD_DEV_TO_CHAN(pdev->device);
Tony Luck7d375bf2015-05-18 17:50:42 -03002698 pvt->pci_tad[id] = pdev;
2699 saw_chan_mask |= 1 << id;
2700 }
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002701 break;
2702 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO0:
Aristeu Rozanski71793852015-06-12 09:44:52 -04002703 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO1:
2704 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO2:
2705 case PCI_DEVICE_ID_INTEL_HASWELL_IMC_DDRIO3:
2706 if (!pvt->pci_ddrio)
2707 pvt->pci_ddrio = pdev;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002708 break;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002709 default:
2710 break;
2711 }
2712
2713 edac_dbg(0, "Associated PCI %02x.%02d.%d with dev = %p\n",
2714 sbridge_dev->bus,
2715 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2716 pdev);
2717 }
2718
2719 /* Check if everything were registered */
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002720 if (!pvt->pci_sad0 || !pvt->pci_ha || !pvt->pci_sad1 ||
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002721 !pvt->pci_ras || !pvt->pci_ta || !pvt->info.pci_vtd)
2722 goto enodev;
2723
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002724 if (saw_chan_mask != 0x0f && /* -EN/-EX */
2725 saw_chan_mask != 0x03) /* -EP */
Tony Luck7d375bf2015-05-18 17:50:42 -03002726 goto enodev;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03002727 return 0;
2728
2729enodev:
2730 sbridge_printk(KERN_ERR, "Some needed devices are missing\n");
2731 return -ENODEV;
2732}
2733
Tony Luck1f395812014-12-02 09:27:30 -08002734static int broadwell_mci_bind_devs(struct mem_ctl_info *mci,
2735 struct sbridge_dev *sbridge_dev)
2736{
2737 struct sbridge_pvt *pvt = mci->pvt_info;
2738 struct pci_dev *pdev;
Tony Luckfa2ce642015-05-20 19:10:35 -03002739 u8 saw_chan_mask = 0;
Tony Luck1f395812014-12-02 09:27:30 -08002740 int i;
2741
2742 /* there's only one device per system; not tied to any bus */
2743 if (pvt->info.pci_vtd == NULL)
2744 /* result will be checked later */
2745 pvt->info.pci_vtd = pci_get_device(PCI_VENDOR_ID_INTEL,
2746 PCI_DEVICE_ID_INTEL_BROADWELL_IMC_VTD_MISC,
2747 NULL);
2748
2749 for (i = 0; i < sbridge_dev->n_devs; i++) {
2750 pdev = sbridge_dev->pdev[i];
2751 if (!pdev)
2752 continue;
2753
2754 switch (pdev->device) {
2755 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_CBO_SAD0:
2756 pvt->pci_sad0 = pdev;
2757 break;
2758 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_CBO_SAD1:
2759 pvt->pci_sad1 = pdev;
2760 break;
2761 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0:
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002762 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1:
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002763 pvt->pci_ha = pdev;
Tony Luck1f395812014-12-02 09:27:30 -08002764 break;
2765 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TA:
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002766 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TA:
Tony Luck1f395812014-12-02 09:27:30 -08002767 pvt->pci_ta = pdev;
2768 break;
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +08002769 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TM:
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002770 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TM:
Tony Luck1f395812014-12-02 09:27:30 -08002771 pvt->pci_ras = pdev;
2772 break;
2773 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD0:
Tony Luck1f395812014-12-02 09:27:30 -08002774 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD1:
Tony Luck1f395812014-12-02 09:27:30 -08002775 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD2:
Tony Luck1f395812014-12-02 09:27:30 -08002776 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA0_TAD3:
Tony Luckfa2ce642015-05-20 19:10:35 -03002777 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD0:
2778 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD1:
2779 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD2:
2780 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_HA1_TAD3:
2781 {
Qiuxu Zhuod14e3a22017-05-23 08:09:34 +08002782 int id = TAD_DEV_TO_CHAN(pdev->device);
Tony Luckfa2ce642015-05-20 19:10:35 -03002783 pvt->pci_tad[id] = pdev;
2784 saw_chan_mask |= 1 << id;
2785 }
Tony Luck1f395812014-12-02 09:27:30 -08002786 break;
2787 case PCI_DEVICE_ID_INTEL_BROADWELL_IMC_DDRIO0:
2788 pvt->pci_ddrio = pdev;
2789 break;
2790 default:
2791 break;
2792 }
2793
2794 edac_dbg(0, "Associated PCI %02x.%02d.%d with dev = %p\n",
2795 sbridge_dev->bus,
2796 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
2797 pdev);
2798 }
2799
2800 /* Check if everything were registered */
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002801 if (!pvt->pci_sad0 || !pvt->pci_ha || !pvt->pci_sad1 ||
Tony Luck1f395812014-12-02 09:27:30 -08002802 !pvt->pci_ras || !pvt->pci_ta || !pvt->info.pci_vtd)
2803 goto enodev;
2804
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08002805 if (saw_chan_mask != 0x0f && /* -EN/-EX */
2806 saw_chan_mask != 0x03) /* -EP */
Tony Luckfa2ce642015-05-20 19:10:35 -03002807 goto enodev;
Tony Luck1f395812014-12-02 09:27:30 -08002808 return 0;
2809
2810enodev:
2811 sbridge_printk(KERN_ERR, "Some needed devices are missing\n");
2812 return -ENODEV;
2813}
2814
Jim Snowd0cdf902015-12-03 10:48:54 +01002815static int knl_mci_bind_devs(struct mem_ctl_info *mci,
2816 struct sbridge_dev *sbridge_dev)
2817{
2818 struct sbridge_pvt *pvt = mci->pvt_info;
2819 struct pci_dev *pdev;
2820 int dev, func;
2821
2822 int i;
2823 int devidx;
2824
2825 for (i = 0; i < sbridge_dev->n_devs; i++) {
2826 pdev = sbridge_dev->pdev[i];
2827 if (!pdev)
2828 continue;
2829
2830 /* Extract PCI device and function. */
2831 dev = (pdev->devfn >> 3) & 0x1f;
2832 func = pdev->devfn & 0x7;
2833
2834 switch (pdev->device) {
2835 case PCI_DEVICE_ID_INTEL_KNL_IMC_MC:
2836 if (dev == 8)
2837 pvt->knl.pci_mc0 = pdev;
2838 else if (dev == 9)
2839 pvt->knl.pci_mc1 = pdev;
2840 else {
2841 sbridge_printk(KERN_ERR,
2842 "Memory controller in unexpected place! (dev %d, fn %d)\n",
2843 dev, func);
2844 continue;
2845 }
2846 break;
2847
2848 case PCI_DEVICE_ID_INTEL_KNL_IMC_SAD0:
2849 pvt->pci_sad0 = pdev;
2850 break;
2851
2852 case PCI_DEVICE_ID_INTEL_KNL_IMC_SAD1:
2853 pvt->pci_sad1 = pdev;
2854 break;
2855
2856 case PCI_DEVICE_ID_INTEL_KNL_IMC_CHA:
2857 /* There are one of these per tile, and range from
2858 * 1.14.0 to 1.18.5.
2859 */
2860 devidx = ((dev-14)*8)+func;
2861
2862 if (devidx < 0 || devidx >= KNL_MAX_CHAS) {
2863 sbridge_printk(KERN_ERR,
2864 "Caching and Home Agent in unexpected place! (dev %d, fn %d)\n",
2865 dev, func);
2866 continue;
2867 }
2868
2869 WARN_ON(pvt->knl.pci_cha[devidx] != NULL);
2870
2871 pvt->knl.pci_cha[devidx] = pdev;
2872 break;
2873
Qiuxu Zhuo00cf50d2017-05-23 08:05:33 +08002874 case PCI_DEVICE_ID_INTEL_KNL_IMC_CHAN:
Jim Snowd0cdf902015-12-03 10:48:54 +01002875 devidx = -1;
2876
2877 /*
2878 * MC0 channels 0-2 are device 9 function 2-4,
2879 * MC1 channels 3-5 are device 8 function 2-4.
2880 */
2881
2882 if (dev == 9)
2883 devidx = func-2;
2884 else if (dev == 8)
2885 devidx = 3 + (func-2);
2886
2887 if (devidx < 0 || devidx >= KNL_MAX_CHANNELS) {
2888 sbridge_printk(KERN_ERR,
2889 "DRAM Channel Registers in unexpected place! (dev %d, fn %d)\n",
2890 dev, func);
2891 continue;
2892 }
2893
2894 WARN_ON(pvt->knl.pci_channel[devidx] != NULL);
2895 pvt->knl.pci_channel[devidx] = pdev;
2896 break;
2897
2898 case PCI_DEVICE_ID_INTEL_KNL_IMC_TOLHM:
2899 pvt->knl.pci_mc_info = pdev;
2900 break;
2901
2902 case PCI_DEVICE_ID_INTEL_KNL_IMC_TA:
2903 pvt->pci_ta = pdev;
2904 break;
2905
2906 default:
2907 sbridge_printk(KERN_ERR, "Unexpected device %d\n",
2908 pdev->device);
2909 break;
2910 }
2911 }
2912
2913 if (!pvt->knl.pci_mc0 || !pvt->knl.pci_mc1 ||
2914 !pvt->pci_sad0 || !pvt->pci_sad1 ||
2915 !pvt->pci_ta) {
2916 goto enodev;
2917 }
2918
2919 for (i = 0; i < KNL_MAX_CHANNELS; i++) {
2920 if (!pvt->knl.pci_channel[i]) {
2921 sbridge_printk(KERN_ERR, "Missing channel %d\n", i);
2922 goto enodev;
2923 }
2924 }
2925
2926 for (i = 0; i < KNL_MAX_CHAS; i++) {
2927 if (!pvt->knl.pci_cha[i]) {
2928 sbridge_printk(KERN_ERR, "Missing CHA %d\n", i);
2929 goto enodev;
2930 }
2931 }
2932
2933 return 0;
2934
2935enodev:
2936 sbridge_printk(KERN_ERR, "Some needed devices are missing\n");
2937 return -ENODEV;
2938}
2939
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002940/****************************************************************************
2941 Error check routines
2942 ****************************************************************************/
2943
2944/*
2945 * While Sandy Bridge has error count registers, SMI BIOS read values from
2946 * and resets the counters. So, they are not reliable for the OS to read
2947 * from them. So, we have no option but to just trust on whatever MCE is
2948 * telling us about the errors.
2949 */
2950static void sbridge_mce_output_error(struct mem_ctl_info *mci,
2951 const struct mce *m)
2952{
2953 struct mem_ctl_info *new_mci;
2954 struct sbridge_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03002955 enum hw_event_mc_err_type tp_event;
Mauro Carvalho Chehab323014d2019-09-13 11:17:16 -03002956 char *optype, msg[256];
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002957 bool ripv = GET_BITFIELD(m->mcgstatus, 0, 0);
2958 bool overflow = GET_BITFIELD(m->status, 62, 62);
2959 bool uncorrected_error = GET_BITFIELD(m->status, 61, 61);
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002960 bool recoverable;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002961 u32 core_err_cnt = GET_BITFIELD(m->status, 38, 52);
2962 u32 mscod = GET_BITFIELD(m->status, 16, 31);
2963 u32 errcode = GET_BITFIELD(m->status, 0, 15);
2964 u32 channel = GET_BITFIELD(m->status, 0, 3);
2965 u32 optypenum = GET_BITFIELD(m->status, 4, 6);
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07002966 /*
2967 * Bits 5-0 of MCi_MISC give the least significant bit that is valid.
2968 * A value 6 is for cache line aligned address, a value 12 is for page
2969 * aligned address reported by patrol scrubber.
2970 */
2971 u32 lsb = GET_BITFIELD(m->misc, 0, 5);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002972 long channel_mask, first_channel;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07002973 u8 rank = 0xff, socket, ha;
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03002974 int rc, dimm;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07002975 char *area_type = "DRAM";
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002976
Tony Luckfa2ce642015-05-20 19:10:35 -03002977 if (pvt->info.type != SANDY_BRIDGE)
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03002978 recoverable = true;
2979 else
2980 recoverable = GET_BITFIELD(m->status, 56, 56);
2981
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03002982 if (uncorrected_error) {
Tony Luck432de7f2018-09-28 14:39:34 -07002983 core_err_cnt = 1;
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03002984 if (ripv) {
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03002985 tp_event = HW_EVENT_ERR_FATAL;
2986 } else {
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03002987 tp_event = HW_EVENT_ERR_UNCORRECTED;
2988 }
2989 } else {
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03002990 tp_event = HW_EVENT_ERR_CORRECTED;
2991 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002992
2993 /*
David Mackey15ed1032012-04-17 11:30:52 -07002994 * According with Table 15-9 of the Intel Architecture spec vol 3A,
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02002995 * memory errors should fit in this mask:
2996 * 000f 0000 1mmm cccc (binary)
2997 * where:
2998 * f = Correction Report Filtering Bit. If 1, subsequent errors
2999 * won't be shown
3000 * mmm = error type
3001 * cccc = channel
3002 * If the mask doesn't match, report an error to the parsing logic
3003 */
Qiuxu Zhuodcc960b2018-09-07 16:08:27 -07003004 switch (optypenum) {
3005 case 0:
3006 optype = "generic undef request error";
3007 break;
3008 case 1:
3009 optype = "memory read error";
3010 break;
3011 case 2:
3012 optype = "memory write error";
3013 break;
3014 case 3:
3015 optype = "addr/cmd error";
3016 break;
3017 case 4:
3018 optype = "memory scrubbing error";
3019 break;
3020 default:
3021 optype = "reserved";
3022 break;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003023 }
3024
Jim Snowd0cdf902015-12-03 10:48:54 +01003025 if (pvt->info.type == KNIGHTS_LANDING) {
3026 if (channel == 14) {
3027 edac_dbg(0, "%s%s err_code:%04x:%04x EDRAM bank %d\n",
3028 overflow ? " OVERFLOW" : "",
3029 (uncorrected_error && recoverable)
3030 ? " recoverable" : "",
3031 mscod, errcode,
3032 m->bank);
3033 } else {
3034 char A = *("A");
3035
Lukasz Odziobac5b48fa2016-07-23 01:44:49 +02003036 /*
3037 * Reported channel is in range 0-2, so we can't map it
3038 * back to mc. To figure out mc we check machine check
3039 * bank register that reported this error.
3040 * bank15 means mc0 and bank16 means mc1.
3041 */
3042 channel = knl_channel_remap(m->bank == 16, channel);
Jim Snowd0cdf902015-12-03 10:48:54 +01003043 channel_mask = 1 << channel;
Lukasz Odziobac5b48fa2016-07-23 01:44:49 +02003044
Jim Snowd0cdf902015-12-03 10:48:54 +01003045 snprintf(msg, sizeof(msg),
3046 "%s%s err_code:%04x:%04x channel:%d (DIMM_%c)",
3047 overflow ? " OVERFLOW" : "",
3048 (uncorrected_error && recoverable)
3049 ? " recoverable" : " ",
3050 mscod, errcode, channel, A + channel);
3051 edac_mc_handle_error(tp_event, mci, core_err_cnt,
3052 m->addr >> PAGE_SHIFT, m->addr & ~PAGE_MASK, 0,
3053 channel, 0, -1,
3054 optype, msg);
3055 }
3056 return;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07003057 } else if (lsb < 12) {
Jim Snowd0cdf902015-12-03 10:48:54 +01003058 rc = get_memory_error_data(mci, m->addr, &socket, &ha,
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07003059 &channel_mask, &rank,
3060 &area_type, msg);
3061 } else {
3062 rc = get_memory_error_data_from_mce(mci, m, &socket, &ha,
3063 &channel_mask, msg);
Jim Snowd0cdf902015-12-03 10:48:54 +01003064 }
3065
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003066 if (rc < 0)
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003067 goto err_parsing;
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08003068 new_mci = get_mci_for_node_id(socket, ha);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003069 if (!new_mci) {
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003070 strcpy(msg, "Error: socket got corrupted!");
3071 goto err_parsing;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003072 }
3073 mci = new_mci;
3074 pvt = mci->pvt_info;
3075
3076 first_channel = find_first_bit(&channel_mask, NUM_CHANNELS);
3077
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07003078 if (rank == 0xff)
3079 dimm = -1;
3080 else if (rank < 4)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003081 dimm = 0;
3082 else if (rank < 8)
3083 dimm = 1;
3084 else
3085 dimm = 2;
3086
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003087 /*
Mauro Carvalho Chehabe17a2f42a2012-05-11 11:41:45 -03003088 * FIXME: On some memory configurations (mirror, lockstep), the
3089 * Memory Controller can't point the error to a single DIMM. The
3090 * EDAC core should be handling the channel mask, in order to point
3091 * to the group of dimm's where the error may be happening.
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003092 */
Qiuxu Zhuo039d7af2017-07-31 02:06:51 +08003093 if (!pvt->is_lockstep && !pvt->is_cur_addr_mirrored && !pvt->is_close_pg)
Aristeu Rozanskid7c660b2014-06-02 15:15:28 -03003094 channel = first_channel;
3095
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003096 snprintf(msg, sizeof(msg),
Tony Luck7d375bf2015-05-18 17:50:42 -03003097 "%s%s area:%s err_code:%04x:%04x socket:%d ha:%d channel_mask:%ld rank:%d",
Mauro Carvalho Chehabe17a2f42a2012-05-11 11:41:45 -03003098 overflow ? " OVERFLOW" : "",
3099 (uncorrected_error && recoverable) ? " recoverable" : "",
3100 area_type,
3101 mscod, errcode,
Tony Luck7d375bf2015-05-18 17:50:42 -03003102 socket, ha,
Mauro Carvalho Chehabe17a2f42a2012-05-11 11:41:45 -03003103 channel_mask,
3104 rank);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003105
Joe Perches956b9ba2012-04-29 17:08:39 -03003106 edac_dbg(0, "%s\n", msg);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003107
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003108 /* FIXME: need support for channel mask */
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003109
Seth Jennings351fc4a2014-09-05 14:28:47 -05003110 if (channel == CHANNEL_UNSPECIFIED)
3111 channel = -1;
3112
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003113 /* Call the helper to output message */
Mauro Carvalho Chehabc1053832012-06-04 13:40:05 -03003114 edac_mc_handle_error(tp_event, mci, core_err_cnt,
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003115 m->addr >> PAGE_SHIFT, m->addr & ~PAGE_MASK, 0,
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08003116 channel, dimm, -1,
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03003117 optype, msg);
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003118 return;
3119err_parsing:
Mauro Carvalho Chehabc1053832012-06-04 13:40:05 -03003120 edac_mc_handle_error(tp_event, mci, core_err_cnt, 0, 0, 0,
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003121 -1, -1, -1,
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -03003122 msg, "");
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003123
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003124}
3125
3126/*
Tony Luckad08c4e2016-04-15 14:50:32 -07003127 * Check that logging is enabled and that this is the right type
3128 * of error for us to handle.
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003129 */
Mauro Carvalho Chehab3d78c9a2011-10-20 19:33:46 -02003130static int sbridge_mce_check_error(struct notifier_block *nb, unsigned long val,
3131 void *data)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003132{
Mauro Carvalho Chehab3d78c9a2011-10-20 19:33:46 -02003133 struct mce *mce = (struct mce *)data;
3134 struct mem_ctl_info *mci;
Aristeu Rozanskicf40f802014-03-11 15:45:41 -04003135 char *type;
Mauro Carvalho Chehab3d78c9a2011-10-20 19:33:46 -02003136
Tony Luck23ba7102020-02-14 14:27:17 -08003137 if (mce->kflags & MCE_HANDLED_CEC)
3138 return NOTIFY_DONE;
Chen, Gongfd521032013-12-06 01:17:09 -05003139
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003140 /*
3141 * Just let mcelog handle it if the error is
3142 * outside the memory controller. A memory error
3143 * is indicated by bit 7 = 1 and bits = 8-11,13-15 = 0.
3144 * bit 12 has an special meaning.
3145 */
3146 if ((mce->status & 0xefff) >> 7 != 1)
Mauro Carvalho Chehab3d78c9a2011-10-20 19:33:46 -02003147 return NOTIFY_DONE;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003148
Qiuxu Zhuodcc960b2018-09-07 16:08:27 -07003149 /* Check ADDRV bit in STATUS */
3150 if (!GET_BITFIELD(mce->status, 58, 58))
3151 return NOTIFY_DONE;
3152
3153 /* Check MISCV bit in STATUS */
3154 if (!GET_BITFIELD(mce->status, 59, 59))
3155 return NOTIFY_DONE;
3156
3157 /* Check address type in MISC (physical address only) */
3158 if (GET_BITFIELD(mce->misc, 6, 8) != 2)
3159 return NOTIFY_DONE;
3160
3161 mci = get_mci_for_node_id(mce->socketid, IMC0);
3162 if (!mci)
3163 return NOTIFY_DONE;
3164
Aristeu Rozanskicf40f802014-03-11 15:45:41 -04003165 if (mce->mcgstatus & MCG_STATUS_MCIP)
3166 type = "Exception";
3167 else
3168 type = "Event";
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003169
Aristeu Rozanski49856dc2014-03-11 15:45:42 -04003170 sbridge_mc_printk(mci, KERN_DEBUG, "HANDLING MCE MEMORY ERROR\n");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003171
Aristeu Rozanski49856dc2014-03-11 15:45:42 -04003172 sbridge_mc_printk(mci, KERN_DEBUG, "CPU %d: Machine Check %s: %Lx "
3173 "Bank %d: %016Lx\n", mce->extcpu, type,
3174 mce->mcgstatus, mce->bank, mce->status);
3175 sbridge_mc_printk(mci, KERN_DEBUG, "TSC %llx ", mce->tsc);
3176 sbridge_mc_printk(mci, KERN_DEBUG, "ADDR %llx ", mce->addr);
3177 sbridge_mc_printk(mci, KERN_DEBUG, "MISC %llx ", mce->misc);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003178
Aristeu Rozanski49856dc2014-03-11 15:45:42 -04003179 sbridge_mc_printk(mci, KERN_DEBUG, "PROCESSOR %u:%x TIME %llu SOCKET "
3180 "%u APIC %x\n", mce->cpuvendor, mce->cpuid,
3181 mce->time, mce->socketid, mce->apicid);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003182
Tony Luckad08c4e2016-04-15 14:50:32 -07003183 sbridge_mce_output_error(mci, mce);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003184
3185 /* Advice mcelog that the error were handled */
Tony Luck23ba7102020-02-14 14:27:17 -08003186 mce->kflags |= MCE_HANDLED_EDAC;
3187 return NOTIFY_OK;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003188}
3189
Mauro Carvalho Chehab3d78c9a2011-10-20 19:33:46 -02003190static struct notifier_block sbridge_mce_dec = {
Borislav Petkov9026cc82017-01-23 19:35:14 +01003191 .notifier_call = sbridge_mce_check_error,
3192 .priority = MCE_PRIO_EDAC,
Mauro Carvalho Chehab3d78c9a2011-10-20 19:33:46 -02003193};
3194
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003195/****************************************************************************
3196 EDAC register/unregister logic
3197 ****************************************************************************/
3198
3199static void sbridge_unregister_mci(struct sbridge_dev *sbridge_dev)
3200{
3201 struct mem_ctl_info *mci = sbridge_dev->mci;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003202
3203 if (unlikely(!mci || !mci->pvt_info)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03003204 edac_dbg(0, "MC: dev = %p\n", &sbridge_dev->pdev[0]->dev);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003205
3206 sbridge_printk(KERN_ERR, "Couldn't find mci handler\n");
3207 return;
3208 }
3209
Joe Perches956b9ba2012-04-29 17:08:39 -03003210 edac_dbg(0, "MC: mci = %p, dev = %p\n",
3211 mci, &sbridge_dev->pdev[0]->dev);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003212
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003213 /* Remove MC sysfs nodes */
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -03003214 edac_mc_del_mc(mci->pdev);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003215
Joe Perches956b9ba2012-04-29 17:08:39 -03003216 edac_dbg(1, "%s: free mci struct\n", mci->ctl_name);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003217 kfree(mci->ctl_name);
3218 edac_mc_free(mci);
3219 sbridge_dev->mci = NULL;
3220}
3221
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003222static int sbridge_register_mci(struct sbridge_dev *sbridge_dev, enum type type)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003223{
3224 struct mem_ctl_info *mci;
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003225 struct edac_mc_layer layers[2];
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003226 struct sbridge_pvt *pvt;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003227 struct pci_dev *pdev = sbridge_dev->pdev[0];
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003228 int rc;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003229
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003230 /* allocate a new MC control structure */
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003231 layers[0].type = EDAC_MC_LAYER_CHANNEL;
Jim Snowd0cdf902015-12-03 10:48:54 +01003232 layers[0].size = type == KNIGHTS_LANDING ?
3233 KNL_MAX_CHANNELS : NUM_CHANNELS;
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003234 layers[0].is_virt_csrow = false;
3235 layers[1].type = EDAC_MC_LAYER_SLOT;
Jim Snowd0cdf902015-12-03 10:48:54 +01003236 layers[1].size = type == KNIGHTS_LANDING ? 1 : MAX_DIMMS;
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003237 layers[1].is_virt_csrow = true;
Mauro Carvalho Chehabca0907b2012-05-02 14:37:00 -03003238 mci = edac_mc_alloc(sbridge_dev->mc, ARRAY_SIZE(layers), layers,
Mauro Carvalho Chehabc36e3e72012-04-16 15:12:22 -03003239 sizeof(*pvt));
3240
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003241 if (unlikely(!mci))
3242 return -ENOMEM;
3243
Joe Perches956b9ba2012-04-29 17:08:39 -03003244 edac_dbg(0, "MC: mci = %p, dev = %p\n",
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003245 mci, &pdev->dev);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003246
3247 pvt = mci->pvt_info;
3248 memset(pvt, 0, sizeof(*pvt));
3249
3250 /* Associate sbridge_dev and mci for future usage */
3251 pvt->sbridge_dev = sbridge_dev;
3252 sbridge_dev->mci = mci;
3253
Jim Snowd0cdf902015-12-03 10:48:54 +01003254 mci->mtype_cap = type == KNIGHTS_LANDING ?
3255 MEM_FLAG_DDR4 : MEM_FLAG_DDR3;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003256 mci->edac_ctl_cap = EDAC_FLAG_NONE;
3257 mci->edac_cap = EDAC_FLAG_NONE;
Toshi Kani301375e2017-08-23 16:54:47 -06003258 mci->mod_name = EDAC_MOD_STR;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003259 mci->dev_name = pci_name(pdev);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003260 mci->ctl_page_to_phys = NULL;
3261
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003262 pvt->info.type = type;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003263 switch (type) {
3264 case IVY_BRIDGE:
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003265 pvt->info.rankcfgr = IB_RANK_CFG_A;
3266 pvt->info.get_tolm = ibridge_get_tolm;
3267 pvt->info.get_tohm = ibridge_get_tohm;
3268 pvt->info.dram_rule = ibridge_dram_rule;
Aristeu Rozanski9e375442014-06-02 15:15:22 -03003269 pvt->info.get_memory_type = get_memory_type;
Aristeu Rozanskif14d6892014-06-02 15:15:23 -03003270 pvt->info.get_node_id = get_node_id;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07003271 pvt->info.get_ha = ibridge_get_ha;
Aristeu Rozanskib976bcf2014-06-02 15:15:24 -03003272 pvt->info.rir_limit = rir_limit;
Jim Snowc59f9c02015-12-03 10:48:52 +01003273 pvt->info.sad_limit = sad_limit;
3274 pvt->info.interleave_mode = interleave_mode;
Jim Snowc59f9c02015-12-03 10:48:52 +01003275 pvt->info.dram_attr = dram_attr;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003276 pvt->info.max_sad = ARRAY_SIZE(ibridge_dram_rule);
3277 pvt->info.interleave_list = ibridge_interleave_list;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003278 pvt->info.interleave_pkg = ibridge_interleave_pkg;
Aristeu Rozanski12f07212015-06-12 15:08:17 -04003279 pvt->info.get_width = ibridge_get_width;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003280
3281 /* Store pci devices at mci for faster access */
3282 rc = ibridge_mci_bind_devs(mci, sbridge_dev);
3283 if (unlikely(rc < 0))
3284 goto fail0;
Tony Luck7fd562b2017-05-23 08:06:03 +08003285 get_source_id(mci);
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08003286 mci->ctl_name = kasprintf(GFP_KERNEL, "Ivy Bridge SrcID#%d_Ha#%d",
3287 pvt->sbridge_dev->source_id, pvt->sbridge_dev->dom);
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003288 break;
3289 case SANDY_BRIDGE:
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003290 pvt->info.rankcfgr = SB_RANK_CFG_A;
3291 pvt->info.get_tolm = sbridge_get_tolm;
3292 pvt->info.get_tohm = sbridge_get_tohm;
3293 pvt->info.dram_rule = sbridge_dram_rule;
Aristeu Rozanski9e375442014-06-02 15:15:22 -03003294 pvt->info.get_memory_type = get_memory_type;
Aristeu Rozanskif14d6892014-06-02 15:15:23 -03003295 pvt->info.get_node_id = get_node_id;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07003296 pvt->info.get_ha = sbridge_get_ha;
Aristeu Rozanskib976bcf2014-06-02 15:15:24 -03003297 pvt->info.rir_limit = rir_limit;
Jim Snowc59f9c02015-12-03 10:48:52 +01003298 pvt->info.sad_limit = sad_limit;
3299 pvt->info.interleave_mode = interleave_mode;
Jim Snowc59f9c02015-12-03 10:48:52 +01003300 pvt->info.dram_attr = dram_attr;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003301 pvt->info.max_sad = ARRAY_SIZE(sbridge_dram_rule);
3302 pvt->info.interleave_list = sbridge_interleave_list;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003303 pvt->info.interleave_pkg = sbridge_interleave_pkg;
Aristeu Rozanski12f07212015-06-12 15:08:17 -04003304 pvt->info.get_width = sbridge_get_width;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003305
3306 /* Store pci devices at mci for faster access */
3307 rc = sbridge_mci_bind_devs(mci, sbridge_dev);
3308 if (unlikely(rc < 0))
3309 goto fail0;
Tony Luck7fd562b2017-05-23 08:06:03 +08003310 get_source_id(mci);
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08003311 mci->ctl_name = kasprintf(GFP_KERNEL, "Sandy Bridge SrcID#%d_Ha#%d",
3312 pvt->sbridge_dev->source_id, pvt->sbridge_dev->dom);
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003313 break;
3314 case HASWELL:
3315 /* rankcfgr isn't used */
3316 pvt->info.get_tolm = haswell_get_tolm;
3317 pvt->info.get_tohm = haswell_get_tohm;
3318 pvt->info.dram_rule = ibridge_dram_rule;
3319 pvt->info.get_memory_type = haswell_get_memory_type;
3320 pvt->info.get_node_id = haswell_get_node_id;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07003321 pvt->info.get_ha = ibridge_get_ha;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003322 pvt->info.rir_limit = haswell_rir_limit;
Jim Snowc59f9c02015-12-03 10:48:52 +01003323 pvt->info.sad_limit = sad_limit;
3324 pvt->info.interleave_mode = interleave_mode;
Jim Snowc59f9c02015-12-03 10:48:52 +01003325 pvt->info.dram_attr = dram_attr;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003326 pvt->info.max_sad = ARRAY_SIZE(ibridge_dram_rule);
3327 pvt->info.interleave_list = ibridge_interleave_list;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003328 pvt->info.interleave_pkg = ibridge_interleave_pkg;
Aristeu Rozanski12f07212015-06-12 15:08:17 -04003329 pvt->info.get_width = ibridge_get_width;
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003330
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003331 /* Store pci devices at mci for faster access */
3332 rc = haswell_mci_bind_devs(mci, sbridge_dev);
3333 if (unlikely(rc < 0))
3334 goto fail0;
Tony Luck7fd562b2017-05-23 08:06:03 +08003335 get_source_id(mci);
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08003336 mci->ctl_name = kasprintf(GFP_KERNEL, "Haswell SrcID#%d_Ha#%d",
3337 pvt->sbridge_dev->source_id, pvt->sbridge_dev->dom);
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003338 break;
Tony Luck1f395812014-12-02 09:27:30 -08003339 case BROADWELL:
3340 /* rankcfgr isn't used */
3341 pvt->info.get_tolm = haswell_get_tolm;
3342 pvt->info.get_tohm = haswell_get_tohm;
3343 pvt->info.dram_rule = ibridge_dram_rule;
3344 pvt->info.get_memory_type = haswell_get_memory_type;
3345 pvt->info.get_node_id = haswell_get_node_id;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07003346 pvt->info.get_ha = ibridge_get_ha;
Tony Luck1f395812014-12-02 09:27:30 -08003347 pvt->info.rir_limit = haswell_rir_limit;
Jim Snowc59f9c02015-12-03 10:48:52 +01003348 pvt->info.sad_limit = sad_limit;
3349 pvt->info.interleave_mode = interleave_mode;
Jim Snowc59f9c02015-12-03 10:48:52 +01003350 pvt->info.dram_attr = dram_attr;
Tony Luck1f395812014-12-02 09:27:30 -08003351 pvt->info.max_sad = ARRAY_SIZE(ibridge_dram_rule);
3352 pvt->info.interleave_list = ibridge_interleave_list;
Tony Luck1f395812014-12-02 09:27:30 -08003353 pvt->info.interleave_pkg = ibridge_interleave_pkg;
Aristeu Rozanski12f07212015-06-12 15:08:17 -04003354 pvt->info.get_width = broadwell_get_width;
Tony Luck1f395812014-12-02 09:27:30 -08003355
3356 /* Store pci devices at mci for faster access */
3357 rc = broadwell_mci_bind_devs(mci, sbridge_dev);
3358 if (unlikely(rc < 0))
3359 goto fail0;
Tony Luck7fd562b2017-05-23 08:06:03 +08003360 get_source_id(mci);
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08003361 mci->ctl_name = kasprintf(GFP_KERNEL, "Broadwell SrcID#%d_Ha#%d",
3362 pvt->sbridge_dev->source_id, pvt->sbridge_dev->dom);
Tony Luck1f395812014-12-02 09:27:30 -08003363 break;
Jim Snowd0cdf902015-12-03 10:48:54 +01003364 case KNIGHTS_LANDING:
3365 /* pvt->info.rankcfgr == ??? */
3366 pvt->info.get_tolm = knl_get_tolm;
3367 pvt->info.get_tohm = knl_get_tohm;
3368 pvt->info.dram_rule = knl_dram_rule;
3369 pvt->info.get_memory_type = knl_get_memory_type;
3370 pvt->info.get_node_id = knl_get_node_id;
Qiuxu Zhuo8489b172018-09-10 14:11:45 -07003371 pvt->info.get_ha = knl_get_ha;
Jim Snowd0cdf902015-12-03 10:48:54 +01003372 pvt->info.rir_limit = NULL;
3373 pvt->info.sad_limit = knl_sad_limit;
3374 pvt->info.interleave_mode = knl_interleave_mode;
Jim Snowd0cdf902015-12-03 10:48:54 +01003375 pvt->info.dram_attr = dram_attr_knl;
3376 pvt->info.max_sad = ARRAY_SIZE(knl_dram_rule);
3377 pvt->info.interleave_list = knl_interleave_list;
Jim Snowd0cdf902015-12-03 10:48:54 +01003378 pvt->info.interleave_pkg = ibridge_interleave_pkg;
Hubert Chrzaniuk45f4d3a2015-12-11 14:21:22 +01003379 pvt->info.get_width = knl_get_width;
Jim Snowd0cdf902015-12-03 10:48:54 +01003380
3381 rc = knl_mci_bind_devs(mci, sbridge_dev);
3382 if (unlikely(rc < 0))
3383 goto fail0;
Tony Luck7fd562b2017-05-23 08:06:03 +08003384 get_source_id(mci);
Qiuxu Zhuoe2f747b2017-05-23 08:07:31 +08003385 mci->ctl_name = kasprintf(GFP_KERNEL, "Knights Landing SrcID#%d_Ha#%d",
3386 pvt->sbridge_dev->source_id, pvt->sbridge_dev->dom);
Jim Snowd0cdf902015-12-03 10:48:54 +01003387 break;
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003388 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003389
Arvind Yadav75f029c2017-09-21 12:16:56 +02003390 if (!mci->ctl_name) {
3391 rc = -ENOMEM;
3392 goto fail0;
3393 }
3394
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003395 /* Get dimm basic config and the memory layout */
Qiuxu Zhuo4d475dd2017-05-25 14:46:53 +02003396 rc = get_dimm_config(mci);
3397 if (rc < 0) {
3398 edac_dbg(0, "MC: failed to get_dimm_config()\n");
3399 goto fail;
3400 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003401 get_memory_layout(mci);
3402
3403 /* record ptr to the generic device */
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003404 mci->pdev = &pdev->dev;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003405
3406 /* add this new MC control structure to EDAC's list of MCs */
3407 if (unlikely(edac_mc_add_mc(mci))) {
Joe Perches956b9ba2012-04-29 17:08:39 -03003408 edac_dbg(0, "MC: failed edac_mc_add_mc()\n");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003409 rc = -EINVAL;
Tony Luck7fd562b2017-05-23 08:06:03 +08003410 goto fail;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003411 }
3412
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003413 return 0;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003414
Tony Luck7fd562b2017-05-23 08:06:03 +08003415fail:
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003416 kfree(mci->ctl_name);
Tony Luck7fd562b2017-05-23 08:06:03 +08003417fail0:
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003418 edac_mc_free(mci);
3419 sbridge_dev->mci = NULL;
3420 return rc;
3421}
3422
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003423static const struct x86_cpu_id sbridge_cpuids[] = {
Thomas Gleixner29842622020-03-20 14:13:55 +01003424 X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE_X, &pci_dev_descr_sbridge_table),
3425 X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE_X, &pci_dev_descr_ibridge_table),
3426 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_X, &pci_dev_descr_haswell_table),
3427 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_X, &pci_dev_descr_broadwell_table),
3428 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_D, &pci_dev_descr_broadwell_table),
3429 X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNL, &pci_dev_descr_knl_table),
3430 X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNM, &pci_dev_descr_knl_table),
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003431 { }
3432};
3433MODULE_DEVICE_TABLE(x86cpu, sbridge_cpuids);
3434
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003435/*
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003436 * sbridge_probe Get all devices and register memory controllers
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003437 * present.
3438 * return:
3439 * 0 for FOUND a device
3440 * < 0 for error code
3441 */
3442
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003443static int sbridge_probe(const struct x86_cpu_id *id)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003444{
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003445 int rc = -ENODEV;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003446 u8 mc, num_mc = 0;
3447 struct sbridge_dev *sbridge_dev;
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003448 struct pci_id_table *ptable = (struct pci_id_table *)id->driver_data;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003449
3450 /* get the pci devices we want to reserve for our use */
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003451 rc = sbridge_get_all_devices(&num_mc, ptable);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003452
Borislav Petkov11249e72015-02-05 12:39:36 +01003453 if (unlikely(rc < 0)) {
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003454 edac_dbg(0, "couldn't get all devices\n");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003455 goto fail0;
Borislav Petkov11249e72015-02-05 12:39:36 +01003456 }
3457
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003458 mc = 0;
3459
3460 list_for_each_entry(sbridge_dev, &sbridge_edac_list, list) {
Joe Perches956b9ba2012-04-29 17:08:39 -03003461 edac_dbg(0, "Registering MC#%d (%d of %d)\n",
3462 mc, mc + 1, num_mc);
Aristeu Rozanski50d1bb92014-06-20 10:27:54 -03003463
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003464 sbridge_dev->mc = mc++;
Tony Luck665f05e02016-06-02 10:58:08 -07003465 rc = sbridge_register_mci(sbridge_dev, ptable->type);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003466 if (unlikely(rc < 0))
3467 goto fail1;
3468 }
3469
Borislav Petkov11249e72015-02-05 12:39:36 +01003470 sbridge_printk(KERN_INFO, "%s\n", SBRIDGE_REVISION);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003471
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003472 return 0;
3473
3474fail1:
3475 list_for_each_entry(sbridge_dev, &sbridge_edac_list, list)
3476 sbridge_unregister_mci(sbridge_dev);
3477
3478 sbridge_put_all_devices();
3479fail0:
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003480 return rc;
3481}
3482
3483/*
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003484 * sbridge_remove cleanup
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003485 *
3486 */
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003487static void sbridge_remove(void)
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003488{
3489 struct sbridge_dev *sbridge_dev;
3490
Joe Perches956b9ba2012-04-29 17:08:39 -03003491 edac_dbg(0, "\n");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003492
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003493 list_for_each_entry(sbridge_dev, &sbridge_edac_list, list)
3494 sbridge_unregister_mci(sbridge_dev);
3495
3496 /* Release PCI resources */
3497 sbridge_put_all_devices();
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003498}
3499
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003500/*
3501 * sbridge_init Module entry function
3502 * Try to initialize this module for its devices
3503 */
3504static int __init sbridge_init(void)
3505{
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003506 const struct x86_cpu_id *id;
Toshi Kani301375e2017-08-23 16:54:47 -06003507 const char *owner;
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003508 int rc;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003509
Joe Perches956b9ba2012-04-29 17:08:39 -03003510 edac_dbg(2, "\n");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003511
Toshi Kani301375e2017-08-23 16:54:47 -06003512 owner = edac_get_owner();
3513 if (owner && strncmp(owner, EDAC_MOD_STR, sizeof(EDAC_MOD_STR)))
3514 return -EBUSY;
3515
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003516 id = x86_match_cpu(sbridge_cpuids);
3517 if (!id)
3518 return -ENODEV;
3519
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003520 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
3521 opstate_init();
3522
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003523 rc = sbridge_probe(id);
3524
3525 if (rc >= 0) {
Chen Gonge35fca42012-05-08 20:40:12 -03003526 mce_register_decode_chain(&sbridge_mce_dec);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003527 return 0;
Chen Gonge35fca42012-05-08 20:40:12 -03003528 }
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003529
3530 sbridge_printk(KERN_ERR, "Failed to register device with error %d.\n",
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003531 rc);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003532
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003533 return rc;
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003534}
3535
3536/*
3537 * sbridge_exit() Module exit function
3538 * Unregister the driver
3539 */
3540static void __exit sbridge_exit(void)
3541{
Joe Perches956b9ba2012-04-29 17:08:39 -03003542 edac_dbg(2, "\n");
Tony Luck2c1ea4c2016-04-28 15:40:00 -07003543 sbridge_remove();
Chen Gonge35fca42012-05-08 20:40:12 -03003544 mce_unregister_decode_chain(&sbridge_mce_dec);
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003545}
3546
3547module_init(sbridge_init);
3548module_exit(sbridge_exit);
3549
3550module_param(edac_op_state, int, 0444);
3551MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
3552
3553MODULE_LICENSE("GPL");
Mauro Carvalho Chehab37e59f82014-02-07 08:03:07 -02003554MODULE_AUTHOR("Mauro Carvalho Chehab");
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003555MODULE_AUTHOR("Red Hat Inc. (http://www.redhat.com)");
Aristeu Rozanski4d715a82013-10-30 13:27:06 -03003556MODULE_DESCRIPTION("MC Driver for Intel Sandy Bridge and Ivy Bridge memory controllers - "
Mauro Carvalho Chehabeebf11a2011-10-20 19:18:01 -02003557 SBRIDGE_REVISION);