blob: 0ec8a04b74730bfccc3e0d709c493e9d8ac8e256 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Walmsley0d8e2d02010-11-24 16:49:05 -070031#include <linux/console.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070032
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/sram.h>
34#include <plat/clockdomain.h>
35#include <plat/powerdomain.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/serial.h>
Rajendra Nayak61255ab2008-09-26 17:49:56 +053037#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053038#include <plat/prcm.h>
39#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000040#include <plat/dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070041
Rajendra Nayak57f277b2008-09-26 17:49:34 +053042#include <asm/tlbflush.h>
43
Kevin Hilman8bd22942009-05-28 10:56:16 -070044#include "cm.h"
45#include "cm-regbits-34xx.h"
46#include "prm-regbits-34xx.h"
47
48#include "prm.h"
49#include "pm.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030050#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060051#include "control.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030052
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053053/* Scratchpad offsets */
Kevin Hilmande658152010-10-08 22:43:45 +000054#define OMAP343X_TABLE_ADDRESS_OFFSET 0xc4
55#define OMAP343X_TABLE_VALUE_OFFSET 0xc0
56#define OMAP343X_CONTROL_REG_VALUE_OFFSET 0xc8
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053057
Kevin Hilman8bd22942009-05-28 10:56:16 -070058struct power_state {
59 struct powerdomain *pwrdm;
60 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070061#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070062 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070063#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070064 struct list_head node;
65};
66
67static LIST_HEAD(pwrst_list);
68
69static void (*_omap_sram_idle)(u32 *addr, int save_state);
70
Tero Kristo27d59a42008-10-13 13:15:00 +030071static int (*_omap_save_secure_sram)(u32 *addr);
72
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053073static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
74static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020075static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053076
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053077static inline void omap3_per_save_context(void)
78{
79 omap_gpio_save_context();
80}
81
82static inline void omap3_per_restore_context(void)
83{
84 omap_gpio_restore_context();
85}
86
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020087static void omap3_enable_io_chain(void)
88{
89 int timeout = 0;
90
91 if (omap_rev() >= OMAP3430_REV_ES3_1) {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060092 prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
93 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020094 /* Do a readback to assure write has been done */
95 prm_read_mod_reg(WKUP_MOD, PM_WKEN);
96
Kevin Hilman0b96a3a2010-06-09 13:53:09 +030097 while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060098 OMAP3430_ST_IO_CHAIN_MASK)) {
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020099 timeout++;
100 if (timeout > 1000) {
101 printk(KERN_ERR "Wake up daisy chain "
102 "activation failed.\n");
103 return;
104 }
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600105 prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
Kevin Hilman0b96a3a2010-06-09 13:53:09 +0300106 WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200107 }
108 }
109}
110
111static void omap3_disable_io_chain(void)
112{
113 if (omap_rev() >= OMAP3430_REV_ES3_1)
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600114 prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
115 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200116}
117
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530118static void omap3_core_save_context(void)
119{
120 u32 control_padconf_off;
121
122 /* Save the padconf registers */
123 control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
124 control_padconf_off |= START_PADCONF_SAVE;
125 omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
126 /* wait for the save to complete */
Roel Kluin1b6e8212010-01-08 10:29:07 -0800127 while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
128 & PADCONF_SAVE_DONE))
Tero Kristodccaad82009-11-17 18:34:53 +0200129 udelay(1);
130
131 /*
132 * Force write last pad into memory, as this can fail in some
133 * cases according to erratas 1.157, 1.185
134 */
135 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
136 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
137
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530138 /* Save the Interrupt controller context */
139 omap_intc_save_context();
140 /* Save the GPMC context */
141 omap3_gpmc_save_context();
142 /* Save the system control module context, padconf already save above*/
143 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000144 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530145}
146
147static void omap3_core_restore_context(void)
148{
149 /* Restore the control module context, padconf restored by h/w */
150 omap3_control_restore_context();
151 /* Restore the GPMC context */
152 omap3_gpmc_restore_context();
153 /* Restore the interrupt controller context */
154 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000155 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530156}
157
Tero Kristo9d971402008-12-12 11:20:05 +0200158/*
159 * FIXME: This function should be called before entering off-mode after
160 * OMAP3 secure services have been accessed. Currently it is only called
161 * once during boot sequence, but this works as we are not using secure
162 * services.
163 */
Tero Kristo27d59a42008-10-13 13:15:00 +0300164static void omap3_save_secure_ram_context(u32 target_mpu_state)
165{
166 u32 ret;
167
168 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300169 /*
170 * MPU next state must be set to POWER_ON temporarily,
171 * otherwise the WFI executed inside the ROM code
172 * will hang the system.
173 */
174 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
175 ret = _omap_save_secure_sram((u32 *)
176 __pa(omap3_secure_ram_storage));
177 pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
178 /* Following is for error tracking, it should not happen */
179 if (ret) {
180 printk(KERN_ERR "save_secure_sram() returns %08x\n",
181 ret);
182 while (1)
183 ;
184 }
185 }
186}
187
Jon Hunter77da2d92009-06-27 00:07:25 -0500188/*
189 * PRCM Interrupt Handler Helper Function
190 *
191 * The purpose of this function is to clear any wake-up events latched
192 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
193 * may occur whilst attempting to clear a PM_WKST_x register and thus
194 * set another bit in this register. A while loop is used to ensure
195 * that any peripheral wake-up events occurring while attempting to
196 * clear the PM_WKST_x are detected and cleared.
197 */
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700198static int prcm_clear_mod_irqs(s16 module, u8 regs)
Jon Hunter77da2d92009-06-27 00:07:25 -0500199{
Vikram Pandita71a80772009-07-17 19:33:09 -0500200 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500201 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
202 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
203 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700204 u16 grpsel_off = (regs == 3) ?
205 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700206 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500207
208 wkst = prm_read_mod_reg(module, wkst_off);
Paul Walmsley5d805972009-07-22 10:18:07 -0700209 wkst &= prm_read_mod_reg(module, grpsel_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500210 if (wkst) {
211 iclk = cm_read_mod_reg(module, iclk_off);
212 fclk = cm_read_mod_reg(module, fclk_off);
213 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500214 clken = wkst;
215 cm_set_mod_reg_bits(clken, module, iclk_off);
216 /*
217 * For USBHOST, we don't know whether HOST1 or
218 * HOST2 woke us up, so enable both f-clocks
219 */
220 if (module == OMAP3430ES2_USBHOST_MOD)
221 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
222 cm_set_mod_reg_bits(clken, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500223 prm_write_mod_reg(wkst, module, wkst_off);
224 wkst = prm_read_mod_reg(module, wkst_off);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700225 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500226 }
227 cm_write_mod_reg(iclk, module, iclk_off);
228 cm_write_mod_reg(fclk, module, fclk_off);
229 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700230
231 return c;
232}
233
234static int _prcm_int_handle_wakeup(void)
235{
236 int c;
237
238 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
239 c += prcm_clear_mod_irqs(CORE_MOD, 1);
240 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
241 if (omap_rev() > OMAP3430_REV_ES1_0) {
242 c += prcm_clear_mod_irqs(CORE_MOD, 3);
243 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
244 }
245
246 return c;
Jon Hunter77da2d92009-06-27 00:07:25 -0500247}
248
249/*
250 * PRCM Interrupt Handler
251 *
252 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
253 * interrupts from the PRCM for the MPU. These bits must be cleared in
254 * order to clear the PRCM interrupt. The PRCM interrupt handler is
255 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
256 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
257 * register indicates that a wake-up event is pending for the MPU and
258 * this bit can only be cleared if the all the wake-up events latched
259 * in the various PM_WKST_x registers have been cleared. The interrupt
260 * handler is implemented using a do-while loop so that if a wake-up
261 * event occurred during the processing of the prcm interrupt handler
262 * (setting a bit in the corresponding PM_WKST_x register and thus
263 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
264 * this would be handled.
265 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700266static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
267{
Kevin Hilmand6290a32010-04-26 14:59:09 -0700268 u32 irqenable_mpu, irqstatus_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700269 int c = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700270
Kevin Hilmand6290a32010-04-26 14:59:09 -0700271 irqenable_mpu = prm_read_mod_reg(OCP_MOD,
272 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
273 irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
274 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
275 irqstatus_mpu &= irqenable_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700276
Kevin Hilmand6290a32010-04-26 14:59:09 -0700277 do {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600278 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
279 OMAP3430_IO_ST_MASK)) {
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700280 c = _prcm_int_handle_wakeup();
281
282 /*
283 * Is the MPU PRCM interrupt handler racing with the
284 * IVA2 PRCM interrupt handler ?
285 */
286 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
287 "but no wakeup sources are marked\n");
288 } else {
289 /* XXX we need to expand our PRCM interrupt handler */
290 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
291 "no code to handle it (%08x)\n", irqstatus_mpu);
292 }
293
Jon Hunter77da2d92009-06-27 00:07:25 -0500294 prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
295 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700296
Kevin Hilmand6290a32010-04-26 14:59:09 -0700297 irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
298 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
299 irqstatus_mpu &= irqenable_mpu;
300
301 } while (irqstatus_mpu);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700302
303 return IRQ_HANDLED;
304}
305
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530306static void restore_control_register(u32 val)
307{
308 __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
309}
310
311/* Function to restore the table entry that was modified for enabling MMU */
312static void restore_table_entry(void)
313{
Manjunath Kondaiah G4d63bc12010-10-08 09:56:11 -0700314 void __iomem *scratchpad_address;
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530315 u32 previous_value, control_reg_value;
316 u32 *address;
317
318 scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
319
320 /* Get address of entry that was modified */
321 address = (u32 *)__raw_readl(scratchpad_address +
322 OMAP343X_TABLE_ADDRESS_OFFSET);
323 /* Get the previous value which needs to be restored */
324 previous_value = __raw_readl(scratchpad_address +
325 OMAP343X_TABLE_VALUE_OFFSET);
326 address = __va(address);
327 *address = previous_value;
328 flush_tlb_all();
329 control_reg_value = __raw_readl(scratchpad_address
330 + OMAP343X_CONTROL_REG_VALUE_OFFSET);
331 /* This will enable caches and prediction */
332 restore_control_register(control_reg_value);
333}
334
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530335void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700336{
337 /* Variable to tell what needs to be saved and restored
338 * in omap_sram_idle*/
339 /* save_state = 0 => Nothing to save and restored */
340 /* save_state = 1 => Only L1 and logic lost */
341 /* save_state = 2 => Only L2 lost */
342 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530343 int save_state = 0;
344 int mpu_next_state = PWRDM_POWER_ON;
345 int per_next_state = PWRDM_POWER_ON;
346 int core_next_state = PWRDM_POWER_ON;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530347 int core_prev_state, per_prev_state;
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300348 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700349
350 if (!_omap_sram_idle)
351 return;
352
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530353 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
354 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
355 pwrdm_clear_all_prev_pwrst(core_pwrdm);
356 pwrdm_clear_all_prev_pwrst(per_pwrdm);
357
Kevin Hilman8bd22942009-05-28 10:56:16 -0700358 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
359 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530360 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700361 case PWRDM_POWER_RET:
362 /* No need to save context */
363 save_state = 0;
364 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530365 case PWRDM_POWER_OFF:
366 save_state = 3;
367 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700368 default:
369 /* Invalid state */
370 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
371 return;
372 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300373 pwrdm_pre_transition();
374
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530375 /* NEON control */
376 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200377 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530378
Mike Chan40742fa2010-05-03 16:04:06 -0700379 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800380 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200381 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilmand5c47d72010-08-10 16:04:35 -0700382 if (omap3_has_io_wakeup() &&
383 (per_next_state < PWRDM_POWER_ON ||
384 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600385 prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Mike Chan40742fa2010-05-03 16:04:06 -0700386 omap3_enable_io_chain();
387 }
388
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700389 /* Block console output in case it is on one of the OMAP UARTs */
390 if (per_next_state < PWRDM_POWER_ON ||
391 core_next_state < PWRDM_POWER_ON)
392 if (try_acquire_console_sem())
393 goto console_still_active;
394
Mike Chan40742fa2010-05-03 16:04:06 -0700395 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800396 if (per_next_state < PWRDM_POWER_ON) {
Kevin Hilman658ce972008-11-04 20:50:52 -0800397 omap_uart_prepare_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530398 omap_uart_prepare_idle(3);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800399 omap2_gpio_prepare_for_idle(per_next_state);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700400 if (per_next_state == PWRDM_POWER_OFF)
Tero Kristoecf157d2008-12-01 13:17:29 +0200401 omap3_per_save_context();
Kevin Hilman658ce972008-11-04 20:50:52 -0800402 }
403
404 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530405 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530406 omap_uart_prepare_idle(0);
407 omap_uart_prepare_idle(1);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530408 if (core_next_state == PWRDM_POWER_OFF) {
409 omap3_core_save_context();
410 omap3_prcm_save_context();
411 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530412 }
Mike Chan40742fa2010-05-03 16:04:06 -0700413
Tero Kristof18cc2f2009-10-23 19:03:50 +0300414 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700415
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530416 /*
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530417 * On EMU/HS devices ROM code restores a SRDC value
418 * from scratchpad which has automatic self refresh on timeout
419 * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
420 * Hence store/restore the SDRC_POWER register here.
421 */
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300422 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
423 omap_type() != OMAP2_DEVICE_TYPE_GP &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530424 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300425 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300426
427 /*
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530428 * omap3_arm_context is the location where ARM registers
429 * get saved. The restore path then reads from this
430 * location and restores them back.
431 */
432 _omap_sram_idle(omap3_arm_context, save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700433 cpu_init();
434
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530435 /* Restore normal SDRC POWER settings */
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300436 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
437 omap_type() != OMAP2_DEVICE_TYPE_GP &&
438 core_next_state == PWRDM_POWER_OFF)
439 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
440
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530441 /* Restore table entry modified during MMU restoration */
442 if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
443 restore_table_entry();
444
Kevin Hilman658ce972008-11-04 20:50:52 -0800445 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530446 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530447 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
448 if (core_prev_state == PWRDM_POWER_OFF) {
449 omap3_core_restore_context();
450 omap3_prcm_restore_context();
451 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300452 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530453 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800454 omap_uart_resume_idle(0);
455 omap_uart_resume_idle(1);
456 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600457 prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800458 OMAP3430_GR_MOD,
459 OMAP3_PRM_VOLTCTRL_OFFSET);
460 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300461 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800462
463 /* PER */
464 if (per_next_state < PWRDM_POWER_ON) {
465 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800466 omap2_gpio_resume_after_idle();
467 if (per_prev_state == PWRDM_POWER_OFF)
Kevin Hilman658ce972008-11-04 20:50:52 -0800468 omap3_per_restore_context();
Tero Kristoecf157d2008-12-01 13:17:29 +0200469 omap_uart_resume_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530470 omap_uart_resume_idle(3);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530471 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300472
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700473 release_console_sem();
474
475console_still_active:
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200476 /* Disable IO-PAD and IO-CHAIN wakeup */
Kevin Hilman58a55592010-08-16 09:21:19 +0300477 if (omap3_has_io_wakeup() &&
478 (per_next_state < PWRDM_POWER_ON ||
479 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600480 prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200481 omap3_disable_io_chain();
482 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800483
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300484 pwrdm_post_transition();
485
Tero Kristoc16c3f62008-12-11 16:46:57 +0200486 omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700487}
488
Rajendra Nayak20b01662008-10-08 17:31:22 +0530489int omap3_can_sleep(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700490{
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700491 if (!sleep_while_idle)
492 return 0;
Kevin Hilman4af40162009-02-04 10:51:40 -0800493 if (!omap_uart_can_sleep())
494 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700495 return 1;
496}
497
Kevin Hilman8bd22942009-05-28 10:56:16 -0700498static void omap3_pm_idle(void)
499{
500 local_irq_disable();
501 local_fiq_disable();
502
503 if (!omap3_can_sleep())
504 goto out;
505
Tero Kristocf228542009-03-20 15:21:02 +0200506 if (omap_irq_pending() || need_resched())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700507 goto out;
508
509 omap_sram_idle();
510
511out:
512 local_fiq_enable();
513 local_irq_enable();
514}
515
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700516#ifdef CONFIG_SUSPEND
Tero Kristo24662112009-03-05 16:32:23 +0200517static suspend_state_t suspend_state;
518
Kevin Hilman8bd22942009-05-28 10:56:16 -0700519static int omap3_pm_prepare(void)
520{
521 disable_hlt();
522 return 0;
523}
524
525static int omap3_pm_suspend(void)
526{
527 struct power_state *pwrst;
528 int state, ret = 0;
529
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200530 if (wakeup_timer_seconds || wakeup_timer_milliseconds)
531 omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
532 wakeup_timer_milliseconds);
Kevin Hilmand7814e42009-10-06 14:30:23 -0700533
Kevin Hilman8bd22942009-05-28 10:56:16 -0700534 /* Read current next_pwrsts */
535 list_for_each_entry(pwrst, &pwrst_list, node)
536 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
537 /* Set ones wanted by suspend */
538 list_for_each_entry(pwrst, &pwrst_list, node) {
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530539 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700540 goto restore;
541 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
542 goto restore;
543 }
544
Kevin Hilman4af40162009-02-04 10:51:40 -0800545 omap_uart_prepare_suspend();
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300546 omap3_intc_suspend();
547
Kevin Hilman8bd22942009-05-28 10:56:16 -0700548 omap_sram_idle();
549
550restore:
551 /* Restore next_pwrsts */
552 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700553 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
554 if (state > pwrst->next_state) {
555 printk(KERN_INFO "Powerdomain (%s) didn't enter "
556 "target state %d\n",
557 pwrst->pwrdm->name, pwrst->next_state);
558 ret = -1;
559 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530560 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700561 }
562 if (ret)
563 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
564 else
565 printk(KERN_INFO "Successfully put all powerdomains "
566 "to target state\n");
567
568 return ret;
569}
570
Tero Kristo24662112009-03-05 16:32:23 +0200571static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700572{
573 int ret = 0;
574
Tero Kristo24662112009-03-05 16:32:23 +0200575 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700576 case PM_SUSPEND_STANDBY:
577 case PM_SUSPEND_MEM:
578 ret = omap3_pm_suspend();
579 break;
580 default:
581 ret = -EINVAL;
582 }
583
584 return ret;
585}
586
587static void omap3_pm_finish(void)
588{
589 enable_hlt();
590}
591
Tero Kristo24662112009-03-05 16:32:23 +0200592/* Hooks to enable / disable UART interrupts during suspend */
593static int omap3_pm_begin(suspend_state_t state)
594{
595 suspend_state = state;
596 omap_uart_enable_irqs(0);
597 return 0;
598}
599
600static void omap3_pm_end(void)
601{
602 suspend_state = PM_SUSPEND_ON;
603 omap_uart_enable_irqs(1);
604 return;
605}
606
Kevin Hilman8bd22942009-05-28 10:56:16 -0700607static struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200608 .begin = omap3_pm_begin,
609 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700610 .prepare = omap3_pm_prepare,
611 .enter = omap3_pm_enter,
612 .finish = omap3_pm_finish,
613 .valid = suspend_valid_only_mem,
614};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700615#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700616
Kevin Hilman1155e422008-11-25 11:48:24 -0800617
618/**
619 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
620 * retention
621 *
622 * In cases where IVA2 is activated by bootcode, it may prevent
623 * full-chip retention or off-mode because it is not idle. This
624 * function forces the IVA2 into idle state so it can go
625 * into retention/off and thus allow full-chip retention/off.
626 *
627 **/
628static void __init omap3_iva_idle(void)
629{
630 /* ensure IVA2 clock is disabled */
631 cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
632
633 /* if no clock activity, nothing else to do */
634 if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
635 OMAP3430_CLKACTIVITY_IVA2_MASK))
636 return;
637
638 /* Reset IVA2 */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600639 prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
640 OMAP3430_RST2_IVA2_MASK |
641 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700642 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800643
644 /* Enable IVA2 clock */
Kevin Hilmandfa6d6f2010-02-24 12:05:48 -0700645 cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800646 OMAP3430_IVA2_MOD, CM_FCLKEN);
647
648 /* Set IVA2 boot mode to 'idle' */
649 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
650 OMAP343X_CONTROL_IVA2_BOOTMOD);
651
652 /* Un-reset IVA2 */
Abhijit Pagare37903002010-01-26 20:12:51 -0700653 prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800654
655 /* Disable IVA2 clock */
656 cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
657
658 /* Reset IVA2 */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600659 prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
660 OMAP3430_RST2_IVA2_MASK |
661 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700662 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800663}
664
Kevin Hilman8111b222009-04-28 15:27:44 -0700665static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700666{
Kevin Hilman8111b222009-04-28 15:27:44 -0700667 u16 mask, padconf;
668
669 /* In a stand alone OMAP3430 where there is not a stacked
670 * modem for the D2D Idle Ack and D2D MStandby must be pulled
671 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
672 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
673 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
674 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
675 padconf |= mask;
676 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
677
678 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
679 padconf |= mask;
680 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
681
Kevin Hilman8bd22942009-05-28 10:56:16 -0700682 /* reset modem */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600683 prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
684 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700685 CORE_MOD, OMAP2_RM_RSTCTRL);
686 prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700687}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700688
Kevin Hilman8111b222009-04-28 15:27:44 -0700689static void __init prcm_setup_regs(void)
690{
Govindraj.Re5863682010-09-27 20:20:25 +0530691 u32 omap3630_auto_uart4_mask = cpu_is_omap3630() ?
692 OMAP3630_AUTO_UART4_MASK : 0;
693 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
694 OMAP3630_EN_UART4_MASK : 0;
695 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
696 OMAP3630_GRPSEL_UART4_MASK : 0;
697
698
Kevin Hilman8bd22942009-05-28 10:56:16 -0700699 /* XXX Reset all wkdeps. This should be done when initializing
700 * powerdomains */
701 prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
702 prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
703 prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
704 prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
705 prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
706 prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
707 if (omap_rev() > OMAP3430_REV_ES1_0) {
708 prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
709 prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
710 } else
711 prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
712
713 /*
714 * Enable interface clock autoidle for all modules.
715 * Note that in the long run this should be done by clockfw
716 */
717 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600718 OMAP3430_AUTO_MODEM_MASK |
719 OMAP3430ES2_AUTO_MMC3_MASK |
720 OMAP3430ES2_AUTO_ICR_MASK |
721 OMAP3430_AUTO_AES2_MASK |
722 OMAP3430_AUTO_SHA12_MASK |
723 OMAP3430_AUTO_DES2_MASK |
724 OMAP3430_AUTO_MMC2_MASK |
725 OMAP3430_AUTO_MMC1_MASK |
726 OMAP3430_AUTO_MSPRO_MASK |
727 OMAP3430_AUTO_HDQ_MASK |
728 OMAP3430_AUTO_MCSPI4_MASK |
729 OMAP3430_AUTO_MCSPI3_MASK |
730 OMAP3430_AUTO_MCSPI2_MASK |
731 OMAP3430_AUTO_MCSPI1_MASK |
732 OMAP3430_AUTO_I2C3_MASK |
733 OMAP3430_AUTO_I2C2_MASK |
734 OMAP3430_AUTO_I2C1_MASK |
735 OMAP3430_AUTO_UART2_MASK |
736 OMAP3430_AUTO_UART1_MASK |
737 OMAP3430_AUTO_GPT11_MASK |
738 OMAP3430_AUTO_GPT10_MASK |
739 OMAP3430_AUTO_MCBSP5_MASK |
740 OMAP3430_AUTO_MCBSP1_MASK |
741 OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
742 OMAP3430_AUTO_MAILBOXES_MASK |
743 OMAP3430_AUTO_OMAPCTRL_MASK |
744 OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
745 OMAP3430_AUTO_HSOTGUSB_MASK |
746 OMAP3430_AUTO_SAD2D_MASK |
747 OMAP3430_AUTO_SSI_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700748 CORE_MOD, CM_AUTOIDLE1);
749
750 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600751 OMAP3430_AUTO_PKA_MASK |
752 OMAP3430_AUTO_AES1_MASK |
753 OMAP3430_AUTO_RNG_MASK |
754 OMAP3430_AUTO_SHA11_MASK |
755 OMAP3430_AUTO_DES1_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700756 CORE_MOD, CM_AUTOIDLE2);
757
758 if (omap_rev() > OMAP3430_REV_ES1_0) {
759 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600760 OMAP3430_AUTO_MAD2D_MASK |
761 OMAP3430ES2_AUTO_USBTLL_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700762 CORE_MOD, CM_AUTOIDLE3);
763 }
764
765 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600766 OMAP3430_AUTO_WDT2_MASK |
767 OMAP3430_AUTO_WDT1_MASK |
768 OMAP3430_AUTO_GPIO1_MASK |
769 OMAP3430_AUTO_32KSYNC_MASK |
770 OMAP3430_AUTO_GPT12_MASK |
771 OMAP3430_AUTO_GPT1_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700772 WKUP_MOD, CM_AUTOIDLE);
773
774 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600775 OMAP3430_AUTO_DSS_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700776 OMAP3430_DSS_MOD,
777 CM_AUTOIDLE);
778
779 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600780 OMAP3430_AUTO_CAM_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700781 OMAP3430_CAM_MOD,
782 CM_AUTOIDLE);
783
784 cm_write_mod_reg(
Govindraj.Re5863682010-09-27 20:20:25 +0530785 omap3630_auto_uart4_mask |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600786 OMAP3430_AUTO_GPIO6_MASK |
787 OMAP3430_AUTO_GPIO5_MASK |
788 OMAP3430_AUTO_GPIO4_MASK |
789 OMAP3430_AUTO_GPIO3_MASK |
790 OMAP3430_AUTO_GPIO2_MASK |
791 OMAP3430_AUTO_WDT3_MASK |
792 OMAP3430_AUTO_UART3_MASK |
793 OMAP3430_AUTO_GPT9_MASK |
794 OMAP3430_AUTO_GPT8_MASK |
795 OMAP3430_AUTO_GPT7_MASK |
796 OMAP3430_AUTO_GPT6_MASK |
797 OMAP3430_AUTO_GPT5_MASK |
798 OMAP3430_AUTO_GPT4_MASK |
799 OMAP3430_AUTO_GPT3_MASK |
800 OMAP3430_AUTO_GPT2_MASK |
801 OMAP3430_AUTO_MCBSP4_MASK |
802 OMAP3430_AUTO_MCBSP3_MASK |
803 OMAP3430_AUTO_MCBSP2_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700804 OMAP3430_PER_MOD,
805 CM_AUTOIDLE);
806
807 if (omap_rev() > OMAP3430_REV_ES1_0) {
808 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600809 OMAP3430ES2_AUTO_USBHOST_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700810 OMAP3430ES2_USBHOST_MOD,
811 CM_AUTOIDLE);
812 }
813
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600814 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300815
Kevin Hilman8bd22942009-05-28 10:56:16 -0700816 /*
817 * Set all plls to autoidle. This is needed until autoidle is
818 * enabled by clockfw
819 */
820 cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
821 OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
822 cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
823 MPU_MOD,
824 CM_AUTOIDLE2);
825 cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
826 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
827 PLL_MOD,
828 CM_AUTOIDLE);
829 cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
830 PLL_MOD,
831 CM_AUTOIDLE2);
832
833 /*
834 * Enable control of expternal oscillator through
835 * sys_clkreq. In the long run clock framework should
836 * take care of this.
837 */
838 prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
839 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
840 OMAP3430_GR_MOD,
841 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
842
843 /* setup wakup source */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600844 prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
845 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700846 WKUP_MOD, PM_WKEN);
847 /* No need to write EN_IO, that is always enabled */
Paul Walmsley275f6752010-05-18 18:40:23 -0600848 prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
849 OMAP3430_GRPSEL_GPT1_MASK |
850 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700851 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
852 /* For some reason IO doesn't generate wakeup event even if
853 * it is selected to mpu wakeup goup */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600854 prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700855 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Kevin Hilman1155e422008-11-25 11:48:24 -0800856
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530857 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600858 prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530859 OMAP3430_DSS_MOD, PM_WKEN);
860
Kevin Hilmanb427f922009-10-22 14:48:13 -0700861 /* Enable wakeups in PER */
Govindraj.Re5863682010-09-27 20:20:25 +0530862 prm_write_mod_reg(omap3630_en_uart4_mask |
863 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600864 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
865 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
866 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
867 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700868 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000869 /* and allow them to wake up MPU */
Govindraj.Re5863682010-09-27 20:20:25 +0530870 prm_write_mod_reg(omap3630_grpsel_uart4_mask |
871 OMAP3430_GRPSEL_GPIO2_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600872 OMAP3430_GRPSEL_GPIO3_MASK |
873 OMAP3430_GRPSEL_GPIO4_MASK |
874 OMAP3430_GRPSEL_GPIO5_MASK |
875 OMAP3430_GRPSEL_GPIO6_MASK |
876 OMAP3430_GRPSEL_UART3_MASK |
877 OMAP3430_GRPSEL_MCBSP2_MASK |
878 OMAP3430_GRPSEL_MCBSP3_MASK |
879 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000880 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
881
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700882 /* Don't attach IVA interrupts */
883 prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
884 prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
885 prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
886 prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
887
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700888 /* Clear any pending 'reset' flags */
Abhijit Pagare37903002010-01-26 20:12:51 -0700889 prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
890 prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
891 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
892 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
893 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
894 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
895 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700896
Kevin Hilman014c46d2009-04-27 07:50:23 -0700897 /* Clear any pending PRCM interrupts */
898 prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
899
Kevin Hilman1155e422008-11-25 11:48:24 -0800900 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700901 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700902}
903
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700904void omap3_pm_off_mode_enable(int enable)
905{
906 struct power_state *pwrst;
907 u32 state;
908
909 if (enable)
910 state = PWRDM_POWER_OFF;
911 else
912 state = PWRDM_POWER_RET;
913
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530914#ifdef CONFIG_CPU_IDLE
915 omap3_cpuidle_update_states();
916#endif
917
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700918 list_for_each_entry(pwrst, &pwrst_list, node) {
919 pwrst->next_state = state;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530920 omap_set_pwrdm_state(pwrst->pwrdm, state);
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700921 }
922}
923
Tero Kristo68d47782008-11-26 12:26:24 +0200924int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
925{
926 struct power_state *pwrst;
927
928 list_for_each_entry(pwrst, &pwrst_list, node) {
929 if (pwrst->pwrdm == pwrdm)
930 return pwrst->next_state;
931 }
932 return -EINVAL;
933}
934
935int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
936{
937 struct power_state *pwrst;
938
939 list_for_each_entry(pwrst, &pwrst_list, node) {
940 if (pwrst->pwrdm == pwrdm) {
941 pwrst->next_state = state;
942 return 0;
943 }
944 }
945 return -EINVAL;
946}
947
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300948static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700949{
950 struct power_state *pwrst;
951
952 if (!pwrdm->pwrsts)
953 return 0;
954
Ming Leid3d381c2009-08-22 21:20:26 +0800955 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700956 if (!pwrst)
957 return -ENOMEM;
958 pwrst->pwrdm = pwrdm;
959 pwrst->next_state = PWRDM_POWER_RET;
960 list_add(&pwrst->node, &pwrst_list);
961
962 if (pwrdm_has_hdwr_sar(pwrdm))
963 pwrdm_enable_hdwr_sar(pwrdm);
964
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530965 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700966}
967
968/*
969 * Enable hw supervised mode for all clockdomains if it's
970 * supported. Initiate sleep transition for other clockdomains, if
971 * they are not used
972 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300973static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700974{
975 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
976 omap2_clkdm_allow_idle(clkdm);
977 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
978 atomic_read(&clkdm->usecount) == 0)
979 omap2_clkdm_sleep(clkdm);
980 return 0;
981}
982
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530983void omap_push_sram_idle(void)
984{
985 _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
986 omap34xx_cpu_suspend_sz);
Tero Kristo27d59a42008-10-13 13:15:00 +0300987 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
988 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
989 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530990}
991
Kevin Hilman7cc515f2009-06-10 09:02:25 -0700992static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700993{
994 struct power_state *pwrst, *tmp;
Paul Walmsley55ed9692010-01-26 20:12:59 -0700995 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700996 int ret;
997
998 if (!cpu_is_omap34xx())
999 return -ENODEV;
1000
1001 printk(KERN_ERR "Power Management for TI OMAP3.\n");
1002
1003 /* XXX prcm_setup_regs needs to be before enabling hw
1004 * supervised mode for powerdomains */
1005 prcm_setup_regs();
1006
1007 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
1008 (irq_handler_t)prcm_interrupt_handler,
1009 IRQF_DISABLED, "prcm", NULL);
1010 if (ret) {
1011 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
1012 INT_34XX_PRCM_MPU_IRQ);
1013 goto err1;
1014 }
1015
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001016 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001017 if (ret) {
1018 printk(KERN_ERR "Failed to setup powerdomains\n");
1019 goto err2;
1020 }
1021
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001022 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001023
1024 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
1025 if (mpu_pwrdm == NULL) {
1026 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
1027 goto err2;
1028 }
1029
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301030 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
1031 per_pwrdm = pwrdm_lookup("per_pwrdm");
1032 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +02001033 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301034
Paul Walmsley55ed9692010-01-26 20:12:59 -07001035 neon_clkdm = clkdm_lookup("neon_clkdm");
1036 mpu_clkdm = clkdm_lookup("mpu_clkdm");
1037 per_clkdm = clkdm_lookup("per_clkdm");
1038 core_clkdm = clkdm_lookup("core_clkdm");
1039
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301040 omap_push_sram_idle();
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001041#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -07001042 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001043#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -07001044
1045 pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +03001046 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001047
Paul Walmsley55ed9692010-01-26 20:12:59 -07001048 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +03001049 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
1050 omap3_secure_ram_storage =
1051 kmalloc(0x803F, GFP_KERNEL);
1052 if (!omap3_secure_ram_storage)
1053 printk(KERN_ERR "Memory allocation failed when"
1054 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +03001055
Tero Kristo9d971402008-12-12 11:20:05 +02001056 local_irq_disable();
1057 local_fiq_disable();
1058
1059 omap_dma_global_context_save();
1060 omap3_save_secure_ram_context(PWRDM_POWER_ON);
1061 omap_dma_global_context_restore();
1062
1063 local_irq_enable();
1064 local_fiq_enable();
1065 }
1066
1067 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001068err1:
1069 return ret;
1070err2:
1071 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
1072 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
1073 list_del(&pwrst->node);
1074 kfree(pwrst);
1075 }
1076 return ret;
1077}
1078
1079late_initcall(omap3_pm_init);