blob: 55567bf5ccbf5d44913f6f3c24fbe29754902845 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070029
Tony Lindgrence491cf2009-10-20 09:40:47 -070030#include <plat/sram.h>
31#include <plat/clockdomain.h>
32#include <plat/powerdomain.h>
33#include <plat/control.h>
34#include <plat/serial.h>
Rajendra Nayak61255ab2008-09-26 17:49:56 +053035#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053036#include <plat/prcm.h>
37#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000038#include <plat/dma.h>
Kevin Hilmand7814e42009-10-06 14:30:23 -070039#include <plat/dmtimer.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070040
Rajendra Nayak57f277b2008-09-26 17:49:34 +053041#include <asm/tlbflush.h>
42
Kevin Hilman8bd22942009-05-28 10:56:16 -070043#include "cm.h"
44#include "cm-regbits-34xx.h"
45#include "prm-regbits-34xx.h"
46
47#include "prm.h"
48#include "pm.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030049#include "sdrc.h"
50
51#define SDRC_POWER_AUTOCOUNT_SHIFT 8
52#define SDRC_POWER_AUTOCOUNT_MASK (0xffff << SDRC_POWER_AUTOCOUNT_SHIFT)
53#define SDRC_POWER_CLKCTRL_SHIFT 4
54#define SDRC_POWER_CLKCTRL_MASK (0x3 << SDRC_POWER_CLKCTRL_SHIFT)
55#define SDRC_SELF_REFRESH_ON_AUTOCOUNT (0x2 << SDRC_POWER_CLKCTRL_SHIFT)
Kevin Hilman8bd22942009-05-28 10:56:16 -070056
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053057/* Scratchpad offsets */
58#define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
59#define OMAP343X_TABLE_VALUE_OFFSET 0x30
60#define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
61
Kevin Hilmanc40552b2009-10-06 14:25:09 -070062u32 enable_off_mode;
63u32 sleep_while_idle;
Kevin Hilmand7814e42009-10-06 14:30:23 -070064u32 wakeup_timer_seconds;
Kevin Hilmanc40552b2009-10-06 14:25:09 -070065
Kevin Hilman8bd22942009-05-28 10:56:16 -070066struct power_state {
67 struct powerdomain *pwrdm;
68 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070069#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070070 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070071#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070072 struct list_head node;
73};
74
75static LIST_HEAD(pwrst_list);
76
77static void (*_omap_sram_idle)(u32 *addr, int save_state);
78
Tero Kristo27d59a42008-10-13 13:15:00 +030079static int (*_omap_save_secure_sram)(u32 *addr);
80
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053081static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
82static struct powerdomain *core_pwrdm, *per_pwrdm;
83
84static int set_pwrdm_state(struct powerdomain *pwrdm, u32 state);
Kevin Hilman8bd22942009-05-28 10:56:16 -070085
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053086static inline void omap3_per_save_context(void)
87{
88 omap_gpio_save_context();
89}
90
91static inline void omap3_per_restore_context(void)
92{
93 omap_gpio_restore_context();
94}
95
96static void omap3_core_save_context(void)
97{
98 u32 control_padconf_off;
99
100 /* Save the padconf registers */
101 control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
102 control_padconf_off |= START_PADCONF_SAVE;
103 omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
104 /* wait for the save to complete */
105 while (!omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
106 & PADCONF_SAVE_DONE)
107 ;
108 /* Save the Interrupt controller context */
109 omap_intc_save_context();
110 /* Save the GPMC context */
111 omap3_gpmc_save_context();
112 /* Save the system control module context, padconf already save above*/
113 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000114 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530115}
116
117static void omap3_core_restore_context(void)
118{
119 /* Restore the control module context, padconf restored by h/w */
120 omap3_control_restore_context();
121 /* Restore the GPMC context */
122 omap3_gpmc_restore_context();
123 /* Restore the interrupt controller context */
124 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000125 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530126}
127
Tero Kristo9d971402008-12-12 11:20:05 +0200128/*
129 * FIXME: This function should be called before entering off-mode after
130 * OMAP3 secure services have been accessed. Currently it is only called
131 * once during boot sequence, but this works as we are not using secure
132 * services.
133 */
Tero Kristo27d59a42008-10-13 13:15:00 +0300134static void omap3_save_secure_ram_context(u32 target_mpu_state)
135{
136 u32 ret;
137
138 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300139 /*
140 * MPU next state must be set to POWER_ON temporarily,
141 * otherwise the WFI executed inside the ROM code
142 * will hang the system.
143 */
144 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
145 ret = _omap_save_secure_sram((u32 *)
146 __pa(omap3_secure_ram_storage));
147 pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
148 /* Following is for error tracking, it should not happen */
149 if (ret) {
150 printk(KERN_ERR "save_secure_sram() returns %08x\n",
151 ret);
152 while (1)
153 ;
154 }
155 }
156}
157
Jon Hunter77da2d92009-06-27 00:07:25 -0500158/*
159 * PRCM Interrupt Handler Helper Function
160 *
161 * The purpose of this function is to clear any wake-up events latched
162 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
163 * may occur whilst attempting to clear a PM_WKST_x register and thus
164 * set another bit in this register. A while loop is used to ensure
165 * that any peripheral wake-up events occurring while attempting to
166 * clear the PM_WKST_x are detected and cleared.
167 */
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700168static int prcm_clear_mod_irqs(s16 module, u8 regs)
Jon Hunter77da2d92009-06-27 00:07:25 -0500169{
Vikram Pandita71a80772009-07-17 19:33:09 -0500170 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500171 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
172 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
173 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700174 u16 grpsel_off = (regs == 3) ?
175 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700176 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500177
178 wkst = prm_read_mod_reg(module, wkst_off);
Paul Walmsley5d805972009-07-22 10:18:07 -0700179 wkst &= prm_read_mod_reg(module, grpsel_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500180 if (wkst) {
181 iclk = cm_read_mod_reg(module, iclk_off);
182 fclk = cm_read_mod_reg(module, fclk_off);
183 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500184 clken = wkst;
185 cm_set_mod_reg_bits(clken, module, iclk_off);
186 /*
187 * For USBHOST, we don't know whether HOST1 or
188 * HOST2 woke us up, so enable both f-clocks
189 */
190 if (module == OMAP3430ES2_USBHOST_MOD)
191 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
192 cm_set_mod_reg_bits(clken, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500193 prm_write_mod_reg(wkst, module, wkst_off);
194 wkst = prm_read_mod_reg(module, wkst_off);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700195 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500196 }
197 cm_write_mod_reg(iclk, module, iclk_off);
198 cm_write_mod_reg(fclk, module, fclk_off);
199 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700200
201 return c;
202}
203
204static int _prcm_int_handle_wakeup(void)
205{
206 int c;
207
208 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
209 c += prcm_clear_mod_irqs(CORE_MOD, 1);
210 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
211 if (omap_rev() > OMAP3430_REV_ES1_0) {
212 c += prcm_clear_mod_irqs(CORE_MOD, 3);
213 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
214 }
215
216 return c;
Jon Hunter77da2d92009-06-27 00:07:25 -0500217}
218
219/*
220 * PRCM Interrupt Handler
221 *
222 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
223 * interrupts from the PRCM for the MPU. These bits must be cleared in
224 * order to clear the PRCM interrupt. The PRCM interrupt handler is
225 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
226 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
227 * register indicates that a wake-up event is pending for the MPU and
228 * this bit can only be cleared if the all the wake-up events latched
229 * in the various PM_WKST_x registers have been cleared. The interrupt
230 * handler is implemented using a do-while loop so that if a wake-up
231 * event occurred during the processing of the prcm interrupt handler
232 * (setting a bit in the corresponding PM_WKST_x register and thus
233 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
234 * this would be handled.
235 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700236static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
237{
Jon Hunter77da2d92009-06-27 00:07:25 -0500238 u32 irqstatus_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700239 int c = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700240
Jon Hunter77da2d92009-06-27 00:07:25 -0500241 do {
Jon Hunter77da2d92009-06-27 00:07:25 -0500242 irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
243 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700244
245 if (irqstatus_mpu & (OMAP3430_WKUP_ST | OMAP3430_IO_ST)) {
246 c = _prcm_int_handle_wakeup();
247
248 /*
249 * Is the MPU PRCM interrupt handler racing with the
250 * IVA2 PRCM interrupt handler ?
251 */
252 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
253 "but no wakeup sources are marked\n");
254 } else {
255 /* XXX we need to expand our PRCM interrupt handler */
256 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
257 "no code to handle it (%08x)\n", irqstatus_mpu);
258 }
259
Jon Hunter77da2d92009-06-27 00:07:25 -0500260 prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
261 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700262
Jon Hunter77da2d92009-06-27 00:07:25 -0500263 } while (prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET));
Kevin Hilman8bd22942009-05-28 10:56:16 -0700264
265 return IRQ_HANDLED;
266}
267
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530268static void restore_control_register(u32 val)
269{
270 __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
271}
272
273/* Function to restore the table entry that was modified for enabling MMU */
274static void restore_table_entry(void)
275{
276 u32 *scratchpad_address;
277 u32 previous_value, control_reg_value;
278 u32 *address;
279
280 scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
281
282 /* Get address of entry that was modified */
283 address = (u32 *)__raw_readl(scratchpad_address +
284 OMAP343X_TABLE_ADDRESS_OFFSET);
285 /* Get the previous value which needs to be restored */
286 previous_value = __raw_readl(scratchpad_address +
287 OMAP343X_TABLE_VALUE_OFFSET);
288 address = __va(address);
289 *address = previous_value;
290 flush_tlb_all();
291 control_reg_value = __raw_readl(scratchpad_address
292 + OMAP343X_CONTROL_REG_VALUE_OFFSET);
293 /* This will enable caches and prediction */
294 restore_control_register(control_reg_value);
295}
296
Kevin Hilman8bd22942009-05-28 10:56:16 -0700297static void omap_sram_idle(void)
298{
299 /* Variable to tell what needs to be saved and restored
300 * in omap_sram_idle*/
301 /* save_state = 0 => Nothing to save and restored */
302 /* save_state = 1 => Only L1 and logic lost */
303 /* save_state = 2 => Only L2 lost */
304 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530305 int save_state = 0;
306 int mpu_next_state = PWRDM_POWER_ON;
307 int per_next_state = PWRDM_POWER_ON;
308 int core_next_state = PWRDM_POWER_ON;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530309 int core_prev_state, per_prev_state;
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300310 u32 sdrc_pwr = 0;
Tero Kristoecf157d2008-12-01 13:17:29 +0200311 int per_state_modified = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700312
313 if (!_omap_sram_idle)
314 return;
315
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530316 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
317 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
318 pwrdm_clear_all_prev_pwrst(core_pwrdm);
319 pwrdm_clear_all_prev_pwrst(per_pwrdm);
320
Kevin Hilman8bd22942009-05-28 10:56:16 -0700321 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
322 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530323 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700324 case PWRDM_POWER_RET:
325 /* No need to save context */
326 save_state = 0;
327 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530328 case PWRDM_POWER_OFF:
329 save_state = 3;
330 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700331 default:
332 /* Invalid state */
333 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
334 return;
335 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300336 pwrdm_pre_transition();
337
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530338 /* NEON control */
339 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
340 set_pwrdm_state(neon_pwrdm, mpu_next_state);
341
Kevin Hilman658ce972008-11-04 20:50:52 -0800342 /* PER */
343 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200344 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilman658ce972008-11-04 20:50:52 -0800345 if (per_next_state < PWRDM_POWER_ON) {
Kevin Hilman658ce972008-11-04 20:50:52 -0800346 omap_uart_prepare_idle(2);
Tero Kristoecf157d2008-12-01 13:17:29 +0200347 omap2_gpio_prepare_for_retention();
348 if (per_next_state == PWRDM_POWER_OFF) {
349 if (core_next_state == PWRDM_POWER_ON) {
350 per_next_state = PWRDM_POWER_RET;
351 pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
352 per_state_modified = 1;
353 } else
354 omap3_per_save_context();
355 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800356 }
357
358 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530359 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530360 omap_uart_prepare_idle(0);
361 omap_uart_prepare_idle(1);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530362 if (core_next_state == PWRDM_POWER_OFF) {
363 omap3_core_save_context();
364 omap3_prcm_save_context();
365 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530366 /* Enable IO-PAD wakeup */
367 prm_set_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
368 }
Kevin Hilman8bd22942009-05-28 10:56:16 -0700369
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530370 /*
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300371 * Force SDRAM controller to self-refresh mode after timeout on
372 * autocount. This is needed on ES3.0 to avoid SDRAM controller
373 * hang-ups.
374 */
375 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
376 omap_type() != OMAP2_DEVICE_TYPE_GP &&
377 core_next_state == PWRDM_POWER_OFF) {
378 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
379 sdrc_write_reg((sdrc_pwr &
380 ~(SDRC_POWER_AUTOCOUNT_MASK|SDRC_POWER_CLKCTRL_MASK)) |
381 (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
382 SDRC_SELF_REFRESH_ON_AUTOCOUNT, SDRC_POWER);
383 }
384
385 /*
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530386 * omap3_arm_context is the location where ARM registers
387 * get saved. The restore path then reads from this
388 * location and restores them back.
389 */
390 _omap_sram_idle(omap3_arm_context, save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700391 cpu_init();
392
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300393 /* Restore normal SDRAM settings */
394 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
395 omap_type() != OMAP2_DEVICE_TYPE_GP &&
396 core_next_state == PWRDM_POWER_OFF)
397 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
398
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530399 /* Restore table entry modified during MMU restoration */
400 if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
401 restore_table_entry();
402
Kevin Hilman658ce972008-11-04 20:50:52 -0800403 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530404 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530405 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
406 if (core_prev_state == PWRDM_POWER_OFF) {
407 omap3_core_restore_context();
408 omap3_prcm_restore_context();
409 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300410 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530411 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800412 omap_uart_resume_idle(0);
413 omap_uart_resume_idle(1);
414 if (core_next_state == PWRDM_POWER_OFF)
415 prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF,
416 OMAP3430_GR_MOD,
417 OMAP3_PRM_VOLTCTRL_OFFSET);
418 }
419
420 /* PER */
421 if (per_next_state < PWRDM_POWER_ON) {
422 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman658ce972008-11-04 20:50:52 -0800423 if (per_prev_state == PWRDM_POWER_OFF)
424 omap3_per_restore_context();
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530425 omap2_gpio_resume_after_retention();
Tero Kristoecf157d2008-12-01 13:17:29 +0200426 omap_uart_resume_idle(2);
427 if (per_state_modified)
428 pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530429 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300430
Kevin Hilman658ce972008-11-04 20:50:52 -0800431 /* Disable IO-PAD wakeup */
432 if (core_next_state < PWRDM_POWER_ON)
433 prm_clear_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
434
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300435 pwrdm_post_transition();
436
Kevin Hilman8bd22942009-05-28 10:56:16 -0700437}
438
439/*
440 * Check if functional clocks are enabled before entering
441 * sleep. This function could be behind CONFIG_PM_DEBUG
442 * when all drivers are configuring their sysconfig registers
443 * properly and using their clocks properly.
444 */
445static int omap3_fclks_active(void)
446{
447 u32 fck_core1 = 0, fck_core3 = 0, fck_sgx = 0, fck_dss = 0,
448 fck_cam = 0, fck_per = 0, fck_usbhost = 0;
449
450 fck_core1 = cm_read_mod_reg(CORE_MOD,
451 CM_FCLKEN1);
452 if (omap_rev() > OMAP3430_REV_ES1_0) {
453 fck_core3 = cm_read_mod_reg(CORE_MOD,
454 OMAP3430ES2_CM_FCLKEN3);
455 fck_sgx = cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
456 CM_FCLKEN);
457 fck_usbhost = cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
458 CM_FCLKEN);
459 } else
460 fck_sgx = cm_read_mod_reg(GFX_MOD,
461 OMAP3430ES2_CM_FCLKEN3);
462 fck_dss = cm_read_mod_reg(OMAP3430_DSS_MOD,
463 CM_FCLKEN);
464 fck_cam = cm_read_mod_reg(OMAP3430_CAM_MOD,
465 CM_FCLKEN);
466 fck_per = cm_read_mod_reg(OMAP3430_PER_MOD,
467 CM_FCLKEN);
Kevin Hilman4af40162009-02-04 10:51:40 -0800468
469 /* Ignore UART clocks. These are handled by UART core (serial.c) */
470 fck_core1 &= ~(OMAP3430_EN_UART1 | OMAP3430_EN_UART2);
471 fck_per &= ~OMAP3430_EN_UART3;
472
Kevin Hilman8bd22942009-05-28 10:56:16 -0700473 if (fck_core1 | fck_core3 | fck_sgx | fck_dss |
474 fck_cam | fck_per | fck_usbhost)
475 return 1;
476 return 0;
477}
478
479static int omap3_can_sleep(void)
480{
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700481 if (!sleep_while_idle)
482 return 0;
Kevin Hilman4af40162009-02-04 10:51:40 -0800483 if (!omap_uart_can_sleep())
484 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700485 if (omap3_fclks_active())
486 return 0;
487 return 1;
488}
489
490/* This sets pwrdm state (other than mpu & core. Currently only ON &
491 * RET are supported. Function is assuming that clkdm doesn't have
492 * hw_sup mode enabled. */
493static int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
494{
495 u32 cur_state;
496 int sleep_switch = 0;
497 int ret = 0;
498
499 if (pwrdm == NULL || IS_ERR(pwrdm))
500 return -EINVAL;
501
502 while (!(pwrdm->pwrsts & (1 << state))) {
503 if (state == PWRDM_POWER_OFF)
504 return ret;
505 state--;
506 }
507
508 cur_state = pwrdm_read_next_pwrst(pwrdm);
509 if (cur_state == state)
510 return ret;
511
512 if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
513 omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
514 sleep_switch = 1;
515 pwrdm_wait_transition(pwrdm);
516 }
517
518 ret = pwrdm_set_next_pwrst(pwrdm, state);
519 if (ret) {
520 printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
521 pwrdm->name);
522 goto err;
523 }
524
525 if (sleep_switch) {
526 omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
527 pwrdm_wait_transition(pwrdm);
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300528 pwrdm_state_switch(pwrdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700529 }
530
531err:
532 return ret;
533}
534
535static void omap3_pm_idle(void)
536{
537 local_irq_disable();
538 local_fiq_disable();
539
540 if (!omap3_can_sleep())
541 goto out;
542
543 if (omap_irq_pending())
544 goto out;
545
546 omap_sram_idle();
547
548out:
549 local_fiq_enable();
550 local_irq_enable();
551}
552
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700553#ifdef CONFIG_SUSPEND
Tero Kristo24662112009-03-05 16:32:23 +0200554static suspend_state_t suspend_state;
555
Kevin Hilmand7814e42009-10-06 14:30:23 -0700556static void omap2_pm_wakeup_on_timer(u32 seconds)
557{
558 u32 tick_rate, cycles;
559
560 if (!seconds)
561 return;
562
563 tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
564 cycles = tick_rate * seconds;
565 omap_dm_timer_stop(gptimer_wakeup);
566 omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
567
568 pr_info("PM: Resume timer in %d secs (%d ticks at %d ticks/sec.)\n",
569 seconds, cycles, tick_rate);
570}
571
Kevin Hilman8bd22942009-05-28 10:56:16 -0700572static int omap3_pm_prepare(void)
573{
574 disable_hlt();
575 return 0;
576}
577
578static int omap3_pm_suspend(void)
579{
580 struct power_state *pwrst;
581 int state, ret = 0;
582
Kevin Hilmand7814e42009-10-06 14:30:23 -0700583 if (wakeup_timer_seconds)
584 omap2_pm_wakeup_on_timer(wakeup_timer_seconds);
585
Kevin Hilman8bd22942009-05-28 10:56:16 -0700586 /* Read current next_pwrsts */
587 list_for_each_entry(pwrst, &pwrst_list, node)
588 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
589 /* Set ones wanted by suspend */
590 list_for_each_entry(pwrst, &pwrst_list, node) {
591 if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
592 goto restore;
593 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
594 goto restore;
595 }
596
Kevin Hilman4af40162009-02-04 10:51:40 -0800597 omap_uart_prepare_suspend();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700598 omap_sram_idle();
599
600restore:
601 /* Restore next_pwrsts */
602 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700603 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
604 if (state > pwrst->next_state) {
605 printk(KERN_INFO "Powerdomain (%s) didn't enter "
606 "target state %d\n",
607 pwrst->pwrdm->name, pwrst->next_state);
608 ret = -1;
609 }
Jouni Hogander6c5f8032008-10-29 12:06:04 +0200610 set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700611 }
612 if (ret)
613 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
614 else
615 printk(KERN_INFO "Successfully put all powerdomains "
616 "to target state\n");
617
618 return ret;
619}
620
Tero Kristo24662112009-03-05 16:32:23 +0200621static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700622{
623 int ret = 0;
624
Tero Kristo24662112009-03-05 16:32:23 +0200625 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700626 case PM_SUSPEND_STANDBY:
627 case PM_SUSPEND_MEM:
628 ret = omap3_pm_suspend();
629 break;
630 default:
631 ret = -EINVAL;
632 }
633
634 return ret;
635}
636
637static void omap3_pm_finish(void)
638{
639 enable_hlt();
640}
641
Tero Kristo24662112009-03-05 16:32:23 +0200642/* Hooks to enable / disable UART interrupts during suspend */
643static int omap3_pm_begin(suspend_state_t state)
644{
645 suspend_state = state;
646 omap_uart_enable_irqs(0);
647 return 0;
648}
649
650static void omap3_pm_end(void)
651{
652 suspend_state = PM_SUSPEND_ON;
653 omap_uart_enable_irqs(1);
654 return;
655}
656
Kevin Hilman8bd22942009-05-28 10:56:16 -0700657static struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200658 .begin = omap3_pm_begin,
659 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700660 .prepare = omap3_pm_prepare,
661 .enter = omap3_pm_enter,
662 .finish = omap3_pm_finish,
663 .valid = suspend_valid_only_mem,
664};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700665#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700666
Kevin Hilman1155e422008-11-25 11:48:24 -0800667
668/**
669 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
670 * retention
671 *
672 * In cases where IVA2 is activated by bootcode, it may prevent
673 * full-chip retention or off-mode because it is not idle. This
674 * function forces the IVA2 into idle state so it can go
675 * into retention/off and thus allow full-chip retention/off.
676 *
677 **/
678static void __init omap3_iva_idle(void)
679{
680 /* ensure IVA2 clock is disabled */
681 cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
682
683 /* if no clock activity, nothing else to do */
684 if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
685 OMAP3430_CLKACTIVITY_IVA2_MASK))
686 return;
687
688 /* Reset IVA2 */
689 prm_write_mod_reg(OMAP3430_RST1_IVA2 |
690 OMAP3430_RST2_IVA2 |
691 OMAP3430_RST3_IVA2,
692 OMAP3430_IVA2_MOD, RM_RSTCTRL);
693
694 /* Enable IVA2 clock */
695 cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2,
696 OMAP3430_IVA2_MOD, CM_FCLKEN);
697
698 /* Set IVA2 boot mode to 'idle' */
699 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
700 OMAP343X_CONTROL_IVA2_BOOTMOD);
701
702 /* Un-reset IVA2 */
703 prm_write_mod_reg(0, OMAP3430_IVA2_MOD, RM_RSTCTRL);
704
705 /* Disable IVA2 clock */
706 cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
707
708 /* Reset IVA2 */
709 prm_write_mod_reg(OMAP3430_RST1_IVA2 |
710 OMAP3430_RST2_IVA2 |
711 OMAP3430_RST3_IVA2,
712 OMAP3430_IVA2_MOD, RM_RSTCTRL);
713}
714
Kevin Hilman8111b222009-04-28 15:27:44 -0700715static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700716{
Kevin Hilman8111b222009-04-28 15:27:44 -0700717 u16 mask, padconf;
718
719 /* In a stand alone OMAP3430 where there is not a stacked
720 * modem for the D2D Idle Ack and D2D MStandby must be pulled
721 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
722 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
723 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
724 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
725 padconf |= mask;
726 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
727
728 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
729 padconf |= mask;
730 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
731
Kevin Hilman8bd22942009-05-28 10:56:16 -0700732 /* reset modem */
733 prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON |
734 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST,
735 CORE_MOD, RM_RSTCTRL);
736 prm_write_mod_reg(0, CORE_MOD, RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700737}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700738
Kevin Hilman8111b222009-04-28 15:27:44 -0700739static void __init prcm_setup_regs(void)
740{
Kevin Hilman8bd22942009-05-28 10:56:16 -0700741 /* XXX Reset all wkdeps. This should be done when initializing
742 * powerdomains */
743 prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
744 prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
745 prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
746 prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
747 prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
748 prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
749 if (omap_rev() > OMAP3430_REV_ES1_0) {
750 prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
751 prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
752 } else
753 prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
754
755 /*
756 * Enable interface clock autoidle for all modules.
757 * Note that in the long run this should be done by clockfw
758 */
759 cm_write_mod_reg(
Kevin Hilman8111b222009-04-28 15:27:44 -0700760 OMAP3430_AUTO_MODEM |
Kevin Hilman8bd22942009-05-28 10:56:16 -0700761 OMAP3430ES2_AUTO_MMC3 |
762 OMAP3430ES2_AUTO_ICR |
763 OMAP3430_AUTO_AES2 |
764 OMAP3430_AUTO_SHA12 |
765 OMAP3430_AUTO_DES2 |
766 OMAP3430_AUTO_MMC2 |
767 OMAP3430_AUTO_MMC1 |
768 OMAP3430_AUTO_MSPRO |
769 OMAP3430_AUTO_HDQ |
770 OMAP3430_AUTO_MCSPI4 |
771 OMAP3430_AUTO_MCSPI3 |
772 OMAP3430_AUTO_MCSPI2 |
773 OMAP3430_AUTO_MCSPI1 |
774 OMAP3430_AUTO_I2C3 |
775 OMAP3430_AUTO_I2C2 |
776 OMAP3430_AUTO_I2C1 |
777 OMAP3430_AUTO_UART2 |
778 OMAP3430_AUTO_UART1 |
779 OMAP3430_AUTO_GPT11 |
780 OMAP3430_AUTO_GPT10 |
781 OMAP3430_AUTO_MCBSP5 |
782 OMAP3430_AUTO_MCBSP1 |
783 OMAP3430ES1_AUTO_FAC | /* This is es1 only */
784 OMAP3430_AUTO_MAILBOXES |
785 OMAP3430_AUTO_OMAPCTRL |
786 OMAP3430ES1_AUTO_FSHOSTUSB |
787 OMAP3430_AUTO_HSOTGUSB |
Kevin Hilman8111b222009-04-28 15:27:44 -0700788 OMAP3430_AUTO_SAD2D |
Kevin Hilman8bd22942009-05-28 10:56:16 -0700789 OMAP3430_AUTO_SSI,
790 CORE_MOD, CM_AUTOIDLE1);
791
792 cm_write_mod_reg(
793 OMAP3430_AUTO_PKA |
794 OMAP3430_AUTO_AES1 |
795 OMAP3430_AUTO_RNG |
796 OMAP3430_AUTO_SHA11 |
797 OMAP3430_AUTO_DES1,
798 CORE_MOD, CM_AUTOIDLE2);
799
800 if (omap_rev() > OMAP3430_REV_ES1_0) {
801 cm_write_mod_reg(
Kevin Hilman8111b222009-04-28 15:27:44 -0700802 OMAP3430_AUTO_MAD2D |
Kevin Hilman8bd22942009-05-28 10:56:16 -0700803 OMAP3430ES2_AUTO_USBTLL,
804 CORE_MOD, CM_AUTOIDLE3);
805 }
806
807 cm_write_mod_reg(
808 OMAP3430_AUTO_WDT2 |
809 OMAP3430_AUTO_WDT1 |
810 OMAP3430_AUTO_GPIO1 |
811 OMAP3430_AUTO_32KSYNC |
812 OMAP3430_AUTO_GPT12 |
813 OMAP3430_AUTO_GPT1 ,
814 WKUP_MOD, CM_AUTOIDLE);
815
816 cm_write_mod_reg(
817 OMAP3430_AUTO_DSS,
818 OMAP3430_DSS_MOD,
819 CM_AUTOIDLE);
820
821 cm_write_mod_reg(
822 OMAP3430_AUTO_CAM,
823 OMAP3430_CAM_MOD,
824 CM_AUTOIDLE);
825
826 cm_write_mod_reg(
827 OMAP3430_AUTO_GPIO6 |
828 OMAP3430_AUTO_GPIO5 |
829 OMAP3430_AUTO_GPIO4 |
830 OMAP3430_AUTO_GPIO3 |
831 OMAP3430_AUTO_GPIO2 |
832 OMAP3430_AUTO_WDT3 |
833 OMAP3430_AUTO_UART3 |
834 OMAP3430_AUTO_GPT9 |
835 OMAP3430_AUTO_GPT8 |
836 OMAP3430_AUTO_GPT7 |
837 OMAP3430_AUTO_GPT6 |
838 OMAP3430_AUTO_GPT5 |
839 OMAP3430_AUTO_GPT4 |
840 OMAP3430_AUTO_GPT3 |
841 OMAP3430_AUTO_GPT2 |
842 OMAP3430_AUTO_MCBSP4 |
843 OMAP3430_AUTO_MCBSP3 |
844 OMAP3430_AUTO_MCBSP2,
845 OMAP3430_PER_MOD,
846 CM_AUTOIDLE);
847
848 if (omap_rev() > OMAP3430_REV_ES1_0) {
849 cm_write_mod_reg(
850 OMAP3430ES2_AUTO_USBHOST,
851 OMAP3430ES2_USBHOST_MOD,
852 CM_AUTOIDLE);
853 }
854
855 /*
856 * Set all plls to autoidle. This is needed until autoidle is
857 * enabled by clockfw
858 */
859 cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
860 OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
861 cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
862 MPU_MOD,
863 CM_AUTOIDLE2);
864 cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
865 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
866 PLL_MOD,
867 CM_AUTOIDLE);
868 cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
869 PLL_MOD,
870 CM_AUTOIDLE2);
871
872 /*
873 * Enable control of expternal oscillator through
874 * sys_clkreq. In the long run clock framework should
875 * take care of this.
876 */
877 prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
878 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
879 OMAP3430_GR_MOD,
880 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
881
882 /* setup wakup source */
883 prm_write_mod_reg(OMAP3430_EN_IO | OMAP3430_EN_GPIO1 |
884 OMAP3430_EN_GPT1 | OMAP3430_EN_GPT12,
885 WKUP_MOD, PM_WKEN);
886 /* No need to write EN_IO, that is always enabled */
887 prm_write_mod_reg(OMAP3430_EN_GPIO1 | OMAP3430_EN_GPT1 |
888 OMAP3430_EN_GPT12,
889 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
890 /* For some reason IO doesn't generate wakeup event even if
891 * it is selected to mpu wakeup goup */
892 prm_write_mod_reg(OMAP3430_IO_EN | OMAP3430_WKUP_EN,
893 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Kevin Hilman1155e422008-11-25 11:48:24 -0800894
Kevin Hilmanb427f922009-10-22 14:48:13 -0700895 /* Enable wakeups in PER */
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000896 prm_write_mod_reg(OMAP3430_EN_GPIO2 | OMAP3430_EN_GPIO3 |
897 OMAP3430_EN_GPIO4 | OMAP3430_EN_GPIO5 |
Kevin Hilmanb427f922009-10-22 14:48:13 -0700898 OMAP3430_EN_GPIO6 | OMAP3430_EN_UART3,
899 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000900 /* and allow them to wake up MPU */
901 prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2 | OMAP3430_EN_GPIO3 |
902 OMAP3430_GRPSEL_GPIO4 | OMAP3430_EN_GPIO5 |
Kevin Hilmanb427f922009-10-22 14:48:13 -0700903 OMAP3430_GRPSEL_GPIO6 | OMAP3430_EN_UART3,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000904 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
905
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700906 /* Don't attach IVA interrupts */
907 prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
908 prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
909 prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
910 prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
911
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700912 /* Clear any pending 'reset' flags */
913 prm_write_mod_reg(0xffffffff, MPU_MOD, RM_RSTST);
914 prm_write_mod_reg(0xffffffff, CORE_MOD, RM_RSTST);
915 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, RM_RSTST);
916 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, RM_RSTST);
917 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, RM_RSTST);
918 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, RM_RSTST);
919 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, RM_RSTST);
920
Kevin Hilman014c46d2009-04-27 07:50:23 -0700921 /* Clear any pending PRCM interrupts */
922 prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
923
Kevin Hilman040fed02009-05-05 16:34:25 -0700924 /* Don't attach IVA interrupts */
925 prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
926 prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
927 prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
928 prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
929
Kevin Hilman3a07ae32009-04-27 16:14:54 -0700930 /* Clear any pending 'reset' flags */
931 prm_write_mod_reg(0xffffffff, MPU_MOD, RM_RSTST);
932 prm_write_mod_reg(0xffffffff, CORE_MOD, RM_RSTST);
933 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, RM_RSTST);
934 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, RM_RSTST);
935 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, RM_RSTST);
936 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, RM_RSTST);
937 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, RM_RSTST);
938
Kevin Hilman3a6667a2009-04-27 07:50:23 -0700939 /* Clear any pending PRCM interrupts */
940 prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
941
Kevin Hilman1155e422008-11-25 11:48:24 -0800942 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700943 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700944}
945
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700946void omap3_pm_off_mode_enable(int enable)
947{
948 struct power_state *pwrst;
949 u32 state;
950
951 if (enable)
952 state = PWRDM_POWER_OFF;
953 else
954 state = PWRDM_POWER_RET;
955
956 list_for_each_entry(pwrst, &pwrst_list, node) {
957 pwrst->next_state = state;
958 set_pwrdm_state(pwrst->pwrdm, state);
959 }
960}
961
Tero Kristo68d47782008-11-26 12:26:24 +0200962int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
963{
964 struct power_state *pwrst;
965
966 list_for_each_entry(pwrst, &pwrst_list, node) {
967 if (pwrst->pwrdm == pwrdm)
968 return pwrst->next_state;
969 }
970 return -EINVAL;
971}
972
973int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
974{
975 struct power_state *pwrst;
976
977 list_for_each_entry(pwrst, &pwrst_list, node) {
978 if (pwrst->pwrdm == pwrdm) {
979 pwrst->next_state = state;
980 return 0;
981 }
982 }
983 return -EINVAL;
984}
985
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300986static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700987{
988 struct power_state *pwrst;
989
990 if (!pwrdm->pwrsts)
991 return 0;
992
Ming Leid3d381c2009-08-22 21:20:26 +0800993 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700994 if (!pwrst)
995 return -ENOMEM;
996 pwrst->pwrdm = pwrdm;
997 pwrst->next_state = PWRDM_POWER_RET;
998 list_add(&pwrst->node, &pwrst_list);
999
1000 if (pwrdm_has_hdwr_sar(pwrdm))
1001 pwrdm_enable_hdwr_sar(pwrdm);
1002
1003 return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
1004}
1005
1006/*
1007 * Enable hw supervised mode for all clockdomains if it's
1008 * supported. Initiate sleep transition for other clockdomains, if
1009 * they are not used
1010 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001011static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -07001012{
1013 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
1014 omap2_clkdm_allow_idle(clkdm);
1015 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
1016 atomic_read(&clkdm->usecount) == 0)
1017 omap2_clkdm_sleep(clkdm);
1018 return 0;
1019}
1020
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301021void omap_push_sram_idle(void)
1022{
1023 _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
1024 omap34xx_cpu_suspend_sz);
Tero Kristo27d59a42008-10-13 13:15:00 +03001025 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
1026 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
1027 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301028}
1029
Kevin Hilman7cc515f2009-06-10 09:02:25 -07001030static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -07001031{
1032 struct power_state *pwrst, *tmp;
1033 int ret;
1034
1035 if (!cpu_is_omap34xx())
1036 return -ENODEV;
1037
1038 printk(KERN_ERR "Power Management for TI OMAP3.\n");
1039
1040 /* XXX prcm_setup_regs needs to be before enabling hw
1041 * supervised mode for powerdomains */
1042 prcm_setup_regs();
1043
1044 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
1045 (irq_handler_t)prcm_interrupt_handler,
1046 IRQF_DISABLED, "prcm", NULL);
1047 if (ret) {
1048 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
1049 INT_34XX_PRCM_MPU_IRQ);
1050 goto err1;
1051 }
1052
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001053 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001054 if (ret) {
1055 printk(KERN_ERR "Failed to setup powerdomains\n");
1056 goto err2;
1057 }
1058
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001059 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001060
1061 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
1062 if (mpu_pwrdm == NULL) {
1063 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
1064 goto err2;
1065 }
1066
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301067 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
1068 per_pwrdm = pwrdm_lookup("per_pwrdm");
1069 core_pwrdm = pwrdm_lookup("core_pwrdm");
1070
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301071 omap_push_sram_idle();
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001072#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -07001073 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001074#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -07001075
1076 pm_idle = omap3_pm_idle;
1077
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301078 pwrdm_add_wkdep(neon_pwrdm, mpu_pwrdm);
1079 /*
1080 * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
1081 * IO-pad wakeup. Otherwise it will unnecessarily waste power
1082 * waking up PER with every CORE wakeup - see
1083 * http://marc.info/?l=linux-omap&m=121852150710062&w=2
1084 */
1085 pwrdm_add_wkdep(per_pwrdm, core_pwrdm);
1086
Tero Kristo27d59a42008-10-13 13:15:00 +03001087 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
1088 omap3_secure_ram_storage =
1089 kmalloc(0x803F, GFP_KERNEL);
1090 if (!omap3_secure_ram_storage)
1091 printk(KERN_ERR "Memory allocation failed when"
1092 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +03001093
Tero Kristo9d971402008-12-12 11:20:05 +02001094 local_irq_disable();
1095 local_fiq_disable();
1096
1097 omap_dma_global_context_save();
1098 omap3_save_secure_ram_context(PWRDM_POWER_ON);
1099 omap_dma_global_context_restore();
1100
1101 local_irq_enable();
1102 local_fiq_enable();
1103 }
1104
1105 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001106err1:
1107 return ret;
1108err2:
1109 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
1110 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
1111 list_del(&pwrst->node);
1112 kfree(pwrst);
1113 }
1114 return ret;
1115}
1116
1117late_initcall(omap3_pm_init);