blob: 424faafcb85b9de74c05a1a0fdc052e602e04437 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Vladimir Barinov44d0a872007-11-14 17:07:17 +01002/*
3 * ALSA SoC TLV320AIC3X codec driver
4 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04005 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01006 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
7 *
8 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
9 *
Vladimir Barinov44d0a872007-11-14 17:07:17 +010010 * Notes:
11 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080012 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010013 *
14 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080015 * The compatibility with aic32, aic31 and aic3007 is as follows:
16 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010017 * ---------------------------------------
18 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
19 * | IN1L -> LINE1L
20 * | IN1R -> LINE1R
21 * | IN2L -> LINE2L
22 * | IN2R -> LINE2R
23 * | MIC3L/R -> N/A
24 * truncated internal functionality in
25 * accordance with documentation
26 * ---------------------------------------
27 *
28 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010029 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010030 */
31
32#include <linux/module.h>
33#include <linux/moduleparam.h>
34#include <linux/init.h>
35#include <linux/delay.h>
36#include <linux/pm.h>
37#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030038#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030039#include <linux/regulator/consumer.h>
Sachin Kamatb3b70782013-10-11 17:24:00 +053040#include <linux/of.h>
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +053041#include <linux/of_gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010043#include <sound/core.h>
44#include <sound/pcm.h>
45#include <sound/pcm_params.h>
46#include <sound/soc.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010047#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020048#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030049#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010050
51#include "tlv320aic3x.h"
52
Jarkko Nikula07779fd2010-04-26 15:49:14 +030053#define AIC3X_NUM_SUPPLIES 4
54static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
55 "IOVDD", /* I/O Voltage */
56 "DVDD", /* Digital Core Voltage */
57 "AVDD", /* Analog DAC Voltage */
58 "DRVDD", /* ADC Analog and Output Driver Voltage */
59};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010060
Jarkko Nikula414c73a2010-11-01 14:03:56 +020061static LIST_HEAD(reset_list);
62
Jarkko Nikula5a895f82010-09-20 10:39:13 +030063struct aic3x_priv;
64
65struct aic3x_disable_nb {
66 struct notifier_block nb;
67 struct aic3x_priv *aic3x;
68};
69
Vladimir Barinov44d0a872007-11-14 17:07:17 +010070/* codec private data */
71struct aic3x_priv {
Kuninori Morimoto749ad542018-01-29 04:13:54 +000072 struct snd_soc_component *component;
Mark Brown2a6fede2013-09-24 00:07:13 +010073 struct regmap *regmap;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030074 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030075 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000076 struct aic3x_setup_data *setup;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010077 unsigned int sysclk;
Peter Ujfalusi36849402014-11-10 12:27:33 +020078 unsigned int dai_fmt;
79 unsigned int tdm_delay;
Jyri Sarha3e8f5262015-09-09 21:27:46 +030080 unsigned int slot_width;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020081 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010082 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030083 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030084 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080085#define AIC3X_MODEL_3X 0
86#define AIC3X_MODEL_33 1
87#define AIC3X_MODEL_3007 2
Jyri Sarha95031122015-02-02 16:48:05 +020088#define AIC3X_MODEL_3104 3
Randolph Chung6184f102010-08-20 12:47:53 +080089 u16 model;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +053090
91 /* Selects the micbias voltage */
92 enum aic3x_micbias_voltage micbias_vg;
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +030093 /* Output Common-Mode Voltage */
94 u8 ocmv;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010095};
96
Mark Brown2a6fede2013-09-24 00:07:13 +010097static const struct reg_default aic3x_reg[] = {
98 { 0, 0x00 }, { 1, 0x00 }, { 2, 0x00 }, { 3, 0x10 },
99 { 4, 0x04 }, { 5, 0x00 }, { 6, 0x00 }, { 7, 0x00 },
100 { 8, 0x00 }, { 9, 0x00 }, { 10, 0x00 }, { 11, 0x01 },
101 { 12, 0x00 }, { 13, 0x00 }, { 14, 0x00 }, { 15, 0x80 },
102 { 16, 0x80 }, { 17, 0xff }, { 18, 0xff }, { 19, 0x78 },
103 { 20, 0x78 }, { 21, 0x78 }, { 22, 0x78 }, { 23, 0x78 },
104 { 24, 0x78 }, { 25, 0x00 }, { 26, 0x00 }, { 27, 0xfe },
105 { 28, 0x00 }, { 29, 0x00 }, { 30, 0xfe }, { 31, 0x00 },
106 { 32, 0x18 }, { 33, 0x18 }, { 34, 0x00 }, { 35, 0x00 },
107 { 36, 0x00 }, { 37, 0x00 }, { 38, 0x00 }, { 39, 0x00 },
108 { 40, 0x00 }, { 41, 0x00 }, { 42, 0x00 }, { 43, 0x80 },
109 { 44, 0x80 }, { 45, 0x00 }, { 46, 0x00 }, { 47, 0x00 },
110 { 48, 0x00 }, { 49, 0x00 }, { 50, 0x00 }, { 51, 0x04 },
111 { 52, 0x00 }, { 53, 0x00 }, { 54, 0x00 }, { 55, 0x00 },
112 { 56, 0x00 }, { 57, 0x00 }, { 58, 0x04 }, { 59, 0x00 },
113 { 60, 0x00 }, { 61, 0x00 }, { 62, 0x00 }, { 63, 0x00 },
114 { 64, 0x00 }, { 65, 0x04 }, { 66, 0x00 }, { 67, 0x00 },
115 { 68, 0x00 }, { 69, 0x00 }, { 70, 0x00 }, { 71, 0x00 },
116 { 72, 0x04 }, { 73, 0x00 }, { 74, 0x00 }, { 75, 0x00 },
117 { 76, 0x00 }, { 77, 0x00 }, { 78, 0x00 }, { 79, 0x00 },
118 { 80, 0x00 }, { 81, 0x00 }, { 82, 0x00 }, { 83, 0x00 },
119 { 84, 0x00 }, { 85, 0x00 }, { 86, 0x00 }, { 87, 0x00 },
120 { 88, 0x00 }, { 89, 0x00 }, { 90, 0x00 }, { 91, 0x00 },
121 { 92, 0x00 }, { 93, 0x00 }, { 94, 0x00 }, { 95, 0x00 },
122 { 96, 0x00 }, { 97, 0x00 }, { 98, 0x00 }, { 99, 0x00 },
123 { 100, 0x00 }, { 101, 0x00 }, { 102, 0x02 }, { 103, 0x00 },
124 { 104, 0x00 }, { 105, 0x00 }, { 106, 0x00 }, { 107, 0x00 },
125 { 108, 0x00 }, { 109, 0x00 },
126};
127
Peter Ujfalusi63c31942016-12-23 11:21:10 +0200128static bool aic3x_volatile_reg(struct device *dev, unsigned int reg)
129{
130 switch (reg) {
131 case AIC3X_RESET:
132 return true;
133 default:
134 return false;
135 }
136}
137
Mark Brown2a6fede2013-09-24 00:07:13 +0100138static const struct regmap_config aic3x_regmap = {
139 .reg_bits = 8,
140 .val_bits = 8,
141
142 .max_register = DAC_ICC_ADJ,
143 .reg_defaults = aic3x_reg,
144 .num_reg_defaults = ARRAY_SIZE(aic3x_reg),
Peter Ujfalusi63c31942016-12-23 11:21:10 +0200145
146 .volatile_reg = aic3x_volatile_reg,
147
Mark Brown2a6fede2013-09-24 00:07:13 +0100148 .cache_type = REGCACHE_RBTREE,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100149};
150
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100151#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
Lars-Peter Clausen1476f662013-06-19 19:33:53 +0200152 SOC_SINGLE_EXT(xname, reg, shift, mask, invert, \
153 snd_soc_dapm_get_volsw, snd_soc_dapm_put_volsw_aic3x)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100154
155/*
156 * All input lines are connected when !0xf and disconnected with 0xf bit field,
157 * so we have to use specific dapm_put call for input mixer
158 */
159static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
160 struct snd_ctl_elem_value *ucontrol)
161{
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000162 struct snd_soc_component *component = snd_soc_dapm_kcontrol_component(kcontrol);
163 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200164 struct soc_mixer_control *mc =
165 (struct soc_mixer_control *)kcontrol->private_value;
166 unsigned int reg = mc->reg;
167 unsigned int shift = mc->shift;
168 int max = mc->max;
169 unsigned int mask = (1 << fls(max)) - 1;
170 unsigned int invert = mc->invert;
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200171 unsigned short val;
Fabio Estevam68fb4252018-02-13 17:37:51 -0200172 struct snd_soc_dapm_update update = {};
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200173 int connect, change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100174
175 val = (ucontrol->value.integer.value[0] & mask);
176
177 mask = 0xf;
178 if (val)
179 val = mask;
180
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200181 connect = !!val;
182
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100183 if (invert)
184 val = mask - val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100185
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200186 mask <<= shift;
187 val <<= shift;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100188
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000189 change = snd_soc_component_test_bits(component, reg, mask, val);
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200190 if (change) {
191 update.kcontrol = kcontrol;
192 update.reg = reg;
193 update.mask = mask;
194 update.val = val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100195
Lars-Peter Clausen650a18a2015-05-15 12:32:57 +0200196 snd_soc_dapm_mixer_update_power(dapm, kcontrol, connect,
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200197 &update);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100198 }
199
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200200 return change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100201}
202
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530203/*
204 * mic bias power on/off share the same register bits with
205 * output voltage of mic bias. when power on mic bias, we
206 * need reclaim it to voltage value.
207 * 0x0 = Powered off
208 * 0x1 = MICBIAS output is powered to 2.0V,
209 * 0x2 = MICBIAS output is powered to 2.5V
210 * 0x3 = MICBIAS output is connected to AVDD
211 */
212static int mic_bias_event(struct snd_soc_dapm_widget *w,
213 struct snd_kcontrol *kcontrol, int event)
214{
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000215 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
216 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530217
218 switch (event) {
219 case SND_SOC_DAPM_POST_PMU:
220 /* change mic bias voltage to user defined */
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000221 snd_soc_component_update_bits(component, MICBIAS_CTRL,
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530222 MICBIAS_LEVEL_MASK,
223 aic3x->micbias_vg << MICBIAS_LEVEL_SHIFT);
224 break;
225
226 case SND_SOC_DAPM_PRE_PMD:
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000227 snd_soc_component_update_bits(component, MICBIAS_CTRL,
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530228 MICBIAS_LEVEL_MASK, 0);
229 break;
230 }
231 return 0;
232}
233
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200234static const char * const aic3x_left_dac_mux[] = {
235 "DAC_L1", "DAC_L3", "DAC_L2" };
236static SOC_ENUM_SINGLE_DECL(aic3x_left_dac_enum, DAC_LINE_MUX, 6,
237 aic3x_left_dac_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100238
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200239static const char * const aic3x_right_dac_mux[] = {
240 "DAC_R1", "DAC_R3", "DAC_R2" };
241static SOC_ENUM_SINGLE_DECL(aic3x_right_dac_enum, DAC_LINE_MUX, 4,
242 aic3x_right_dac_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100243
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200244static const char * const aic3x_left_hpcom_mux[] = {
245 "differential of HPLOUT", "constant VCM", "single-ended" };
246static SOC_ENUM_SINGLE_DECL(aic3x_left_hpcom_enum, HPLCOM_CFG, 4,
247 aic3x_left_hpcom_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100248
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200249static const char * const aic3x_right_hpcom_mux[] = {
250 "differential of HPROUT", "constant VCM", "single-ended",
251 "differential of HPLCOM", "external feedback" };
252static SOC_ENUM_SINGLE_DECL(aic3x_right_hpcom_enum, HPRCOM_CFG, 3,
253 aic3x_right_hpcom_mux);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200254
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200255static const char * const aic3x_linein_mode_mux[] = {
256 "single-ended", "differential" };
257static SOC_ENUM_SINGLE_DECL(aic3x_line1l_2_l_enum, LINE1L_2_LADC_CTRL, 7,
258 aic3x_linein_mode_mux);
259static SOC_ENUM_SINGLE_DECL(aic3x_line1l_2_r_enum, LINE1L_2_RADC_CTRL, 7,
260 aic3x_linein_mode_mux);
261static SOC_ENUM_SINGLE_DECL(aic3x_line1r_2_l_enum, LINE1R_2_LADC_CTRL, 7,
262 aic3x_linein_mode_mux);
263static SOC_ENUM_SINGLE_DECL(aic3x_line1r_2_r_enum, LINE1R_2_RADC_CTRL, 7,
264 aic3x_linein_mode_mux);
265static SOC_ENUM_SINGLE_DECL(aic3x_line2l_2_ldac_enum, LINE2L_2_LADC_CTRL, 7,
266 aic3x_linein_mode_mux);
267static SOC_ENUM_SINGLE_DECL(aic3x_line2r_2_rdac_enum, LINE2R_2_RADC_CTRL, 7,
268 aic3x_linein_mode_mux);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200269
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200270static const char * const aic3x_adc_hpf[] = {
271 "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
272static SOC_ENUM_DOUBLE_DECL(aic3x_adc_hpf_enum, AIC3X_CODEC_DFILT_CTRL, 6, 4,
273 aic3x_adc_hpf);
274
275static const char * const aic3x_agc_level[] = {
276 "-5.5dB", "-8dB", "-10dB", "-12dB",
277 "-14dB", "-17dB", "-20dB", "-24dB" };
278static SOC_ENUM_SINGLE_DECL(aic3x_lagc_level_enum, LAGC_CTRL_A, 4,
279 aic3x_agc_level);
280static SOC_ENUM_SINGLE_DECL(aic3x_ragc_level_enum, RAGC_CTRL_A, 4,
281 aic3x_agc_level);
282
283static const char * const aic3x_agc_attack[] = {
284 "8ms", "11ms", "16ms", "20ms" };
285static SOC_ENUM_SINGLE_DECL(aic3x_lagc_attack_enum, LAGC_CTRL_A, 2,
286 aic3x_agc_attack);
287static SOC_ENUM_SINGLE_DECL(aic3x_ragc_attack_enum, RAGC_CTRL_A, 2,
288 aic3x_agc_attack);
289
290static const char * const aic3x_agc_decay[] = {
291 "100ms", "200ms", "400ms", "500ms" };
292static SOC_ENUM_SINGLE_DECL(aic3x_lagc_decay_enum, LAGC_CTRL_A, 0,
293 aic3x_agc_decay);
294static SOC_ENUM_SINGLE_DECL(aic3x_ragc_decay_enum, RAGC_CTRL_A, 0,
295 aic3x_agc_decay);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200296
Misael Lopez Cruz68d66262014-11-11 10:59:01 +0200297static const char * const aic3x_poweron_time[] = {
298 "0us", "10us", "100us", "1ms", "10ms", "50ms",
299 "100ms", "200ms", "400ms", "800ms", "2s", "4s" };
300static SOC_ENUM_SINGLE_DECL(aic3x_poweron_time_enum, HPOUT_POP_REDUCTION, 4,
301 aic3x_poweron_time);
302
303static const char * const aic3x_rampup_step[] = { "0ms", "1ms", "2ms", "4ms" };
304static SOC_ENUM_SINGLE_DECL(aic3x_rampup_step_enum, HPOUT_POP_REDUCTION, 2,
305 aic3x_rampup_step);
306
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200307/*
308 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
309 */
310static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
311/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
312static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
313/*
314 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
315 * Step size is approximately 0.5 dB over most of the scale but increasing
316 * near the very low levels.
317 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
318 * but having increasing dB difference below that (and where it doesn't count
319 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
320 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
321 */
322static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
323
Saravanan Sekarbfa81302019-05-11 17:11:49 +0200324/* Output volumes. From 0 to 9 dB in 1 dB steps */
325static const DECLARE_TLV_DB_SCALE(out_tlv, 0, 100, 0);
326
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100327static const struct snd_kcontrol_new aic3x_snd_controls[] = {
328 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200329 SOC_DOUBLE_R_TLV("PCM Playback Volume",
330 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100331
Jarkko Nikula098b1712010-08-27 16:56:50 +0300332 /*
333 * Output controls that map to output mixer switches. Note these are
334 * only for swapped L-to-R and R-to-L routes. See below stereo controls
335 * for direct L-to-L and R-to-R routes.
336 */
Jarkko Nikula098b1712010-08-27 16:56:50 +0300337 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
338 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
339 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
340 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
341
Jarkko Nikula098b1712010-08-27 16:56:50 +0300342 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
343 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
344 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
345 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
346
Jarkko Nikula098b1712010-08-27 16:56:50 +0300347 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
348 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
349 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
350 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
351
Jarkko Nikula098b1712010-08-27 16:56:50 +0300352 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
353 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
354 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
355 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
356
Jarkko Nikula098b1712010-08-27 16:56:50 +0300357 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
358 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
359 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
360 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
361
Jarkko Nikula098b1712010-08-27 16:56:50 +0300362 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
363 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
364 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
365 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
366
367 /* Stereo output controls for direct L-to-L and R-to-R routes */
Jarkko Nikula098b1712010-08-27 16:56:50 +0300368 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
369 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
370 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200371 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
372 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
373 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100374
Jarkko Nikula098b1712010-08-27 16:56:50 +0300375 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
376 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
377 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200378 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
379 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
380 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100381
Jarkko Nikula098b1712010-08-27 16:56:50 +0300382 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
383 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
384 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200385 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
386 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
387 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300388
Saravanan Sekarbfa81302019-05-11 17:11:49 +0200389 /* Output pin controls */
390 SOC_DOUBLE_R_TLV("Line Playback Volume", LLOPM_CTRL, RLOPM_CTRL, 4,
391 9, 0, out_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300392 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
393 0x01, 0),
Saravanan Sekarbfa81302019-05-11 17:11:49 +0200394 SOC_DOUBLE_R_TLV("HP Playback Volume", HPLOUT_CTRL, HPROUT_CTRL, 4,
395 9, 0, out_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300396 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
397 0x01, 0),
Saravanan Sekarbfa81302019-05-11 17:11:49 +0200398 SOC_DOUBLE_R_TLV("HPCOM Playback Volume", HPLCOM_CTRL, HPRCOM_CTRL,
399 4, 9, 0, out_tlv),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300400 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100401 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100402
403 /*
404 * Note: enable Automatic input Gain Controller with care. It can
405 * adjust PGA to max value when ADC is on and will never go back.
406 */
407 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200408 SOC_ENUM("Left AGC Target level", aic3x_lagc_level_enum),
409 SOC_ENUM("Right AGC Target level", aic3x_ragc_level_enum),
410 SOC_ENUM("Left AGC Attack time", aic3x_lagc_attack_enum),
411 SOC_ENUM("Right AGC Attack time", aic3x_ragc_attack_enum),
412 SOC_ENUM("Left AGC Decay time", aic3x_lagc_decay_enum),
413 SOC_ENUM("Right AGC Decay time", aic3x_ragc_decay_enum),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100414
Jiri Prchal77444192012-07-09 09:48:44 +0200415 /* De-emphasis */
416 SOC_DOUBLE("De-emphasis Switch", AIC3X_CODEC_DFILT_CTRL, 2, 0, 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100417
418 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200419 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
420 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100421 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300422
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200423 SOC_ENUM("ADC HPF Cut-off", aic3x_adc_hpf_enum),
Misael Lopez Cruz68d66262014-11-11 10:59:01 +0200424
425 /* Pop reduction */
426 SOC_ENUM("Output Driver Power-On time", aic3x_poweron_time_enum),
427 SOC_ENUM("Output Driver Ramp-up step", aic3x_rampup_step_enum),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100428};
429
Jyri Sarha95031122015-02-02 16:48:05 +0200430/* For other than tlv320aic3104 */
431static const struct snd_kcontrol_new aic3x_extra_snd_controls[] = {
432 /*
433 * Output controls that map to output mixer switches. Note these are
434 * only for swapped L-to-R and R-to-L routes. See below stereo controls
435 * for direct L-to-L and R-to-R routes.
436 */
437 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
438 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
439
440 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
441 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
442
443 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
444 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
445
446 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
447 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
448
449 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
450 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
451
452 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
453 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
454
455 /* Stereo output controls for direct L-to-L and R-to-R routes */
456 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
457 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
458 0, 118, 1, output_stage_tlv),
459
460 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
461 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
462 0, 118, 1, output_stage_tlv),
463
464 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
465 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
466 0, 118, 1, output_stage_tlv),
467};
468
Jan Weitzel58381da2013-12-05 09:54:02 +0100469static const struct snd_kcontrol_new aic3x_mono_controls[] = {
470 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
471 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
472 0, 118, 1, output_stage_tlv),
473 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
474 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
475 0, 118, 1, output_stage_tlv),
476 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
477 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
478 0, 118, 1, output_stage_tlv),
479
480 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
Saravanan Sekarbfa81302019-05-11 17:11:49 +0200481 SOC_SINGLE_TLV("Mono Playback Volume", MONOLOPM_CTRL, 4, 9, 0,
482 out_tlv),
483
Jan Weitzel58381da2013-12-05 09:54:02 +0100484};
485
Randolph Chung6184f102010-08-20 12:47:53 +0800486/*
487 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
488 */
489static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
490
491static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
Jarkko Nikula14a95fe82012-05-28 22:09:02 +0300492 SOC_DOUBLE_TLV("Class-D Playback Volume", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
Randolph Chung6184f102010-08-20 12:47:53 +0800493
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100494/* Left DAC Mux */
495static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200496SOC_DAPM_ENUM("Route", aic3x_left_dac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100497
498/* Right DAC Mux */
499static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200500SOC_DAPM_ENUM("Route", aic3x_right_dac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100501
502/* Left HPCOM Mux */
503static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200504SOC_DAPM_ENUM("Route", aic3x_left_hpcom_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100505
506/* Right HPCOM Mux */
507static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200508SOC_DAPM_ENUM("Route", aic3x_right_hpcom_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100509
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300510/* Left Line Mixer */
511static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300512 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
513 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300514 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
515 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200516 /* Not on tlv320aic3104 */
517 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
518 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100519};
520
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300521/* Right Line Mixer */
522static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300523 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
524 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300525 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
526 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200527 /* Not on tlv320aic3104 */
528 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
529 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300530};
531
532/* Mono Mixer */
533static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
534 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
535 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
536 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
537 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
538 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
539 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
540};
541
542/* Left HP Mixer */
543static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300544 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
545 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300546 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
547 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200548 /* Not on tlv320aic3104 */
549 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
550 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300551};
552
553/* Right HP Mixer */
554static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300555 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
556 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300557 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
558 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200559 /* Not on tlv320aic3104 */
560 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
561 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300562};
563
564/* Left HPCOM Mixer */
565static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300566 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
567 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300568 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
569 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200570 /* Not on tlv320aic3104 */
571 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
572 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300573};
574
575/* Right HPCOM Mixer */
576static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300577 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
578 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300579 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
580 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200581 /* Not on tlv320aic3104 */
582 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
583 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100584};
585
586/* Left PGA Mixer */
587static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
588 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100589 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100590 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
591 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100592 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100593};
594
595/* Right PGA Mixer */
596static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
597 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100598 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100599 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100600 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100601 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
602};
603
Jyri Sarha95031122015-02-02 16:48:05 +0200604/* Left PGA Mixer for tlv320aic3104 */
605static const struct snd_kcontrol_new aic3104_left_pga_mixer_controls[] = {
606 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
607 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
608 SOC_DAPM_SINGLE_AIC3X("Mic2L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
609 SOC_DAPM_SINGLE_AIC3X("Mic2R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
610};
611
612/* Right PGA Mixer for tlv320aic3104 */
613static const struct snd_kcontrol_new aic3104_right_pga_mixer_controls[] = {
614 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
615 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
616 SOC_DAPM_SINGLE_AIC3X("Mic2L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
617 SOC_DAPM_SINGLE_AIC3X("Mic2R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
618};
619
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100620/* Left Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300621static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200622SOC_DAPM_ENUM("Route", aic3x_line1l_2_l_enum);
Jarkko Nikula404b5662011-05-26 11:37:02 +0300623static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200624SOC_DAPM_ENUM("Route", aic3x_line1l_2_r_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100625
626/* Right Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300627static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200628SOC_DAPM_ENUM("Route", aic3x_line1r_2_r_enum);
Jarkko Nikula404b5662011-05-26 11:37:02 +0300629static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200630SOC_DAPM_ENUM("Route", aic3x_line1r_2_l_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100631
632/* Left Line2 Mux */
633static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200634SOC_DAPM_ENUM("Route", aic3x_line2l_2_ldac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100635
636/* Right Line2 Mux */
637static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200638SOC_DAPM_ENUM("Route", aic3x_line2r_2_rdac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100639
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100640static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
641 /* Left DAC to Left Outputs */
642 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
643 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
644 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100645 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
646 &aic3x_left_hpcom_mux_controls),
647 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
648 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
649 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
650
651 /* Right DAC to Right Outputs */
652 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
653 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
654 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100655 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
656 &aic3x_right_hpcom_mux_controls),
657 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
658 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
659 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
660
Daniel Mack54f01912008-11-26 17:47:36 +0100661 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100662 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100663 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300664 &aic3x_left_line1l_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100665 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300666 &aic3x_left_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100667
Daniel Mack54f01912008-11-26 17:47:36 +0100668 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100669 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
670 LINE1R_2_RADC_CTRL, 2, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100671 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300672 &aic3x_right_line1l_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100673 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300674 &aic3x_right_line1r_mux_controls),
Jyri Sarha95031122015-02-02 16:48:05 +0200675
676 /* Mic Bias */
677 SND_SOC_DAPM_SUPPLY("Mic Bias", MICBIAS_CTRL, 6, 0,
678 mic_bias_event,
679 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
680
681 SND_SOC_DAPM_OUTPUT("LLOUT"),
682 SND_SOC_DAPM_OUTPUT("RLOUT"),
683 SND_SOC_DAPM_OUTPUT("HPLOUT"),
684 SND_SOC_DAPM_OUTPUT("HPROUT"),
685 SND_SOC_DAPM_OUTPUT("HPLCOM"),
686 SND_SOC_DAPM_OUTPUT("HPRCOM"),
687
688 SND_SOC_DAPM_INPUT("LINE1L"),
689 SND_SOC_DAPM_INPUT("LINE1R"),
690
691 /*
692 * Virtual output pin to detection block inside codec. This can be
693 * used to keep codec bias on if gpio or detection features are needed.
694 * Force pin on or construct a path with an input jack and mic bias
695 * widgets.
696 */
697 SND_SOC_DAPM_OUTPUT("Detection"),
698};
699
700/* For other than tlv320aic3104 */
701static const struct snd_soc_dapm_widget aic3x_extra_dapm_widgets[] = {
702 /* Inputs to Left ADC */
703 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
704 &aic3x_left_pga_mixer_controls[0],
705 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
706 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
707 &aic3x_left_line2_mux_controls),
708
709 /* Inputs to Right ADC */
710 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
711 &aic3x_right_pga_mixer_controls[0],
712 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100713 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
714 &aic3x_right_line2_mux_controls),
715
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300716 /*
717 * Not a real mic bias widget but similar function. This is for dynamic
718 * control of GPIO1 digital mic modulator clock output function when
719 * using digital mic.
720 */
721 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
722 AIC3X_GPIO1_REG, 4, 0xf,
723 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
724 AIC3X_GPIO1_FUNC_DISABLED),
725
726 /*
727 * Also similar function like mic bias. Selects digital mic with
728 * configurable oversampling rate instead of ADC converter.
729 */
730 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
731 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
732 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
733 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
734 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
735 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
736
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300737 /* Output mixers */
738 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
739 &aic3x_left_line_mixer_controls[0],
740 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
741 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
742 &aic3x_right_line_mixer_controls[0],
743 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300744 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
745 &aic3x_left_hp_mixer_controls[0],
746 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
747 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
748 &aic3x_right_hp_mixer_controls[0],
749 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
750 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
751 &aic3x_left_hpcom_mixer_controls[0],
752 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
753 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
754 &aic3x_right_hpcom_mixer_controls[0],
755 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100756
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100757 SND_SOC_DAPM_INPUT("MIC3L"),
758 SND_SOC_DAPM_INPUT("MIC3R"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100759 SND_SOC_DAPM_INPUT("LINE2L"),
760 SND_SOC_DAPM_INPUT("LINE2R"),
Jyri Sarha95031122015-02-02 16:48:05 +0200761};
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300762
Jyri Sarha95031122015-02-02 16:48:05 +0200763/* For tlv320aic3104 */
764static const struct snd_soc_dapm_widget aic3104_extra_dapm_widgets[] = {
765 /* Inputs to Left ADC */
766 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
767 &aic3104_left_pga_mixer_controls[0],
768 ARRAY_SIZE(aic3104_left_pga_mixer_controls)),
769
770 /* Inputs to Right ADC */
771 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
772 &aic3104_right_pga_mixer_controls[0],
773 ARRAY_SIZE(aic3104_right_pga_mixer_controls)),
774
775 /* Output mixers */
776 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
777 &aic3x_left_line_mixer_controls[0],
778 ARRAY_SIZE(aic3x_left_line_mixer_controls) - 2),
779 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
780 &aic3x_right_line_mixer_controls[0],
781 ARRAY_SIZE(aic3x_right_line_mixer_controls) - 2),
782 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
783 &aic3x_left_hp_mixer_controls[0],
784 ARRAY_SIZE(aic3x_left_hp_mixer_controls) - 2),
785 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
786 &aic3x_right_hp_mixer_controls[0],
787 ARRAY_SIZE(aic3x_right_hp_mixer_controls) - 2),
788 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
789 &aic3x_left_hpcom_mixer_controls[0],
790 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls) - 2),
791 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
792 &aic3x_right_hpcom_mixer_controls[0],
793 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls) - 2),
794
795 SND_SOC_DAPM_INPUT("MIC2L"),
796 SND_SOC_DAPM_INPUT("MIC2R"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100797};
798
Jan Weitzel58381da2013-12-05 09:54:02 +0100799static const struct snd_soc_dapm_widget aic3x_dapm_mono_widgets[] = {
800 /* Mono Output */
801 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
802
803 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
804 &aic3x_mono_mixer_controls[0],
805 ARRAY_SIZE(aic3x_mono_mixer_controls)),
806
807 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
808};
809
Randolph Chung6184f102010-08-20 12:47:53 +0800810static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
811 /* Class-D outputs */
812 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
813 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
814
815 SND_SOC_DAPM_OUTPUT("SPOP"),
816 SND_SOC_DAPM_OUTPUT("SPOM"),
817};
818
Mark Brownd0cc0d32008-05-13 14:55:22 +0200819static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100820 /* Left Input */
821 {"Left Line1L Mux", "single-ended", "LINE1L"},
822 {"Left Line1L Mux", "differential", "LINE1L"},
Peter Ujfalusi6b2afee2013-10-07 11:59:19 +0300823 {"Left Line1R Mux", "single-ended", "LINE1R"},
824 {"Left Line1R Mux", "differential", "LINE1R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100825
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100826 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100827 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100828
829 {"Left ADC", NULL, "Left PGA Mixer"},
830
831 /* Right Input */
832 {"Right Line1R Mux", "single-ended", "LINE1R"},
833 {"Right Line1R Mux", "differential", "LINE1R"},
Peter Ujfalusi6b2afee2013-10-07 11:59:19 +0300834 {"Right Line1L Mux", "single-ended", "LINE1L"},
835 {"Right Line1L Mux", "differential", "LINE1L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100836
Daniel Mack54f01912008-11-26 17:47:36 +0100837 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100838 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100839
840 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300841
842 /* Left DAC Output */
843 {"Left DAC Mux", "DAC_L1", "Left DAC"},
844 {"Left DAC Mux", "DAC_L2", "Left DAC"},
845 {"Left DAC Mux", "DAC_L3", "Left DAC"},
846
847 /* Right DAC Output */
848 {"Right DAC Mux", "DAC_R1", "Right DAC"},
849 {"Right DAC Mux", "DAC_R2", "Right DAC"},
850 {"Right DAC Mux", "DAC_R3", "Right DAC"},
851
852 /* Left Line Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300853 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
854 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300855 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
856 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
857
858 {"Left Line Out", NULL, "Left Line Mixer"},
859 {"Left Line Out", NULL, "Left DAC Mux"},
860 {"LLOUT", NULL, "Left Line Out"},
861
862 /* Right Line Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300863 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
864 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300865 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
866 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
867
868 {"Right Line Out", NULL, "Right Line Mixer"},
869 {"Right Line Out", NULL, "Right DAC Mux"},
870 {"RLOUT", NULL, "Right Line Out"},
871
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300872 /* Left HP Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300873 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
874 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300875 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
876 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
877
878 {"Left HP Out", NULL, "Left HP Mixer"},
879 {"Left HP Out", NULL, "Left DAC Mux"},
880 {"HPLOUT", NULL, "Left HP Out"},
881
882 /* Right HP Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300883 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
884 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300885 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
886 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
887
888 {"Right HP Out", NULL, "Right HP Mixer"},
889 {"Right HP Out", NULL, "Right DAC Mux"},
890 {"HPROUT", NULL, "Right HP Out"},
891
892 /* Left HPCOM Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300893 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
894 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300895 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
896 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
897
898 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
899 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
900 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
901 {"Left HP Com", NULL, "Left HPCOM Mux"},
902 {"HPLCOM", NULL, "Left HP Com"},
903
904 /* Right HPCOM Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300905 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
906 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300907 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
908 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
909
910 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
911 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
912 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
913 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
914 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
915 {"Right HP Com", NULL, "Right HPCOM Mux"},
916 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100917};
918
Jyri Sarha95031122015-02-02 16:48:05 +0200919/* For other than tlv320aic3104 */
920static const struct snd_soc_dapm_route intercon_extra[] = {
921 /* Left Input */
922 {"Left Line2L Mux", "single-ended", "LINE2L"},
923 {"Left Line2L Mux", "differential", "LINE2L"},
924
925 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
926 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
927 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
928
929 {"Left ADC", NULL, "GPIO1 dmic modclk"},
930
931 /* Right Input */
932 {"Right Line2R Mux", "single-ended", "LINE2R"},
933 {"Right Line2R Mux", "differential", "LINE2R"},
934
935 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
936 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
937 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
938
939 {"Right ADC", NULL, "GPIO1 dmic modclk"},
940
941 /*
942 * Logical path between digital mic enable and GPIO1 modulator clock
943 * output function
944 */
945 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
946 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
947 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
948
949 /* Left Line Output */
950 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
951 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
952
953 /* Right Line Output */
954 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
955 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
956
957 /* Left HP Output */
958 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
959 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
960
961 /* Right HP Output */
962 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
963 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
964
965 /* Left HPCOM Output */
966 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
967 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
968
969 /* Right HPCOM Output */
970 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
971 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
972};
973
Jyri Sarhab8255932015-02-04 12:15:46 +0200974/* For tlv320aic3104 */
Jyri Sarha95031122015-02-02 16:48:05 +0200975static const struct snd_soc_dapm_route intercon_extra_3104[] = {
976 /* Left Input */
977 {"Left PGA Mixer", "Mic2L Switch", "MIC2L"},
978 {"Left PGA Mixer", "Mic2R Switch", "MIC2R"},
979
980 /* Right Input */
981 {"Right PGA Mixer", "Mic2L Switch", "MIC2L"},
982 {"Right PGA Mixer", "Mic2R Switch", "MIC2R"},
983};
984
Jan Weitzel58381da2013-12-05 09:54:02 +0100985static const struct snd_soc_dapm_route intercon_mono[] = {
986 /* Mono Output */
987 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
988 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
989 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
990 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
991 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
992 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
993 {"Mono Out", NULL, "Mono Mixer"},
994 {"MONO_LOUT", NULL, "Mono Out"},
995};
996
Randolph Chung6184f102010-08-20 12:47:53 +0800997static const struct snd_soc_dapm_route intercon_3007[] = {
998 /* Class-D outputs */
999 {"Left Class-D Out", NULL, "Left Line Out"},
1000 {"Right Class-D Out", NULL, "Left Line Out"},
1001 {"SPOP", NULL, "Left Class-D Out"},
1002 {"SPOM", NULL, "Right Class-D Out"},
1003};
1004
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001005static int aic3x_add_widgets(struct snd_soc_component *component)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001006{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001007 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1008 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Randolph Chung6184f102010-08-20 12:47:53 +08001009
Jan Weitzel58381da2013-12-05 09:54:02 +01001010 switch (aic3x->model) {
1011 case AIC3X_MODEL_3X:
1012 case AIC3X_MODEL_33:
Jyri Sarha95031122015-02-02 16:48:05 +02001013 snd_soc_dapm_new_controls(dapm, aic3x_extra_dapm_widgets,
1014 ARRAY_SIZE(aic3x_extra_dapm_widgets));
1015 snd_soc_dapm_add_routes(dapm, intercon_extra,
1016 ARRAY_SIZE(intercon_extra));
Jan Weitzel58381da2013-12-05 09:54:02 +01001017 snd_soc_dapm_new_controls(dapm, aic3x_dapm_mono_widgets,
1018 ARRAY_SIZE(aic3x_dapm_mono_widgets));
1019 snd_soc_dapm_add_routes(dapm, intercon_mono,
1020 ARRAY_SIZE(intercon_mono));
1021 break;
1022 case AIC3X_MODEL_3007:
Jyri Sarha95031122015-02-02 16:48:05 +02001023 snd_soc_dapm_new_controls(dapm, aic3x_extra_dapm_widgets,
1024 ARRAY_SIZE(aic3x_extra_dapm_widgets));
1025 snd_soc_dapm_add_routes(dapm, intercon_extra,
1026 ARRAY_SIZE(intercon_extra));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001027 snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
Randolph Chung6184f102010-08-20 12:47:53 +08001028 ARRAY_SIZE(aic3007_dapm_widgets));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001029 snd_soc_dapm_add_routes(dapm, intercon_3007,
1030 ARRAY_SIZE(intercon_3007));
Jan Weitzel58381da2013-12-05 09:54:02 +01001031 break;
Jyri Sarha95031122015-02-02 16:48:05 +02001032 case AIC3X_MODEL_3104:
1033 snd_soc_dapm_new_controls(dapm, aic3104_extra_dapm_widgets,
1034 ARRAY_SIZE(aic3104_extra_dapm_widgets));
1035 snd_soc_dapm_add_routes(dapm, intercon_extra_3104,
1036 ARRAY_SIZE(intercon_extra_3104));
1037 break;
Randolph Chung6184f102010-08-20 12:47:53 +08001038 }
1039
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001040 return 0;
1041}
1042
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001043static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001044 struct snd_pcm_hw_params *params,
1045 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001046{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001047 struct snd_soc_component *component = dai->component;
1048 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001049 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +01001050 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
1051 u16 d, pll_d = 1;
Peter Meerwald255173b2009-12-14 14:44:56 +01001052 int clk;
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001053 int width = aic3x->slot_width;
1054
1055 if (!width)
1056 width = params_width(params);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001057
1058 /* select data word length */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001059 data = snd_soc_component_read32(component, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001060 switch (width) {
Mark Brown3e3e2922014-07-31 12:48:36 +01001061 case 16:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001062 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001063 case 20:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001064 data |= (0x01 << 4);
1065 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001066 case 24:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001067 data |= (0x02 << 4);
1068 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001069 case 32:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001070 data |= (0x03 << 4);
1071 break;
1072 }
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001073 snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001074
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001075 /* Fsref can be 44100 or 48000 */
1076 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
1077
1078 /* Try to find a value for Q which allows us to bypass the PLL and
1079 * generate CODEC_CLK directly. */
1080 for (pll_q = 2; pll_q < 18; pll_q++)
1081 if (aic3x->sysclk / (128 * pll_q) == fsref) {
1082 bypass_pll = 1;
1083 break;
1084 }
1085
1086 if (bypass_pll) {
1087 pll_q &= 0xf;
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001088 snd_soc_component_write(component, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
1089 snd_soc_component_write(component, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -04001090 /* disable PLL if it is bypassed */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001091 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG, PLL_ENABLE, 0);
Chaithrika U S06c71282009-07-22 07:45:04 -04001092
1093 } else {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001094 snd_soc_component_write(component, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -04001095 /* enable PLL when it is used */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001096 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
Axel Lin9c173d12011-10-26 22:13:17 +08001097 PLL_ENABLE, PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -04001098 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001099
1100 /* Route Left DAC to left channel input and
1101 * right DAC to right channel input */
1102 data = (LDAC2LCH | RDAC2RCH);
1103 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
1104 if (params_rate(params) >= 64000)
1105 data |= DUAL_RATE_MODE;
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001106 snd_soc_component_write(component, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001107
1108 /* codec sample rate select */
1109 data = (fsref * 20) / params_rate(params);
1110 if (params_rate(params) < 64000)
1111 data /= 2;
1112 data /= 5;
1113 data -= 2;
1114 data |= (data << 4);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001115 snd_soc_component_write(component, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001116
1117 if (bypass_pll)
1118 return 0;
1119
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001120 /* Use PLL, compute appropriate setup for j, d, r and p, the closest
Peter Meerwald255173b2009-12-14 14:44:56 +01001121 * one wins the game. Try with d==0 first, next with d!=0.
1122 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001123 * The sysclk is divided by 1000 to prevent integer overflows.
1124 */
Peter Meerwald255173b2009-12-14 14:44:56 +01001125
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001126 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
1127
1128 for (r = 1; r <= 16; r++)
1129 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +01001130 for (j = 4; j <= 55; j++) {
1131 /* This is actually 1000*((j+(d/10000))*r)/p
1132 * The term had to be converted to get
1133 * rid of the division by 10000; d = 0 here
1134 */
Mark Brown5baf8312010-01-02 13:13:42 +00001135 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001136
Peter Meerwald255173b2009-12-14 14:44:56 +01001137 /* Check whether this values get closer than
1138 * the best ones we had before
1139 */
Mark Brown5baf8312010-01-02 13:13:42 +00001140 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +01001141 abs(codec_clk - last_clk)) {
1142 pll_j = j; pll_d = 0;
1143 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +00001144 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +01001145 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001146
Peter Meerwald255173b2009-12-14 14:44:56 +01001147 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +00001148 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +01001149 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001150 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001151 }
1152
Peter Meerwald255173b2009-12-14 14:44:56 +01001153 /* try with d != 0 */
1154 for (p = 1; p <= 8; p++) {
1155 j = codec_clk * p / 1000;
1156
1157 if (j < 4 || j > 11)
1158 continue;
1159
1160 /* do not use codec_clk here since we'd loose precision */
1161 d = ((2048 * p * fsref) - j * aic3x->sysclk)
1162 * 100 / (aic3x->sysclk/100);
1163
1164 clk = (10000 * j + d) / (10 * p);
1165
1166 /* check whether this values get closer than the best
1167 * ones we had before */
1168 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
1169 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
1170 last_clk = clk;
1171 }
1172
1173 /* Early exit for exact matches */
1174 if (clk == codec_clk)
1175 goto found;
1176 }
1177
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001178 if (last_clk == 0) {
1179 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
1180 return -EINVAL;
1181 }
1182
Peter Meerwald255173b2009-12-14 14:44:56 +01001183found:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001184 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG, PLLP_MASK, pll_p);
1185 snd_soc_component_write(component, AIC3X_OVRF_STATUS_AND_PLLR_REG,
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001186 pll_r << PLLR_SHIFT);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001187 snd_soc_component_write(component, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
1188 snd_soc_component_write(component, AIC3X_PLL_PROGC_REG,
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001189 (pll_d >> 6) << PLLD_MSB_SHIFT);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001190 snd_soc_component_write(component, AIC3X_PLL_PROGD_REG,
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001191 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001192
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001193 return 0;
1194}
1195
Peter Ujfalusi36849402014-11-10 12:27:33 +02001196static int aic3x_prepare(struct snd_pcm_substream *substream,
1197 struct snd_soc_dai *dai)
1198{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001199 struct snd_soc_component *component = dai->component;
1200 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001201 int delay = 0;
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001202 int width = aic3x->slot_width;
1203
1204 if (!width)
1205 width = substream->runtime->sample_bits;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001206
1207 /* TDM slot selection only valid in DSP_A/_B mode */
1208 if (aic3x->dai_fmt == SND_SOC_DAIFMT_DSP_A)
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001209 delay += (aic3x->tdm_delay*width + 1);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001210 else if (aic3x->dai_fmt == SND_SOC_DAIFMT_DSP_B)
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001211 delay += aic3x->tdm_delay*width;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001212
1213 /* Configure data delay */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001214 snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLC, delay);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001215
1216 return 0;
1217}
1218
Liam Girdwoode550e172008-07-07 16:07:52 +01001219static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001220{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001221 struct snd_soc_component *component = dai->component;
1222 u8 ldac_reg = snd_soc_component_read32(component, LDAC_VOL) & ~MUTE_ON;
1223 u8 rdac_reg = snd_soc_component_read32(component, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001224
1225 if (mute) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001226 snd_soc_component_write(component, LDAC_VOL, ldac_reg | MUTE_ON);
1227 snd_soc_component_write(component, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001228 } else {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001229 snd_soc_component_write(component, LDAC_VOL, ldac_reg);
1230 snd_soc_component_write(component, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001231 }
1232
1233 return 0;
1234}
1235
Liam Girdwoode550e172008-07-07 16:07:52 +01001236static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001237 int clk_id, unsigned int freq, int dir)
1238{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001239 struct snd_soc_component *component = codec_dai->component;
1240 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001241
Jiri Prchala1f34af2012-07-10 14:36:58 +02001242 /* set clock on MCLK or GPIO2 or BCLK */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001243 snd_soc_component_update_bits(component, AIC3X_CLKGEN_CTRL_REG, PLLCLK_IN_MASK,
Jiri Prchala1f34af2012-07-10 14:36:58 +02001244 clk_id << PLLCLK_IN_SHIFT);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001245 snd_soc_component_update_bits(component, AIC3X_CLKGEN_CTRL_REG, CLKDIV_IN_MASK,
Jiri Prchala1f34af2012-07-10 14:36:58 +02001246 clk_id << CLKDIV_IN_SHIFT);
1247
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001248 aic3x->sysclk = freq;
1249 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001250}
1251
Liam Girdwoode550e172008-07-07 16:07:52 +01001252static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001253 unsigned int fmt)
1254{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001255 struct snd_soc_component *component = codec_dai->component;
1256 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Jarkko Nikula81971a12008-06-25 14:58:45 +03001257 u8 iface_areg, iface_breg;
1258
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001259 iface_areg = snd_soc_component_read32(component, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1260 iface_breg = snd_soc_component_read32(component, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001261
1262 /* set master/slave audio interface */
1263 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1264 case SND_SOC_DAIFMT_CBM_CFM:
1265 aic3x->master = 1;
1266 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1267 break;
1268 case SND_SOC_DAIFMT_CBS_CFS:
1269 aic3x->master = 0;
Axel Lin68e47982011-10-27 16:38:42 +08001270 iface_areg &= ~(BIT_CLK_MASTER | WORD_CLK_MASTER);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001271 break;
Peter Ujfalusi46475982018-11-20 14:42:53 +02001272 case SND_SOC_DAIFMT_CBM_CFS:
1273 aic3x->master = 1;
1274 iface_areg |= BIT_CLK_MASTER;
1275 iface_areg &= ~WORD_CLK_MASTER;
1276 break;
1277 case SND_SOC_DAIFMT_CBS_CFM:
1278 aic3x->master = 1;
1279 iface_areg |= WORD_CLK_MASTER;
1280 iface_areg &= ~BIT_CLK_MASTER;
1281 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001282 default:
1283 return -EINVAL;
1284 }
1285
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001286 /*
1287 * match both interface format and signal polarities since they
1288 * are fixed
1289 */
1290 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1291 SND_SOC_DAIFMT_INV_MASK)) {
1292 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001293 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001294 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001295 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001296 iface_breg |= (0x01 << 6);
1297 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001298 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001299 iface_breg |= (0x02 << 6);
1300 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001301 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001302 iface_breg |= (0x03 << 6);
1303 break;
1304 default:
1305 return -EINVAL;
1306 }
1307
Peter Ujfalusi36849402014-11-10 12:27:33 +02001308 aic3x->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
1309
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001310 /* set iface */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001311 snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLA, iface_areg);
1312 snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLB, iface_breg);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001313
1314 return 0;
1315}
1316
1317static int aic3x_set_dai_tdm_slot(struct snd_soc_dai *codec_dai,
1318 unsigned int tx_mask, unsigned int rx_mask,
1319 int slots, int slot_width)
1320{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001321 struct snd_soc_component *component = codec_dai->component;
1322 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001323 unsigned int lsb;
1324
1325 if (tx_mask != rx_mask) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001326 dev_err(component->dev, "tx and rx masks must be symmetric\n");
Peter Ujfalusi36849402014-11-10 12:27:33 +02001327 return -EINVAL;
1328 }
1329
1330 if (unlikely(!tx_mask)) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001331 dev_err(component->dev, "tx and rx masks need to be non 0\n");
Peter Ujfalusi36849402014-11-10 12:27:33 +02001332 return -EINVAL;
1333 }
1334
1335 /* TDM based on DSP mode requires slots to be adjacent */
1336 lsb = __ffs(tx_mask);
1337 if ((lsb + 1) != __fls(tx_mask)) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001338 dev_err(component->dev, "Invalid mask, slots must be adjacent\n");
Peter Ujfalusi36849402014-11-10 12:27:33 +02001339 return -EINVAL;
1340 }
1341
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001342 switch (slot_width) {
1343 case 16:
1344 case 20:
1345 case 24:
1346 case 32:
1347 break;
1348 default:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001349 dev_err(component->dev, "Unsupported slot width %d\n", slot_width);
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001350 return -EINVAL;
1351 }
1352
1353
1354 aic3x->tdm_delay = lsb;
1355 aic3x->slot_width = slot_width;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001356
1357 /* DOUT in high-impedance on inactive bit clocks */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001358 snd_soc_component_update_bits(component, AIC3X_ASD_INTF_CTRLA,
Peter Ujfalusi36849402014-11-10 12:27:33 +02001359 DOUT_TRISTATE, DOUT_TRISTATE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001360
1361 return 0;
1362}
1363
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001364static int aic3x_regulator_event(struct notifier_block *nb,
1365 unsigned long event, void *data)
1366{
1367 struct aic3x_disable_nb *disable_nb =
1368 container_of(nb, struct aic3x_disable_nb, nb);
1369 struct aic3x_priv *aic3x = disable_nb->aic3x;
1370
1371 if (event & REGULATOR_EVENT_DISABLE) {
1372 /*
1373 * Put codec to reset and require cache sync as at least one
1374 * of the supplies was disabled
1375 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001376 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001377 gpio_set_value(aic3x->gpio_reset, 0);
Mark Brown2a6fede2013-09-24 00:07:13 +01001378 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001379 }
1380
1381 return 0;
1382}
1383
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001384static int aic3x_set_power(struct snd_soc_component *component, int power)
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001385{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001386 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001387 unsigned int pll_c, pll_d;
Mark Brown2a6fede2013-09-24 00:07:13 +01001388 int ret;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001389
1390 if (power) {
1391 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1392 aic3x->supplies);
1393 if (ret)
1394 goto out;
1395 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001396
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001397 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001398 udelay(1);
1399 gpio_set_value(aic3x->gpio_reset, 1);
1400 }
1401
1402 /* Sync reg_cache with the hardware */
Mark Brown2a6fede2013-09-24 00:07:13 +01001403 regcache_cache_only(aic3x->regmap, false);
1404 regcache_sync(aic3x->regmap);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001405
1406 /* Rewrite paired PLL D registers in case cached sync skipped
1407 * writing one of them and thus caused other one also not
1408 * being written
1409 */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001410 pll_c = snd_soc_component_read32(component, AIC3X_PLL_PROGC_REG);
1411 pll_d = snd_soc_component_read32(component, AIC3X_PLL_PROGD_REG);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001412 if (pll_c == aic3x_reg[AIC3X_PLL_PROGC_REG].def ||
1413 pll_d == aic3x_reg[AIC3X_PLL_PROGD_REG].def) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001414 snd_soc_component_write(component, AIC3X_PLL_PROGC_REG, pll_c);
1415 snd_soc_component_write(component, AIC3X_PLL_PROGD_REG, pll_d);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001416 }
Peter Ujfalusi03303da2016-12-23 11:21:11 +02001417
1418 /*
1419 * Delay is needed to reduce pop-noise after syncing back the
1420 * registers
1421 */
1422 mdelay(50);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001423 } else {
Jarkko Nikula9fb352b2011-05-20 16:52:38 +03001424 /*
1425 * Do soft reset to this codec instance in order to clear
1426 * possible VDD leakage currents in case the supply regulators
1427 * remain on
1428 */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001429 snd_soc_component_write(component, AIC3X_RESET, SOFT_RESET);
Mark Brown2a6fede2013-09-24 00:07:13 +01001430 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001431 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001432 /* HW writes are needless when bias is off */
Mark Brown2a6fede2013-09-24 00:07:13 +01001433 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001434 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1435 aic3x->supplies);
1436 }
1437out:
1438 return ret;
1439}
1440
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001441static int aic3x_set_bias_level(struct snd_soc_component *component,
Mark Brown0be98982008-05-19 12:31:28 +02001442 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001443{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001444 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001445
Mark Brown0be98982008-05-19 12:31:28 +02001446 switch (level) {
1447 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001448 break;
1449 case SND_SOC_BIAS_PREPARE:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001450 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_STANDBY &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001451 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001452 /* enable pll */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001453 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
Axel Lin9c173d12011-10-26 22:13:17 +08001454 PLL_ENABLE, PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001455 }
1456 break;
Mark Brown0be98982008-05-19 12:31:28 +02001457 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001458 if (!aic3x->power)
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001459 aic3x_set_power(component, 1);
1460 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_PREPARE &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001461 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001462 /* disable pll */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001463 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
Axel Lin9c173d12011-10-26 22:13:17 +08001464 PLL_ENABLE, 0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001465 }
1466 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001467 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001468 if (aic3x->power)
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001469 aic3x_set_power(component, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001470 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001471 }
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001472
1473 return 0;
1474}
1475
1476#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1477#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
Peter Ujfalusi2a11a102014-06-26 08:06:56 +03001478 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE | \
1479 SNDRV_PCM_FMTBIT_S32_LE)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001480
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001481static const struct snd_soc_dai_ops aic3x_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +08001482 .hw_params = aic3x_hw_params,
Peter Ujfalusi36849402014-11-10 12:27:33 +02001483 .prepare = aic3x_prepare,
Eric Miao6335d052009-03-03 09:41:00 +08001484 .digital_mute = aic3x_mute,
1485 .set_sysclk = aic3x_set_dai_sysclk,
1486 .set_fmt = aic3x_set_dai_fmt,
Peter Ujfalusi36849402014-11-10 12:27:33 +02001487 .set_tdm_slot = aic3x_set_dai_tdm_slot,
Eric Miao6335d052009-03-03 09:41:00 +08001488};
1489
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001490static struct snd_soc_dai_driver aic3x_dai = {
1491 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001492 .playback = {
1493 .stream_name = "Playback",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001494 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001495 .channels_max = 2,
1496 .rates = AIC3X_RATES,
1497 .formats = AIC3X_FORMATS,},
1498 .capture = {
1499 .stream_name = "Capture",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001500 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001501 .channels_max = 2,
1502 .rates = AIC3X_RATES,
1503 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001504 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001505 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001506};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001507
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001508static void aic3x_mono_init(struct snd_soc_component *component)
Jan Weitzel58381da2013-12-05 09:54:02 +01001509{
1510 /* DAC to Mono Line Out default volume and route to Output mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001511 snd_soc_component_write(component, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1512 snd_soc_component_write(component, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Jan Weitzel58381da2013-12-05 09:54:02 +01001513
1514 /* unmute all outputs */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001515 snd_soc_component_update_bits(component, MONOLOPM_CTRL, UNMUTE, UNMUTE);
Jan Weitzel58381da2013-12-05 09:54:02 +01001516
1517 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001518 snd_soc_component_write(component, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1519 snd_soc_component_write(component, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Jan Weitzel58381da2013-12-05 09:54:02 +01001520
1521 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001522 snd_soc_component_write(component, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1523 snd_soc_component_write(component, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Jan Weitzel58381da2013-12-05 09:54:02 +01001524}
1525
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001526/*
1527 * initialise the AIC3X driver
1528 * register the mixer and dsp interfaces with the kernel
1529 */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001530static int aic3x_init(struct snd_soc_component *component)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001531{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001532 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Ben Dookscb3826f2009-08-20 22:50:41 +01001533
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001534 snd_soc_component_write(component, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1535 snd_soc_component_write(component, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001536
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001537 /* DAC default volume and mute */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001538 snd_soc_component_write(component, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1539 snd_soc_component_write(component, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001540
1541 /* DAC to HP default volume and route to Output mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001542 snd_soc_component_write(component, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1543 snd_soc_component_write(component, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1544 snd_soc_component_write(component, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1545 snd_soc_component_write(component, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001546 /* DAC to Line Out default volume and route to Output mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001547 snd_soc_component_write(component, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1548 snd_soc_component_write(component, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001549
1550 /* unmute all outputs */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001551 snd_soc_component_update_bits(component, LLOPM_CTRL, UNMUTE, UNMUTE);
1552 snd_soc_component_update_bits(component, RLOPM_CTRL, UNMUTE, UNMUTE);
1553 snd_soc_component_update_bits(component, HPLOUT_CTRL, UNMUTE, UNMUTE);
1554 snd_soc_component_update_bits(component, HPROUT_CTRL, UNMUTE, UNMUTE);
1555 snd_soc_component_update_bits(component, HPLCOM_CTRL, UNMUTE, UNMUTE);
1556 snd_soc_component_update_bits(component, HPRCOM_CTRL, UNMUTE, UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001557
1558 /* ADC default volume and unmute */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001559 snd_soc_component_write(component, LADC_VOL, DEFAULT_GAIN);
1560 snd_soc_component_write(component, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001561 /* By default route Line1 to ADC PGA mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001562 snd_soc_component_write(component, LINE1L_2_LADC_CTRL, 0x0);
1563 snd_soc_component_write(component, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001564
1565 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001566 snd_soc_component_write(component, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1567 snd_soc_component_write(component, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1568 snd_soc_component_write(component, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1569 snd_soc_component_write(component, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001570 /* PGA to Line Out default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001571 snd_soc_component_write(component, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1572 snd_soc_component_write(component, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001573
Rick Mann2d1180e2015-09-30 16:24:53 -07001574 /* On tlv320aic3104, these registers are reserved and must not be written */
1575 if (aic3x->model != AIC3X_MODEL_3104) {
1576 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001577 snd_soc_component_write(component, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1578 snd_soc_component_write(component, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1579 snd_soc_component_write(component, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1580 snd_soc_component_write(component, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Rick Mann2d1180e2015-09-30 16:24:53 -07001581 /* Line2 Line Out default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001582 snd_soc_component_write(component, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1583 snd_soc_component_write(component, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Rick Mann2d1180e2015-09-30 16:24:53 -07001584 }
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001585
Jan Weitzel58381da2013-12-05 09:54:02 +01001586 switch (aic3x->model) {
1587 case AIC3X_MODEL_3X:
1588 case AIC3X_MODEL_33:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001589 aic3x_mono_init(component);
Jan Weitzel58381da2013-12-05 09:54:02 +01001590 break;
1591 case AIC3X_MODEL_3007:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001592 snd_soc_component_write(component, CLASSD_CTRL, 0);
Jan Weitzel58381da2013-12-05 09:54:02 +01001593 break;
Randolph Chung6184f102010-08-20 12:47:53 +08001594 }
1595
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +03001596 /* Output common-mode voltage = 1.5 V */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001597 snd_soc_component_update_bits(component, HPOUT_SC, HPOUT_SC_OCMV_MASK,
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +03001598 aic3x->ocmv << HPOUT_SC_OCMV_SHIFT);
1599
Ben Dookscb3826f2009-08-20 22:50:41 +01001600 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001601}
1602
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001603static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1604{
1605 struct aic3x_priv *a;
1606
1607 list_for_each_entry(a, &reset_list, list) {
1608 if (gpio_is_valid(aic3x->gpio_reset) &&
1609 aic3x->gpio_reset == a->gpio_reset)
1610 return true;
1611 }
1612
1613 return false;
1614}
1615
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001616static int aic3x_probe(struct snd_soc_component *component)
Ben Dookscb3826f2009-08-20 22:50:41 +01001617{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001618 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001619 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001620
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001621 aic3x->component = component;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001622
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001623 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1624 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1625 aic3x->disable_nb[i].aic3x = aic3x;
Guennadi Liakhovetski0bb423f2019-02-08 14:45:20 +01001626 ret = devm_regulator_register_notifier(
1627 aic3x->supplies[i].consumer,
1628 &aic3x->disable_nb[i].nb);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001629 if (ret) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001630 dev_err(component->dev,
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001631 "Failed to request regulator notifier: %d\n",
1632 ret);
Guennadi Liakhovetski0bb423f2019-02-08 14:45:20 +01001633 return ret;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001634 }
1635 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001636
Mark Brown2a6fede2013-09-24 00:07:13 +01001637 regcache_mark_dirty(aic3x->regmap);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001638 aic3x_init(component);
Jarkko Nikula37b47652010-08-23 10:38:40 +03001639
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001640 if (aic3x->setup) {
Jyri Sarha95031122015-02-02 16:48:05 +02001641 if (aic3x->model != AIC3X_MODEL_3104) {
1642 /* setup GPIO functions */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001643 snd_soc_component_write(component, AIC3X_GPIO1_REG,
Jyri Sarha95031122015-02-02 16:48:05 +02001644 (aic3x->setup->gpio_func[0] & 0xf) << 4);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001645 snd_soc_component_write(component, AIC3X_GPIO2_REG,
Jyri Sarha95031122015-02-02 16:48:05 +02001646 (aic3x->setup->gpio_func[1] & 0xf) << 4);
1647 } else {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001648 dev_warn(component->dev, "GPIO functionality is not supported on tlv320aic3104\n");
Jyri Sarha95031122015-02-02 16:48:05 +02001649 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001650 }
1651
Jan Weitzel58381da2013-12-05 09:54:02 +01001652 switch (aic3x->model) {
1653 case AIC3X_MODEL_3X:
1654 case AIC3X_MODEL_33:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001655 snd_soc_add_component_controls(component, aic3x_extra_snd_controls,
Jyri Sarha95031122015-02-02 16:48:05 +02001656 ARRAY_SIZE(aic3x_extra_snd_controls));
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001657 snd_soc_add_component_controls(component, aic3x_mono_controls,
Jan Weitzel58381da2013-12-05 09:54:02 +01001658 ARRAY_SIZE(aic3x_mono_controls));
1659 break;
1660 case AIC3X_MODEL_3007:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001661 snd_soc_add_component_controls(component, aic3x_extra_snd_controls,
Jyri Sarha95031122015-02-02 16:48:05 +02001662 ARRAY_SIZE(aic3x_extra_snd_controls));
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001663 snd_soc_add_component_controls(component,
Jan Weitzel58381da2013-12-05 09:54:02 +01001664 &aic3x_classd_amp_gain_ctrl, 1);
1665 break;
Jyri Sarha95031122015-02-02 16:48:05 +02001666 case AIC3X_MODEL_3104:
1667 break;
Jan Weitzel58381da2013-12-05 09:54:02 +01001668 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001669
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301670 /* set mic bias voltage */
1671 switch (aic3x->micbias_vg) {
1672 case AIC3X_MICBIAS_2_0V:
1673 case AIC3X_MICBIAS_2_5V:
1674 case AIC3X_MICBIAS_AVDDV:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001675 snd_soc_component_update_bits(component, MICBIAS_CTRL,
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301676 MICBIAS_LEVEL_MASK,
1677 (aic3x->micbias_vg) << MICBIAS_LEVEL_SHIFT);
1678 break;
1679 case AIC3X_MICBIAS_OFF:
1680 /*
1681 * noting to do. target won't enter here. This is just to avoid
1682 * compile time warning "warning: enumeration value
1683 * 'AIC3X_MICBIAS_OFF' not handled in switch"
1684 */
1685 break;
1686 }
1687
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001688 aic3x_add_widgets(component);
Ben Dookscb3826f2009-08-20 22:50:41 +01001689
1690 return 0;
Ben Dookscb3826f2009-08-20 22:50:41 +01001691}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001692
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001693static const struct snd_soc_component_driver soc_component_dev_aic3x = {
1694 .set_bias_level = aic3x_set_bias_level,
1695 .probe = aic3x_probe,
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001696 .controls = aic3x_snd_controls,
1697 .num_controls = ARRAY_SIZE(aic3x_snd_controls),
1698 .dapm_widgets = aic3x_dapm_widgets,
1699 .num_dapm_widgets = ARRAY_SIZE(aic3x_dapm_widgets),
1700 .dapm_routes = intercon,
1701 .num_dapm_routes = ARRAY_SIZE(intercon),
1702 .use_pmdown_time = 1,
1703 .endianness = 1,
1704 .non_legacy_dai_naming = 1,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001705};
1706
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +03001707static void aic3x_configure_ocmv(struct i2c_client *client)
1708{
1709 struct device_node *np = client->dev.of_node;
1710 struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1711 u32 value;
1712 int dvdd, avdd;
1713
1714 if (np && !of_property_read_u32(np, "ai3x-ocmv", &value)) {
1715 /* OCMV setting is forced by DT */
1716 if (value <= 3) {
1717 aic3x->ocmv = value;
1718 return;
1719 }
1720 }
1721
1722 dvdd = regulator_get_voltage(aic3x->supplies[1].consumer);
1723 avdd = regulator_get_voltage(aic3x->supplies[2].consumer);
1724
1725 if (avdd > 3600000 || dvdd > 1950000) {
1726 dev_warn(&client->dev,
1727 "Too high supply voltage(s) AVDD: %d, DVDD: %d\n",
1728 avdd, dvdd);
1729 } else if (avdd == 3600000 && dvdd == 1950000) {
1730 aic3x->ocmv = HPOUT_SC_OCMV_1_8V;
1731 } else if (avdd > 3300000 && dvdd > 1800000) {
1732 aic3x->ocmv = HPOUT_SC_OCMV_1_65V;
1733 } else if (avdd > 3000000 && dvdd > 1650000) {
1734 aic3x->ocmv = HPOUT_SC_OCMV_1_5V;
1735 } else if (avdd >= 2700000 && dvdd >= 1525000) {
1736 aic3x->ocmv = HPOUT_SC_OCMV_1_35V;
1737 } else {
1738 dev_warn(&client->dev,
1739 "Invalid supply voltage(s) AVDD: %d, DVDD: %d\n",
1740 avdd, dvdd);
1741 }
1742}
1743
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001744/*
1745 * AIC3X 2 wire address can be up to 4 devices with device addresses
1746 * 0x18, 0x19, 0x1A, 0x1B
1747 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001748
Randolph Chung6184f102010-08-20 12:47:53 +08001749static const struct i2c_device_id aic3x_i2c_id[] = {
Axel Lin177fdd82011-09-28 21:56:48 +08001750 { "tlv320aic3x", AIC3X_MODEL_3X },
1751 { "tlv320aic33", AIC3X_MODEL_33 },
1752 { "tlv320aic3007", AIC3X_MODEL_3007 },
Mark Browncbaa5682013-07-16 13:39:52 +01001753 { "tlv320aic3106", AIC3X_MODEL_3X },
Jyri Sarha95031122015-02-02 16:48:05 +02001754 { "tlv320aic3104", AIC3X_MODEL_3104 },
Randolph Chung6184f102010-08-20 12:47:53 +08001755 { }
1756};
1757MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1758
Nariman Poushin8019ff62015-07-16 16:36:21 +01001759static const struct reg_sequence aic3007_class_d[] = {
Mark Brown2a6fede2013-09-24 00:07:13 +01001760 /* Class-D speaker driver init; datasheet p. 46 */
1761 { AIC3X_PAGE_SELECT, 0x0D },
1762 { 0xD, 0x0D },
1763 { 0x8, 0x5C },
1764 { 0x8, 0x5D },
1765 { 0x8, 0x5C },
1766 { AIC3X_PAGE_SELECT, 0x00 },
1767};
1768
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001769/*
1770 * If the i2c layer weren't so broken, we could pass this kind of data
1771 * around
1772 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001773static int aic3x_i2c_probe(struct i2c_client *i2c,
1774 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001775{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001776 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001777 struct aic3x_priv *aic3x;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301778 struct aic3x_setup_data *ai3x_setup;
1779 struct device_node *np = i2c->dev.of_node;
Mark Brown6f818e02013-09-23 19:48:45 +01001780 int ret, i;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301781 u32 value;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001782
Axel Line2257db2011-12-29 12:10:04 +08001783 aic3x = devm_kzalloc(&i2c->dev, sizeof(struct aic3x_priv), GFP_KERNEL);
Sachin Kamatb1117f52014-06-20 15:29:01 +05301784 if (!aic3x)
Ben Dookscb3826f2009-08-20 22:50:41 +01001785 return -ENOMEM;
Ben Dookscb3826f2009-08-20 22:50:41 +01001786
Mark Brown2a6fede2013-09-24 00:07:13 +01001787 aic3x->regmap = devm_regmap_init_i2c(i2c, &aic3x_regmap);
1788 if (IS_ERR(aic3x->regmap)) {
1789 ret = PTR_ERR(aic3x->regmap);
1790 return ret;
1791 }
1792
1793 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001794
Ben Dookscb3826f2009-08-20 22:50:41 +01001795 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001796 if (pdata) {
1797 aic3x->gpio_reset = pdata->gpio_reset;
1798 aic3x->setup = pdata->setup;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301799 aic3x->micbias_vg = pdata->micbias_vg;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301800 } else if (np) {
1801 ai3x_setup = devm_kzalloc(&i2c->dev, sizeof(*ai3x_setup),
1802 GFP_KERNEL);
Sachin Kamatb1117f52014-06-20 15:29:01 +05301803 if (!ai3x_setup)
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301804 return -ENOMEM;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301805
Andrew F. Davis025f8442017-11-29 11:13:55 -06001806 ret = of_get_named_gpio(np, "reset-gpios", 0);
1807 if (ret >= 0) {
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301808 aic3x->gpio_reset = ret;
Andrew F. Davis025f8442017-11-29 11:13:55 -06001809 } else {
1810 ret = of_get_named_gpio(np, "gpio-reset", 0);
1811 if (ret > 0) {
1812 dev_warn(&i2c->dev, "Using deprecated property \"gpio-reset\", please update your DT");
1813 aic3x->gpio_reset = ret;
1814 } else {
1815 aic3x->gpio_reset = -1;
1816 }
1817 }
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301818
1819 if (of_property_read_u32_array(np, "ai3x-gpio-func",
1820 ai3x_setup->gpio_func, 2) >= 0) {
1821 aic3x->setup = ai3x_setup;
1822 }
1823
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301824 if (!of_property_read_u32(np, "ai3x-micbias-vg", &value)) {
1825 switch (value) {
1826 case 1 :
1827 aic3x->micbias_vg = AIC3X_MICBIAS_2_0V;
1828 break;
1829 case 2 :
1830 aic3x->micbias_vg = AIC3X_MICBIAS_2_5V;
1831 break;
1832 case 3 :
1833 aic3x->micbias_vg = AIC3X_MICBIAS_AVDDV;
1834 break;
1835 default :
1836 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1837 dev_err(&i2c->dev, "Unsuitable MicBias voltage "
1838 "found in DT\n");
1839 }
1840 } else {
1841 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1842 }
1843
Jarkko Nikulac7763572010-09-05 19:10:22 +03001844 } else {
1845 aic3x->gpio_reset = -1;
1846 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001847
Axel Lin177fdd82011-09-28 21:56:48 +08001848 aic3x->model = id->driver_data;
Randolph Chung6184f102010-08-20 12:47:53 +08001849
Mark Brown6f818e02013-09-23 19:48:45 +01001850 if (gpio_is_valid(aic3x->gpio_reset) &&
1851 !aic3x_is_shared_reset(aic3x)) {
1852 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1853 if (ret != 0)
1854 goto err;
1855 gpio_direction_output(aic3x->gpio_reset, 0);
1856 }
1857
1858 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1859 aic3x->supplies[i].supply = aic3x_supply_names[i];
1860
1861 ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
1862 aic3x->supplies);
1863 if (ret != 0) {
1864 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
1865 goto err_gpio;
1866 }
1867
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +03001868 aic3x_configure_ocmv(i2c);
1869
Mark Brown2a6fede2013-09-24 00:07:13 +01001870 if (aic3x->model == AIC3X_MODEL_3007) {
1871 ret = regmap_register_patch(aic3x->regmap, aic3007_class_d,
1872 ARRAY_SIZE(aic3007_class_d));
1873 if (ret != 0)
1874 dev_err(&i2c->dev, "Failed to init class D: %d\n",
1875 ret);
1876 }
1877
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001878 ret = devm_snd_soc_register_component(&i2c->dev,
1879 &soc_component_dev_aic3x, &aic3x_dai, 1);
Sebastian Reichel3b5b2432014-04-05 23:35:53 +02001880
1881 if (ret != 0)
1882 goto err_gpio;
1883
Philipp Puschmann82ad7592019-02-27 16:17:33 +01001884 INIT_LIST_HEAD(&aic3x->list);
Sebastian Reichel3b5b2432014-04-05 23:35:53 +02001885 list_add(&aic3x->list, &reset_list);
1886
1887 return 0;
Mark Brown6f818e02013-09-23 19:48:45 +01001888
1889err_gpio:
1890 if (gpio_is_valid(aic3x->gpio_reset) &&
1891 !aic3x_is_shared_reset(aic3x))
1892 gpio_free(aic3x->gpio_reset);
1893err:
1894 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001895}
1896
Jean Delvareba8ed122008-09-22 14:15:53 +02001897static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001898{
Mark Brown6f818e02013-09-23 19:48:45 +01001899 struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1900
Philipp Puschmann82ad7592019-02-27 16:17:33 +01001901 list_del(&aic3x->list);
1902
Mark Brown6f818e02013-09-23 19:48:45 +01001903 if (gpio_is_valid(aic3x->gpio_reset) &&
1904 !aic3x_is_shared_reset(aic3x)) {
1905 gpio_set_value(aic3x->gpio_reset, 0);
1906 gpio_free(aic3x->gpio_reset);
1907 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001908 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001909}
1910
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301911#if defined(CONFIG_OF)
1912static const struct of_device_id tlv320aic3x_of_match[] = {
1913 { .compatible = "ti,tlv320aic3x", },
Mark Brownf2c4fa62013-07-16 13:36:05 +01001914 { .compatible = "ti,tlv320aic33" },
1915 { .compatible = "ti,tlv320aic3007" },
Mark Browncbaa5682013-07-16 13:39:52 +01001916 { .compatible = "ti,tlv320aic3106" },
Jyri Sarha95031122015-02-02 16:48:05 +02001917 { .compatible = "ti,tlv320aic3104" },
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301918 {},
1919};
1920MODULE_DEVICE_TABLE(of, tlv320aic3x_of_match);
1921#endif
1922
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001923/* machine i2c codec control layer */
1924static struct i2c_driver aic3x_i2c_driver = {
1925 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001926 .name = "tlv320aic3x-codec",
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301927 .of_match_table = of_match_ptr(tlv320aic3x_of_match),
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001928 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001929 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001930 .remove = aic3x_i2c_remove,
1931 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001932};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001933
Sachin Kamatfd39d142012-08-06 17:25:42 +05301934module_i2c_driver(aic3x_i2c_driver);
Mark Brown64089b82008-12-08 19:17:58 +00001935
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001936MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1937MODULE_AUTHOR("Vladimir Barinov");
1938MODULE_LICENSE("GPL");