blob: cea3ebecdb12b5e437f5621c8941b2e31b413ce3 [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Sachin Kamatb3b70782013-10-11 17:24:00 +053043#include <linux/of.h>
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +053044#include <linux/of_gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010046#include <sound/core.h>
47#include <sound/pcm.h>
48#include <sound/pcm_params.h>
49#include <sound/soc.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010050#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020051#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030052#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010053
54#include "tlv320aic3x.h"
55
Jarkko Nikula07779fd2010-04-26 15:49:14 +030056#define AIC3X_NUM_SUPPLIES 4
57static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
58 "IOVDD", /* I/O Voltage */
59 "DVDD", /* Digital Core Voltage */
60 "AVDD", /* Analog DAC Voltage */
61 "DRVDD", /* ADC Analog and Output Driver Voltage */
62};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010063
Jarkko Nikula414c73a2010-11-01 14:03:56 +020064static LIST_HEAD(reset_list);
65
Jarkko Nikula5a895f82010-09-20 10:39:13 +030066struct aic3x_priv;
67
68struct aic3x_disable_nb {
69 struct notifier_block nb;
70 struct aic3x_priv *aic3x;
71};
72
Vladimir Barinov44d0a872007-11-14 17:07:17 +010073/* codec private data */
74struct aic3x_priv {
Kuninori Morimoto749ad542018-01-29 04:13:54 +000075 struct snd_soc_component *component;
Mark Brown2a6fede2013-09-24 00:07:13 +010076 struct regmap *regmap;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030077 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030078 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000079 struct aic3x_setup_data *setup;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010080 unsigned int sysclk;
Peter Ujfalusi36849402014-11-10 12:27:33 +020081 unsigned int dai_fmt;
82 unsigned int tdm_delay;
Jyri Sarha3e8f5262015-09-09 21:27:46 +030083 unsigned int slot_width;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020084 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010085 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030086 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030087 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080088#define AIC3X_MODEL_3X 0
89#define AIC3X_MODEL_33 1
90#define AIC3X_MODEL_3007 2
Jyri Sarha95031122015-02-02 16:48:05 +020091#define AIC3X_MODEL_3104 3
Randolph Chung6184f102010-08-20 12:47:53 +080092 u16 model;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +053093
94 /* Selects the micbias voltage */
95 enum aic3x_micbias_voltage micbias_vg;
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +030096 /* Output Common-Mode Voltage */
97 u8 ocmv;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010098};
99
Mark Brown2a6fede2013-09-24 00:07:13 +0100100static const struct reg_default aic3x_reg[] = {
101 { 0, 0x00 }, { 1, 0x00 }, { 2, 0x00 }, { 3, 0x10 },
102 { 4, 0x04 }, { 5, 0x00 }, { 6, 0x00 }, { 7, 0x00 },
103 { 8, 0x00 }, { 9, 0x00 }, { 10, 0x00 }, { 11, 0x01 },
104 { 12, 0x00 }, { 13, 0x00 }, { 14, 0x00 }, { 15, 0x80 },
105 { 16, 0x80 }, { 17, 0xff }, { 18, 0xff }, { 19, 0x78 },
106 { 20, 0x78 }, { 21, 0x78 }, { 22, 0x78 }, { 23, 0x78 },
107 { 24, 0x78 }, { 25, 0x00 }, { 26, 0x00 }, { 27, 0xfe },
108 { 28, 0x00 }, { 29, 0x00 }, { 30, 0xfe }, { 31, 0x00 },
109 { 32, 0x18 }, { 33, 0x18 }, { 34, 0x00 }, { 35, 0x00 },
110 { 36, 0x00 }, { 37, 0x00 }, { 38, 0x00 }, { 39, 0x00 },
111 { 40, 0x00 }, { 41, 0x00 }, { 42, 0x00 }, { 43, 0x80 },
112 { 44, 0x80 }, { 45, 0x00 }, { 46, 0x00 }, { 47, 0x00 },
113 { 48, 0x00 }, { 49, 0x00 }, { 50, 0x00 }, { 51, 0x04 },
114 { 52, 0x00 }, { 53, 0x00 }, { 54, 0x00 }, { 55, 0x00 },
115 { 56, 0x00 }, { 57, 0x00 }, { 58, 0x04 }, { 59, 0x00 },
116 { 60, 0x00 }, { 61, 0x00 }, { 62, 0x00 }, { 63, 0x00 },
117 { 64, 0x00 }, { 65, 0x04 }, { 66, 0x00 }, { 67, 0x00 },
118 { 68, 0x00 }, { 69, 0x00 }, { 70, 0x00 }, { 71, 0x00 },
119 { 72, 0x04 }, { 73, 0x00 }, { 74, 0x00 }, { 75, 0x00 },
120 { 76, 0x00 }, { 77, 0x00 }, { 78, 0x00 }, { 79, 0x00 },
121 { 80, 0x00 }, { 81, 0x00 }, { 82, 0x00 }, { 83, 0x00 },
122 { 84, 0x00 }, { 85, 0x00 }, { 86, 0x00 }, { 87, 0x00 },
123 { 88, 0x00 }, { 89, 0x00 }, { 90, 0x00 }, { 91, 0x00 },
124 { 92, 0x00 }, { 93, 0x00 }, { 94, 0x00 }, { 95, 0x00 },
125 { 96, 0x00 }, { 97, 0x00 }, { 98, 0x00 }, { 99, 0x00 },
126 { 100, 0x00 }, { 101, 0x00 }, { 102, 0x02 }, { 103, 0x00 },
127 { 104, 0x00 }, { 105, 0x00 }, { 106, 0x00 }, { 107, 0x00 },
128 { 108, 0x00 }, { 109, 0x00 },
129};
130
Peter Ujfalusi63c31942016-12-23 11:21:10 +0200131static bool aic3x_volatile_reg(struct device *dev, unsigned int reg)
132{
133 switch (reg) {
134 case AIC3X_RESET:
135 return true;
136 default:
137 return false;
138 }
139}
140
Mark Brown2a6fede2013-09-24 00:07:13 +0100141static const struct regmap_config aic3x_regmap = {
142 .reg_bits = 8,
143 .val_bits = 8,
144
145 .max_register = DAC_ICC_ADJ,
146 .reg_defaults = aic3x_reg,
147 .num_reg_defaults = ARRAY_SIZE(aic3x_reg),
Peter Ujfalusi63c31942016-12-23 11:21:10 +0200148
149 .volatile_reg = aic3x_volatile_reg,
150
Mark Brown2a6fede2013-09-24 00:07:13 +0100151 .cache_type = REGCACHE_RBTREE,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100152};
153
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100154#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
Lars-Peter Clausen1476f662013-06-19 19:33:53 +0200155 SOC_SINGLE_EXT(xname, reg, shift, mask, invert, \
156 snd_soc_dapm_get_volsw, snd_soc_dapm_put_volsw_aic3x)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100157
158/*
159 * All input lines are connected when !0xf and disconnected with 0xf bit field,
160 * so we have to use specific dapm_put call for input mixer
161 */
162static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
163 struct snd_ctl_elem_value *ucontrol)
164{
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000165 struct snd_soc_component *component = snd_soc_dapm_kcontrol_component(kcontrol);
166 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200167 struct soc_mixer_control *mc =
168 (struct soc_mixer_control *)kcontrol->private_value;
169 unsigned int reg = mc->reg;
170 unsigned int shift = mc->shift;
171 int max = mc->max;
172 unsigned int mask = (1 << fls(max)) - 1;
173 unsigned int invert = mc->invert;
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200174 unsigned short val;
Fabio Estevam68fb4252018-02-13 17:37:51 -0200175 struct snd_soc_dapm_update update = {};
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200176 int connect, change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100177
178 val = (ucontrol->value.integer.value[0] & mask);
179
180 mask = 0xf;
181 if (val)
182 val = mask;
183
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200184 connect = !!val;
185
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100186 if (invert)
187 val = mask - val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100188
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200189 mask <<= shift;
190 val <<= shift;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100191
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000192 change = snd_soc_component_test_bits(component, reg, mask, val);
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200193 if (change) {
194 update.kcontrol = kcontrol;
195 update.reg = reg;
196 update.mask = mask;
197 update.val = val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100198
Lars-Peter Clausen650a18a2015-05-15 12:32:57 +0200199 snd_soc_dapm_mixer_update_power(dapm, kcontrol, connect,
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200200 &update);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100201 }
202
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200203 return change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100204}
205
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530206/*
207 * mic bias power on/off share the same register bits with
208 * output voltage of mic bias. when power on mic bias, we
209 * need reclaim it to voltage value.
210 * 0x0 = Powered off
211 * 0x1 = MICBIAS output is powered to 2.0V,
212 * 0x2 = MICBIAS output is powered to 2.5V
213 * 0x3 = MICBIAS output is connected to AVDD
214 */
215static int mic_bias_event(struct snd_soc_dapm_widget *w,
216 struct snd_kcontrol *kcontrol, int event)
217{
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000218 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
219 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530220
221 switch (event) {
222 case SND_SOC_DAPM_POST_PMU:
223 /* change mic bias voltage to user defined */
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000224 snd_soc_component_update_bits(component, MICBIAS_CTRL,
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530225 MICBIAS_LEVEL_MASK,
226 aic3x->micbias_vg << MICBIAS_LEVEL_SHIFT);
227 break;
228
229 case SND_SOC_DAPM_PRE_PMD:
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000230 snd_soc_component_update_bits(component, MICBIAS_CTRL,
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530231 MICBIAS_LEVEL_MASK, 0);
232 break;
233 }
234 return 0;
235}
236
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200237static const char * const aic3x_left_dac_mux[] = {
238 "DAC_L1", "DAC_L3", "DAC_L2" };
239static SOC_ENUM_SINGLE_DECL(aic3x_left_dac_enum, DAC_LINE_MUX, 6,
240 aic3x_left_dac_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100241
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200242static const char * const aic3x_right_dac_mux[] = {
243 "DAC_R1", "DAC_R3", "DAC_R2" };
244static SOC_ENUM_SINGLE_DECL(aic3x_right_dac_enum, DAC_LINE_MUX, 4,
245 aic3x_right_dac_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100246
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200247static const char * const aic3x_left_hpcom_mux[] = {
248 "differential of HPLOUT", "constant VCM", "single-ended" };
249static SOC_ENUM_SINGLE_DECL(aic3x_left_hpcom_enum, HPLCOM_CFG, 4,
250 aic3x_left_hpcom_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100251
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200252static const char * const aic3x_right_hpcom_mux[] = {
253 "differential of HPROUT", "constant VCM", "single-ended",
254 "differential of HPLCOM", "external feedback" };
255static SOC_ENUM_SINGLE_DECL(aic3x_right_hpcom_enum, HPRCOM_CFG, 3,
256 aic3x_right_hpcom_mux);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200257
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200258static const char * const aic3x_linein_mode_mux[] = {
259 "single-ended", "differential" };
260static SOC_ENUM_SINGLE_DECL(aic3x_line1l_2_l_enum, LINE1L_2_LADC_CTRL, 7,
261 aic3x_linein_mode_mux);
262static SOC_ENUM_SINGLE_DECL(aic3x_line1l_2_r_enum, LINE1L_2_RADC_CTRL, 7,
263 aic3x_linein_mode_mux);
264static SOC_ENUM_SINGLE_DECL(aic3x_line1r_2_l_enum, LINE1R_2_LADC_CTRL, 7,
265 aic3x_linein_mode_mux);
266static SOC_ENUM_SINGLE_DECL(aic3x_line1r_2_r_enum, LINE1R_2_RADC_CTRL, 7,
267 aic3x_linein_mode_mux);
268static SOC_ENUM_SINGLE_DECL(aic3x_line2l_2_ldac_enum, LINE2L_2_LADC_CTRL, 7,
269 aic3x_linein_mode_mux);
270static SOC_ENUM_SINGLE_DECL(aic3x_line2r_2_rdac_enum, LINE2R_2_RADC_CTRL, 7,
271 aic3x_linein_mode_mux);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200272
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200273static const char * const aic3x_adc_hpf[] = {
274 "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
275static SOC_ENUM_DOUBLE_DECL(aic3x_adc_hpf_enum, AIC3X_CODEC_DFILT_CTRL, 6, 4,
276 aic3x_adc_hpf);
277
278static const char * const aic3x_agc_level[] = {
279 "-5.5dB", "-8dB", "-10dB", "-12dB",
280 "-14dB", "-17dB", "-20dB", "-24dB" };
281static SOC_ENUM_SINGLE_DECL(aic3x_lagc_level_enum, LAGC_CTRL_A, 4,
282 aic3x_agc_level);
283static SOC_ENUM_SINGLE_DECL(aic3x_ragc_level_enum, RAGC_CTRL_A, 4,
284 aic3x_agc_level);
285
286static const char * const aic3x_agc_attack[] = {
287 "8ms", "11ms", "16ms", "20ms" };
288static SOC_ENUM_SINGLE_DECL(aic3x_lagc_attack_enum, LAGC_CTRL_A, 2,
289 aic3x_agc_attack);
290static SOC_ENUM_SINGLE_DECL(aic3x_ragc_attack_enum, RAGC_CTRL_A, 2,
291 aic3x_agc_attack);
292
293static const char * const aic3x_agc_decay[] = {
294 "100ms", "200ms", "400ms", "500ms" };
295static SOC_ENUM_SINGLE_DECL(aic3x_lagc_decay_enum, LAGC_CTRL_A, 0,
296 aic3x_agc_decay);
297static SOC_ENUM_SINGLE_DECL(aic3x_ragc_decay_enum, RAGC_CTRL_A, 0,
298 aic3x_agc_decay);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200299
Misael Lopez Cruz68d66262014-11-11 10:59:01 +0200300static const char * const aic3x_poweron_time[] = {
301 "0us", "10us", "100us", "1ms", "10ms", "50ms",
302 "100ms", "200ms", "400ms", "800ms", "2s", "4s" };
303static SOC_ENUM_SINGLE_DECL(aic3x_poweron_time_enum, HPOUT_POP_REDUCTION, 4,
304 aic3x_poweron_time);
305
306static const char * const aic3x_rampup_step[] = { "0ms", "1ms", "2ms", "4ms" };
307static SOC_ENUM_SINGLE_DECL(aic3x_rampup_step_enum, HPOUT_POP_REDUCTION, 2,
308 aic3x_rampup_step);
309
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200310/*
311 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
312 */
313static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
314/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
315static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
316/*
317 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
318 * Step size is approximately 0.5 dB over most of the scale but increasing
319 * near the very low levels.
320 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
321 * but having increasing dB difference below that (and where it doesn't count
322 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
323 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
324 */
325static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
326
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100327static const struct snd_kcontrol_new aic3x_snd_controls[] = {
328 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200329 SOC_DOUBLE_R_TLV("PCM Playback Volume",
330 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100331
Jarkko Nikula098b1712010-08-27 16:56:50 +0300332 /*
333 * Output controls that map to output mixer switches. Note these are
334 * only for swapped L-to-R and R-to-L routes. See below stereo controls
335 * for direct L-to-L and R-to-R routes.
336 */
Jarkko Nikula098b1712010-08-27 16:56:50 +0300337 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
338 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
339 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
340 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
341
Jarkko Nikula098b1712010-08-27 16:56:50 +0300342 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
343 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
344 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
345 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
346
Jarkko Nikula098b1712010-08-27 16:56:50 +0300347 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
348 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
349 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
350 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
351
Jarkko Nikula098b1712010-08-27 16:56:50 +0300352 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
353 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
354 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
355 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
356
Jarkko Nikula098b1712010-08-27 16:56:50 +0300357 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
358 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
359 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
360 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
361
Jarkko Nikula098b1712010-08-27 16:56:50 +0300362 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
363 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
364 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
365 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
366
367 /* Stereo output controls for direct L-to-L and R-to-R routes */
Jarkko Nikula098b1712010-08-27 16:56:50 +0300368 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
369 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
370 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200371 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
372 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
373 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100374
Jarkko Nikula098b1712010-08-27 16:56:50 +0300375 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
376 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
377 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200378 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
379 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
380 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100381
Jarkko Nikula098b1712010-08-27 16:56:50 +0300382 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
383 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
384 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200385 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
386 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
387 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300388
389 /* Output pin mute controls */
390 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
391 0x01, 0),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300392 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
393 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300394 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100395 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100396
397 /*
398 * Note: enable Automatic input Gain Controller with care. It can
399 * adjust PGA to max value when ADC is on and will never go back.
400 */
401 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200402 SOC_ENUM("Left AGC Target level", aic3x_lagc_level_enum),
403 SOC_ENUM("Right AGC Target level", aic3x_ragc_level_enum),
404 SOC_ENUM("Left AGC Attack time", aic3x_lagc_attack_enum),
405 SOC_ENUM("Right AGC Attack time", aic3x_ragc_attack_enum),
406 SOC_ENUM("Left AGC Decay time", aic3x_lagc_decay_enum),
407 SOC_ENUM("Right AGC Decay time", aic3x_ragc_decay_enum),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100408
Jiri Prchal77444192012-07-09 09:48:44 +0200409 /* De-emphasis */
410 SOC_DOUBLE("De-emphasis Switch", AIC3X_CODEC_DFILT_CTRL, 2, 0, 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100411
412 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200413 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
414 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100415 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300416
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200417 SOC_ENUM("ADC HPF Cut-off", aic3x_adc_hpf_enum),
Misael Lopez Cruz68d66262014-11-11 10:59:01 +0200418
419 /* Pop reduction */
420 SOC_ENUM("Output Driver Power-On time", aic3x_poweron_time_enum),
421 SOC_ENUM("Output Driver Ramp-up step", aic3x_rampup_step_enum),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100422};
423
Jyri Sarha95031122015-02-02 16:48:05 +0200424/* For other than tlv320aic3104 */
425static const struct snd_kcontrol_new aic3x_extra_snd_controls[] = {
426 /*
427 * Output controls that map to output mixer switches. Note these are
428 * only for swapped L-to-R and R-to-L routes. See below stereo controls
429 * for direct L-to-L and R-to-R routes.
430 */
431 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
432 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
433
434 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
435 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
436
437 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
438 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
439
440 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
441 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
442
443 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
444 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
445
446 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
447 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
448
449 /* Stereo output controls for direct L-to-L and R-to-R routes */
450 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
451 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
452 0, 118, 1, output_stage_tlv),
453
454 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
455 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
456 0, 118, 1, output_stage_tlv),
457
458 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
459 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
460 0, 118, 1, output_stage_tlv),
461};
462
Jan Weitzel58381da2013-12-05 09:54:02 +0100463static const struct snd_kcontrol_new aic3x_mono_controls[] = {
464 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
465 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
466 0, 118, 1, output_stage_tlv),
467 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
468 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
469 0, 118, 1, output_stage_tlv),
470 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
471 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
472 0, 118, 1, output_stage_tlv),
473
474 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
475};
476
Randolph Chung6184f102010-08-20 12:47:53 +0800477/*
478 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
479 */
480static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
481
482static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
Jarkko Nikula14a95fe82012-05-28 22:09:02 +0300483 SOC_DOUBLE_TLV("Class-D Playback Volume", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
Randolph Chung6184f102010-08-20 12:47:53 +0800484
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100485/* Left DAC Mux */
486static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200487SOC_DAPM_ENUM("Route", aic3x_left_dac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100488
489/* Right DAC Mux */
490static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200491SOC_DAPM_ENUM("Route", aic3x_right_dac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100492
493/* Left HPCOM Mux */
494static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200495SOC_DAPM_ENUM("Route", aic3x_left_hpcom_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100496
497/* Right HPCOM Mux */
498static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200499SOC_DAPM_ENUM("Route", aic3x_right_hpcom_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100500
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300501/* Left Line Mixer */
502static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300503 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
504 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300505 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
506 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200507 /* Not on tlv320aic3104 */
508 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
509 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100510};
511
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300512/* Right Line Mixer */
513static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300514 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
515 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300516 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
517 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200518 /* Not on tlv320aic3104 */
519 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
520 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300521};
522
523/* Mono Mixer */
524static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
525 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
526 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
527 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
528 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
529 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
530 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
531};
532
533/* Left HP Mixer */
534static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300535 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
536 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300537 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
538 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200539 /* Not on tlv320aic3104 */
540 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
541 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300542};
543
544/* Right HP Mixer */
545static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300546 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
547 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300548 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
549 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200550 /* Not on tlv320aic3104 */
551 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
552 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300553};
554
555/* Left HPCOM Mixer */
556static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300557 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
558 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300559 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
560 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200561 /* Not on tlv320aic3104 */
562 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
563 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300564};
565
566/* Right HPCOM Mixer */
567static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300568 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
569 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300570 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
571 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200572 /* Not on tlv320aic3104 */
573 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
574 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100575};
576
577/* Left PGA Mixer */
578static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
579 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100580 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100581 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
582 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100583 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100584};
585
586/* Right PGA Mixer */
587static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
588 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100589 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100590 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100591 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100592 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
593};
594
Jyri Sarha95031122015-02-02 16:48:05 +0200595/* Left PGA Mixer for tlv320aic3104 */
596static const struct snd_kcontrol_new aic3104_left_pga_mixer_controls[] = {
597 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
598 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
599 SOC_DAPM_SINGLE_AIC3X("Mic2L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
600 SOC_DAPM_SINGLE_AIC3X("Mic2R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
601};
602
603/* Right PGA Mixer for tlv320aic3104 */
604static const struct snd_kcontrol_new aic3104_right_pga_mixer_controls[] = {
605 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
606 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
607 SOC_DAPM_SINGLE_AIC3X("Mic2L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
608 SOC_DAPM_SINGLE_AIC3X("Mic2R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
609};
610
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100611/* Left Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300612static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200613SOC_DAPM_ENUM("Route", aic3x_line1l_2_l_enum);
Jarkko Nikula404b5662011-05-26 11:37:02 +0300614static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200615SOC_DAPM_ENUM("Route", aic3x_line1l_2_r_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100616
617/* Right Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300618static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200619SOC_DAPM_ENUM("Route", aic3x_line1r_2_r_enum);
Jarkko Nikula404b5662011-05-26 11:37:02 +0300620static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200621SOC_DAPM_ENUM("Route", aic3x_line1r_2_l_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100622
623/* Left Line2 Mux */
624static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200625SOC_DAPM_ENUM("Route", aic3x_line2l_2_ldac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100626
627/* Right Line2 Mux */
628static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200629SOC_DAPM_ENUM("Route", aic3x_line2r_2_rdac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100630
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100631static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
632 /* Left DAC to Left Outputs */
633 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
634 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
635 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100636 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
637 &aic3x_left_hpcom_mux_controls),
638 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
639 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
640 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
641
642 /* Right DAC to Right Outputs */
643 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
644 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
645 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100646 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
647 &aic3x_right_hpcom_mux_controls),
648 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
649 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
650 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
651
Daniel Mack54f01912008-11-26 17:47:36 +0100652 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100653 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100654 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300655 &aic3x_left_line1l_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100656 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300657 &aic3x_left_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100658
Daniel Mack54f01912008-11-26 17:47:36 +0100659 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100660 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
661 LINE1R_2_RADC_CTRL, 2, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100662 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300663 &aic3x_right_line1l_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100664 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300665 &aic3x_right_line1r_mux_controls),
Jyri Sarha95031122015-02-02 16:48:05 +0200666
667 /* Mic Bias */
668 SND_SOC_DAPM_SUPPLY("Mic Bias", MICBIAS_CTRL, 6, 0,
669 mic_bias_event,
670 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
671
672 SND_SOC_DAPM_OUTPUT("LLOUT"),
673 SND_SOC_DAPM_OUTPUT("RLOUT"),
674 SND_SOC_DAPM_OUTPUT("HPLOUT"),
675 SND_SOC_DAPM_OUTPUT("HPROUT"),
676 SND_SOC_DAPM_OUTPUT("HPLCOM"),
677 SND_SOC_DAPM_OUTPUT("HPRCOM"),
678
679 SND_SOC_DAPM_INPUT("LINE1L"),
680 SND_SOC_DAPM_INPUT("LINE1R"),
681
682 /*
683 * Virtual output pin to detection block inside codec. This can be
684 * used to keep codec bias on if gpio or detection features are needed.
685 * Force pin on or construct a path with an input jack and mic bias
686 * widgets.
687 */
688 SND_SOC_DAPM_OUTPUT("Detection"),
689};
690
691/* For other than tlv320aic3104 */
692static const struct snd_soc_dapm_widget aic3x_extra_dapm_widgets[] = {
693 /* Inputs to Left ADC */
694 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
695 &aic3x_left_pga_mixer_controls[0],
696 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
697 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
698 &aic3x_left_line2_mux_controls),
699
700 /* Inputs to Right ADC */
701 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
702 &aic3x_right_pga_mixer_controls[0],
703 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100704 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
705 &aic3x_right_line2_mux_controls),
706
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300707 /*
708 * Not a real mic bias widget but similar function. This is for dynamic
709 * control of GPIO1 digital mic modulator clock output function when
710 * using digital mic.
711 */
712 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
713 AIC3X_GPIO1_REG, 4, 0xf,
714 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
715 AIC3X_GPIO1_FUNC_DISABLED),
716
717 /*
718 * Also similar function like mic bias. Selects digital mic with
719 * configurable oversampling rate instead of ADC converter.
720 */
721 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
722 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
723 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
724 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
725 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
726 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
727
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300728 /* Output mixers */
729 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
730 &aic3x_left_line_mixer_controls[0],
731 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
732 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
733 &aic3x_right_line_mixer_controls[0],
734 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300735 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
736 &aic3x_left_hp_mixer_controls[0],
737 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
738 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
739 &aic3x_right_hp_mixer_controls[0],
740 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
741 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
742 &aic3x_left_hpcom_mixer_controls[0],
743 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
744 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
745 &aic3x_right_hpcom_mixer_controls[0],
746 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100747
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100748 SND_SOC_DAPM_INPUT("MIC3L"),
749 SND_SOC_DAPM_INPUT("MIC3R"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100750 SND_SOC_DAPM_INPUT("LINE2L"),
751 SND_SOC_DAPM_INPUT("LINE2R"),
Jyri Sarha95031122015-02-02 16:48:05 +0200752};
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300753
Jyri Sarha95031122015-02-02 16:48:05 +0200754/* For tlv320aic3104 */
755static const struct snd_soc_dapm_widget aic3104_extra_dapm_widgets[] = {
756 /* Inputs to Left ADC */
757 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
758 &aic3104_left_pga_mixer_controls[0],
759 ARRAY_SIZE(aic3104_left_pga_mixer_controls)),
760
761 /* Inputs to Right ADC */
762 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
763 &aic3104_right_pga_mixer_controls[0],
764 ARRAY_SIZE(aic3104_right_pga_mixer_controls)),
765
766 /* Output mixers */
767 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
768 &aic3x_left_line_mixer_controls[0],
769 ARRAY_SIZE(aic3x_left_line_mixer_controls) - 2),
770 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
771 &aic3x_right_line_mixer_controls[0],
772 ARRAY_SIZE(aic3x_right_line_mixer_controls) - 2),
773 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
774 &aic3x_left_hp_mixer_controls[0],
775 ARRAY_SIZE(aic3x_left_hp_mixer_controls) - 2),
776 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
777 &aic3x_right_hp_mixer_controls[0],
778 ARRAY_SIZE(aic3x_right_hp_mixer_controls) - 2),
779 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
780 &aic3x_left_hpcom_mixer_controls[0],
781 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls) - 2),
782 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
783 &aic3x_right_hpcom_mixer_controls[0],
784 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls) - 2),
785
786 SND_SOC_DAPM_INPUT("MIC2L"),
787 SND_SOC_DAPM_INPUT("MIC2R"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100788};
789
Jan Weitzel58381da2013-12-05 09:54:02 +0100790static const struct snd_soc_dapm_widget aic3x_dapm_mono_widgets[] = {
791 /* Mono Output */
792 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
793
794 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
795 &aic3x_mono_mixer_controls[0],
796 ARRAY_SIZE(aic3x_mono_mixer_controls)),
797
798 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
799};
800
Randolph Chung6184f102010-08-20 12:47:53 +0800801static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
802 /* Class-D outputs */
803 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
804 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
805
806 SND_SOC_DAPM_OUTPUT("SPOP"),
807 SND_SOC_DAPM_OUTPUT("SPOM"),
808};
809
Mark Brownd0cc0d32008-05-13 14:55:22 +0200810static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100811 /* Left Input */
812 {"Left Line1L Mux", "single-ended", "LINE1L"},
813 {"Left Line1L Mux", "differential", "LINE1L"},
Peter Ujfalusi6b2afee2013-10-07 11:59:19 +0300814 {"Left Line1R Mux", "single-ended", "LINE1R"},
815 {"Left Line1R Mux", "differential", "LINE1R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100816
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100817 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100818 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100819
820 {"Left ADC", NULL, "Left PGA Mixer"},
821
822 /* Right Input */
823 {"Right Line1R Mux", "single-ended", "LINE1R"},
824 {"Right Line1R Mux", "differential", "LINE1R"},
Peter Ujfalusi6b2afee2013-10-07 11:59:19 +0300825 {"Right Line1L Mux", "single-ended", "LINE1L"},
826 {"Right Line1L Mux", "differential", "LINE1L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100827
Daniel Mack54f01912008-11-26 17:47:36 +0100828 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100829 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100830
831 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300832
833 /* Left DAC Output */
834 {"Left DAC Mux", "DAC_L1", "Left DAC"},
835 {"Left DAC Mux", "DAC_L2", "Left DAC"},
836 {"Left DAC Mux", "DAC_L3", "Left DAC"},
837
838 /* Right DAC Output */
839 {"Right DAC Mux", "DAC_R1", "Right DAC"},
840 {"Right DAC Mux", "DAC_R2", "Right DAC"},
841 {"Right DAC Mux", "DAC_R3", "Right DAC"},
842
843 /* Left Line Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300844 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
845 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300846 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
847 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
848
849 {"Left Line Out", NULL, "Left Line Mixer"},
850 {"Left Line Out", NULL, "Left DAC Mux"},
851 {"LLOUT", NULL, "Left Line Out"},
852
853 /* Right Line Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300854 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
855 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300856 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
857 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
858
859 {"Right Line Out", NULL, "Right Line Mixer"},
860 {"Right Line Out", NULL, "Right DAC Mux"},
861 {"RLOUT", NULL, "Right Line Out"},
862
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300863 /* Left HP Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300864 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
865 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300866 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
867 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
868
869 {"Left HP Out", NULL, "Left HP Mixer"},
870 {"Left HP Out", NULL, "Left DAC Mux"},
871 {"HPLOUT", NULL, "Left HP Out"},
872
873 /* Right HP Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300874 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
875 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300876 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
877 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
878
879 {"Right HP Out", NULL, "Right HP Mixer"},
880 {"Right HP Out", NULL, "Right DAC Mux"},
881 {"HPROUT", NULL, "Right HP Out"},
882
883 /* Left HPCOM Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300884 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
885 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300886 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
887 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
888
889 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
890 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
891 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
892 {"Left HP Com", NULL, "Left HPCOM Mux"},
893 {"HPLCOM", NULL, "Left HP Com"},
894
895 /* Right HPCOM Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300896 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
897 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300898 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
899 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
900
901 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
902 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
903 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
904 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
905 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
906 {"Right HP Com", NULL, "Right HPCOM Mux"},
907 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100908};
909
Jyri Sarha95031122015-02-02 16:48:05 +0200910/* For other than tlv320aic3104 */
911static const struct snd_soc_dapm_route intercon_extra[] = {
912 /* Left Input */
913 {"Left Line2L Mux", "single-ended", "LINE2L"},
914 {"Left Line2L Mux", "differential", "LINE2L"},
915
916 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
917 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
918 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
919
920 {"Left ADC", NULL, "GPIO1 dmic modclk"},
921
922 /* Right Input */
923 {"Right Line2R Mux", "single-ended", "LINE2R"},
924 {"Right Line2R Mux", "differential", "LINE2R"},
925
926 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
927 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
928 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
929
930 {"Right ADC", NULL, "GPIO1 dmic modclk"},
931
932 /*
933 * Logical path between digital mic enable and GPIO1 modulator clock
934 * output function
935 */
936 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
937 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
938 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
939
940 /* Left Line Output */
941 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
942 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
943
944 /* Right Line Output */
945 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
946 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
947
948 /* Left HP Output */
949 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
950 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
951
952 /* Right HP Output */
953 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
954 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
955
956 /* Left HPCOM Output */
957 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
958 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
959
960 /* Right HPCOM Output */
961 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
962 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
963};
964
Jyri Sarhab8255932015-02-04 12:15:46 +0200965/* For tlv320aic3104 */
Jyri Sarha95031122015-02-02 16:48:05 +0200966static const struct snd_soc_dapm_route intercon_extra_3104[] = {
967 /* Left Input */
968 {"Left PGA Mixer", "Mic2L Switch", "MIC2L"},
969 {"Left PGA Mixer", "Mic2R Switch", "MIC2R"},
970
971 /* Right Input */
972 {"Right PGA Mixer", "Mic2L Switch", "MIC2L"},
973 {"Right PGA Mixer", "Mic2R Switch", "MIC2R"},
974};
975
Jan Weitzel58381da2013-12-05 09:54:02 +0100976static const struct snd_soc_dapm_route intercon_mono[] = {
977 /* Mono Output */
978 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
979 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
980 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
981 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
982 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
983 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
984 {"Mono Out", NULL, "Mono Mixer"},
985 {"MONO_LOUT", NULL, "Mono Out"},
986};
987
Randolph Chung6184f102010-08-20 12:47:53 +0800988static const struct snd_soc_dapm_route intercon_3007[] = {
989 /* Class-D outputs */
990 {"Left Class-D Out", NULL, "Left Line Out"},
991 {"Right Class-D Out", NULL, "Left Line Out"},
992 {"SPOP", NULL, "Left Class-D Out"},
993 {"SPOM", NULL, "Right Class-D Out"},
994};
995
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000996static int aic3x_add_widgets(struct snd_soc_component *component)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100997{
Kuninori Morimoto749ad542018-01-29 04:13:54 +0000998 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
999 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Randolph Chung6184f102010-08-20 12:47:53 +08001000
Jan Weitzel58381da2013-12-05 09:54:02 +01001001 switch (aic3x->model) {
1002 case AIC3X_MODEL_3X:
1003 case AIC3X_MODEL_33:
Jyri Sarha95031122015-02-02 16:48:05 +02001004 snd_soc_dapm_new_controls(dapm, aic3x_extra_dapm_widgets,
1005 ARRAY_SIZE(aic3x_extra_dapm_widgets));
1006 snd_soc_dapm_add_routes(dapm, intercon_extra,
1007 ARRAY_SIZE(intercon_extra));
Jan Weitzel58381da2013-12-05 09:54:02 +01001008 snd_soc_dapm_new_controls(dapm, aic3x_dapm_mono_widgets,
1009 ARRAY_SIZE(aic3x_dapm_mono_widgets));
1010 snd_soc_dapm_add_routes(dapm, intercon_mono,
1011 ARRAY_SIZE(intercon_mono));
1012 break;
1013 case AIC3X_MODEL_3007:
Jyri Sarha95031122015-02-02 16:48:05 +02001014 snd_soc_dapm_new_controls(dapm, aic3x_extra_dapm_widgets,
1015 ARRAY_SIZE(aic3x_extra_dapm_widgets));
1016 snd_soc_dapm_add_routes(dapm, intercon_extra,
1017 ARRAY_SIZE(intercon_extra));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001018 snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
Randolph Chung6184f102010-08-20 12:47:53 +08001019 ARRAY_SIZE(aic3007_dapm_widgets));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001020 snd_soc_dapm_add_routes(dapm, intercon_3007,
1021 ARRAY_SIZE(intercon_3007));
Jan Weitzel58381da2013-12-05 09:54:02 +01001022 break;
Jyri Sarha95031122015-02-02 16:48:05 +02001023 case AIC3X_MODEL_3104:
1024 snd_soc_dapm_new_controls(dapm, aic3104_extra_dapm_widgets,
1025 ARRAY_SIZE(aic3104_extra_dapm_widgets));
1026 snd_soc_dapm_add_routes(dapm, intercon_extra_3104,
1027 ARRAY_SIZE(intercon_extra_3104));
1028 break;
Randolph Chung6184f102010-08-20 12:47:53 +08001029 }
1030
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001031 return 0;
1032}
1033
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001034static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001035 struct snd_pcm_hw_params *params,
1036 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001037{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001038 struct snd_soc_component *component = dai->component;
1039 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001040 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +01001041 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
1042 u16 d, pll_d = 1;
Peter Meerwald255173b2009-12-14 14:44:56 +01001043 int clk;
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001044 int width = aic3x->slot_width;
1045
1046 if (!width)
1047 width = params_width(params);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001048
1049 /* select data word length */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001050 data = snd_soc_component_read32(component, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001051 switch (width) {
Mark Brown3e3e2922014-07-31 12:48:36 +01001052 case 16:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001053 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001054 case 20:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001055 data |= (0x01 << 4);
1056 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001057 case 24:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001058 data |= (0x02 << 4);
1059 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001060 case 32:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001061 data |= (0x03 << 4);
1062 break;
1063 }
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001064 snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001065
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001066 /* Fsref can be 44100 or 48000 */
1067 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
1068
1069 /* Try to find a value for Q which allows us to bypass the PLL and
1070 * generate CODEC_CLK directly. */
1071 for (pll_q = 2; pll_q < 18; pll_q++)
1072 if (aic3x->sysclk / (128 * pll_q) == fsref) {
1073 bypass_pll = 1;
1074 break;
1075 }
1076
1077 if (bypass_pll) {
1078 pll_q &= 0xf;
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001079 snd_soc_component_write(component, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
1080 snd_soc_component_write(component, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -04001081 /* disable PLL if it is bypassed */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001082 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG, PLL_ENABLE, 0);
Chaithrika U S06c71282009-07-22 07:45:04 -04001083
1084 } else {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001085 snd_soc_component_write(component, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -04001086 /* enable PLL when it is used */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001087 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
Axel Lin9c173d12011-10-26 22:13:17 +08001088 PLL_ENABLE, PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -04001089 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001090
1091 /* Route Left DAC to left channel input and
1092 * right DAC to right channel input */
1093 data = (LDAC2LCH | RDAC2RCH);
1094 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
1095 if (params_rate(params) >= 64000)
1096 data |= DUAL_RATE_MODE;
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001097 snd_soc_component_write(component, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001098
1099 /* codec sample rate select */
1100 data = (fsref * 20) / params_rate(params);
1101 if (params_rate(params) < 64000)
1102 data /= 2;
1103 data /= 5;
1104 data -= 2;
1105 data |= (data << 4);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001106 snd_soc_component_write(component, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001107
1108 if (bypass_pll)
1109 return 0;
1110
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001111 /* Use PLL, compute appropriate setup for j, d, r and p, the closest
Peter Meerwald255173b2009-12-14 14:44:56 +01001112 * one wins the game. Try with d==0 first, next with d!=0.
1113 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001114 * The sysclk is divided by 1000 to prevent integer overflows.
1115 */
Peter Meerwald255173b2009-12-14 14:44:56 +01001116
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001117 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
1118
1119 for (r = 1; r <= 16; r++)
1120 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +01001121 for (j = 4; j <= 55; j++) {
1122 /* This is actually 1000*((j+(d/10000))*r)/p
1123 * The term had to be converted to get
1124 * rid of the division by 10000; d = 0 here
1125 */
Mark Brown5baf8312010-01-02 13:13:42 +00001126 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001127
Peter Meerwald255173b2009-12-14 14:44:56 +01001128 /* Check whether this values get closer than
1129 * the best ones we had before
1130 */
Mark Brown5baf8312010-01-02 13:13:42 +00001131 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +01001132 abs(codec_clk - last_clk)) {
1133 pll_j = j; pll_d = 0;
1134 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +00001135 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +01001136 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001137
Peter Meerwald255173b2009-12-14 14:44:56 +01001138 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +00001139 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +01001140 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001141 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001142 }
1143
Peter Meerwald255173b2009-12-14 14:44:56 +01001144 /* try with d != 0 */
1145 for (p = 1; p <= 8; p++) {
1146 j = codec_clk * p / 1000;
1147
1148 if (j < 4 || j > 11)
1149 continue;
1150
1151 /* do not use codec_clk here since we'd loose precision */
1152 d = ((2048 * p * fsref) - j * aic3x->sysclk)
1153 * 100 / (aic3x->sysclk/100);
1154
1155 clk = (10000 * j + d) / (10 * p);
1156
1157 /* check whether this values get closer than the best
1158 * ones we had before */
1159 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
1160 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
1161 last_clk = clk;
1162 }
1163
1164 /* Early exit for exact matches */
1165 if (clk == codec_clk)
1166 goto found;
1167 }
1168
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001169 if (last_clk == 0) {
1170 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
1171 return -EINVAL;
1172 }
1173
Peter Meerwald255173b2009-12-14 14:44:56 +01001174found:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001175 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG, PLLP_MASK, pll_p);
1176 snd_soc_component_write(component, AIC3X_OVRF_STATUS_AND_PLLR_REG,
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001177 pll_r << PLLR_SHIFT);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001178 snd_soc_component_write(component, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
1179 snd_soc_component_write(component, AIC3X_PLL_PROGC_REG,
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001180 (pll_d >> 6) << PLLD_MSB_SHIFT);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001181 snd_soc_component_write(component, AIC3X_PLL_PROGD_REG,
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001182 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001183
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001184 return 0;
1185}
1186
Peter Ujfalusi36849402014-11-10 12:27:33 +02001187static int aic3x_prepare(struct snd_pcm_substream *substream,
1188 struct snd_soc_dai *dai)
1189{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001190 struct snd_soc_component *component = dai->component;
1191 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001192 int delay = 0;
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001193 int width = aic3x->slot_width;
1194
1195 if (!width)
1196 width = substream->runtime->sample_bits;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001197
1198 /* TDM slot selection only valid in DSP_A/_B mode */
1199 if (aic3x->dai_fmt == SND_SOC_DAIFMT_DSP_A)
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001200 delay += (aic3x->tdm_delay*width + 1);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001201 else if (aic3x->dai_fmt == SND_SOC_DAIFMT_DSP_B)
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001202 delay += aic3x->tdm_delay*width;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001203
1204 /* Configure data delay */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001205 snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLC, delay);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001206
1207 return 0;
1208}
1209
Liam Girdwoode550e172008-07-07 16:07:52 +01001210static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001211{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001212 struct snd_soc_component *component = dai->component;
1213 u8 ldac_reg = snd_soc_component_read32(component, LDAC_VOL) & ~MUTE_ON;
1214 u8 rdac_reg = snd_soc_component_read32(component, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001215
1216 if (mute) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001217 snd_soc_component_write(component, LDAC_VOL, ldac_reg | MUTE_ON);
1218 snd_soc_component_write(component, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001219 } else {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001220 snd_soc_component_write(component, LDAC_VOL, ldac_reg);
1221 snd_soc_component_write(component, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001222 }
1223
1224 return 0;
1225}
1226
Liam Girdwoode550e172008-07-07 16:07:52 +01001227static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001228 int clk_id, unsigned int freq, int dir)
1229{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001230 struct snd_soc_component *component = codec_dai->component;
1231 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001232
Jiri Prchala1f34af2012-07-10 14:36:58 +02001233 /* set clock on MCLK or GPIO2 or BCLK */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001234 snd_soc_component_update_bits(component, AIC3X_CLKGEN_CTRL_REG, PLLCLK_IN_MASK,
Jiri Prchala1f34af2012-07-10 14:36:58 +02001235 clk_id << PLLCLK_IN_SHIFT);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001236 snd_soc_component_update_bits(component, AIC3X_CLKGEN_CTRL_REG, CLKDIV_IN_MASK,
Jiri Prchala1f34af2012-07-10 14:36:58 +02001237 clk_id << CLKDIV_IN_SHIFT);
1238
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001239 aic3x->sysclk = freq;
1240 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001241}
1242
Liam Girdwoode550e172008-07-07 16:07:52 +01001243static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001244 unsigned int fmt)
1245{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001246 struct snd_soc_component *component = codec_dai->component;
1247 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Jarkko Nikula81971a12008-06-25 14:58:45 +03001248 u8 iface_areg, iface_breg;
1249
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001250 iface_areg = snd_soc_component_read32(component, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1251 iface_breg = snd_soc_component_read32(component, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001252
1253 /* set master/slave audio interface */
1254 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1255 case SND_SOC_DAIFMT_CBM_CFM:
1256 aic3x->master = 1;
1257 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1258 break;
1259 case SND_SOC_DAIFMT_CBS_CFS:
1260 aic3x->master = 0;
Axel Lin68e47982011-10-27 16:38:42 +08001261 iface_areg &= ~(BIT_CLK_MASTER | WORD_CLK_MASTER);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001262 break;
Peter Ujfalusi46475982018-11-20 14:42:53 +02001263 case SND_SOC_DAIFMT_CBM_CFS:
1264 aic3x->master = 1;
1265 iface_areg |= BIT_CLK_MASTER;
1266 iface_areg &= ~WORD_CLK_MASTER;
1267 break;
1268 case SND_SOC_DAIFMT_CBS_CFM:
1269 aic3x->master = 1;
1270 iface_areg |= WORD_CLK_MASTER;
1271 iface_areg &= ~BIT_CLK_MASTER;
1272 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001273 default:
1274 return -EINVAL;
1275 }
1276
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001277 /*
1278 * match both interface format and signal polarities since they
1279 * are fixed
1280 */
1281 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1282 SND_SOC_DAIFMT_INV_MASK)) {
1283 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001284 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001285 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001286 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001287 iface_breg |= (0x01 << 6);
1288 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001289 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001290 iface_breg |= (0x02 << 6);
1291 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001292 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001293 iface_breg |= (0x03 << 6);
1294 break;
1295 default:
1296 return -EINVAL;
1297 }
1298
Peter Ujfalusi36849402014-11-10 12:27:33 +02001299 aic3x->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
1300
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001301 /* set iface */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001302 snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLA, iface_areg);
1303 snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLB, iface_breg);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001304
1305 return 0;
1306}
1307
1308static int aic3x_set_dai_tdm_slot(struct snd_soc_dai *codec_dai,
1309 unsigned int tx_mask, unsigned int rx_mask,
1310 int slots, int slot_width)
1311{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001312 struct snd_soc_component *component = codec_dai->component;
1313 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001314 unsigned int lsb;
1315
1316 if (tx_mask != rx_mask) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001317 dev_err(component->dev, "tx and rx masks must be symmetric\n");
Peter Ujfalusi36849402014-11-10 12:27:33 +02001318 return -EINVAL;
1319 }
1320
1321 if (unlikely(!tx_mask)) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001322 dev_err(component->dev, "tx and rx masks need to be non 0\n");
Peter Ujfalusi36849402014-11-10 12:27:33 +02001323 return -EINVAL;
1324 }
1325
1326 /* TDM based on DSP mode requires slots to be adjacent */
1327 lsb = __ffs(tx_mask);
1328 if ((lsb + 1) != __fls(tx_mask)) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001329 dev_err(component->dev, "Invalid mask, slots must be adjacent\n");
Peter Ujfalusi36849402014-11-10 12:27:33 +02001330 return -EINVAL;
1331 }
1332
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001333 switch (slot_width) {
1334 case 16:
1335 case 20:
1336 case 24:
1337 case 32:
1338 break;
1339 default:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001340 dev_err(component->dev, "Unsupported slot width %d\n", slot_width);
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001341 return -EINVAL;
1342 }
1343
1344
1345 aic3x->tdm_delay = lsb;
1346 aic3x->slot_width = slot_width;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001347
1348 /* DOUT in high-impedance on inactive bit clocks */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001349 snd_soc_component_update_bits(component, AIC3X_ASD_INTF_CTRLA,
Peter Ujfalusi36849402014-11-10 12:27:33 +02001350 DOUT_TRISTATE, DOUT_TRISTATE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001351
1352 return 0;
1353}
1354
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001355static int aic3x_regulator_event(struct notifier_block *nb,
1356 unsigned long event, void *data)
1357{
1358 struct aic3x_disable_nb *disable_nb =
1359 container_of(nb, struct aic3x_disable_nb, nb);
1360 struct aic3x_priv *aic3x = disable_nb->aic3x;
1361
1362 if (event & REGULATOR_EVENT_DISABLE) {
1363 /*
1364 * Put codec to reset and require cache sync as at least one
1365 * of the supplies was disabled
1366 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001367 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001368 gpio_set_value(aic3x->gpio_reset, 0);
Mark Brown2a6fede2013-09-24 00:07:13 +01001369 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001370 }
1371
1372 return 0;
1373}
1374
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001375static int aic3x_set_power(struct snd_soc_component *component, int power)
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001376{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001377 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001378 unsigned int pll_c, pll_d;
Mark Brown2a6fede2013-09-24 00:07:13 +01001379 int ret;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001380
1381 if (power) {
1382 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1383 aic3x->supplies);
1384 if (ret)
1385 goto out;
1386 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001387
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001388 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001389 udelay(1);
1390 gpio_set_value(aic3x->gpio_reset, 1);
1391 }
1392
1393 /* Sync reg_cache with the hardware */
Mark Brown2a6fede2013-09-24 00:07:13 +01001394 regcache_cache_only(aic3x->regmap, false);
1395 regcache_sync(aic3x->regmap);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001396
1397 /* Rewrite paired PLL D registers in case cached sync skipped
1398 * writing one of them and thus caused other one also not
1399 * being written
1400 */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001401 pll_c = snd_soc_component_read32(component, AIC3X_PLL_PROGC_REG);
1402 pll_d = snd_soc_component_read32(component, AIC3X_PLL_PROGD_REG);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001403 if (pll_c == aic3x_reg[AIC3X_PLL_PROGC_REG].def ||
1404 pll_d == aic3x_reg[AIC3X_PLL_PROGD_REG].def) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001405 snd_soc_component_write(component, AIC3X_PLL_PROGC_REG, pll_c);
1406 snd_soc_component_write(component, AIC3X_PLL_PROGD_REG, pll_d);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001407 }
Peter Ujfalusi03303da2016-12-23 11:21:11 +02001408
1409 /*
1410 * Delay is needed to reduce pop-noise after syncing back the
1411 * registers
1412 */
1413 mdelay(50);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001414 } else {
Jarkko Nikula9fb352b2011-05-20 16:52:38 +03001415 /*
1416 * Do soft reset to this codec instance in order to clear
1417 * possible VDD leakage currents in case the supply regulators
1418 * remain on
1419 */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001420 snd_soc_component_write(component, AIC3X_RESET, SOFT_RESET);
Mark Brown2a6fede2013-09-24 00:07:13 +01001421 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001422 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001423 /* HW writes are needless when bias is off */
Mark Brown2a6fede2013-09-24 00:07:13 +01001424 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001425 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1426 aic3x->supplies);
1427 }
1428out:
1429 return ret;
1430}
1431
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001432static int aic3x_set_bias_level(struct snd_soc_component *component,
Mark Brown0be98982008-05-19 12:31:28 +02001433 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001434{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001435 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001436
Mark Brown0be98982008-05-19 12:31:28 +02001437 switch (level) {
1438 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001439 break;
1440 case SND_SOC_BIAS_PREPARE:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001441 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_STANDBY &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001442 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001443 /* enable pll */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001444 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
Axel Lin9c173d12011-10-26 22:13:17 +08001445 PLL_ENABLE, PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001446 }
1447 break;
Mark Brown0be98982008-05-19 12:31:28 +02001448 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001449 if (!aic3x->power)
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001450 aic3x_set_power(component, 1);
1451 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_PREPARE &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001452 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001453 /* disable pll */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001454 snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
Axel Lin9c173d12011-10-26 22:13:17 +08001455 PLL_ENABLE, 0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001456 }
1457 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001458 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001459 if (aic3x->power)
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001460 aic3x_set_power(component, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001461 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001462 }
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001463
1464 return 0;
1465}
1466
1467#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1468#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
Peter Ujfalusi2a11a102014-06-26 08:06:56 +03001469 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE | \
1470 SNDRV_PCM_FMTBIT_S32_LE)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001471
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001472static const struct snd_soc_dai_ops aic3x_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +08001473 .hw_params = aic3x_hw_params,
Peter Ujfalusi36849402014-11-10 12:27:33 +02001474 .prepare = aic3x_prepare,
Eric Miao6335d052009-03-03 09:41:00 +08001475 .digital_mute = aic3x_mute,
1476 .set_sysclk = aic3x_set_dai_sysclk,
1477 .set_fmt = aic3x_set_dai_fmt,
Peter Ujfalusi36849402014-11-10 12:27:33 +02001478 .set_tdm_slot = aic3x_set_dai_tdm_slot,
Eric Miao6335d052009-03-03 09:41:00 +08001479};
1480
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001481static struct snd_soc_dai_driver aic3x_dai = {
1482 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001483 .playback = {
1484 .stream_name = "Playback",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001485 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001486 .channels_max = 2,
1487 .rates = AIC3X_RATES,
1488 .formats = AIC3X_FORMATS,},
1489 .capture = {
1490 .stream_name = "Capture",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001491 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001492 .channels_max = 2,
1493 .rates = AIC3X_RATES,
1494 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001495 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001496 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001497};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001498
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001499static void aic3x_mono_init(struct snd_soc_component *component)
Jan Weitzel58381da2013-12-05 09:54:02 +01001500{
1501 /* DAC to Mono Line Out default volume and route to Output mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001502 snd_soc_component_write(component, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1503 snd_soc_component_write(component, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Jan Weitzel58381da2013-12-05 09:54:02 +01001504
1505 /* unmute all outputs */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001506 snd_soc_component_update_bits(component, MONOLOPM_CTRL, UNMUTE, UNMUTE);
Jan Weitzel58381da2013-12-05 09:54:02 +01001507
1508 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001509 snd_soc_component_write(component, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1510 snd_soc_component_write(component, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Jan Weitzel58381da2013-12-05 09:54:02 +01001511
1512 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001513 snd_soc_component_write(component, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1514 snd_soc_component_write(component, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Jan Weitzel58381da2013-12-05 09:54:02 +01001515}
1516
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001517/*
1518 * initialise the AIC3X driver
1519 * register the mixer and dsp interfaces with the kernel
1520 */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001521static int aic3x_init(struct snd_soc_component *component)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001522{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001523 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Ben Dookscb3826f2009-08-20 22:50:41 +01001524
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001525 snd_soc_component_write(component, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1526 snd_soc_component_write(component, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001527
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001528 /* DAC default volume and mute */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001529 snd_soc_component_write(component, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1530 snd_soc_component_write(component, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001531
1532 /* DAC to HP default volume and route to Output mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001533 snd_soc_component_write(component, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1534 snd_soc_component_write(component, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1535 snd_soc_component_write(component, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1536 snd_soc_component_write(component, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001537 /* DAC to Line Out default volume and route to Output mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001538 snd_soc_component_write(component, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1539 snd_soc_component_write(component, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001540
1541 /* unmute all outputs */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001542 snd_soc_component_update_bits(component, LLOPM_CTRL, UNMUTE, UNMUTE);
1543 snd_soc_component_update_bits(component, RLOPM_CTRL, UNMUTE, UNMUTE);
1544 snd_soc_component_update_bits(component, HPLOUT_CTRL, UNMUTE, UNMUTE);
1545 snd_soc_component_update_bits(component, HPROUT_CTRL, UNMUTE, UNMUTE);
1546 snd_soc_component_update_bits(component, HPLCOM_CTRL, UNMUTE, UNMUTE);
1547 snd_soc_component_update_bits(component, HPRCOM_CTRL, UNMUTE, UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001548
1549 /* ADC default volume and unmute */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001550 snd_soc_component_write(component, LADC_VOL, DEFAULT_GAIN);
1551 snd_soc_component_write(component, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001552 /* By default route Line1 to ADC PGA mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001553 snd_soc_component_write(component, LINE1L_2_LADC_CTRL, 0x0);
1554 snd_soc_component_write(component, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001555
1556 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001557 snd_soc_component_write(component, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1558 snd_soc_component_write(component, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1559 snd_soc_component_write(component, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1560 snd_soc_component_write(component, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001561 /* PGA to Line Out default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001562 snd_soc_component_write(component, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1563 snd_soc_component_write(component, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001564
Rick Mann2d1180e2015-09-30 16:24:53 -07001565 /* On tlv320aic3104, these registers are reserved and must not be written */
1566 if (aic3x->model != AIC3X_MODEL_3104) {
1567 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001568 snd_soc_component_write(component, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1569 snd_soc_component_write(component, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1570 snd_soc_component_write(component, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1571 snd_soc_component_write(component, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Rick Mann2d1180e2015-09-30 16:24:53 -07001572 /* Line2 Line Out default volume, disconnect from Output Mixer */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001573 snd_soc_component_write(component, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1574 snd_soc_component_write(component, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Rick Mann2d1180e2015-09-30 16:24:53 -07001575 }
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001576
Jan Weitzel58381da2013-12-05 09:54:02 +01001577 switch (aic3x->model) {
1578 case AIC3X_MODEL_3X:
1579 case AIC3X_MODEL_33:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001580 aic3x_mono_init(component);
Jan Weitzel58381da2013-12-05 09:54:02 +01001581 break;
1582 case AIC3X_MODEL_3007:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001583 snd_soc_component_write(component, CLASSD_CTRL, 0);
Jan Weitzel58381da2013-12-05 09:54:02 +01001584 break;
Randolph Chung6184f102010-08-20 12:47:53 +08001585 }
1586
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +03001587 /* Output common-mode voltage = 1.5 V */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001588 snd_soc_component_update_bits(component, HPOUT_SC, HPOUT_SC_OCMV_MASK,
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +03001589 aic3x->ocmv << HPOUT_SC_OCMV_SHIFT);
1590
Ben Dookscb3826f2009-08-20 22:50:41 +01001591 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001592}
1593
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001594static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1595{
1596 struct aic3x_priv *a;
1597
1598 list_for_each_entry(a, &reset_list, list) {
1599 if (gpio_is_valid(aic3x->gpio_reset) &&
1600 aic3x->gpio_reset == a->gpio_reset)
1601 return true;
1602 }
1603
1604 return false;
1605}
1606
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001607static int aic3x_probe(struct snd_soc_component *component)
Ben Dookscb3826f2009-08-20 22:50:41 +01001608{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001609 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001610 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001611
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001612 aic3x->component = component;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001613
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001614 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1615 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1616 aic3x->disable_nb[i].aic3x = aic3x;
1617 ret = regulator_register_notifier(aic3x->supplies[i].consumer,
1618 &aic3x->disable_nb[i].nb);
1619 if (ret) {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001620 dev_err(component->dev,
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001621 "Failed to request regulator notifier: %d\n",
1622 ret);
1623 goto err_notif;
1624 }
1625 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001626
Mark Brown2a6fede2013-09-24 00:07:13 +01001627 regcache_mark_dirty(aic3x->regmap);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001628 aic3x_init(component);
Jarkko Nikula37b47652010-08-23 10:38:40 +03001629
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001630 if (aic3x->setup) {
Jyri Sarha95031122015-02-02 16:48:05 +02001631 if (aic3x->model != AIC3X_MODEL_3104) {
1632 /* setup GPIO functions */
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001633 snd_soc_component_write(component, AIC3X_GPIO1_REG,
Jyri Sarha95031122015-02-02 16:48:05 +02001634 (aic3x->setup->gpio_func[0] & 0xf) << 4);
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001635 snd_soc_component_write(component, AIC3X_GPIO2_REG,
Jyri Sarha95031122015-02-02 16:48:05 +02001636 (aic3x->setup->gpio_func[1] & 0xf) << 4);
1637 } else {
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001638 dev_warn(component->dev, "GPIO functionality is not supported on tlv320aic3104\n");
Jyri Sarha95031122015-02-02 16:48:05 +02001639 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001640 }
1641
Jan Weitzel58381da2013-12-05 09:54:02 +01001642 switch (aic3x->model) {
1643 case AIC3X_MODEL_3X:
1644 case AIC3X_MODEL_33:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001645 snd_soc_add_component_controls(component, aic3x_extra_snd_controls,
Jyri Sarha95031122015-02-02 16:48:05 +02001646 ARRAY_SIZE(aic3x_extra_snd_controls));
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001647 snd_soc_add_component_controls(component, aic3x_mono_controls,
Jan Weitzel58381da2013-12-05 09:54:02 +01001648 ARRAY_SIZE(aic3x_mono_controls));
1649 break;
1650 case AIC3X_MODEL_3007:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001651 snd_soc_add_component_controls(component, aic3x_extra_snd_controls,
Jyri Sarha95031122015-02-02 16:48:05 +02001652 ARRAY_SIZE(aic3x_extra_snd_controls));
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001653 snd_soc_add_component_controls(component,
Jan Weitzel58381da2013-12-05 09:54:02 +01001654 &aic3x_classd_amp_gain_ctrl, 1);
1655 break;
Jyri Sarha95031122015-02-02 16:48:05 +02001656 case AIC3X_MODEL_3104:
1657 break;
Jan Weitzel58381da2013-12-05 09:54:02 +01001658 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001659
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301660 /* set mic bias voltage */
1661 switch (aic3x->micbias_vg) {
1662 case AIC3X_MICBIAS_2_0V:
1663 case AIC3X_MICBIAS_2_5V:
1664 case AIC3X_MICBIAS_AVDDV:
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001665 snd_soc_component_update_bits(component, MICBIAS_CTRL,
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301666 MICBIAS_LEVEL_MASK,
1667 (aic3x->micbias_vg) << MICBIAS_LEVEL_SHIFT);
1668 break;
1669 case AIC3X_MICBIAS_OFF:
1670 /*
1671 * noting to do. target won't enter here. This is just to avoid
1672 * compile time warning "warning: enumeration value
1673 * 'AIC3X_MICBIAS_OFF' not handled in switch"
1674 */
1675 break;
1676 }
1677
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001678 aic3x_add_widgets(component);
Ben Dookscb3826f2009-08-20 22:50:41 +01001679
1680 return 0;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001681
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001682err_notif:
1683 while (i--)
1684 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1685 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001686 return ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001687}
1688
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001689static void aic3x_remove(struct snd_soc_component *component)
Ben Dookscb3826f2009-08-20 22:50:41 +01001690{
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001691 struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001692 int i;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001693
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001694 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1695 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1696 &aic3x->disable_nb[i].nb);
Ben Dookscb3826f2009-08-20 22:50:41 +01001697}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001698
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001699static const struct snd_soc_component_driver soc_component_dev_aic3x = {
1700 .set_bias_level = aic3x_set_bias_level,
1701 .probe = aic3x_probe,
1702 .remove = aic3x_remove,
1703 .controls = aic3x_snd_controls,
1704 .num_controls = ARRAY_SIZE(aic3x_snd_controls),
1705 .dapm_widgets = aic3x_dapm_widgets,
1706 .num_dapm_widgets = ARRAY_SIZE(aic3x_dapm_widgets),
1707 .dapm_routes = intercon,
1708 .num_dapm_routes = ARRAY_SIZE(intercon),
1709 .use_pmdown_time = 1,
1710 .endianness = 1,
1711 .non_legacy_dai_naming = 1,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001712};
1713
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +03001714static void aic3x_configure_ocmv(struct i2c_client *client)
1715{
1716 struct device_node *np = client->dev.of_node;
1717 struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1718 u32 value;
1719 int dvdd, avdd;
1720
1721 if (np && !of_property_read_u32(np, "ai3x-ocmv", &value)) {
1722 /* OCMV setting is forced by DT */
1723 if (value <= 3) {
1724 aic3x->ocmv = value;
1725 return;
1726 }
1727 }
1728
1729 dvdd = regulator_get_voltage(aic3x->supplies[1].consumer);
1730 avdd = regulator_get_voltage(aic3x->supplies[2].consumer);
1731
1732 if (avdd > 3600000 || dvdd > 1950000) {
1733 dev_warn(&client->dev,
1734 "Too high supply voltage(s) AVDD: %d, DVDD: %d\n",
1735 avdd, dvdd);
1736 } else if (avdd == 3600000 && dvdd == 1950000) {
1737 aic3x->ocmv = HPOUT_SC_OCMV_1_8V;
1738 } else if (avdd > 3300000 && dvdd > 1800000) {
1739 aic3x->ocmv = HPOUT_SC_OCMV_1_65V;
1740 } else if (avdd > 3000000 && dvdd > 1650000) {
1741 aic3x->ocmv = HPOUT_SC_OCMV_1_5V;
1742 } else if (avdd >= 2700000 && dvdd >= 1525000) {
1743 aic3x->ocmv = HPOUT_SC_OCMV_1_35V;
1744 } else {
1745 dev_warn(&client->dev,
1746 "Invalid supply voltage(s) AVDD: %d, DVDD: %d\n",
1747 avdd, dvdd);
1748 }
1749}
1750
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001751/*
1752 * AIC3X 2 wire address can be up to 4 devices with device addresses
1753 * 0x18, 0x19, 0x1A, 0x1B
1754 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001755
Randolph Chung6184f102010-08-20 12:47:53 +08001756static const struct i2c_device_id aic3x_i2c_id[] = {
Axel Lin177fdd82011-09-28 21:56:48 +08001757 { "tlv320aic3x", AIC3X_MODEL_3X },
1758 { "tlv320aic33", AIC3X_MODEL_33 },
1759 { "tlv320aic3007", AIC3X_MODEL_3007 },
Mark Browncbaa5682013-07-16 13:39:52 +01001760 { "tlv320aic3106", AIC3X_MODEL_3X },
Jyri Sarha95031122015-02-02 16:48:05 +02001761 { "tlv320aic3104", AIC3X_MODEL_3104 },
Randolph Chung6184f102010-08-20 12:47:53 +08001762 { }
1763};
1764MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1765
Nariman Poushin8019ff62015-07-16 16:36:21 +01001766static const struct reg_sequence aic3007_class_d[] = {
Mark Brown2a6fede2013-09-24 00:07:13 +01001767 /* Class-D speaker driver init; datasheet p. 46 */
1768 { AIC3X_PAGE_SELECT, 0x0D },
1769 { 0xD, 0x0D },
1770 { 0x8, 0x5C },
1771 { 0x8, 0x5D },
1772 { 0x8, 0x5C },
1773 { AIC3X_PAGE_SELECT, 0x00 },
1774};
1775
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001776/*
1777 * If the i2c layer weren't so broken, we could pass this kind of data
1778 * around
1779 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001780static int aic3x_i2c_probe(struct i2c_client *i2c,
1781 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001782{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001783 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001784 struct aic3x_priv *aic3x;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301785 struct aic3x_setup_data *ai3x_setup;
1786 struct device_node *np = i2c->dev.of_node;
Mark Brown6f818e02013-09-23 19:48:45 +01001787 int ret, i;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301788 u32 value;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001789
Axel Line2257db2011-12-29 12:10:04 +08001790 aic3x = devm_kzalloc(&i2c->dev, sizeof(struct aic3x_priv), GFP_KERNEL);
Sachin Kamatb1117f52014-06-20 15:29:01 +05301791 if (!aic3x)
Ben Dookscb3826f2009-08-20 22:50:41 +01001792 return -ENOMEM;
Ben Dookscb3826f2009-08-20 22:50:41 +01001793
Mark Brown2a6fede2013-09-24 00:07:13 +01001794 aic3x->regmap = devm_regmap_init_i2c(i2c, &aic3x_regmap);
1795 if (IS_ERR(aic3x->regmap)) {
1796 ret = PTR_ERR(aic3x->regmap);
1797 return ret;
1798 }
1799
1800 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001801
Ben Dookscb3826f2009-08-20 22:50:41 +01001802 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001803 if (pdata) {
1804 aic3x->gpio_reset = pdata->gpio_reset;
1805 aic3x->setup = pdata->setup;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301806 aic3x->micbias_vg = pdata->micbias_vg;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301807 } else if (np) {
1808 ai3x_setup = devm_kzalloc(&i2c->dev, sizeof(*ai3x_setup),
1809 GFP_KERNEL);
Sachin Kamatb1117f52014-06-20 15:29:01 +05301810 if (!ai3x_setup)
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301811 return -ENOMEM;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301812
Andrew F. Davis025f8442017-11-29 11:13:55 -06001813 ret = of_get_named_gpio(np, "reset-gpios", 0);
1814 if (ret >= 0) {
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301815 aic3x->gpio_reset = ret;
Andrew F. Davis025f8442017-11-29 11:13:55 -06001816 } else {
1817 ret = of_get_named_gpio(np, "gpio-reset", 0);
1818 if (ret > 0) {
1819 dev_warn(&i2c->dev, "Using deprecated property \"gpio-reset\", please update your DT");
1820 aic3x->gpio_reset = ret;
1821 } else {
1822 aic3x->gpio_reset = -1;
1823 }
1824 }
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301825
1826 if (of_property_read_u32_array(np, "ai3x-gpio-func",
1827 ai3x_setup->gpio_func, 2) >= 0) {
1828 aic3x->setup = ai3x_setup;
1829 }
1830
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301831 if (!of_property_read_u32(np, "ai3x-micbias-vg", &value)) {
1832 switch (value) {
1833 case 1 :
1834 aic3x->micbias_vg = AIC3X_MICBIAS_2_0V;
1835 break;
1836 case 2 :
1837 aic3x->micbias_vg = AIC3X_MICBIAS_2_5V;
1838 break;
1839 case 3 :
1840 aic3x->micbias_vg = AIC3X_MICBIAS_AVDDV;
1841 break;
1842 default :
1843 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1844 dev_err(&i2c->dev, "Unsuitable MicBias voltage "
1845 "found in DT\n");
1846 }
1847 } else {
1848 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1849 }
1850
Jarkko Nikulac7763572010-09-05 19:10:22 +03001851 } else {
1852 aic3x->gpio_reset = -1;
1853 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001854
Axel Lin177fdd82011-09-28 21:56:48 +08001855 aic3x->model = id->driver_data;
Randolph Chung6184f102010-08-20 12:47:53 +08001856
Mark Brown6f818e02013-09-23 19:48:45 +01001857 if (gpio_is_valid(aic3x->gpio_reset) &&
1858 !aic3x_is_shared_reset(aic3x)) {
1859 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1860 if (ret != 0)
1861 goto err;
1862 gpio_direction_output(aic3x->gpio_reset, 0);
1863 }
1864
1865 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1866 aic3x->supplies[i].supply = aic3x_supply_names[i];
1867
1868 ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
1869 aic3x->supplies);
1870 if (ret != 0) {
1871 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
1872 goto err_gpio;
1873 }
1874
Peter Ujfalusi19b0fa12017-08-31 11:49:47 +03001875 aic3x_configure_ocmv(i2c);
1876
Mark Brown2a6fede2013-09-24 00:07:13 +01001877 if (aic3x->model == AIC3X_MODEL_3007) {
1878 ret = regmap_register_patch(aic3x->regmap, aic3007_class_d,
1879 ARRAY_SIZE(aic3007_class_d));
1880 if (ret != 0)
1881 dev_err(&i2c->dev, "Failed to init class D: %d\n",
1882 ret);
1883 }
1884
Kuninori Morimoto749ad542018-01-29 04:13:54 +00001885 ret = devm_snd_soc_register_component(&i2c->dev,
1886 &soc_component_dev_aic3x, &aic3x_dai, 1);
Sebastian Reichel3b5b2432014-04-05 23:35:53 +02001887
1888 if (ret != 0)
1889 goto err_gpio;
1890
Philipp Puschmann82ad7592019-02-27 16:17:33 +01001891 INIT_LIST_HEAD(&aic3x->list);
Sebastian Reichel3b5b2432014-04-05 23:35:53 +02001892 list_add(&aic3x->list, &reset_list);
1893
1894 return 0;
Mark Brown6f818e02013-09-23 19:48:45 +01001895
1896err_gpio:
1897 if (gpio_is_valid(aic3x->gpio_reset) &&
1898 !aic3x_is_shared_reset(aic3x))
1899 gpio_free(aic3x->gpio_reset);
1900err:
1901 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001902}
1903
Jean Delvareba8ed122008-09-22 14:15:53 +02001904static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001905{
Mark Brown6f818e02013-09-23 19:48:45 +01001906 struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1907
Philipp Puschmann82ad7592019-02-27 16:17:33 +01001908 list_del(&aic3x->list);
1909
Mark Brown6f818e02013-09-23 19:48:45 +01001910 if (gpio_is_valid(aic3x->gpio_reset) &&
1911 !aic3x_is_shared_reset(aic3x)) {
1912 gpio_set_value(aic3x->gpio_reset, 0);
1913 gpio_free(aic3x->gpio_reset);
1914 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001915 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001916}
1917
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301918#if defined(CONFIG_OF)
1919static const struct of_device_id tlv320aic3x_of_match[] = {
1920 { .compatible = "ti,tlv320aic3x", },
Mark Brownf2c4fa62013-07-16 13:36:05 +01001921 { .compatible = "ti,tlv320aic33" },
1922 { .compatible = "ti,tlv320aic3007" },
Mark Browncbaa5682013-07-16 13:39:52 +01001923 { .compatible = "ti,tlv320aic3106" },
Jyri Sarha95031122015-02-02 16:48:05 +02001924 { .compatible = "ti,tlv320aic3104" },
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301925 {},
1926};
1927MODULE_DEVICE_TABLE(of, tlv320aic3x_of_match);
1928#endif
1929
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001930/* machine i2c codec control layer */
1931static struct i2c_driver aic3x_i2c_driver = {
1932 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001933 .name = "tlv320aic3x-codec",
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301934 .of_match_table = of_match_ptr(tlv320aic3x_of_match),
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001935 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001936 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001937 .remove = aic3x_i2c_remove,
1938 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001939};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001940
Sachin Kamatfd39d142012-08-06 17:25:42 +05301941module_i2c_driver(aic3x_i2c_driver);
Mark Brown64089b82008-12-08 19:17:58 +00001942
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001943MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1944MODULE_AUTHOR("Vladimir Barinov");
1945MODULE_LICENSE("GPL");