blob: ece09c9461f78d9b3908095615a688522b69e9b3 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Santosh Shilimkareed0de22012-07-04 18:32:32 +053039#include <linux/of.h>
Jon Hunter9725f442012-05-14 10:41:37 -050040#include <linux/of_address.h>
41#include <linux/of_irq.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050042#include <linux/platform_device.h>
43#include <linux/platform_data/dmtimer-omap.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070044#include <linux/sched_clock.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000045
Tony Lindgren1dbae812005-11-10 14:26:51 +000046#include <asm/mach/time.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000047#include <asm/smp_twd.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070048
Tony Lindgren2a296c82012-10-02 17:41:35 -070049#include "omap_hwmod.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070050#include "omap_device.h"
Tony Lindgren5c2e8852012-10-29 16:45:47 -070051#include <plat/counter-32k.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070052#include <plat/dmtimer.h>
Tony Lindgren1d5aef42012-10-03 16:36:40 -070053#include "omap-pm.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053054
Tony Lindgrendbc04162012-08-31 10:59:07 -070055#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070056#include "common.h"
Lennart Sorensenafc9d592015-01-05 15:45:45 -080057#include "control.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053058#include "powerdomain.h"
R Sricharan5523e402013-10-10 13:13:48 +053059#include "omap-secure.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000060
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +053061#define REALTIME_COUNTER_BASE 0x48243200
62#define INCREMENTER_NUMERATOR_OFFSET 0x10
63#define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
64#define NUMERATOR_DENUMERATOR_MASK 0xfffff000
65
Tony Lindgrenaa561882011-03-29 15:54:48 -070066/* Clockevent code */
67
68static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080069static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000070
Dave Gerlach12b28ba2017-03-28 20:57:55 -050071/* Clockevent hwmod for am335x and am437x suspend */
72static struct omap_hwmod *clockevent_gpt_hwmod;
73
Tony Lindgrend5da94b82013-10-11 17:28:04 -070074#ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
R Sricharan5523e402013-10-10 13:13:48 +053075static unsigned long arch_timer_freq;
76
77void set_cntfreq(void)
78{
79 omap_smc1(OMAP5_DRA7_MON_SET_CNTFRQ_INDEX, arch_timer_freq);
80}
Tony Lindgrend5da94b82013-10-11 17:28:04 -070081#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +000082
Linus Torvalds0cd61b62006-10-06 10:53:39 -070083static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000084{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080085 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000086
Tony Lindgrenee17f112011-09-16 15:44:20 -070087 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080088
89 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000090 return IRQ_HANDLED;
91}
92
93static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070094 .name = "gp_timer",
Michael Opdenackerfe806d02013-09-07 09:19:25 +020095 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000096 .handler = omap2_gp_timer_interrupt,
97};
98
Kevin Hilman5a3a3882007-11-12 23:24:02 -080099static int omap2_gp_timer_set_next_event(unsigned long cycles,
100 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000101{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700102 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Jon Hunter971d0252012-09-27 11:49:45 -0500103 0xffffffff - cycles, OMAP_TIMER_POSTED);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000104
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800105 return 0;
106}
107
Viresh Kumar74364612015-02-27 13:39:52 +0530108static int omap2_gp_timer_shutdown(struct clock_event_device *evt)
109{
110 __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
111 return 0;
112}
113
114static int omap2_gp_timer_set_periodic(struct clock_event_device *evt)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800115{
116 u32 period;
117
Jon Hunter971d0252012-09-27 11:49:45 -0500118 __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800119
Viresh Kumar74364612015-02-27 13:39:52 +0530120 period = clkev.rate / HZ;
121 period -= 1;
122 /* Looks like we need to first set the load value separately */
123 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG, 0xffffffff - period,
124 OMAP_TIMER_POSTED);
125 __omap_dm_timer_load_start(&clkev,
126 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
127 0xffffffff - period, OMAP_TIMER_POSTED);
128 return 0;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800129}
130
Dave Gerlach12b28ba2017-03-28 20:57:55 -0500131static void omap_clkevt_idle(struct clock_event_device *unused)
132{
133 if (!clockevent_gpt_hwmod)
134 return;
135
136 omap_hwmod_idle(clockevent_gpt_hwmod);
137}
138
139static void omap_clkevt_unidle(struct clock_event_device *unused)
140{
141 if (!clockevent_gpt_hwmod)
142 return;
143
144 omap_hwmod_enable(clockevent_gpt_hwmod);
145 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
146}
147
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800148static struct clock_event_device clockevent_gpt = {
Viresh Kumar74364612015-02-27 13:39:52 +0530149 .features = CLOCK_EVT_FEAT_PERIODIC |
150 CLOCK_EVT_FEAT_ONESHOT,
151 .rating = 300,
152 .set_next_event = omap2_gp_timer_set_next_event,
153 .set_state_shutdown = omap2_gp_timer_shutdown,
154 .set_state_periodic = omap2_gp_timer_set_periodic,
155 .set_state_oneshot = omap2_gp_timer_shutdown,
156 .tick_resume = omap2_gp_timer_shutdown,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800157};
158
Jon Hunterad24bde2012-06-20 15:55:24 -0500159static struct property device_disabled = {
160 .name = "status",
161 .length = sizeof("disabled"),
162 .value = "disabled",
163};
164
Uwe Kleine-König31957602014-09-10 10:26:17 +0200165static const struct of_device_id omap_timer_match[] __initconst = {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500166 { .compatible = "ti,omap2420-timer", },
167 { .compatible = "ti,omap3430-timer", },
168 { .compatible = "ti,omap4430-timer", },
169 { .compatible = "ti,omap5430-timer", },
Tony Lindgren132754e2015-01-14 17:37:16 -0800170 { .compatible = "ti,dm814-timer", },
171 { .compatible = "ti,dm816-timer", },
Jon Hunter002e1ec2013-03-19 12:38:18 -0500172 { .compatible = "ti,am335x-timer", },
173 { .compatible = "ti,am335x-timer-1ms", },
Jon Hunterad24bde2012-06-20 15:55:24 -0500174 { }
175};
176
177/**
Jon Hunter9725f442012-05-14 10:41:37 -0500178 * omap_get_timer_dt - get a timer using device-tree
179 * @match - device-tree match structure for matching a device type
180 * @property - optional timer property to match
181 *
182 * Helper function to get a timer during early boot using device-tree for use
183 * as kernel system timer. Optionally, the property argument can be used to
184 * select a timer with a specific property. Once a timer is found then mark
185 * the timer node in device-tree as disabled, to prevent the kernel from
186 * registering this timer as a platform device and so no one else can use it.
187 */
Uwe Kleine-König31957602014-09-10 10:26:17 +0200188static struct device_node * __init omap_get_timer_dt(const struct of_device_id *match,
Jon Hunter9725f442012-05-14 10:41:37 -0500189 const char *property)
190{
191 struct device_node *np;
192
193 for_each_matching_node(np, match) {
Pantelis Antoniou034bf092013-01-08 15:31:42 +0200194 if (!of_device_is_available(np))
Jon Hunter9725f442012-05-14 10:41:37 -0500195 continue;
Jon Hunter9725f442012-05-14 10:41:37 -0500196
Pantelis Antoniou034bf092013-01-08 15:31:42 +0200197 if (property && !of_get_property(np, property, NULL))
Jon Hunter9725f442012-05-14 10:41:37 -0500198 continue;
Jon Hunter9725f442012-05-14 10:41:37 -0500199
Jon Hunter2eb03932013-01-28 17:53:57 -0600200 if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
201 of_get_property(np, "ti,timer-dsp", NULL) ||
202 of_get_property(np, "ti,timer-pwm", NULL) ||
203 of_get_property(np, "ti,timer-secure", NULL)))
204 continue;
205
Felipe Balbibf4c9442015-09-29 15:10:10 -0500206 if (!of_device_is_compatible(np, "ti,omap-counter32k"))
207 of_add_property(np, &device_disabled);
Jon Hunter9725f442012-05-14 10:41:37 -0500208 return np;
209 }
210
211 return NULL;
212}
213
214/**
Jon Hunterad24bde2012-06-20 15:55:24 -0500215 * omap_dmtimer_init - initialisation function when device tree is used
216 *
Suman Annaed5a4c62015-10-05 18:28:22 -0500217 * For secure OMAP3/DRA7xx devices, timers with device type "timer-secure"
218 * cannot be used by the kernel as they are reserved. Therefore, to prevent the
Jon Hunterad24bde2012-06-20 15:55:24 -0500219 * kernel registering these devices remove them dynamically from the device
220 * tree on boot.
221 */
Vaibhav Hiremathbf85f202012-11-28 15:56:41 -0600222static void __init omap_dmtimer_init(void)
Jon Hunterad24bde2012-06-20 15:55:24 -0500223{
224 struct device_node *np;
225
Suman Annaed5a4c62015-10-05 18:28:22 -0500226 if (!cpu_is_omap34xx() && !soc_is_dra7xx())
Jon Hunterad24bde2012-06-20 15:55:24 -0500227 return;
228
229 /* If we are a secure device, remove any secure timer nodes */
230 if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
Jon Hunter9725f442012-05-14 10:41:37 -0500231 np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
Markus Elfring9a0cb982015-06-30 14:00:16 +0200232 of_node_put(np);
Jon Hunterad24bde2012-06-20 15:55:24 -0500233 }
234}
235
Jon Hunterbfd6d022012-09-27 12:47:43 -0500236/**
237 * omap_dm_timer_get_errata - get errata flags for a timer
238 *
239 * Get the timer errata flags that are specific to the OMAP device being used.
240 */
Vaibhav Hiremathbf85f202012-11-28 15:56:41 -0600241static u32 __init omap_dm_timer_get_errata(void)
Jon Hunterbfd6d022012-09-27 12:47:43 -0500242{
243 if (cpu_is_omap24xx())
244 return 0;
245
246 return OMAP_TIMER_ERRATA_I103_I767;
247}
248
Tony Lindgrenaa561882011-03-29 15:54:48 -0700249static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
Jon Huntere95ea432013-01-29 13:55:25 -0600250 const char *fck_source,
251 const char *property,
252 const char **timer_name,
253 int posted)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800254{
Afzal Mohammed37bd6ca2013-05-28 11:54:48 +0530255 const char *oh_name = NULL;
Jon Hunter9725f442012-05-14 10:41:37 -0500256 struct device_node *np;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700257 struct omap_hwmod *oh;
Jon Huntera7990a12013-03-12 17:17:57 -0500258 struct clk *src;
Jon Hunterf88095b2012-11-09 17:07:39 -0600259 int r = 0;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800260
Tony Lindgren8d39ff32017-05-31 15:51:30 -0700261 np = omap_get_timer_dt(omap_timer_match, property);
262 if (!np)
263 return -ENODEV;
Jon Hunter9725f442012-05-14 10:41:37 -0500264
Tony Lindgren8d39ff32017-05-31 15:51:30 -0700265 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
266 if (!oh_name)
267 return -ENODEV;
Jon Hunter9725f442012-05-14 10:41:37 -0500268
Tony Lindgren8d39ff32017-05-31 15:51:30 -0700269 timer->irq = irq_of_parse_and_map(np, 0);
270 if (!timer->irq)
271 return -ENXIO;
Jon Hunter9725f442012-05-14 10:41:37 -0500272
Tony Lindgren8d39ff32017-05-31 15:51:30 -0700273 timer->io_base = of_iomap(np, 0);
Jon Hunter9725f442012-05-14 10:41:37 -0500274
Tony Lindgren67d00472017-06-12 03:27:30 -0700275 timer->fclk = of_clk_get_by_name(np, "fck");
Jon Hunter9725f442012-05-14 10:41:37 -0500276
Tony Lindgren8d39ff32017-05-31 15:51:30 -0700277 of_node_put(np);
Jon Hunter9725f442012-05-14 10:41:37 -0500278
Jon Hunter9725f442012-05-14 10:41:37 -0500279 oh = omap_hwmod_lookup(oh_name);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700280 if (!oh)
281 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600282
Jon Huntere95ea432013-01-29 13:55:25 -0600283 *timer_name = oh->name;
284
Tony Lindgrenaa561882011-03-29 15:54:48 -0700285 if (!timer->io_base)
286 return -ENXIO;
287
Tero Kristoe98580e2016-06-30 16:15:01 +0300288 omap_hwmod_setup_one(oh_name);
289
Tony Lindgrenaa561882011-03-29 15:54:48 -0700290 /* After the dmtimer is using hwmod these clocks won't be needed */
Tero Kristo138f7ca2017-05-31 17:59:58 +0300291 if (IS_ERR_OR_NULL(timer->fclk))
292 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
Tony Lindgrenaa561882011-03-29 15:54:48 -0700293 if (IS_ERR(timer->fclk))
Jon Huntera7990a12013-03-12 17:17:57 -0500294 return PTR_ERR(timer->fclk);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700295
Jon Huntera7990a12013-03-12 17:17:57 -0500296 src = clk_get(NULL, fck_source);
297 if (IS_ERR(src))
298 return PTR_ERR(src);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700299
Tony Lindgren874b3002015-09-01 13:59:25 -0700300 WARN(clk_set_parent(timer->fclk, src) < 0,
301 "Cannot set timer parent clock, no PLL clock driver?");
Jon Hunterb1538832012-09-28 11:43:30 -0500302
Jon Huntera7990a12013-03-12 17:17:57 -0500303 clk_put(src);
304
Jon Hunterb1538832012-09-28 11:43:30 -0500305 omap_hwmod_enable(oh);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700306 __omap_dm_timer_init_regs(timer);
Jon Hunterbfd6d022012-09-27 12:47:43 -0500307
308 if (posted)
309 __omap_dm_timer_enable_posted(timer);
310
311 /* Check that the intended posted configuration matches the actual */
312 if (posted != timer->posted)
313 return -EINVAL;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700314
315 timer->rate = clk_get_rate(timer->fclk);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700316 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700317
Jon Hunterf88095b2012-11-09 17:07:39 -0600318 return r;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700319}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600320
Grygorii Strashko0b3e6fc2015-12-14 22:34:05 +0200321#if !defined(CONFIG_SMP) && defined(CONFIG_GENERIC_CLOCKEVENTS_BROADCAST)
322void tick_broadcast(const struct cpumask *mask)
323{
324}
325#endif
326
Tony Lindgrenaa561882011-03-29 15:54:48 -0700327static void __init omap2_gp_clockevent_init(int gptimer_id,
Jon Hunter9725f442012-05-14 10:41:37 -0500328 const char *fck_source,
329 const char *property)
Tony Lindgrenaa561882011-03-29 15:54:48 -0700330{
331 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600332
Jon Hunter8f6924dca2013-02-01 16:40:09 -0600333 clkev.id = gptimer_id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500334 clkev.errata = omap_dm_timer_get_errata();
335
336 /*
337 * For clock-event timers we never read the timer counter and
338 * so we are not impacted by errata i103 and i767. Therefore,
339 * we can safely ignore this errata for clock-event timers.
340 */
341 __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
342
Jon Hunter8f6924dca2013-02-01 16:40:09 -0600343 res = omap_dm_timer_init_one(&clkev, fck_source, property,
Jon Huntere95ea432013-01-29 13:55:25 -0600344 &clockevent_gpt.name, OMAP_TIMER_POSTED);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700345 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600346
Paul Walmsleya032d332012-08-03 09:21:10 -0600347 omap2_gp_timer_irq.dev_id = &clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700348 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800349
Tony Lindgrenee17f112011-09-16 15:44:20 -0700350 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700351
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530352 clockevent_gpt.cpumask = cpu_possible_mask;
353 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000354 clockevents_config_and_register(&clockevent_gpt, clkev.rate,
355 3, /* Timer internal resynch latency */
356 0xffffffff);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700357
Dave Gerlach12b28ba2017-03-28 20:57:55 -0500358 if (soc_is_am33xx() || soc_is_am43xx()) {
359 clockevent_gpt.suspend = omap_clkevt_idle;
360 clockevent_gpt.resume = omap_clkevt_unidle;
361
362 clockevent_gpt_hwmod =
363 omap_hwmod_lookup(clockevent_gpt.name);
364 }
365
Jon Huntere95ea432013-01-29 13:55:25 -0600366 pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
367 clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800368}
369
Paul Walmsleyf2480762009-04-23 21:11:10 -0600370/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700371static struct omap_dm_timer clksrc;
Oussama Ghorbel332f1932014-04-14 17:49:30 +0100372static bool use_gptimer_clksrc __initdata;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700373
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800374/*
375 * clocksource
376 */
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100377static u64 clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800378{
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100379 return (u64)__omap_dm_timer_read_counter(&clksrc,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500380 OMAP_TIMER_NONPOSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800381}
382
383static struct clocksource clocksource_gpt = {
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800384 .rating = 300,
385 .read = clocksource_read_cycles,
386 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800387 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
388};
389
Stephen Boydf99ba472013-11-15 15:26:18 -0800390static u64 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700391{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700392 if (clksrc.reserved)
Jon Hunter971d0252012-09-27 11:49:45 -0500393 return __omap_dm_timer_read_counter(&clksrc,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500394 OMAP_TIMER_NONPOSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800395
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100396 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700397}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800398
Uwe Kleine-König31957602014-09-10 10:26:17 +0200399static const struct of_device_id omap_counter_match[] __initconst = {
Jon Hunter258e84a2012-11-15 13:09:03 -0600400 { .compatible = "ti,omap-counter32k", },
401 { }
402};
403
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700404/* Setup free-running counter for clocksource */
Jon Huntere0c3e272012-11-27 15:24:12 -0600405static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700406{
407 int ret;
Jon Hunter9883f7c2012-10-09 14:12:26 -0500408 struct device_node *np = NULL;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700409 struct omap_hwmod *oh;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700410 const char *oh_name = "counter_32k";
411
412 /*
Tony Lindgren8d39ff32017-05-31 15:51:30 -0700413 * See if the 32kHz counter is supported.
Jon Hunter9883f7c2012-10-09 14:12:26 -0500414 */
Tony Lindgren8d39ff32017-05-31 15:51:30 -0700415 np = omap_get_timer_dt(omap_counter_match, NULL);
416 if (!np)
417 return -ENODEV;
Jon Hunter9883f7c2012-10-09 14:12:26 -0500418
Tony Lindgren8d39ff32017-05-31 15:51:30 -0700419 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
420 if (!oh_name)
421 return -ENODEV;
Jon Hunter9883f7c2012-10-09 14:12:26 -0500422
423 /*
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700424 * First check hwmod data is available for sync32k counter
425 */
426 oh = omap_hwmod_lookup(oh_name);
427 if (!oh || oh->slaves_cnt == 0)
428 return -ENODEV;
429
430 omap_hwmod_setup_one(oh_name);
431
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700432 ret = omap_hwmod_enable(oh);
433 if (ret) {
434 pr_warn("%s: failed to enable counter_32k module (%d)\n",
435 __func__, ret);
436 return ret;
437 }
438
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700439 return ret;
440}
441
442static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Jon Hunter2eb03932013-01-28 17:53:57 -0600443 const char *fck_source,
444 const char *property)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700445{
446 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800447
Jon Hunter8f6924dca2013-02-01 16:40:09 -0600448 clksrc.id = gptimer_id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500449 clksrc.errata = omap_dm_timer_get_errata();
450
Jon Hunter8f6924dca2013-02-01 16:40:09 -0600451 res = omap_dm_timer_init_one(&clksrc, fck_source, property,
Jon Huntere95ea432013-01-29 13:55:25 -0600452 &clocksource_gpt.name,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500453 OMAP_TIMER_NONPOSTED);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700454 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700455
Tony Lindgrenee17f112011-09-16 15:44:20 -0700456 __omap_dm_timer_load_start(&clksrc,
Jon Hunter971d0252012-09-27 11:49:45 -0500457 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500458 OMAP_TIMER_NONPOSTED);
Stephen Boydf99ba472013-11-15 15:26:18 -0800459 sched_clock_register(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700460
461 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
462 pr_err("Could not register clocksource %s\n",
463 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700464 else
Jon Huntere95ea432013-01-29 13:55:25 -0600465 pr_info("OMAP clocksource: %s at %lu Hz\n",
466 clocksource_gpt.name, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800467}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700468
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500469static void __init __omap_sync32k_timer_init(int clkev_nr, const char *clkev_src,
470 const char *clkev_prop, int clksrc_nr, const char *clksrc_src,
471 const char *clksrc_prop, bool gptimer)
472{
473 omap_clk_init();
474 omap_dmtimer_init();
475 omap2_gp_clockevent_init(clkev_nr, clkev_src, clkev_prop);
476
477 /* Enable the use of clocksource="gp_timer" kernel parameter */
478 if (use_gptimer_clksrc || gptimer)
479 omap2_gptimer_clocksource_init(clksrc_nr, clksrc_src,
480 clksrc_prop);
481 else
482 omap2_sync32k_clocksource_init();
483}
484
Felipe Balbi6f82e252015-09-29 13:26:45 -0500485void __init omap_init_time(void)
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500486{
487 __omap_sync32k_timer_init(1, "timer_32k_ck", "ti,timer-alwon",
488 2, "timer_sys_ck", NULL, false);
Felipe Balbi9c46ffc2015-09-29 13:15:02 -0500489
Daniel Lezcanoba5d08c2017-05-26 17:40:46 +0200490 timer_probe();
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500491}
492
493#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX)
494void __init omap3_secure_sync32k_timer_init(void)
495{
496 __omap_sync32k_timer_init(12, "secure_32k_fck", "ti,timer-secure",
497 2, "timer_sys_ck", NULL, false);
Tero Kristo970f9092016-06-16 15:25:18 +0300498
Daniel Lezcanoba5d08c2017-05-26 17:40:46 +0200499 timer_probe();
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500500}
501#endif /* CONFIG_ARCH_OMAP3 */
502
Grygorii Strashkof86a2c82016-12-05 09:27:44 +0530503#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX) || \
504 defined(CONFIG_SOC_AM43XX)
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500505void __init omap3_gptimer_timer_init(void)
506{
507 __omap_sync32k_timer_init(2, "timer_sys_ck", NULL,
508 1, "timer_sys_ck", "ti,timer-alwon", true);
Grygorii Strashkof86a2c82016-12-05 09:27:44 +0530509 if (of_have_populated_dt())
Daniel Lezcanoba5d08c2017-05-26 17:40:46 +0200510 timer_probe();
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500511}
512#endif
513
514#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
Grygorii Strashkof86a2c82016-12-05 09:27:44 +0530515 defined(CONFIG_SOC_DRA7XX)
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500516static void __init omap4_sync32k_timer_init(void)
517{
518 __omap_sync32k_timer_init(1, "timer_32k_ck", "ti,timer-alwon",
519 2, "sys_clkin_ck", NULL, false);
520}
521
522void __init omap4_local_timer_init(void)
523{
524 omap4_sync32k_timer_init();
Daniel Lezcanoba5d08c2017-05-26 17:40:46 +0200525 timer_probe();
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500526}
527#endif
528
529#if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
530
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530531/*
532 * The realtime counter also called master counter, is a free-running
533 * counter, which is related to real time. It produces the count used
534 * by the CPU local timer peripherals in the MPU cluster. The timer counts
535 * at a rate of 6.144 MHz. Because the device operates on different clocks
536 * in different power modes, the master counter shifts operation between
537 * clocks, adjusting the increment per clock in hardware accordingly to
538 * maintain a constant count rate.
539 */
540static void __init realtime_counter_init(void)
541{
Felipe Balbi3afbb9a2015-09-29 13:12:55 -0500542#ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530543 void __iomem *base;
544 static struct clk *sys_clk;
545 unsigned long rate;
Lennart Sorensenafc9d592015-01-05 15:45:45 -0800546 unsigned int reg;
547 unsigned long long num, den;
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530548
549 base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
550 if (!base) {
551 pr_err("%s: ioremap failed\n", __func__);
552 return;
553 }
Tony Lindgren7f585bb2013-04-03 10:47:59 -0700554 sys_clk = clk_get(NULL, "sys_clkin");
Wei Yongjun533b2982012-10-08 15:01:41 -0700555 if (IS_ERR(sys_clk)) {
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530556 pr_err("%s: failed to get system clock handle\n", __func__);
557 iounmap(base);
558 return;
559 }
560
561 rate = clk_get_rate(sys_clk);
Lennart Sorensenafc9d592015-01-05 15:45:45 -0800562
563 if (soc_is_dra7xx()) {
564 /*
565 * Errata i856 says the 32.768KHz crystal does not start at
566 * power on, so the CPU falls back to an emulated 32KHz clock
567 * based on sysclk / 610 instead. This causes the master counter
568 * frequency to not be 6.144MHz but at sysclk / 610 * 375 / 2
569 * (OR sysclk * 75 / 244)
570 *
571 * This affects at least the DRA7/AM572x 1.0, 1.1 revisions.
572 * Of course any board built without a populated 32.768KHz
573 * crystal would also need this fix even if the CPU is fixed
574 * later.
575 *
576 * Either case can be detected by using the two speedselect bits
577 * If they are not 0, then the 32.768KHz clock driving the
578 * coarse counter that corrects the fine counter every time it
579 * ticks is actually rate/610 rather than 32.768KHz and we
580 * should compensate to avoid the 570ppm (at 20MHz, much worse
581 * at other rates) too fast system time.
582 */
583 reg = omap_ctrl_readl(DRA7_CTRL_CORE_BOOTSTRAP);
584 if (reg & DRA7_SPEEDSELECT_MASK) {
585 num = 75;
586 den = 244;
587 goto sysclk1_based;
588 }
589 }
590
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530591 /* Numerator/denumerator values refer TRM Realtime Counter section */
592 switch (rate) {
Lennart Sorensen572b24e2015-01-05 15:45:45 -0800593 case 12000000:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530594 num = 64;
595 den = 125;
596 break;
Lennart Sorensen572b24e2015-01-05 15:45:45 -0800597 case 13000000:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530598 num = 768;
599 den = 1625;
600 break;
601 case 19200000:
602 num = 8;
603 den = 25;
604 break;
Sricharan R38a19812013-09-18 16:50:11 +0530605 case 20000000:
606 num = 192;
607 den = 625;
608 break;
Lennart Sorensen572b24e2015-01-05 15:45:45 -0800609 case 26000000:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530610 num = 384;
611 den = 1625;
612 break;
Lennart Sorensen572b24e2015-01-05 15:45:45 -0800613 case 27000000:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530614 num = 256;
615 den = 1125;
616 break;
617 case 38400000:
618 default:
619 /* Program it for 38.4 MHz */
620 num = 4;
621 den = 25;
622 break;
623 }
624
Lennart Sorensenafc9d592015-01-05 15:45:45 -0800625sysclk1_based:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530626 /* Program numerator and denumerator registers */
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300627 reg = readl_relaxed(base + INCREMENTER_NUMERATOR_OFFSET) &
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530628 NUMERATOR_DENUMERATOR_MASK;
629 reg |= num;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300630 writel_relaxed(reg, base + INCREMENTER_NUMERATOR_OFFSET);
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530631
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300632 reg = readl_relaxed(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530633 NUMERATOR_DENUMERATOR_MASK;
634 reg |= den;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300635 writel_relaxed(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530636
Lennart Sorensenafc9d592015-01-05 15:45:45 -0800637 arch_timer_freq = DIV_ROUND_UP_ULL(rate * num, den);
R Sricharan5523e402013-10-10 13:13:48 +0530638 set_cntfreq();
639
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530640 iounmap(base);
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530641#endif
Tony Lindgrene74984e2011-03-29 15:54:48 -0700642}
643
Stephen Warren6bb27d72012-11-08 12:40:59 -0700644void __init omap5_realtime_timer_init(void)
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530645{
Jon Hunter00ea4d52013-01-11 20:23:09 -0600646 omap4_sync32k_timer_init();
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530647 realtime_counter_init();
Santosh Shilimkar3c7c5da2012-08-13 14:39:03 +0530648
Daniel Lezcanoba5d08c2017-05-26 17:40:46 +0200649 timer_probe();
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530650}
Simon Barth0b8214f2013-10-08 10:50:33 +0200651#endif /* CONFIG_SOC_OMAP5 || CONFIG_SOC_DRA7XX */
R Sricharan37b32802012-05-02 13:07:12 +0530652
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530653/**
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700654 * omap2_override_clocksource - clocksource override with user configuration
655 *
656 * Allows user to override default clocksource, using kernel parameter
657 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
658 *
659 * Note that, here we are using same standard kernel parameter "clocksource=",
660 * and not introducing any OMAP specific interface.
661 */
662static int __init omap2_override_clocksource(char *str)
663{
664 if (!str)
665 return 0;
666 /*
667 * For OMAP architecture, we only have two options
668 * - sync_32k (default)
669 * - gp_timer (sys_clk based)
670 */
671 if (!strcmp(str, "gp_timer"))
672 use_gptimer_clksrc = true;
673
674 return 0;
675}
676early_param("clocksource", omap2_override_clocksource);