blob: d90171bd14dc5f13d6e9c54c30e4a20c64a548a3 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070039#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080044#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020049#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010075#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
Ben Widawsky94e409c2013-11-04 22:29:36 -0800113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300128#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300145#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100146#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300147#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800178 * Instruction field definitions used by the command parser
179 */
180#define INSTR_CLIENT_SHIFT 29
181#define INSTR_CLIENT_MASK 0xE0000000
182#define INSTR_MI_CLIENT 0x0
183#define INSTR_BC_CLIENT 0x2
184#define INSTR_RC_CLIENT 0x3
185#define INSTR_SUBCLIENT_SHIFT 27
186#define INSTR_SUBCLIENT_MASK 0x18000000
187#define INSTR_MEDIA_SUBCLIENT 0x2
188
189/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700190 * Memory interface instructions used by the kernel
191 */
192#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
193
194#define MI_NOOP MI_INSTR(0, 0)
195#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
196#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200197#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700198#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
199#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
200#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
201#define MI_FLUSH MI_INSTR(0x04, 0)
202#define MI_READ_FLUSH (1 << 0)
203#define MI_EXE_FLUSH (1 << 1)
204#define MI_NO_WRITE_FLUSH (1 << 2)
205#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
206#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800207#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800208#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
209#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
210#define MI_ARB_ENABLE (1<<0)
211#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700212#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800213#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
214#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400215#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200216#define MI_OVERLAY_CONTINUE (0x0<<21)
217#define MI_OVERLAY_ON (0x1<<21)
218#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500220#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700221#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500222#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200223/* IVB has funny definitions for which plane to flip. */
224#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
225#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
226#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
228#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
229#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800230#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
231#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
232#define MI_SEMAPHORE_UPDATE (1<<21)
233#define MI_SEMAPHORE_COMPARE (1<<20)
234#define MI_SEMAPHORE_REGISTER (1<<18)
235#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
236#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
237#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
238#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
239#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
240#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
241#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
242#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
243#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
244#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
245#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
246#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100247#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
248#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800249#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
250#define MI_MM_SPACE_GTT (1<<8)
251#define MI_MM_SPACE_PHYSICAL (0<<8)
252#define MI_SAVE_EXT_STATE_EN (1<<3)
253#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800254#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800255#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700256#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
257#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
258#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
259#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000260/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
261 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
262 * simply ignores the register load under certain conditions.
263 * - One can actually load arbitrary many arbitrary registers: Simply issue x
264 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
265 */
266#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100267#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800268#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000269#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700270#define MI_FLUSH_DW_STORE_INDEX (1<<21)
271#define MI_INVALIDATE_TLB (1<<18)
272#define MI_FLUSH_DW_OP_STOREDW (1<<14)
273#define MI_INVALIDATE_BSD (1<<7)
274#define MI_FLUSH_DW_USE_GTT (1<<2)
275#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700276#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100277#define MI_BATCH_NON_SECURE (1)
278/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800279#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100280#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800281#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700282#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100283#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700284#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800285
Rodrigo Vivi94353732013-08-28 16:45:46 -0300286
287#define MI_PREDICATE_RESULT_2 (0x2214)
288#define LOWER_SLICE_ENABLED (1<<0)
289#define LOWER_SLICE_DISABLED (0<<0)
290
Jesse Barnes585fb112008-07-29 11:54:06 -0700291/*
292 * 3D instructions used by the kernel
293 */
294#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
295
296#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
297#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
298#define SC_UPDATE_SCISSOR (0x1<<1)
299#define SC_ENABLE_MASK (0x1<<0)
300#define SC_ENABLE (0x1<<0)
301#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
302#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
303#define SCI_YMIN_MASK (0xffff<<16)
304#define SCI_XMIN_MASK (0xffff<<0)
305#define SCI_YMAX_MASK (0xffff<<16)
306#define SCI_XMAX_MASK (0xffff<<0)
307#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
308#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
309#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
310#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
311#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
312#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
313#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
314#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
315#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
316#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
317#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
318#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
319#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
320#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
321#define BLT_DEPTH_8 (0<<24)
322#define BLT_DEPTH_16_565 (1<<24)
323#define BLT_DEPTH_16_1555 (2<<24)
324#define BLT_DEPTH_32 (3<<24)
325#define BLT_ROP_GXCOPY (0xcc<<16)
326#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
327#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
328#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
329#define ASYNC_FLIP (1<<22)
330#define DISPLAY_PLANE_A (0<<20)
331#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200332#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200333#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200334#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700335#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200336#define PIPE_CONTROL_QW_WRITE (1<<14)
337#define PIPE_CONTROL_DEPTH_STALL (1<<13)
338#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200339#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200340#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
341#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
342#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
343#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200344#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
345#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
346#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200347#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200348#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700349#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700350
Brad Volkin3a6fa982014-02-18 10:15:47 -0800351/*
352 * Commands used only by the command parser
353 */
354#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
355#define MI_ARB_CHECK MI_INSTR(0x05, 0)
356#define MI_RS_CONTROL MI_INSTR(0x06, 0)
357#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
358#define MI_PREDICATE MI_INSTR(0x0C, 0)
359#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
360#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800361#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800362#define MI_URB_CLEAR MI_INSTR(0x19, 0)
363#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
364#define MI_CLFLUSH MI_INSTR(0x27, 0)
365#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
366#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
367#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
368#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
369#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
370#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
371
372#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
373#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
374#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
375#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
376#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
377 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
378#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
379 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
380#define GFX_OP_3DSTATE_SO_DECL_LIST \
381 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
382
383#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
384 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
385#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
386 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
387#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
388 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
389#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
390 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
391#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
392 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
393
394#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
395
396#define COLOR_BLT ((0x2<<29)|(0x40<<22))
397#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100398
399/*
Brad Volkin5947de92014-02-18 10:15:50 -0800400 * Registers used only by the command parser
401 */
402#define BCS_SWCTRL 0x22200
403
404#define HS_INVOCATION_COUNT 0x2300
405#define DS_INVOCATION_COUNT 0x2308
406#define IA_VERTICES_COUNT 0x2310
407#define IA_PRIMITIVES_COUNT 0x2318
408#define VS_INVOCATION_COUNT 0x2320
409#define GS_INVOCATION_COUNT 0x2328
410#define GS_PRIMITIVES_COUNT 0x2330
411#define CL_INVOCATION_COUNT 0x2338
412#define CL_PRIMITIVES_COUNT 0x2340
413#define PS_INVOCATION_COUNT 0x2348
414#define PS_DEPTH_COUNT 0x2350
415
416/* There are the 4 64-bit counter registers, one for each stream output */
417#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
418
Brad Volkin220375a2014-02-18 10:15:51 -0800419#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
420#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
421#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
422 _GEN7_PIPEA_DE_LOAD_SL, \
423 _GEN7_PIPEB_DE_LOAD_SL)
424
Brad Volkin5947de92014-02-18 10:15:50 -0800425/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100426 * Reset registers
427 */
428#define DEBUG_RESET_I830 0x6070
429#define DEBUG_RESET_FULL (1<<7)
430#define DEBUG_RESET_RENDER (1<<8)
431#define DEBUG_RESET_DISPLAY (1<<9)
432
Jesse Barnes57f350b2012-03-28 13:39:25 -0700433/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300434 * IOSF sideband
435 */
436#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
437#define IOSF_DEVFN_SHIFT 24
438#define IOSF_OPCODE_SHIFT 16
439#define IOSF_PORT_SHIFT 8
440#define IOSF_BYTE_ENABLES_SHIFT 4
441#define IOSF_BAR_SHIFT 1
442#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800443#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300444#define IOSF_PORT_PUNIT 0x4
445#define IOSF_PORT_NC 0x11
446#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300447#define IOSF_PORT_GPIO_NC 0x13
448#define IOSF_PORT_CCK 0x14
449#define IOSF_PORT_CCU 0xA9
450#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530451#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300452#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
453#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
454
Jesse Barnes30a970c2013-11-04 13:48:12 -0800455/* See configdb bunit SB addr map */
456#define BUNIT_REG_BISOC 0x11
457
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300458#define PUNIT_OPCODE_REG_READ 6
459#define PUNIT_OPCODE_REG_WRITE 7
460
Jesse Barnes30a970c2013-11-04 13:48:12 -0800461#define PUNIT_REG_DSPFREQ 0x36
462#define DSPFREQSTAT_SHIFT 30
463#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
464#define DSPFREQGUAR_SHIFT 14
465#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200466
467/* See the PUNIT HAS v0.8 for the below bits */
468enum punit_power_well {
469 PUNIT_POWER_WELL_RENDER = 0,
470 PUNIT_POWER_WELL_MEDIA = 1,
471 PUNIT_POWER_WELL_DISP2D = 3,
472 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
473 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
474 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
475 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
476 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
477 PUNIT_POWER_WELL_DPIO_RX0 = 10,
478 PUNIT_POWER_WELL_DPIO_RX1 = 11,
479
480 PUNIT_POWER_WELL_NUM,
481};
482
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800483#define PUNIT_REG_PWRGT_CTRL 0x60
484#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200485#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
486#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
487#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
488#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
489#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800490
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300491#define PUNIT_REG_GPU_LFM 0xd3
492#define PUNIT_REG_GPU_FREQ_REQ 0xd4
493#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300494#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300495#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
496
497#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
498#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
499
500#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
501#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
502#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
503#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
504#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
505#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
506#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
507#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
508#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
509#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
510
ymohanmabe4fc042013-08-27 23:40:56 +0300511/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800512#define CCK_FUSE_REG 0x8
513#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300514#define CCK_REG_DSI_PLL_FUSE 0x44
515#define CCK_REG_DSI_PLL_CONTROL 0x48
516#define DSI_PLL_VCO_EN (1 << 31)
517#define DSI_PLL_LDO_GATE (1 << 30)
518#define DSI_PLL_P1_POST_DIV_SHIFT 17
519#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
520#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
521#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
522#define DSI_PLL_MUX_MASK (3 << 9)
523#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
524#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
525#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
526#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
527#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
528#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
529#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
530#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
531#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
532#define DSI_PLL_LOCK (1 << 0)
533#define CCK_REG_DSI_PLL_DIVIDER 0x4c
534#define DSI_PLL_LFSR (1 << 31)
535#define DSI_PLL_FRACTION_EN (1 << 30)
536#define DSI_PLL_FRAC_COUNTER_SHIFT 27
537#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
538#define DSI_PLL_USYNC_CNT_SHIFT 18
539#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
540#define DSI_PLL_N1_DIV_SHIFT 16
541#define DSI_PLL_N1_DIV_MASK (3 << 16)
542#define DSI_PLL_M1_DIV_SHIFT 0
543#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800544#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300545
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300546/*
547 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200548 *
549 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200550 *
551 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700552 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300553#define DPIO_DEVFN 0
554#define DPIO_OPCODE_REG_WRITE 1
555#define DPIO_OPCODE_REG_READ 0
556
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200557#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700558#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
559#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
560#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700561#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700562
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800563#define DPIO_PHY(pipe) ((pipe) >> 1)
564#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
565
Daniel Vetter598fac62013-04-18 22:01:46 +0200566/*
567 * Per pipe/PLL DPIO regs
568 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800569#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700570#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200571#define DPIO_POST_DIV_DAC 0
572#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
573#define DPIO_POST_DIV_LVDS1 2
574#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700575#define DPIO_K_SHIFT (24) /* 4 bits */
576#define DPIO_P1_SHIFT (21) /* 3 bits */
577#define DPIO_P2_SHIFT (16) /* 5 bits */
578#define DPIO_N_SHIFT (12) /* 4 bits */
579#define DPIO_ENABLE_CALIBRATION (1<<11)
580#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
581#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800582#define _VLV_PLL_DW3_CH1 0x802c
583#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700584
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800585#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700586#define DPIO_REFSEL_OVERRIDE 27
587#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
588#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
589#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530590#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700591#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
592#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800593#define _VLV_PLL_DW5_CH1 0x8034
594#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700595
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800596#define _VLV_PLL_DW7_CH0 0x801c
597#define _VLV_PLL_DW7_CH1 0x803c
598#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700599
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800600#define _VLV_PLL_DW8_CH0 0x8040
601#define _VLV_PLL_DW8_CH1 0x8060
602#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200603
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800604#define VLV_PLL_DW9_BCAST 0xc044
605#define _VLV_PLL_DW9_CH0 0x8044
606#define _VLV_PLL_DW9_CH1 0x8064
607#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200608
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800609#define _VLV_PLL_DW10_CH0 0x8048
610#define _VLV_PLL_DW10_CH1 0x8068
611#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200612
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800613#define _VLV_PLL_DW11_CH0 0x804c
614#define _VLV_PLL_DW11_CH1 0x806c
615#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700616
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800617/* Spec for ref block start counts at DW10 */
618#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200619
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800620#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100621
Daniel Vetter598fac62013-04-18 22:01:46 +0200622/*
623 * Per DDI channel DPIO regs
624 */
625
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800626#define _VLV_PCS_DW0_CH0 0x8200
627#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200628#define DPIO_PCS_TX_LANE2_RESET (1<<16)
629#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800630#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200631
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800632#define _VLV_PCS_DW1_CH0 0x8204
633#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200634#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
635#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
636#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
637#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800638#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200639
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800640#define _VLV_PCS_DW8_CH0 0x8220
641#define _VLV_PCS_DW8_CH1 0x8420
642#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200643
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800644#define _VLV_PCS01_DW8_CH0 0x0220
645#define _VLV_PCS23_DW8_CH0 0x0420
646#define _VLV_PCS01_DW8_CH1 0x2620
647#define _VLV_PCS23_DW8_CH1 0x2820
648#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
649#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200650
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800651#define _VLV_PCS_DW9_CH0 0x8224
652#define _VLV_PCS_DW9_CH1 0x8424
653#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200654
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800655#define _VLV_PCS_DW11_CH0 0x822c
656#define _VLV_PCS_DW11_CH1 0x842c
657#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200658
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800659#define _VLV_PCS_DW12_CH0 0x8230
660#define _VLV_PCS_DW12_CH1 0x8430
661#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200662
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800663#define _VLV_PCS_DW14_CH0 0x8238
664#define _VLV_PCS_DW14_CH1 0x8438
665#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200666
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800667#define _VLV_PCS_DW23_CH0 0x825c
668#define _VLV_PCS_DW23_CH1 0x845c
669#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200670
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800671#define _VLV_TX_DW2_CH0 0x8288
672#define _VLV_TX_DW2_CH1 0x8488
673#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200674
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800675#define _VLV_TX_DW3_CH0 0x828c
676#define _VLV_TX_DW3_CH1 0x848c
677#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
678
679#define _VLV_TX_DW4_CH0 0x8290
680#define _VLV_TX_DW4_CH1 0x8490
681#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
682
683#define _VLV_TX3_DW4_CH0 0x690
684#define _VLV_TX3_DW4_CH1 0x2a90
685#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
686
687#define _VLV_TX_DW5_CH0 0x8294
688#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200689#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800690#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200691
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800692#define _VLV_TX_DW11_CH0 0x82ac
693#define _VLV_TX_DW11_CH1 0x84ac
694#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200695
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800696#define _VLV_TX_DW14_CH0 0x82b8
697#define _VLV_TX_DW14_CH1 0x84b8
698#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530699
Jesse Barnes585fb112008-07-29 11:54:06 -0700700/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800701 * Fence registers
702 */
703#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700704#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800705#define I830_FENCE_START_MASK 0x07f80000
706#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800707#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800708#define I830_FENCE_PITCH_SHIFT 4
709#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200710#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700711#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200712#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800713
714#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800715#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800716
717#define FENCE_REG_965_0 0x03000
718#define I965_FENCE_PITCH_SHIFT 2
719#define I965_FENCE_TILING_Y_SHIFT 1
720#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200721#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800722
Eric Anholt4e901fd2009-10-26 16:44:17 -0700723#define FENCE_REG_SANDYBRIDGE_0 0x100000
724#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300725#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700726
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100727/* control register for cpu gtt access */
728#define TILECTL 0x101000
729#define TILECTL_SWZCTL (1 << 0)
730#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
731#define TILECTL_BACKSNOOP_DIS (1 << 3)
732
Jesse Barnesde151cf2008-11-12 10:03:55 -0800733/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700734 * Instruction and interrupt control regs
735 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700736#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200737#define RENDER_RING_BASE 0x02000
738#define BSD_RING_BASE 0x04000
739#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700740#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100741#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200742#define RING_TAIL(base) ((base)+0x30)
743#define RING_HEAD(base) ((base)+0x34)
744#define RING_START(base) ((base)+0x38)
745#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000746#define RING_SYNC_0(base) ((base)+0x40)
747#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700748#define RING_SYNC_2(base) ((base)+0x48)
749#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
750#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
751#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
752#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
753#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
754#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
755#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
756#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
757#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
758#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
759#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
760#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700761#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000762#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200763#define RING_HWS_PGA(base) ((base)+0x80)
764#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100765#define ARB_MODE 0x04030
766#define ARB_MODE_SWIZZLE_SNB (1<<4)
767#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700768#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700769#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700770#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700771#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100772#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700773#define RING_FAULT_GTTSEL_MASK (1<<11)
774#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
775#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
776#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100777#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800778#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700779#define BSD_HWS_PGA_GEN7 (0x04180)
780#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700781#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200782#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +0000783#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000784#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000785#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700786#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700787#define TAIL_ADDR 0x001FFFF8
788#define HEAD_WRAP_COUNT 0xFFE00000
789#define HEAD_WRAP_ONE 0x00200000
790#define HEAD_ADDR 0x001FFFFC
791#define RING_NR_PAGES 0x001FF000
792#define RING_REPORT_MASK 0x00000006
793#define RING_REPORT_64K 0x00000002
794#define RING_REPORT_128K 0x00000004
795#define RING_NO_REPORT 0x00000000
796#define RING_VALID_MASK 0x00000001
797#define RING_VALID 0x00000001
798#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100799#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
800#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000801#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000802#if 0
803#define PRB0_TAIL 0x02030
804#define PRB0_HEAD 0x02034
805#define PRB0_START 0x02038
806#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700807#define PRB1_TAIL 0x02040 /* 915+ only */
808#define PRB1_HEAD 0x02044 /* 915+ only */
809#define PRB1_START 0x02048 /* 915+ only */
810#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000811#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700812#define IPEIR_I965 0x02064
813#define IPEHR_I965 0x02068
814#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700815#define GEN7_INSTDONE_1 0x0206c
816#define GEN7_SC_INSTDONE 0x07100
817#define GEN7_SAMPLER_INSTDONE 0x0e160
818#define GEN7_ROW_INSTDONE 0x0e164
819#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100820#define RING_IPEIR(base) ((base)+0x64)
821#define RING_IPEHR(base) ((base)+0x68)
822#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100823#define RING_INSTPS(base) ((base)+0x70)
824#define RING_DMA_FADD(base) ((base)+0x78)
825#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530826#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700827#define INSTPS 0x02070 /* 965+ only */
828#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700829#define ACTHD_I965 0x02074
830#define HWS_PGA 0x02080
831#define HWS_ADDRESS_MASK 0xfffff000
832#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700833#define PWRCTXA 0x2088 /* 965GM+ only */
834#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700835#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700836#define IPEHR 0x0208c
837#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700838#define NOPID 0x02094
839#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200840#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000841#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200842#define RING_BBADDR(base) ((base)+0x140)
843#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800844
Chris Wilsonf4068392010-10-27 20:36:41 +0100845#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700846#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300847#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300848#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100849#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300850#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100851#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300852#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100853#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200854#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300855#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200856#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100857
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300858#define FPGA_DBG 0x42300
859#define FPGA_DBG_RM_NOCLAIM (1<<31)
860
Chris Wilson0f3b6842013-01-15 12:05:55 +0000861#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700862/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100863#define DERRMR_PIPEA_SCANLINE (1<<0)
864#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
865#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
866#define DERRMR_PIPEA_VBLANK (1<<3)
867#define DERRMR_PIPEA_HBLANK (1<<5)
868#define DERRMR_PIPEB_SCANLINE (1<<8)
869#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
870#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
871#define DERRMR_PIPEB_VBLANK (1<<11)
872#define DERRMR_PIPEB_HBLANK (1<<13)
873/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
874#define DERRMR_PIPEC_SCANLINE (1<<14)
875#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
876#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
877#define DERRMR_PIPEC_VBLANK (1<<21)
878#define DERRMR_PIPEC_HBLANK (1<<22)
879
Chris Wilson0f3b6842013-01-15 12:05:55 +0000880
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700881/* GM45+ chicken bits -- debug workaround bits that may be required
882 * for various sorts of correct behavior. The top 16 bits of each are
883 * the enables for writing to the corresponding low bit.
884 */
885#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100886#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700887#define _3D_CHICKEN2 0x0208c
888/* Disables pipelining of read flushes past the SF-WIZ interface.
889 * Required on all Ironlake steppings according to the B-Spec, but the
890 * particular danger of not doing so is not specified.
891 */
892# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
893#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500894#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700895#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +0200896#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
897#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700898
Eric Anholt71cf39b2010-03-08 23:41:55 -0800899#define MI_MODE 0x0209c
900# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800901# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000902# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530903# define MODE_IDLE (1 << 9)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800904
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700905#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +0200906#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +0200907#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
908#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
909#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
910#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
911#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100912#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700913
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000914#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700915#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100916#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000917#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +0000918#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000919#define GFX_SURFACE_FAULT_ENABLE (1<<12)
920#define GFX_REPLAY_MODE (1<<11)
921#define GFX_PSMI_GRANULARITY (1<<10)
922#define GFX_PPGTT_ENABLE (1<<9)
923
Daniel Vettera7e806d2012-07-11 16:27:55 +0200924#define VLV_DISPLAY_BASE 0x180000
925
Jesse Barnes585fb112008-07-29 11:54:06 -0700926#define SCPD0 0x0209c /* 915+ only */
927#define IER 0x020a0
928#define IIR 0x020a4
929#define IMR 0x020a8
930#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200931#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700932#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200933#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
934#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
935#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
936#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
937#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700938#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200939#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700940#define EIR 0x020b0
941#define EMR 0x020b4
942#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700943#define GM45_ERROR_PAGE_TABLE (1<<5)
944#define GM45_ERROR_MEM_PRIV (1<<4)
945#define I915_ERROR_PAGE_TABLE (1<<4)
946#define GM45_ERROR_CP_PRIV (1<<3)
947#define I915_ERROR_MEMORY_REFRESH (1<<1)
948#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700949#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800950#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000951#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
952 will not assert AGPBUSY# and will only
953 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800954#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100955#define INSTPM_TLB_INVALIDATE (1<<9)
956#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700957#define ACTHD 0x020c8
958#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000959#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700960#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800961#define FW_BLC_SELF_EN_MASK (1<<31)
962#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
963#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800964#define MM_BURST_LENGTH 0x00700000
965#define MM_FIFO_WATERMARK 0x0001F000
966#define LM_BURST_LENGTH 0x00000700
967#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700968#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700969
970/* Make render/texture TLB fetches lower priorty than associated data
971 * fetches. This is not turned on by default
972 */
973#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
974
975/* Isoch request wait on GTT enable (Display A/B/C streams).
976 * Make isoch requests stall on the TLB update. May cause
977 * display underruns (test mode only)
978 */
979#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
980
981/* Block grant count for isoch requests when block count is
982 * set to a finite value.
983 */
984#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
985#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
986#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
987#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
988#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
989
990/* Enable render writes to complete in C2/C3/C4 power states.
991 * If this isn't enabled, render writes are prevented in low
992 * power states. That seems bad to me.
993 */
994#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
995
996/* This acknowledges an async flip immediately instead
997 * of waiting for 2TLB fetches.
998 */
999#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1000
1001/* Enables non-sequential data reads through arbiter
1002 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001003#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001004
1005/* Disable FSB snooping of cacheable write cycles from binner/render
1006 * command stream
1007 */
1008#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1009
1010/* Arbiter time slice for non-isoch streams */
1011#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1012#define MI_ARB_TIME_SLICE_1 (0 << 5)
1013#define MI_ARB_TIME_SLICE_2 (1 << 5)
1014#define MI_ARB_TIME_SLICE_4 (2 << 5)
1015#define MI_ARB_TIME_SLICE_6 (3 << 5)
1016#define MI_ARB_TIME_SLICE_8 (4 << 5)
1017#define MI_ARB_TIME_SLICE_10 (5 << 5)
1018#define MI_ARB_TIME_SLICE_14 (6 << 5)
1019#define MI_ARB_TIME_SLICE_16 (7 << 5)
1020
1021/* Low priority grace period page size */
1022#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1023#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1024
1025/* Disable display A/B trickle feed */
1026#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1027
1028/* Set display plane priority */
1029#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1030#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1031
Jesse Barnes585fb112008-07-29 11:54:06 -07001032#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001033#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001034#define CM0_IZ_OPT_DISABLE (1<<6)
1035#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001036#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001037#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1038#define CM0_COLOR_EVICT_DISABLE (1<<3)
1039#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1040#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1041#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001042#define GFX_FLSH_CNTL_GEN6 0x101008
1043#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001044#define ECOSKPD 0x021d0
1045#define ECO_GATING_CX_ONLY (1<<3)
1046#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001047
Chia-I Wufe27c602014-01-28 13:29:33 +08001048#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
1049#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001050#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001051#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1052#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001053
Jesse Barnes4efe0702011-01-18 11:25:41 -08001054#define GEN6_BLITTER_ECOSKPD 0x221d0
1055#define GEN6_BLITTER_LOCK_SHIFT 16
1056#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1057
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001058#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1059#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1060
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001061#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001062#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1063#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1064#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1065#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001066
Ben Widawskycc609d52013-05-28 19:22:29 -07001067/* On modern GEN architectures interrupt control consists of two sets
1068 * of registers. The first set pertains to the ring generating the
1069 * interrupt. The second control is for the functional block generating the
1070 * interrupt. These are PM, GT, DE, etc.
1071 *
1072 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1073 * GT interrupt bits, so we don't need to duplicate the defines.
1074 *
1075 * These defines should cover us well from SNB->HSW with minor exceptions
1076 * it can also work on ILK.
1077 */
1078#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1079#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1080#define GT_BLT_USER_INTERRUPT (1 << 22)
1081#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1082#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001083#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001084#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1085#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1086#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1087#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1088#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1089#define GT_RENDER_USER_INTERRUPT (1 << 0)
1090
Ben Widawsky12638c52013-05-28 19:22:31 -07001091#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1092#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1093
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001094#define GT_PARITY_ERROR(dev) \
1095 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001096 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001097
Ben Widawskycc609d52013-05-28 19:22:29 -07001098/* These are all the "old" interrupts */
1099#define ILK_BSD_USER_INTERRUPT (1<<5)
1100#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1101#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1102#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1103#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1104#define I915_HWB_OOM_INTERRUPT (1<<13)
1105#define I915_SYNC_STATUS_INTERRUPT (1<<12)
1106#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1107#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1108#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1109#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1110#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1111#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1112#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1113#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1114#define I915_DEBUG_INTERRUPT (1<<2)
1115#define I915_USER_INTERRUPT (1<<1)
1116#define I915_ASLE_INTERRUPT (1<<0)
1117#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001118
1119#define GEN6_BSD_RNCID 0x12198
1120
Ben Widawskya1e969e2012-04-14 18:41:32 -07001121#define GEN7_FF_THREAD_MODE 0x20a0
1122#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001123#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001124#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1125#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1126#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1127#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001128#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001129#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1130#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1131#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1132#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1133#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1134#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1135#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1136#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1137
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001138/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001139 * Framebuffer compression (915+ only)
1140 */
1141
1142#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1143#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1144#define FBC_CONTROL 0x03208
1145#define FBC_CTL_EN (1<<31)
1146#define FBC_CTL_PERIODIC (1<<30)
1147#define FBC_CTL_INTERVAL_SHIFT (16)
1148#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001149#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001150#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001151#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001152#define FBC_COMMAND 0x0320c
1153#define FBC_CMD_COMPRESS (1<<0)
1154#define FBC_STATUS 0x03210
1155#define FBC_STAT_COMPRESSING (1<<31)
1156#define FBC_STAT_COMPRESSED (1<<30)
1157#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001158#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001159#define FBC_CONTROL2 0x03214
1160#define FBC_CTL_FENCE_DBL (0<<4)
1161#define FBC_CTL_IDLE_IMM (0<<2)
1162#define FBC_CTL_IDLE_FULL (1<<2)
1163#define FBC_CTL_IDLE_LINE (2<<2)
1164#define FBC_CTL_IDLE_DEBUG (3<<2)
1165#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001166#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001167#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001168#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001169
1170#define FBC_LL_SIZE (1536)
1171
Jesse Barnes74dff282009-09-14 15:39:40 -07001172/* Framebuffer compression for GM45+ */
1173#define DPFC_CB_BASE 0x3200
1174#define DPFC_CONTROL 0x3208
1175#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001176#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1177#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001178#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001179#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001180#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001181#define DPFC_SR_EN (1<<10)
1182#define DPFC_CTL_LIMIT_1X (0<<6)
1183#define DPFC_CTL_LIMIT_2X (1<<6)
1184#define DPFC_CTL_LIMIT_4X (2<<6)
1185#define DPFC_RECOMP_CTL 0x320c
1186#define DPFC_RECOMP_STALL_EN (1<<27)
1187#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1188#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1189#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1190#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1191#define DPFC_STATUS 0x3210
1192#define DPFC_INVAL_SEG_SHIFT (16)
1193#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1194#define DPFC_COMP_SEG_SHIFT (0)
1195#define DPFC_COMP_SEG_MASK (0x000003ff)
1196#define DPFC_STATUS2 0x3214
1197#define DPFC_FENCE_YOFF 0x3218
1198#define DPFC_CHICKEN 0x3224
1199#define DPFC_HT_MODIFY (1<<31)
1200
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001201/* Framebuffer compression for Ironlake */
1202#define ILK_DPFC_CB_BASE 0x43200
1203#define ILK_DPFC_CONTROL 0x43208
1204/* The bit 28-8 is reserved */
1205#define DPFC_RESERVED (0x1FFFFF00)
1206#define ILK_DPFC_RECOMP_CTL 0x4320c
1207#define ILK_DPFC_STATUS 0x43210
1208#define ILK_DPFC_FENCE_YOFF 0x43218
1209#define ILK_DPFC_CHICKEN 0x43224
1210#define ILK_FBC_RT_BASE 0x2128
1211#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001212#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001213
1214#define ILK_DISPLAY_CHICKEN1 0x42000
1215#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001216#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001217
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001218
Jesse Barnes585fb112008-07-29 11:54:06 -07001219/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001220 * Framebuffer compression for Sandybridge
1221 *
1222 * The following two registers are of type GTTMMADR
1223 */
1224#define SNB_DPFC_CTL_SA 0x100100
1225#define SNB_CPU_FENCE_ENABLE (1<<29)
1226#define DPFC_CPU_FENCE_OFFSET 0x100104
1227
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001228/* Framebuffer compression for Ivybridge */
1229#define IVB_FBC_RT_BASE 0x7020
1230
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001231#define IPS_CTL 0x43408
1232#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001233
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001234#define MSG_FBC_REND_STATE 0x50380
1235#define FBC_REND_NUKE (1<<2)
1236#define FBC_REND_CACHE_CLEAN (1<<1)
1237
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001238/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001239 * GPIO regs
1240 */
1241#define GPIOA 0x5010
1242#define GPIOB 0x5014
1243#define GPIOC 0x5018
1244#define GPIOD 0x501c
1245#define GPIOE 0x5020
1246#define GPIOF 0x5024
1247#define GPIOG 0x5028
1248#define GPIOH 0x502c
1249# define GPIO_CLOCK_DIR_MASK (1 << 0)
1250# define GPIO_CLOCK_DIR_IN (0 << 1)
1251# define GPIO_CLOCK_DIR_OUT (1 << 1)
1252# define GPIO_CLOCK_VAL_MASK (1 << 2)
1253# define GPIO_CLOCK_VAL_OUT (1 << 3)
1254# define GPIO_CLOCK_VAL_IN (1 << 4)
1255# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1256# define GPIO_DATA_DIR_MASK (1 << 8)
1257# define GPIO_DATA_DIR_IN (0 << 9)
1258# define GPIO_DATA_DIR_OUT (1 << 9)
1259# define GPIO_DATA_VAL_MASK (1 << 10)
1260# define GPIO_DATA_VAL_OUT (1 << 11)
1261# define GPIO_DATA_VAL_IN (1 << 12)
1262# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1263
Chris Wilsonf899fc62010-07-20 15:44:45 -07001264#define GMBUS0 0x5100 /* clock/port select */
1265#define GMBUS_RATE_100KHZ (0<<8)
1266#define GMBUS_RATE_50KHZ (1<<8)
1267#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1268#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1269#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1270#define GMBUS_PORT_DISABLED 0
1271#define GMBUS_PORT_SSC 1
1272#define GMBUS_PORT_VGADDC 2
1273#define GMBUS_PORT_PANEL 3
1274#define GMBUS_PORT_DPC 4 /* HDMIC */
1275#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001276#define GMBUS_PORT_DPD 6 /* HDMID */
1277#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001278#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001279#define GMBUS1 0x5104 /* command/status */
1280#define GMBUS_SW_CLR_INT (1<<31)
1281#define GMBUS_SW_RDY (1<<30)
1282#define GMBUS_ENT (1<<29) /* enable timeout */
1283#define GMBUS_CYCLE_NONE (0<<25)
1284#define GMBUS_CYCLE_WAIT (1<<25)
1285#define GMBUS_CYCLE_INDEX (2<<25)
1286#define GMBUS_CYCLE_STOP (4<<25)
1287#define GMBUS_BYTE_COUNT_SHIFT 16
1288#define GMBUS_SLAVE_INDEX_SHIFT 8
1289#define GMBUS_SLAVE_ADDR_SHIFT 1
1290#define GMBUS_SLAVE_READ (1<<0)
1291#define GMBUS_SLAVE_WRITE (0<<0)
1292#define GMBUS2 0x5108 /* status */
1293#define GMBUS_INUSE (1<<15)
1294#define GMBUS_HW_WAIT_PHASE (1<<14)
1295#define GMBUS_STALL_TIMEOUT (1<<13)
1296#define GMBUS_INT (1<<12)
1297#define GMBUS_HW_RDY (1<<11)
1298#define GMBUS_SATOER (1<<10)
1299#define GMBUS_ACTIVE (1<<9)
1300#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1301#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1302#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1303#define GMBUS_NAK_EN (1<<3)
1304#define GMBUS_IDLE_EN (1<<2)
1305#define GMBUS_HW_WAIT_EN (1<<1)
1306#define GMBUS_HW_RDY_EN (1<<0)
1307#define GMBUS5 0x5120 /* byte index */
1308#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001309
Jesse Barnes585fb112008-07-29 11:54:06 -07001310/*
1311 * Clock control & power management
1312 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001313#define DPLL_A_OFFSET 0x6014
1314#define DPLL_B_OFFSET 0x6018
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001315#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1316 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001317
1318#define VGA0 0x6000
1319#define VGA1 0x6004
1320#define VGA_PD 0x6010
1321#define VGA0_PD_P2_DIV_4 (1 << 7)
1322#define VGA0_PD_P1_DIV_2 (1 << 5)
1323#define VGA0_PD_P1_SHIFT 0
1324#define VGA0_PD_P1_MASK (0x1f << 0)
1325#define VGA1_PD_P2_DIV_4 (1 << 15)
1326#define VGA1_PD_P1_DIV_2 (1 << 13)
1327#define VGA1_PD_P1_SHIFT 8
1328#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001329#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001330#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1331#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001332#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001333#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001334#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001335#define DPLL_VGA_MODE_DIS (1 << 28)
1336#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1337#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1338#define DPLL_MODE_MASK (3 << 26)
1339#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1340#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1341#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1342#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1343#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1344#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001345#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001346#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001347#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001348#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001349#define DPLL_PORTC_READY_MASK (0xf << 4)
1350#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001351
Jesse Barnes585fb112008-07-29 11:54:06 -07001352#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1353/*
1354 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1355 * this field (only one bit may be set).
1356 */
1357#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1358#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001359#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001360/* i830, required in DVO non-gang */
1361#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1362#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1363#define PLL_REF_INPUT_DREFCLK (0 << 13)
1364#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1365#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1366#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1367#define PLL_REF_INPUT_MASK (3 << 13)
1368#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001369/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001370# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1371# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1372# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1373# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1374# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1375
Jesse Barnes585fb112008-07-29 11:54:06 -07001376/*
1377 * Parallel to Serial Load Pulse phase selection.
1378 * Selects the phase for the 10X DPLL clock for the PCIe
1379 * digital display port. The range is 4 to 13; 10 or more
1380 * is just a flip delay. The default is 6
1381 */
1382#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1383#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1384/*
1385 * SDVO multiplier for 945G/GM. Not used on 965.
1386 */
1387#define SDVO_MULTIPLIER_MASK 0x000000ff
1388#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1389#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001390
1391#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1392#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001393#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1394 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001395
Jesse Barnes585fb112008-07-29 11:54:06 -07001396/*
1397 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1398 *
1399 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1400 */
1401#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1402#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1403/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1404#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1405#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1406/*
1407 * SDVO/UDI pixel multiplier.
1408 *
1409 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1410 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1411 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1412 * dummy bytes in the datastream at an increased clock rate, with both sides of
1413 * the link knowing how many bytes are fill.
1414 *
1415 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1416 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1417 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1418 * through an SDVO command.
1419 *
1420 * This register field has values of multiplication factor minus 1, with
1421 * a maximum multiplier of 5 for SDVO.
1422 */
1423#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1424#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1425/*
1426 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1427 * This best be set to the default value (3) or the CRT won't work. No,
1428 * I don't entirely understand what this does...
1429 */
1430#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1431#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001432
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001433#define _FPA0 0x06040
1434#define _FPA1 0x06044
1435#define _FPB0 0x06048
1436#define _FPB1 0x0604c
1437#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1438#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001439#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001440#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001441#define FP_N_DIV_SHIFT 16
1442#define FP_M1_DIV_MASK 0x00003f00
1443#define FP_M1_DIV_SHIFT 8
1444#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001445#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001446#define FP_M2_DIV_SHIFT 0
1447#define DPLL_TEST 0x606c
1448#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1449#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1450#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1451#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1452#define DPLLB_TEST_N_BYPASS (1 << 19)
1453#define DPLLB_TEST_M_BYPASS (1 << 18)
1454#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1455#define DPLLA_TEST_N_BYPASS (1 << 3)
1456#define DPLLA_TEST_M_BYPASS (1 << 2)
1457#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1458#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001459#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001460#define DSTATE_PLL_D3_OFF (1<<3)
1461#define DSTATE_GFX_CLOCK_GATING (1<<1)
1462#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001463#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001464# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1465# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1466# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1467# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1468# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1469# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1470# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1471# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1472# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1473# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1474# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1475# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1476# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1477# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1478# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1479# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1480# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1481# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1482# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1483# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1484# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1485# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1486# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1487# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1488# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1489# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1490# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1491# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1492/**
1493 * This bit must be set on the 830 to prevent hangs when turning off the
1494 * overlay scaler.
1495 */
1496# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1497# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1498# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1499# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1500# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1501
1502#define RENCLK_GATE_D1 0x6204
1503# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1504# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1505# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1506# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1507# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1508# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1509# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1510# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1511# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1512/** This bit must be unset on 855,865 */
1513# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1514# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1515# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1516# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1517/** This bit must be set on 855,865. */
1518# define SV_CLOCK_GATE_DISABLE (1 << 0)
1519# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1520# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1521# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1522# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1523# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1524# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1525# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1526# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1527# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1528# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1529# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1530# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1531# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1532# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1533# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1534# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1535# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1536
1537# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1538/** This bit must always be set on 965G/965GM */
1539# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1540# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1541# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1542# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1543# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1544# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1545/** This bit must always be set on 965G */
1546# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1547# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1548# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1549# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1550# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1551# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1552# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1553# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1554# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1555# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1556# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1557# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1558# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1559# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1560# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1561# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1562# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1563# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1564# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1565
1566#define RENCLK_GATE_D2 0x6208
1567#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1568#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1569#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1570#define RAMCLK_GATE_D 0x6210 /* CRL only */
1571#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001572
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001573#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001574#define FW_CSPWRDWNEN (1<<15)
1575
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001576#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1577
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001578#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1579#define CDCLK_FREQ_SHIFT 4
1580#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1581#define CZCLK_FREQ_MASK 0xf
1582#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1583
Jesse Barnes585fb112008-07-29 11:54:06 -07001584/*
1585 * Palette regs
1586 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001587#define PALETTE_A_OFFSET 0xa000
1588#define PALETTE_B_OFFSET 0xa800
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001589#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1590 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001591
Eric Anholt673a3942008-07-30 12:06:12 -07001592/* MCH MMIO space */
1593
1594/*
1595 * MCHBAR mirror.
1596 *
1597 * This mirrors the MCHBAR MMIO space whose location is determined by
1598 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1599 * every way. It is not accessible from the CP register read instructions.
1600 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001601 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1602 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001603 */
1604#define MCHBAR_MIRROR_BASE 0x10000
1605
Yuanhan Liu13982612010-12-15 15:42:31 +08001606#define MCHBAR_MIRROR_BASE_SNB 0x140000
1607
Chris Wilson3ebecd02013-04-12 19:10:13 +01001608/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001609#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001610
Eric Anholt673a3942008-07-30 12:06:12 -07001611/** 915-945 and GM965 MCH register controlling DRAM channel access */
1612#define DCC 0x10200
1613#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1614#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1615#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1616#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1617#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001618#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001619
Li Peng95534262010-05-18 18:58:44 +08001620/** Pineview MCH register contains DDR3 setting */
1621#define CSHRDDR3CTL 0x101a8
1622#define CSHRDDR3CTL_DDR3 (1 << 2)
1623
Eric Anholt673a3942008-07-30 12:06:12 -07001624/** 965 MCH register controlling DRAM channel configuration */
1625#define C0DRB3 0x10206
1626#define C1DRB3 0x10606
1627
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001628/** snb MCH registers for reading the DRAM channel configuration */
1629#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1630#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1631#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1632#define MAD_DIMM_ECC_MASK (0x3 << 24)
1633#define MAD_DIMM_ECC_OFF (0x0 << 24)
1634#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1635#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1636#define MAD_DIMM_ECC_ON (0x3 << 24)
1637#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1638#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1639#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1640#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1641#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1642#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1643#define MAD_DIMM_A_SELECT (0x1 << 16)
1644/* DIMM sizes are in multiples of 256mb. */
1645#define MAD_DIMM_B_SIZE_SHIFT 8
1646#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1647#define MAD_DIMM_A_SIZE_SHIFT 0
1648#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1649
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001650/** snb MCH registers for priority tuning */
1651#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1652#define MCH_SSKPD_WM0_MASK 0x3f
1653#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001654
Jesse Barnesec013e72013-08-20 10:29:23 +01001655#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1656
Keith Packardb11248d2009-06-11 22:28:56 -07001657/* Clocking configuration register */
1658#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001659#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001660#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1661#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1662#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1663#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1664#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001665/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001666#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001667#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001668#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001669#define CLKCFG_MEM_533 (1 << 4)
1670#define CLKCFG_MEM_667 (2 << 4)
1671#define CLKCFG_MEM_800 (3 << 4)
1672#define CLKCFG_MEM_MASK (7 << 4)
1673
Jesse Barnesea056c12010-09-10 10:02:13 -07001674#define TSC1 0x11001
1675#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001676#define TR1 0x11006
1677#define TSFS 0x11020
1678#define TSFS_SLOPE_MASK 0x0000ff00
1679#define TSFS_SLOPE_SHIFT 8
1680#define TSFS_INTR_MASK 0x000000ff
1681
Jesse Barnesf97108d2010-01-29 11:27:07 -08001682#define CRSTANDVID 0x11100
1683#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1684#define PXVFREQ_PX_MASK 0x7f000000
1685#define PXVFREQ_PX_SHIFT 24
1686#define VIDFREQ_BASE 0x11110
1687#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1688#define VIDFREQ2 0x11114
1689#define VIDFREQ3 0x11118
1690#define VIDFREQ4 0x1111c
1691#define VIDFREQ_P0_MASK 0x1f000000
1692#define VIDFREQ_P0_SHIFT 24
1693#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1694#define VIDFREQ_P0_CSCLK_SHIFT 20
1695#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1696#define VIDFREQ_P0_CRCLK_SHIFT 16
1697#define VIDFREQ_P1_MASK 0x00001f00
1698#define VIDFREQ_P1_SHIFT 8
1699#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1700#define VIDFREQ_P1_CSCLK_SHIFT 4
1701#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1702#define INTTOEXT_BASE_ILK 0x11300
1703#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1704#define INTTOEXT_MAP3_SHIFT 24
1705#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1706#define INTTOEXT_MAP2_SHIFT 16
1707#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1708#define INTTOEXT_MAP1_SHIFT 8
1709#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1710#define INTTOEXT_MAP0_SHIFT 0
1711#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1712#define MEMSWCTL 0x11170 /* Ironlake only */
1713#define MEMCTL_CMD_MASK 0xe000
1714#define MEMCTL_CMD_SHIFT 13
1715#define MEMCTL_CMD_RCLK_OFF 0
1716#define MEMCTL_CMD_RCLK_ON 1
1717#define MEMCTL_CMD_CHFREQ 2
1718#define MEMCTL_CMD_CHVID 3
1719#define MEMCTL_CMD_VMMOFF 4
1720#define MEMCTL_CMD_VMMON 5
1721#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1722 when command complete */
1723#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1724#define MEMCTL_FREQ_SHIFT 8
1725#define MEMCTL_SFCAVM (1<<7)
1726#define MEMCTL_TGT_VID_MASK 0x007f
1727#define MEMIHYST 0x1117c
1728#define MEMINTREN 0x11180 /* 16 bits */
1729#define MEMINT_RSEXIT_EN (1<<8)
1730#define MEMINT_CX_SUPR_EN (1<<7)
1731#define MEMINT_CONT_BUSY_EN (1<<6)
1732#define MEMINT_AVG_BUSY_EN (1<<5)
1733#define MEMINT_EVAL_CHG_EN (1<<4)
1734#define MEMINT_MON_IDLE_EN (1<<3)
1735#define MEMINT_UP_EVAL_EN (1<<2)
1736#define MEMINT_DOWN_EVAL_EN (1<<1)
1737#define MEMINT_SW_CMD_EN (1<<0)
1738#define MEMINTRSTR 0x11182 /* 16 bits */
1739#define MEM_RSEXIT_MASK 0xc000
1740#define MEM_RSEXIT_SHIFT 14
1741#define MEM_CONT_BUSY_MASK 0x3000
1742#define MEM_CONT_BUSY_SHIFT 12
1743#define MEM_AVG_BUSY_MASK 0x0c00
1744#define MEM_AVG_BUSY_SHIFT 10
1745#define MEM_EVAL_CHG_MASK 0x0300
1746#define MEM_EVAL_BUSY_SHIFT 8
1747#define MEM_MON_IDLE_MASK 0x00c0
1748#define MEM_MON_IDLE_SHIFT 6
1749#define MEM_UP_EVAL_MASK 0x0030
1750#define MEM_UP_EVAL_SHIFT 4
1751#define MEM_DOWN_EVAL_MASK 0x000c
1752#define MEM_DOWN_EVAL_SHIFT 2
1753#define MEM_SW_CMD_MASK 0x0003
1754#define MEM_INT_STEER_GFX 0
1755#define MEM_INT_STEER_CMR 1
1756#define MEM_INT_STEER_SMI 2
1757#define MEM_INT_STEER_SCI 3
1758#define MEMINTRSTS 0x11184
1759#define MEMINT_RSEXIT (1<<7)
1760#define MEMINT_CONT_BUSY (1<<6)
1761#define MEMINT_AVG_BUSY (1<<5)
1762#define MEMINT_EVAL_CHG (1<<4)
1763#define MEMINT_MON_IDLE (1<<3)
1764#define MEMINT_UP_EVAL (1<<2)
1765#define MEMINT_DOWN_EVAL (1<<1)
1766#define MEMINT_SW_CMD (1<<0)
1767#define MEMMODECTL 0x11190
1768#define MEMMODE_BOOST_EN (1<<31)
1769#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1770#define MEMMODE_BOOST_FREQ_SHIFT 24
1771#define MEMMODE_IDLE_MODE_MASK 0x00030000
1772#define MEMMODE_IDLE_MODE_SHIFT 16
1773#define MEMMODE_IDLE_MODE_EVAL 0
1774#define MEMMODE_IDLE_MODE_CONT 1
1775#define MEMMODE_HWIDLE_EN (1<<15)
1776#define MEMMODE_SWMODE_EN (1<<14)
1777#define MEMMODE_RCLK_GATE (1<<13)
1778#define MEMMODE_HW_UPDATE (1<<12)
1779#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1780#define MEMMODE_FSTART_SHIFT 8
1781#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1782#define MEMMODE_FMAX_SHIFT 4
1783#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1784#define RCBMAXAVG 0x1119c
1785#define MEMSWCTL2 0x1119e /* Cantiga only */
1786#define SWMEMCMD_RENDER_OFF (0 << 13)
1787#define SWMEMCMD_RENDER_ON (1 << 13)
1788#define SWMEMCMD_SWFREQ (2 << 13)
1789#define SWMEMCMD_TARVID (3 << 13)
1790#define SWMEMCMD_VRM_OFF (4 << 13)
1791#define SWMEMCMD_VRM_ON (5 << 13)
1792#define CMDSTS (1<<12)
1793#define SFCAVM (1<<11)
1794#define SWFREQ_MASK 0x0380 /* P0-7 */
1795#define SWFREQ_SHIFT 7
1796#define TARVID_MASK 0x001f
1797#define MEMSTAT_CTG 0x111a0
1798#define RCBMINAVG 0x111a0
1799#define RCUPEI 0x111b0
1800#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001801#define RSTDBYCTL 0x111b8
1802#define RS1EN (1<<31)
1803#define RS2EN (1<<30)
1804#define RS3EN (1<<29)
1805#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1806#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1807#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1808#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1809#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1810#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1811#define RSX_STATUS_MASK (7<<20)
1812#define RSX_STATUS_ON (0<<20)
1813#define RSX_STATUS_RC1 (1<<20)
1814#define RSX_STATUS_RC1E (2<<20)
1815#define RSX_STATUS_RS1 (3<<20)
1816#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1817#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1818#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1819#define RSX_STATUS_RSVD2 (7<<20)
1820#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1821#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1822#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1823#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1824#define RS1CONTSAV_MASK (3<<14)
1825#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1826#define RS1CONTSAV_RSVD (1<<14)
1827#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1828#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1829#define NORMSLEXLAT_MASK (3<<12)
1830#define SLOW_RS123 (0<<12)
1831#define SLOW_RS23 (1<<12)
1832#define SLOW_RS3 (2<<12)
1833#define NORMAL_RS123 (3<<12)
1834#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1835#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1836#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1837#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1838#define RS_CSTATE_MASK (3<<4)
1839#define RS_CSTATE_C367_RS1 (0<<4)
1840#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1841#define RS_CSTATE_RSVD (2<<4)
1842#define RS_CSTATE_C367_RS2 (3<<4)
1843#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1844#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001845#define VIDCTL 0x111c0
1846#define VIDSTS 0x111c8
1847#define VIDSTART 0x111cc /* 8 bits */
1848#define MEMSTAT_ILK 0x111f8
1849#define MEMSTAT_VID_MASK 0x7f00
1850#define MEMSTAT_VID_SHIFT 8
1851#define MEMSTAT_PSTATE_MASK 0x00f8
1852#define MEMSTAT_PSTATE_SHIFT 3
1853#define MEMSTAT_MON_ACTV (1<<2)
1854#define MEMSTAT_SRC_CTL_MASK 0x0003
1855#define MEMSTAT_SRC_CTL_CORE 0
1856#define MEMSTAT_SRC_CTL_TRB 1
1857#define MEMSTAT_SRC_CTL_THM 2
1858#define MEMSTAT_SRC_CTL_STDBY 3
1859#define RCPREVBSYTUPAVG 0x113b8
1860#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001861#define PMMISC 0x11214
1862#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001863#define SDEW 0x1124c
1864#define CSIEW0 0x11250
1865#define CSIEW1 0x11254
1866#define CSIEW2 0x11258
1867#define PEW 0x1125c
1868#define DEW 0x11270
1869#define MCHAFE 0x112c0
1870#define CSIEC 0x112e0
1871#define DMIEC 0x112e4
1872#define DDREC 0x112e8
1873#define PEG0EC 0x112ec
1874#define PEG1EC 0x112f0
1875#define GFXEC 0x112f4
1876#define RPPREVBSYTUPAVG 0x113b8
1877#define RPPREVBSYTDNAVG 0x113bc
1878#define ECR 0x11600
1879#define ECR_GPFE (1<<31)
1880#define ECR_IMONE (1<<30)
1881#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1882#define OGW0 0x11608
1883#define OGW1 0x1160c
1884#define EG0 0x11610
1885#define EG1 0x11614
1886#define EG2 0x11618
1887#define EG3 0x1161c
1888#define EG4 0x11620
1889#define EG5 0x11624
1890#define EG6 0x11628
1891#define EG7 0x1162c
1892#define PXW 0x11664
1893#define PXWL 0x11680
1894#define LCFUSE02 0x116c0
1895#define LCFUSE_HIV_MASK 0x000000ff
1896#define CSIPLL0 0x12c10
1897#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001898#define PEG_BAND_GAP_DATA 0x14d68
1899
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001900#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1901#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1902#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1903
Ben Widawsky153b4b952013-10-22 22:05:09 -07001904#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1905#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1906#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001907
Jesse Barnes585fb112008-07-29 11:54:06 -07001908/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001909 * Logical Context regs
1910 */
1911#define CCID 0x2180
1912#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001913/*
1914 * Notes on SNB/IVB/VLV context size:
1915 * - Power context is saved elsewhere (LLC or stolen)
1916 * - Ring/execlist context is saved on SNB, not on IVB
1917 * - Extended context size already includes render context size
1918 * - We always need to follow the extended context size.
1919 * SNB BSpec has comments indicating that we should use the
1920 * render context size instead if execlists are disabled, but
1921 * based on empirical testing that's just nonsense.
1922 * - Pipelined/VF state is saved on SNB/IVB respectively
1923 * - GT1 size just indicates how much of render context
1924 * doesn't need saving on GT1
1925 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001926#define CXT_SIZE 0x21a0
1927#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1928#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1929#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1930#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1931#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001932#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001933 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1934 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001935#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001936#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1937#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001938#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1939#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1940#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1941#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001942#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001943 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001944/* Haswell does have the CXT_SIZE register however it does not appear to be
1945 * valid. Now, docs explain in dwords what is in the context object. The full
1946 * size is 70720 bytes, however, the power context and execlist context will
1947 * never be saved (power context is stored elsewhere, and execlists don't work
1948 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1949 */
1950#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001951/* Same as Haswell, but 72064 bytes now. */
1952#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1953
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001954
Jesse Barnese454a052013-09-26 17:55:58 -07001955#define VLV_CLK_CTL2 0x101104
1956#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1957
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001958/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001959 * Overlay regs
1960 */
1961
1962#define OVADD 0x30000
1963#define DOVSTA 0x30008
1964#define OC_BUF (0x3<<20)
1965#define OGAMC5 0x30010
1966#define OGAMC4 0x30014
1967#define OGAMC3 0x30018
1968#define OGAMC2 0x3001c
1969#define OGAMC1 0x30020
1970#define OGAMC0 0x30024
1971
1972/*
1973 * Display engine regs
1974 */
1975
Shuang He8bf1e9f2013-10-15 18:55:27 +01001976/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001977#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01001978#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001979/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001980#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1981#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1982#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001983/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001984#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1985#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1986#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1987/* embedded DP port on the north display block, reserved on ivb */
1988#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1989#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02001990/* vlv source selection */
1991#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1992#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1993#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1994/* with DP port the pipe source is invalid */
1995#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1996#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1997#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1998/* gen3+ source selection */
1999#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2000#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2001#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2002/* with DP/TV port the pipe source is invalid */
2003#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2004#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2005#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2006#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2007#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2008/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002009#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002010
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002011#define _PIPE_CRC_RES_1_A_IVB 0x60064
2012#define _PIPE_CRC_RES_2_A_IVB 0x60068
2013#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2014#define _PIPE_CRC_RES_4_A_IVB 0x60070
2015#define _PIPE_CRC_RES_5_A_IVB 0x60074
2016
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002017#define _PIPE_CRC_RES_RED_A 0x60060
2018#define _PIPE_CRC_RES_GREEN_A 0x60064
2019#define _PIPE_CRC_RES_BLUE_A 0x60068
2020#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2021#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002022
2023/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002024#define _PIPE_CRC_RES_1_B_IVB 0x61064
2025#define _PIPE_CRC_RES_2_B_IVB 0x61068
2026#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2027#define _PIPE_CRC_RES_4_B_IVB 0x61070
2028#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002029
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002030#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002031#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002032 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002033#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002034 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002035#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002036 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002037#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002038 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002039#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002040 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002041
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002042#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002043 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002044#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002045 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002046#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002047 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002048#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002049 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002050#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002051 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002052
Jesse Barnes585fb112008-07-29 11:54:06 -07002053/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002054#define _HTOTAL_A 0x60000
2055#define _HBLANK_A 0x60004
2056#define _HSYNC_A 0x60008
2057#define _VTOTAL_A 0x6000c
2058#define _VBLANK_A 0x60010
2059#define _VSYNC_A 0x60014
2060#define _PIPEASRC 0x6001c
2061#define _BCLRPAT_A 0x60020
2062#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002063
2064/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002065#define _HTOTAL_B 0x61000
2066#define _HBLANK_B 0x61004
2067#define _HSYNC_B 0x61008
2068#define _VTOTAL_B 0x6100c
2069#define _VBLANK_B 0x61010
2070#define _VSYNC_B 0x61014
2071#define _PIPEBSRC 0x6101c
2072#define _BCLRPAT_B 0x61020
2073#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002074
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002075#define TRANSCODER_A_OFFSET 0x60000
2076#define TRANSCODER_B_OFFSET 0x61000
2077#define TRANSCODER_C_OFFSET 0x62000
2078#define TRANSCODER_EDP_OFFSET 0x6f000
2079
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002080#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2081 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2082 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002083
2084#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2085#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2086#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2087#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2088#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2089#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2090#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2091#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2092#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002093
Ben Widawskyed8546a2013-11-04 22:45:05 -08002094/* HSW+ eDP PSR registers */
2095#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002096#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002097#define EDP_PSR_ENABLE (1<<31)
2098#define EDP_PSR_LINK_DISABLE (0<<27)
2099#define EDP_PSR_LINK_STANDBY (1<<27)
2100#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2101#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2102#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2103#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2104#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2105#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2106#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2107#define EDP_PSR_TP1_TP2_SEL (0<<11)
2108#define EDP_PSR_TP1_TP3_SEL (1<<11)
2109#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2110#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2111#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2112#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2113#define EDP_PSR_TP1_TIME_500us (0<<4)
2114#define EDP_PSR_TP1_TIME_100us (1<<4)
2115#define EDP_PSR_TP1_TIME_2500us (2<<4)
2116#define EDP_PSR_TP1_TIME_0us (3<<4)
2117#define EDP_PSR_IDLE_FRAME_SHIFT 0
2118
Ben Widawsky18b59922013-09-20 09:35:30 -07002119#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2120#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002121#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002122#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002123#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002124#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2125#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2126#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002127
Ben Widawsky18b59922013-09-20 09:35:30 -07002128#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002129#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002130#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2131#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2132#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2133#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2134#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2135#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2136#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2137#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2138#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2139#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2140#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2141#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2142#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2143#define EDP_PSR_STATUS_COUNT_SHIFT 16
2144#define EDP_PSR_STATUS_COUNT_MASK 0xf
2145#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2146#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2147#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2148#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2149#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2150#define EDP_PSR_STATUS_IDLE_MASK 0xf
2151
Ben Widawsky18b59922013-09-20 09:35:30 -07002152#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002153#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002154
Ben Widawsky18b59922013-09-20 09:35:30 -07002155#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002156#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2157#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2158#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2159
Jesse Barnes585fb112008-07-29 11:54:06 -07002160/* VGA port control */
2161#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002162#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002163#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002164
Jesse Barnes585fb112008-07-29 11:54:06 -07002165#define ADPA_DAC_ENABLE (1<<31)
2166#define ADPA_DAC_DISABLE 0
2167#define ADPA_PIPE_SELECT_MASK (1<<30)
2168#define ADPA_PIPE_A_SELECT 0
2169#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002170#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002171/* CPT uses bits 29:30 for pch transcoder select */
2172#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2173#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2174#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2175#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2176#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2177#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2178#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2179#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2180#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2181#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2182#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2183#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2184#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2185#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2186#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2187#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2188#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2189#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2190#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002191#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2192#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002193#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002194#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002195#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002196#define ADPA_HSYNC_CNTL_ENABLE 0
2197#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2198#define ADPA_VSYNC_ACTIVE_LOW 0
2199#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2200#define ADPA_HSYNC_ACTIVE_LOW 0
2201#define ADPA_DPMS_MASK (~(3<<10))
2202#define ADPA_DPMS_ON (0<<10)
2203#define ADPA_DPMS_SUSPEND (1<<10)
2204#define ADPA_DPMS_STANDBY (2<<10)
2205#define ADPA_DPMS_OFF (3<<10)
2206
Chris Wilson939fe4d2010-10-09 10:33:26 +01002207
Jesse Barnes585fb112008-07-29 11:54:06 -07002208/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002209#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002210#define PORTB_HOTPLUG_INT_EN (1 << 29)
2211#define PORTC_HOTPLUG_INT_EN (1 << 28)
2212#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002213#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2214#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2215#define TV_HOTPLUG_INT_EN (1 << 18)
2216#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002217#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2218 PORTC_HOTPLUG_INT_EN | \
2219 PORTD_HOTPLUG_INT_EN | \
2220 SDVOC_HOTPLUG_INT_EN | \
2221 SDVOB_HOTPLUG_INT_EN | \
2222 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002223#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002224#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2225/* must use period 64 on GM45 according to docs */
2226#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2227#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2228#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2229#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2230#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2231#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2232#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2233#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2234#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2235#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2236#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2237#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002238
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002239#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002240/*
2241 * HDMI/DP bits are gen4+
2242 *
2243 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2244 * Please check the detailed lore in the commit message for for experimental
2245 * evidence.
2246 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002247#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2248#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2249#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2250/* VLV DP/HDMI bits again match Bspec */
2251#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2252#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2253#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002254#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2255#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2256#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002257/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002258#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2259#define TV_HOTPLUG_INT_STATUS (1 << 10)
2260#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2261#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2262#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2263#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002264#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2265#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2266#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002267#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2268
Chris Wilson084b6122012-05-11 18:01:33 +01002269/* SDVO is different across gen3/4 */
2270#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2271#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002272/*
2273 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2274 * since reality corrobates that they're the same as on gen3. But keep these
2275 * bits here (and the comment!) to help any other lost wanderers back onto the
2276 * right tracks.
2277 */
Chris Wilson084b6122012-05-11 18:01:33 +01002278#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2279#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2280#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2281#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002282#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2283 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2284 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2285 PORTB_HOTPLUG_INT_STATUS | \
2286 PORTC_HOTPLUG_INT_STATUS | \
2287 PORTD_HOTPLUG_INT_STATUS)
2288
Egbert Eiche5868a32013-02-28 04:17:12 -05002289#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2290 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2291 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2292 PORTB_HOTPLUG_INT_STATUS | \
2293 PORTC_HOTPLUG_INT_STATUS | \
2294 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002295
Paulo Zanonic20cd312013-02-19 16:21:45 -03002296/* SDVO and HDMI port control.
2297 * The same register may be used for SDVO or HDMI */
2298#define GEN3_SDVOB 0x61140
2299#define GEN3_SDVOC 0x61160
2300#define GEN4_HDMIB GEN3_SDVOB
2301#define GEN4_HDMIC GEN3_SDVOC
2302#define PCH_SDVOB 0xe1140
2303#define PCH_HDMIB PCH_SDVOB
2304#define PCH_HDMIC 0xe1150
2305#define PCH_HDMID 0xe1160
2306
Daniel Vetter84093602013-11-01 10:50:21 +01002307#define PORT_DFT_I9XX 0x61150
2308#define DC_BALANCE_RESET (1 << 25)
2309#define PORT_DFT2_G4X 0x61154
2310#define DC_BALANCE_RESET_VLV (1 << 31)
2311#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2312#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2313#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2314
Paulo Zanonic20cd312013-02-19 16:21:45 -03002315/* Gen 3 SDVO bits: */
2316#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002317#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2318#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002319#define SDVO_PIPE_B_SELECT (1 << 30)
2320#define SDVO_STALL_SELECT (1 << 29)
2321#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002322/**
2323 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002324 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002325 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2326 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002327#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002328#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002329#define SDVO_PHASE_SELECT_MASK (15 << 19)
2330#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2331#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2332#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2333#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2334#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2335#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002336/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002337#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2338 SDVO_INTERRUPT_ENABLE)
2339#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2340
2341/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002342#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002343#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002344#define SDVO_ENCODING_SDVO (0 << 10)
2345#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002346#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2347#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002348#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002349#define SDVO_AUDIO_ENABLE (1 << 6)
2350/* VSYNC/HSYNC bits new with 965, default is to be set */
2351#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2352#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2353
2354/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002355#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002356#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2357
2358/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002359#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2360#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002361
Jesse Barnes585fb112008-07-29 11:54:06 -07002362
2363/* DVO port control */
2364#define DVOA 0x61120
2365#define DVOB 0x61140
2366#define DVOC 0x61160
2367#define DVO_ENABLE (1 << 31)
2368#define DVO_PIPE_B_SELECT (1 << 30)
2369#define DVO_PIPE_STALL_UNUSED (0 << 28)
2370#define DVO_PIPE_STALL (1 << 28)
2371#define DVO_PIPE_STALL_TV (2 << 28)
2372#define DVO_PIPE_STALL_MASK (3 << 28)
2373#define DVO_USE_VGA_SYNC (1 << 15)
2374#define DVO_DATA_ORDER_I740 (0 << 14)
2375#define DVO_DATA_ORDER_FP (1 << 14)
2376#define DVO_VSYNC_DISABLE (1 << 11)
2377#define DVO_HSYNC_DISABLE (1 << 10)
2378#define DVO_VSYNC_TRISTATE (1 << 9)
2379#define DVO_HSYNC_TRISTATE (1 << 8)
2380#define DVO_BORDER_ENABLE (1 << 7)
2381#define DVO_DATA_ORDER_GBRG (1 << 6)
2382#define DVO_DATA_ORDER_RGGB (0 << 6)
2383#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2384#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2385#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2386#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2387#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2388#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2389#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2390#define DVO_PRESERVE_MASK (0x7<<24)
2391#define DVOA_SRCDIM 0x61124
2392#define DVOB_SRCDIM 0x61144
2393#define DVOC_SRCDIM 0x61164
2394#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2395#define DVO_SRCDIM_VERTICAL_SHIFT 0
2396
2397/* LVDS port control */
2398#define LVDS 0x61180
2399/*
2400 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2401 * the DPLL semantics change when the LVDS is assigned to that pipe.
2402 */
2403#define LVDS_PORT_EN (1 << 31)
2404/* Selects pipe B for LVDS data. Must be set on pre-965. */
2405#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002406#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002407#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002408/* LVDS dithering flag on 965/g4x platform */
2409#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002410/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2411#define LVDS_VSYNC_POLARITY (1 << 21)
2412#define LVDS_HSYNC_POLARITY (1 << 20)
2413
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002414/* Enable border for unscaled (or aspect-scaled) display */
2415#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002416/*
2417 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2418 * pixel.
2419 */
2420#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2421#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2422#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2423/*
2424 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2425 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2426 * on.
2427 */
2428#define LVDS_A3_POWER_MASK (3 << 6)
2429#define LVDS_A3_POWER_DOWN (0 << 6)
2430#define LVDS_A3_POWER_UP (3 << 6)
2431/*
2432 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2433 * is set.
2434 */
2435#define LVDS_CLKB_POWER_MASK (3 << 4)
2436#define LVDS_CLKB_POWER_DOWN (0 << 4)
2437#define LVDS_CLKB_POWER_UP (3 << 4)
2438/*
2439 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2440 * setting for whether we are in dual-channel mode. The B3 pair will
2441 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2442 */
2443#define LVDS_B0B3_POWER_MASK (3 << 2)
2444#define LVDS_B0B3_POWER_DOWN (0 << 2)
2445#define LVDS_B0B3_POWER_UP (3 << 2)
2446
David Härdeman3c17fe42010-09-24 21:44:32 +02002447/* Video Data Island Packet control */
2448#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002449/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2450 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2451 * of the infoframe structure specified by CEA-861. */
2452#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002453#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002454#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002455/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002456#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002457#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002458#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002459#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002460#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2461#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002462#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002463#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2464#define VIDEO_DIP_SELECT_AVI (0 << 19)
2465#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2466#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002467#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002468#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2469#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2470#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002471#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002472/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002473#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2474#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002475#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002476#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2477#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002478#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002479
Jesse Barnes585fb112008-07-29 11:54:06 -07002480/* Panel power sequencing */
2481#define PP_STATUS 0x61200
2482#define PP_ON (1 << 31)
2483/*
2484 * Indicates that all dependencies of the panel are on:
2485 *
2486 * - PLL enabled
2487 * - pipe enabled
2488 * - LVDS/DVOB/DVOC on
2489 */
2490#define PP_READY (1 << 30)
2491#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002492#define PP_SEQUENCE_POWER_UP (1 << 28)
2493#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2494#define PP_SEQUENCE_MASK (3 << 28)
2495#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002496#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002497#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002498#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2499#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2500#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2501#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2502#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2503#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2504#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2505#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2506#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002507#define PP_CONTROL 0x61204
2508#define POWER_TARGET_ON (1 << 0)
2509#define PP_ON_DELAYS 0x61208
2510#define PP_OFF_DELAYS 0x6120c
2511#define PP_DIVISOR 0x61210
2512
2513/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002514#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002515#define PFIT_ENABLE (1 << 31)
2516#define PFIT_PIPE_MASK (3 << 29)
2517#define PFIT_PIPE_SHIFT 29
2518#define VERT_INTERP_DISABLE (0 << 10)
2519#define VERT_INTERP_BILINEAR (1 << 10)
2520#define VERT_INTERP_MASK (3 << 10)
2521#define VERT_AUTO_SCALE (1 << 9)
2522#define HORIZ_INTERP_DISABLE (0 << 6)
2523#define HORIZ_INTERP_BILINEAR (1 << 6)
2524#define HORIZ_INTERP_MASK (3 << 6)
2525#define HORIZ_AUTO_SCALE (1 << 5)
2526#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002527#define PFIT_FILTER_FUZZY (0 << 24)
2528#define PFIT_SCALING_AUTO (0 << 26)
2529#define PFIT_SCALING_PROGRAMMED (1 << 26)
2530#define PFIT_SCALING_PILLAR (2 << 26)
2531#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002532#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002533/* Pre-965 */
2534#define PFIT_VERT_SCALE_SHIFT 20
2535#define PFIT_VERT_SCALE_MASK 0xfff00000
2536#define PFIT_HORIZ_SCALE_SHIFT 4
2537#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2538/* 965+ */
2539#define PFIT_VERT_SCALE_SHIFT_965 16
2540#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2541#define PFIT_HORIZ_SCALE_SHIFT_965 0
2542#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2543
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002544#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002545
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002546#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2547#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002548#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2549 _VLV_BLC_PWM_CTL2_B)
2550
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002551#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2552#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002553#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2554 _VLV_BLC_PWM_CTL_B)
2555
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002556#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2557#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002558#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2559 _VLV_BLC_HIST_CTL_B)
2560
Jesse Barnes585fb112008-07-29 11:54:06 -07002561/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002562#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002563#define BLM_PWM_ENABLE (1 << 31)
2564#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2565#define BLM_PIPE_SELECT (1 << 29)
2566#define BLM_PIPE_SELECT_IVB (3 << 29)
2567#define BLM_PIPE_A (0 << 29)
2568#define BLM_PIPE_B (1 << 29)
2569#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002570#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2571#define BLM_TRANSCODER_B BLM_PIPE_B
2572#define BLM_TRANSCODER_C BLM_PIPE_C
2573#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002574#define BLM_PIPE(pipe) ((pipe) << 29)
2575#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2576#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2577#define BLM_PHASE_IN_ENABLE (1 << 25)
2578#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2579#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2580#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2581#define BLM_PHASE_IN_COUNT_SHIFT (8)
2582#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2583#define BLM_PHASE_IN_INCR_SHIFT (0)
2584#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002585#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002586/*
2587 * This is the most significant 15 bits of the number of backlight cycles in a
2588 * complete cycle of the modulated backlight control.
2589 *
2590 * The actual value is this field multiplied by two.
2591 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002592#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2593#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2594#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002595/*
2596 * This is the number of cycles out of the backlight modulation cycle for which
2597 * the backlight is on.
2598 *
2599 * This field must be no greater than the number of cycles in the complete
2600 * backlight modulation cycle.
2601 */
2602#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2603#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002604#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2605#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002606
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002607#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002608
Daniel Vetter7cf41602012-06-05 10:07:09 +02002609/* New registers for PCH-split platforms. Safe where new bits show up, the
2610 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2611#define BLC_PWM_CPU_CTL2 0x48250
2612#define BLC_PWM_CPU_CTL 0x48254
2613
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002614#define HSW_BLC_PWM2_CTL 0x48350
2615
Daniel Vetter7cf41602012-06-05 10:07:09 +02002616/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2617 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2618#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002619#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002620#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2621#define BLM_PCH_POLARITY (1 << 29)
2622#define BLC_PWM_PCH_CTL2 0xc8254
2623
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002624#define UTIL_PIN_CTL 0x48400
2625#define UTIL_PIN_ENABLE (1 << 31)
2626
2627#define PCH_GTC_CTL 0xe7000
2628#define PCH_GTC_ENABLE (1 << 31)
2629
Jesse Barnes585fb112008-07-29 11:54:06 -07002630/* TV port control */
2631#define TV_CTL 0x68000
2632/** Enables the TV encoder */
2633# define TV_ENC_ENABLE (1 << 31)
2634/** Sources the TV encoder input from pipe B instead of A. */
2635# define TV_ENC_PIPEB_SELECT (1 << 30)
2636/** Outputs composite video (DAC A only) */
2637# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2638/** Outputs SVideo video (DAC B/C) */
2639# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2640/** Outputs Component video (DAC A/B/C) */
2641# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2642/** Outputs Composite and SVideo (DAC A/B/C) */
2643# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2644# define TV_TRILEVEL_SYNC (1 << 21)
2645/** Enables slow sync generation (945GM only) */
2646# define TV_SLOW_SYNC (1 << 20)
2647/** Selects 4x oversampling for 480i and 576p */
2648# define TV_OVERSAMPLE_4X (0 << 18)
2649/** Selects 2x oversampling for 720p and 1080i */
2650# define TV_OVERSAMPLE_2X (1 << 18)
2651/** Selects no oversampling for 1080p */
2652# define TV_OVERSAMPLE_NONE (2 << 18)
2653/** Selects 8x oversampling */
2654# define TV_OVERSAMPLE_8X (3 << 18)
2655/** Selects progressive mode rather than interlaced */
2656# define TV_PROGRESSIVE (1 << 17)
2657/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2658# define TV_PAL_BURST (1 << 16)
2659/** Field for setting delay of Y compared to C */
2660# define TV_YC_SKEW_MASK (7 << 12)
2661/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2662# define TV_ENC_SDP_FIX (1 << 11)
2663/**
2664 * Enables a fix for the 915GM only.
2665 *
2666 * Not sure what it does.
2667 */
2668# define TV_ENC_C0_FIX (1 << 10)
2669/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002670# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002671# define TV_FUSE_STATE_MASK (3 << 4)
2672/** Read-only state that reports all features enabled */
2673# define TV_FUSE_STATE_ENABLED (0 << 4)
2674/** Read-only state that reports that Macrovision is disabled in hardware*/
2675# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2676/** Read-only state that reports that TV-out is disabled in hardware. */
2677# define TV_FUSE_STATE_DISABLED (2 << 4)
2678/** Normal operation */
2679# define TV_TEST_MODE_NORMAL (0 << 0)
2680/** Encoder test pattern 1 - combo pattern */
2681# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2682/** Encoder test pattern 2 - full screen vertical 75% color bars */
2683# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2684/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2685# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2686/** Encoder test pattern 4 - random noise */
2687# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2688/** Encoder test pattern 5 - linear color ramps */
2689# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2690/**
2691 * This test mode forces the DACs to 50% of full output.
2692 *
2693 * This is used for load detection in combination with TVDAC_SENSE_MASK
2694 */
2695# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2696# define TV_TEST_MODE_MASK (7 << 0)
2697
2698#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002699# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002700/**
2701 * Reports that DAC state change logic has reported change (RO).
2702 *
2703 * This gets cleared when TV_DAC_STATE_EN is cleared
2704*/
2705# define TVDAC_STATE_CHG (1 << 31)
2706# define TVDAC_SENSE_MASK (7 << 28)
2707/** Reports that DAC A voltage is above the detect threshold */
2708# define TVDAC_A_SENSE (1 << 30)
2709/** Reports that DAC B voltage is above the detect threshold */
2710# define TVDAC_B_SENSE (1 << 29)
2711/** Reports that DAC C voltage is above the detect threshold */
2712# define TVDAC_C_SENSE (1 << 28)
2713/**
2714 * Enables DAC state detection logic, for load-based TV detection.
2715 *
2716 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2717 * to off, for load detection to work.
2718 */
2719# define TVDAC_STATE_CHG_EN (1 << 27)
2720/** Sets the DAC A sense value to high */
2721# define TVDAC_A_SENSE_CTL (1 << 26)
2722/** Sets the DAC B sense value to high */
2723# define TVDAC_B_SENSE_CTL (1 << 25)
2724/** Sets the DAC C sense value to high */
2725# define TVDAC_C_SENSE_CTL (1 << 24)
2726/** Overrides the ENC_ENABLE and DAC voltage levels */
2727# define DAC_CTL_OVERRIDE (1 << 7)
2728/** Sets the slew rate. Must be preserved in software */
2729# define ENC_TVDAC_SLEW_FAST (1 << 6)
2730# define DAC_A_1_3_V (0 << 4)
2731# define DAC_A_1_1_V (1 << 4)
2732# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002733# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002734# define DAC_B_1_3_V (0 << 2)
2735# define DAC_B_1_1_V (1 << 2)
2736# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002737# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002738# define DAC_C_1_3_V (0 << 0)
2739# define DAC_C_1_1_V (1 << 0)
2740# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002741# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002742
2743/**
2744 * CSC coefficients are stored in a floating point format with 9 bits of
2745 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2746 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2747 * -1 (0x3) being the only legal negative value.
2748 */
2749#define TV_CSC_Y 0x68010
2750# define TV_RY_MASK 0x07ff0000
2751# define TV_RY_SHIFT 16
2752# define TV_GY_MASK 0x00000fff
2753# define TV_GY_SHIFT 0
2754
2755#define TV_CSC_Y2 0x68014
2756# define TV_BY_MASK 0x07ff0000
2757# define TV_BY_SHIFT 16
2758/**
2759 * Y attenuation for component video.
2760 *
2761 * Stored in 1.9 fixed point.
2762 */
2763# define TV_AY_MASK 0x000003ff
2764# define TV_AY_SHIFT 0
2765
2766#define TV_CSC_U 0x68018
2767# define TV_RU_MASK 0x07ff0000
2768# define TV_RU_SHIFT 16
2769# define TV_GU_MASK 0x000007ff
2770# define TV_GU_SHIFT 0
2771
2772#define TV_CSC_U2 0x6801c
2773# define TV_BU_MASK 0x07ff0000
2774# define TV_BU_SHIFT 16
2775/**
2776 * U attenuation for component video.
2777 *
2778 * Stored in 1.9 fixed point.
2779 */
2780# define TV_AU_MASK 0x000003ff
2781# define TV_AU_SHIFT 0
2782
2783#define TV_CSC_V 0x68020
2784# define TV_RV_MASK 0x0fff0000
2785# define TV_RV_SHIFT 16
2786# define TV_GV_MASK 0x000007ff
2787# define TV_GV_SHIFT 0
2788
2789#define TV_CSC_V2 0x68024
2790# define TV_BV_MASK 0x07ff0000
2791# define TV_BV_SHIFT 16
2792/**
2793 * V attenuation for component video.
2794 *
2795 * Stored in 1.9 fixed point.
2796 */
2797# define TV_AV_MASK 0x000007ff
2798# define TV_AV_SHIFT 0
2799
2800#define TV_CLR_KNOBS 0x68028
2801/** 2s-complement brightness adjustment */
2802# define TV_BRIGHTNESS_MASK 0xff000000
2803# define TV_BRIGHTNESS_SHIFT 24
2804/** Contrast adjustment, as a 2.6 unsigned floating point number */
2805# define TV_CONTRAST_MASK 0x00ff0000
2806# define TV_CONTRAST_SHIFT 16
2807/** Saturation adjustment, as a 2.6 unsigned floating point number */
2808# define TV_SATURATION_MASK 0x0000ff00
2809# define TV_SATURATION_SHIFT 8
2810/** Hue adjustment, as an integer phase angle in degrees */
2811# define TV_HUE_MASK 0x000000ff
2812# define TV_HUE_SHIFT 0
2813
2814#define TV_CLR_LEVEL 0x6802c
2815/** Controls the DAC level for black */
2816# define TV_BLACK_LEVEL_MASK 0x01ff0000
2817# define TV_BLACK_LEVEL_SHIFT 16
2818/** Controls the DAC level for blanking */
2819# define TV_BLANK_LEVEL_MASK 0x000001ff
2820# define TV_BLANK_LEVEL_SHIFT 0
2821
2822#define TV_H_CTL_1 0x68030
2823/** Number of pixels in the hsync. */
2824# define TV_HSYNC_END_MASK 0x1fff0000
2825# define TV_HSYNC_END_SHIFT 16
2826/** Total number of pixels minus one in the line (display and blanking). */
2827# define TV_HTOTAL_MASK 0x00001fff
2828# define TV_HTOTAL_SHIFT 0
2829
2830#define TV_H_CTL_2 0x68034
2831/** Enables the colorburst (needed for non-component color) */
2832# define TV_BURST_ENA (1 << 31)
2833/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2834# define TV_HBURST_START_SHIFT 16
2835# define TV_HBURST_START_MASK 0x1fff0000
2836/** Length of the colorburst */
2837# define TV_HBURST_LEN_SHIFT 0
2838# define TV_HBURST_LEN_MASK 0x0001fff
2839
2840#define TV_H_CTL_3 0x68038
2841/** End of hblank, measured in pixels minus one from start of hsync */
2842# define TV_HBLANK_END_SHIFT 16
2843# define TV_HBLANK_END_MASK 0x1fff0000
2844/** Start of hblank, measured in pixels minus one from start of hsync */
2845# define TV_HBLANK_START_SHIFT 0
2846# define TV_HBLANK_START_MASK 0x0001fff
2847
2848#define TV_V_CTL_1 0x6803c
2849/** XXX */
2850# define TV_NBR_END_SHIFT 16
2851# define TV_NBR_END_MASK 0x07ff0000
2852/** XXX */
2853# define TV_VI_END_F1_SHIFT 8
2854# define TV_VI_END_F1_MASK 0x00003f00
2855/** XXX */
2856# define TV_VI_END_F2_SHIFT 0
2857# define TV_VI_END_F2_MASK 0x0000003f
2858
2859#define TV_V_CTL_2 0x68040
2860/** Length of vsync, in half lines */
2861# define TV_VSYNC_LEN_MASK 0x07ff0000
2862# define TV_VSYNC_LEN_SHIFT 16
2863/** Offset of the start of vsync in field 1, measured in one less than the
2864 * number of half lines.
2865 */
2866# define TV_VSYNC_START_F1_MASK 0x00007f00
2867# define TV_VSYNC_START_F1_SHIFT 8
2868/**
2869 * Offset of the start of vsync in field 2, measured in one less than the
2870 * number of half lines.
2871 */
2872# define TV_VSYNC_START_F2_MASK 0x0000007f
2873# define TV_VSYNC_START_F2_SHIFT 0
2874
2875#define TV_V_CTL_3 0x68044
2876/** Enables generation of the equalization signal */
2877# define TV_EQUAL_ENA (1 << 31)
2878/** Length of vsync, in half lines */
2879# define TV_VEQ_LEN_MASK 0x007f0000
2880# define TV_VEQ_LEN_SHIFT 16
2881/** Offset of the start of equalization in field 1, measured in one less than
2882 * the number of half lines.
2883 */
2884# define TV_VEQ_START_F1_MASK 0x0007f00
2885# define TV_VEQ_START_F1_SHIFT 8
2886/**
2887 * Offset of the start of equalization in field 2, measured in one less than
2888 * the number of half lines.
2889 */
2890# define TV_VEQ_START_F2_MASK 0x000007f
2891# define TV_VEQ_START_F2_SHIFT 0
2892
2893#define TV_V_CTL_4 0x68048
2894/**
2895 * Offset to start of vertical colorburst, measured in one less than the
2896 * number of lines from vertical start.
2897 */
2898# define TV_VBURST_START_F1_MASK 0x003f0000
2899# define TV_VBURST_START_F1_SHIFT 16
2900/**
2901 * Offset to the end of vertical colorburst, measured in one less than the
2902 * number of lines from the start of NBR.
2903 */
2904# define TV_VBURST_END_F1_MASK 0x000000ff
2905# define TV_VBURST_END_F1_SHIFT 0
2906
2907#define TV_V_CTL_5 0x6804c
2908/**
2909 * Offset to start of vertical colorburst, measured in one less than the
2910 * number of lines from vertical start.
2911 */
2912# define TV_VBURST_START_F2_MASK 0x003f0000
2913# define TV_VBURST_START_F2_SHIFT 16
2914/**
2915 * Offset to the end of vertical colorburst, measured in one less than the
2916 * number of lines from the start of NBR.
2917 */
2918# define TV_VBURST_END_F2_MASK 0x000000ff
2919# define TV_VBURST_END_F2_SHIFT 0
2920
2921#define TV_V_CTL_6 0x68050
2922/**
2923 * Offset to start of vertical colorburst, measured in one less than the
2924 * number of lines from vertical start.
2925 */
2926# define TV_VBURST_START_F3_MASK 0x003f0000
2927# define TV_VBURST_START_F3_SHIFT 16
2928/**
2929 * Offset to the end of vertical colorburst, measured in one less than the
2930 * number of lines from the start of NBR.
2931 */
2932# define TV_VBURST_END_F3_MASK 0x000000ff
2933# define TV_VBURST_END_F3_SHIFT 0
2934
2935#define TV_V_CTL_7 0x68054
2936/**
2937 * Offset to start of vertical colorburst, measured in one less than the
2938 * number of lines from vertical start.
2939 */
2940# define TV_VBURST_START_F4_MASK 0x003f0000
2941# define TV_VBURST_START_F4_SHIFT 16
2942/**
2943 * Offset to the end of vertical colorburst, measured in one less than the
2944 * number of lines from the start of NBR.
2945 */
2946# define TV_VBURST_END_F4_MASK 0x000000ff
2947# define TV_VBURST_END_F4_SHIFT 0
2948
2949#define TV_SC_CTL_1 0x68060
2950/** Turns on the first subcarrier phase generation DDA */
2951# define TV_SC_DDA1_EN (1 << 31)
2952/** Turns on the first subcarrier phase generation DDA */
2953# define TV_SC_DDA2_EN (1 << 30)
2954/** Turns on the first subcarrier phase generation DDA */
2955# define TV_SC_DDA3_EN (1 << 29)
2956/** Sets the subcarrier DDA to reset frequency every other field */
2957# define TV_SC_RESET_EVERY_2 (0 << 24)
2958/** Sets the subcarrier DDA to reset frequency every fourth field */
2959# define TV_SC_RESET_EVERY_4 (1 << 24)
2960/** Sets the subcarrier DDA to reset frequency every eighth field */
2961# define TV_SC_RESET_EVERY_8 (2 << 24)
2962/** Sets the subcarrier DDA to never reset the frequency */
2963# define TV_SC_RESET_NEVER (3 << 24)
2964/** Sets the peak amplitude of the colorburst.*/
2965# define TV_BURST_LEVEL_MASK 0x00ff0000
2966# define TV_BURST_LEVEL_SHIFT 16
2967/** Sets the increment of the first subcarrier phase generation DDA */
2968# define TV_SCDDA1_INC_MASK 0x00000fff
2969# define TV_SCDDA1_INC_SHIFT 0
2970
2971#define TV_SC_CTL_2 0x68064
2972/** Sets the rollover for the second subcarrier phase generation DDA */
2973# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2974# define TV_SCDDA2_SIZE_SHIFT 16
2975/** Sets the increent of the second subcarrier phase generation DDA */
2976# define TV_SCDDA2_INC_MASK 0x00007fff
2977# define TV_SCDDA2_INC_SHIFT 0
2978
2979#define TV_SC_CTL_3 0x68068
2980/** Sets the rollover for the third subcarrier phase generation DDA */
2981# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2982# define TV_SCDDA3_SIZE_SHIFT 16
2983/** Sets the increent of the third subcarrier phase generation DDA */
2984# define TV_SCDDA3_INC_MASK 0x00007fff
2985# define TV_SCDDA3_INC_SHIFT 0
2986
2987#define TV_WIN_POS 0x68070
2988/** X coordinate of the display from the start of horizontal active */
2989# define TV_XPOS_MASK 0x1fff0000
2990# define TV_XPOS_SHIFT 16
2991/** Y coordinate of the display from the start of vertical active (NBR) */
2992# define TV_YPOS_MASK 0x00000fff
2993# define TV_YPOS_SHIFT 0
2994
2995#define TV_WIN_SIZE 0x68074
2996/** Horizontal size of the display window, measured in pixels*/
2997# define TV_XSIZE_MASK 0x1fff0000
2998# define TV_XSIZE_SHIFT 16
2999/**
3000 * Vertical size of the display window, measured in pixels.
3001 *
3002 * Must be even for interlaced modes.
3003 */
3004# define TV_YSIZE_MASK 0x00000fff
3005# define TV_YSIZE_SHIFT 0
3006
3007#define TV_FILTER_CTL_1 0x68080
3008/**
3009 * Enables automatic scaling calculation.
3010 *
3011 * If set, the rest of the registers are ignored, and the calculated values can
3012 * be read back from the register.
3013 */
3014# define TV_AUTO_SCALE (1 << 31)
3015/**
3016 * Disables the vertical filter.
3017 *
3018 * This is required on modes more than 1024 pixels wide */
3019# define TV_V_FILTER_BYPASS (1 << 29)
3020/** Enables adaptive vertical filtering */
3021# define TV_VADAPT (1 << 28)
3022# define TV_VADAPT_MODE_MASK (3 << 26)
3023/** Selects the least adaptive vertical filtering mode */
3024# define TV_VADAPT_MODE_LEAST (0 << 26)
3025/** Selects the moderately adaptive vertical filtering mode */
3026# define TV_VADAPT_MODE_MODERATE (1 << 26)
3027/** Selects the most adaptive vertical filtering mode */
3028# define TV_VADAPT_MODE_MOST (3 << 26)
3029/**
3030 * Sets the horizontal scaling factor.
3031 *
3032 * This should be the fractional part of the horizontal scaling factor divided
3033 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3034 *
3035 * (src width - 1) / ((oversample * dest width) - 1)
3036 */
3037# define TV_HSCALE_FRAC_MASK 0x00003fff
3038# define TV_HSCALE_FRAC_SHIFT 0
3039
3040#define TV_FILTER_CTL_2 0x68084
3041/**
3042 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3043 *
3044 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3045 */
3046# define TV_VSCALE_INT_MASK 0x00038000
3047# define TV_VSCALE_INT_SHIFT 15
3048/**
3049 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3050 *
3051 * \sa TV_VSCALE_INT_MASK
3052 */
3053# define TV_VSCALE_FRAC_MASK 0x00007fff
3054# define TV_VSCALE_FRAC_SHIFT 0
3055
3056#define TV_FILTER_CTL_3 0x68088
3057/**
3058 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3059 *
3060 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3061 *
3062 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3063 */
3064# define TV_VSCALE_IP_INT_MASK 0x00038000
3065# define TV_VSCALE_IP_INT_SHIFT 15
3066/**
3067 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3068 *
3069 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3070 *
3071 * \sa TV_VSCALE_IP_INT_MASK
3072 */
3073# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3074# define TV_VSCALE_IP_FRAC_SHIFT 0
3075
3076#define TV_CC_CONTROL 0x68090
3077# define TV_CC_ENABLE (1 << 31)
3078/**
3079 * Specifies which field to send the CC data in.
3080 *
3081 * CC data is usually sent in field 0.
3082 */
3083# define TV_CC_FID_MASK (1 << 27)
3084# define TV_CC_FID_SHIFT 27
3085/** Sets the horizontal position of the CC data. Usually 135. */
3086# define TV_CC_HOFF_MASK 0x03ff0000
3087# define TV_CC_HOFF_SHIFT 16
3088/** Sets the vertical position of the CC data. Usually 21 */
3089# define TV_CC_LINE_MASK 0x0000003f
3090# define TV_CC_LINE_SHIFT 0
3091
3092#define TV_CC_DATA 0x68094
3093# define TV_CC_RDY (1 << 31)
3094/** Second word of CC data to be transmitted. */
3095# define TV_CC_DATA_2_MASK 0x007f0000
3096# define TV_CC_DATA_2_SHIFT 16
3097/** First word of CC data to be transmitted. */
3098# define TV_CC_DATA_1_MASK 0x0000007f
3099# define TV_CC_DATA_1_SHIFT 0
3100
3101#define TV_H_LUMA_0 0x68100
3102#define TV_H_LUMA_59 0x681ec
3103#define TV_H_CHROMA_0 0x68200
3104#define TV_H_CHROMA_59 0x682ec
3105#define TV_V_LUMA_0 0x68300
3106#define TV_V_LUMA_42 0x683a8
3107#define TV_V_CHROMA_0 0x68400
3108#define TV_V_CHROMA_42 0x684a8
3109
Keith Packard040d87f2009-05-30 20:42:33 -07003110/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003111#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003112#define DP_B 0x64100
3113#define DP_C 0x64200
3114#define DP_D 0x64300
3115
3116#define DP_PORT_EN (1 << 31)
3117#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003118#define DP_PIPE_MASK (1 << 30)
3119
Keith Packard040d87f2009-05-30 20:42:33 -07003120/* Link training mode - select a suitable mode for each stage */
3121#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3122#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3123#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3124#define DP_LINK_TRAIN_OFF (3 << 28)
3125#define DP_LINK_TRAIN_MASK (3 << 28)
3126#define DP_LINK_TRAIN_SHIFT 28
3127
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003128/* CPT Link training mode */
3129#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3130#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3131#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3132#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3133#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3134#define DP_LINK_TRAIN_SHIFT_CPT 8
3135
Keith Packard040d87f2009-05-30 20:42:33 -07003136/* Signal voltages. These are mostly controlled by the other end */
3137#define DP_VOLTAGE_0_4 (0 << 25)
3138#define DP_VOLTAGE_0_6 (1 << 25)
3139#define DP_VOLTAGE_0_8 (2 << 25)
3140#define DP_VOLTAGE_1_2 (3 << 25)
3141#define DP_VOLTAGE_MASK (7 << 25)
3142#define DP_VOLTAGE_SHIFT 25
3143
3144/* Signal pre-emphasis levels, like voltages, the other end tells us what
3145 * they want
3146 */
3147#define DP_PRE_EMPHASIS_0 (0 << 22)
3148#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3149#define DP_PRE_EMPHASIS_6 (2 << 22)
3150#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3151#define DP_PRE_EMPHASIS_MASK (7 << 22)
3152#define DP_PRE_EMPHASIS_SHIFT 22
3153
3154/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003155#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003156#define DP_PORT_WIDTH_MASK (7 << 19)
3157
3158/* Mystic DPCD version 1.1 special mode */
3159#define DP_ENHANCED_FRAMING (1 << 18)
3160
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003161/* eDP */
3162#define DP_PLL_FREQ_270MHZ (0 << 16)
3163#define DP_PLL_FREQ_160MHZ (1 << 16)
3164#define DP_PLL_FREQ_MASK (3 << 16)
3165
Keith Packard040d87f2009-05-30 20:42:33 -07003166/** locked once port is enabled */
3167#define DP_PORT_REVERSAL (1 << 15)
3168
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003169/* eDP */
3170#define DP_PLL_ENABLE (1 << 14)
3171
Keith Packard040d87f2009-05-30 20:42:33 -07003172/** sends the clock on lane 15 of the PEG for debug */
3173#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3174
3175#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003176#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003177
3178/** limit RGB values to avoid confusing TVs */
3179#define DP_COLOR_RANGE_16_235 (1 << 8)
3180
3181/** Turn on the audio link */
3182#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3183
3184/** vs and hs sync polarity */
3185#define DP_SYNC_VS_HIGH (1 << 4)
3186#define DP_SYNC_HS_HIGH (1 << 3)
3187
3188/** A fantasy */
3189#define DP_DETECTED (1 << 2)
3190
3191/** The aux channel provides a way to talk to the
3192 * signal sink for DDC etc. Max packet size supported
3193 * is 20 bytes in each direction, hence the 5 fixed
3194 * data registers
3195 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003196#define DPA_AUX_CH_CTL 0x64010
3197#define DPA_AUX_CH_DATA1 0x64014
3198#define DPA_AUX_CH_DATA2 0x64018
3199#define DPA_AUX_CH_DATA3 0x6401c
3200#define DPA_AUX_CH_DATA4 0x64020
3201#define DPA_AUX_CH_DATA5 0x64024
3202
Keith Packard040d87f2009-05-30 20:42:33 -07003203#define DPB_AUX_CH_CTL 0x64110
3204#define DPB_AUX_CH_DATA1 0x64114
3205#define DPB_AUX_CH_DATA2 0x64118
3206#define DPB_AUX_CH_DATA3 0x6411c
3207#define DPB_AUX_CH_DATA4 0x64120
3208#define DPB_AUX_CH_DATA5 0x64124
3209
3210#define DPC_AUX_CH_CTL 0x64210
3211#define DPC_AUX_CH_DATA1 0x64214
3212#define DPC_AUX_CH_DATA2 0x64218
3213#define DPC_AUX_CH_DATA3 0x6421c
3214#define DPC_AUX_CH_DATA4 0x64220
3215#define DPC_AUX_CH_DATA5 0x64224
3216
3217#define DPD_AUX_CH_CTL 0x64310
3218#define DPD_AUX_CH_DATA1 0x64314
3219#define DPD_AUX_CH_DATA2 0x64318
3220#define DPD_AUX_CH_DATA3 0x6431c
3221#define DPD_AUX_CH_DATA4 0x64320
3222#define DPD_AUX_CH_DATA5 0x64324
3223
3224#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3225#define DP_AUX_CH_CTL_DONE (1 << 30)
3226#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3227#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3228#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3229#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3230#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3231#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3232#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3233#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3234#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3235#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3236#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3237#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3238#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3239#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3240#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3241#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3242#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3243#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3244#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3245
3246/*
3247 * Computing GMCH M and N values for the Display Port link
3248 *
3249 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3250 *
3251 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3252 *
3253 * The GMCH value is used internally
3254 *
3255 * bytes_per_pixel is the number of bytes coming out of the plane,
3256 * which is after the LUTs, so we want the bytes for our color format.
3257 * For our current usage, this is always 3, one byte for R, G and B.
3258 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003259#define _PIPEA_DATA_M_G4X 0x70050
3260#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003261
3262/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003263#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003264#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003265#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003266
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003267#define DATA_LINK_M_N_MASK (0xffffff)
3268#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003269
Daniel Vettere3b95f12013-05-03 11:49:49 +02003270#define _PIPEA_DATA_N_G4X 0x70054
3271#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003272#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3273
3274/*
3275 * Computing Link M and N values for the Display Port link
3276 *
3277 * Link M / N = pixel_clock / ls_clk
3278 *
3279 * (the DP spec calls pixel_clock the 'strm_clk')
3280 *
3281 * The Link value is transmitted in the Main Stream
3282 * Attributes and VB-ID.
3283 */
3284
Daniel Vettere3b95f12013-05-03 11:49:49 +02003285#define _PIPEA_LINK_M_G4X 0x70060
3286#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003287#define PIPEA_DP_LINK_M_MASK (0xffffff)
3288
Daniel Vettere3b95f12013-05-03 11:49:49 +02003289#define _PIPEA_LINK_N_G4X 0x70064
3290#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003291#define PIPEA_DP_LINK_N_MASK (0xffffff)
3292
Daniel Vettere3b95f12013-05-03 11:49:49 +02003293#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3294#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3295#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3296#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003297
Jesse Barnes585fb112008-07-29 11:54:06 -07003298/* Display & cursor control */
3299
3300/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003301#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003302#define DSL_LINEMASK_GEN2 0x00000fff
3303#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003304#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003305#define PIPECONF_ENABLE (1<<31)
3306#define PIPECONF_DISABLE 0
3307#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003308#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003309#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003310#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003311#define PIPECONF_SINGLE_WIDE 0
3312#define PIPECONF_PIPE_UNLOCKED 0
3313#define PIPECONF_PIPE_LOCKED (1<<25)
3314#define PIPECONF_PALETTE 0
3315#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003316#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003317#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003318#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003319/* Note that pre-gen3 does not support interlaced display directly. Panel
3320 * fitting must be disabled on pre-ilk for interlaced. */
3321#define PIPECONF_PROGRESSIVE (0 << 21)
3322#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3323#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3324#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3325#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3326/* Ironlake and later have a complete new set of values for interlaced. PFIT
3327 * means panel fitter required, PF means progressive fetch, DBL means power
3328 * saving pixel doubling. */
3329#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3330#define PIPECONF_INTERLACED_ILK (3 << 21)
3331#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3332#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003333#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003334#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003335#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003336#define PIPECONF_BPC_MASK (0x7 << 5)
3337#define PIPECONF_8BPC (0<<5)
3338#define PIPECONF_10BPC (1<<5)
3339#define PIPECONF_6BPC (2<<5)
3340#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003341#define PIPECONF_DITHER_EN (1<<4)
3342#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3343#define PIPECONF_DITHER_TYPE_SP (0<<2)
3344#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3345#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3346#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003347#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003348#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003349#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003350#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3351#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3352#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003353#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003354#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3355#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3356#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3357#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003358#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003359#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3360#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3361#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003362#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003363#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3364#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3365#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003366#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003367#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003368#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3369#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003370#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3371#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3372#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003373#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003374#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3375#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3376#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3377#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3378#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003379#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003380#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3381#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003382#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003383#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3384#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3385#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3386#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3387
Imre Deak755e9012014-02-10 18:42:47 +02003388#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3389#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3390
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003391#define PIPE_A_OFFSET 0x70000
3392#define PIPE_B_OFFSET 0x71000
3393#define PIPE_C_OFFSET 0x72000
3394/*
3395 * There's actually no pipe EDP. Some pipe registers have
3396 * simply shifted from the pipe to the transcoder, while
3397 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3398 * to access such registers in transcoder EDP.
3399 */
3400#define PIPE_EDP_OFFSET 0x7f000
3401
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003402#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3403 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3404 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003405
3406#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3407#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3408#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3409#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3410#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003411
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003412#define _PIPE_MISC_A 0x70030
3413#define _PIPE_MISC_B 0x71030
3414#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3415#define PIPEMISC_DITHER_8_BPC (0<<5)
3416#define PIPEMISC_DITHER_10_BPC (1<<5)
3417#define PIPEMISC_DITHER_6_BPC (2<<5)
3418#define PIPEMISC_DITHER_12_BPC (3<<5)
3419#define PIPEMISC_DITHER_ENABLE (1<<4)
3420#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3421#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003422#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003423
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003424#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003425#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003426#define PIPEB_HLINE_INT_EN (1<<28)
3427#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003428#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3429#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3430#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003431#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003432#define PIPEA_HLINE_INT_EN (1<<20)
3433#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003434#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3435#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003436#define PLANEA_FLIPDONE_INT_EN (1<<16)
3437
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003438#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003439#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3440#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3441#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3442#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3443#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3444#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3445#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3446#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3447#define DPINVGTT_EN_MASK 0xff0000
3448#define CURSORB_INVALID_GTT_STATUS (1<<7)
3449#define CURSORA_INVALID_GTT_STATUS (1<<6)
3450#define SPRITED_INVALID_GTT_STATUS (1<<5)
3451#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3452#define PLANEB_INVALID_GTT_STATUS (1<<3)
3453#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3454#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3455#define PLANEA_INVALID_GTT_STATUS (1<<0)
3456#define DPINVGTT_STATUS_MASK 0xff
3457
Jesse Barnes585fb112008-07-29 11:54:06 -07003458#define DSPARB 0x70030
3459#define DSPARB_CSTART_MASK (0x7f << 7)
3460#define DSPARB_CSTART_SHIFT 7
3461#define DSPARB_BSTART_MASK (0x7f)
3462#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003463#define DSPARB_BEND_SHIFT 9 /* on 855 */
3464#define DSPARB_AEND_SHIFT 0
3465
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003466#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003467#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003468#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003469#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003470#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003471#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003472#define DSPFW_PLANEB_MASK (0x7f<<8)
3473#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003474#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003475#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003476#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003477#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003478#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003479#define DSPFW_HPLL_SR_EN (1<<31)
3480#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003481#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003482#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3483#define DSPFW_HPLL_CURSOR_SHIFT 16
3484#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3485#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003486#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3487#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003488
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003489/* drain latency register values*/
3490#define DRAIN_LATENCY_PRECISION_32 32
3491#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003492#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003493#define DDL_CURSORA_PRECISION_32 (1<<31)
3494#define DDL_CURSORA_PRECISION_16 (0<<31)
3495#define DDL_CURSORA_SHIFT 24
3496#define DDL_PLANEA_PRECISION_32 (1<<7)
3497#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003498#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003499#define DDL_CURSORB_PRECISION_32 (1<<31)
3500#define DDL_CURSORB_PRECISION_16 (0<<31)
3501#define DDL_CURSORB_SHIFT 24
3502#define DDL_PLANEB_PRECISION_32 (1<<7)
3503#define DDL_PLANEB_PRECISION_16 (0<<7)
3504
Shaohua Li7662c8b2009-06-26 11:23:55 +08003505/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003506#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003507#define I915_FIFO_LINE_SIZE 64
3508#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003509
Jesse Barnesceb04242012-03-28 13:39:22 -07003510#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003511#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003512#define I965_FIFO_SIZE 512
3513#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003514#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003515#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003516#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003517
Jesse Barnesceb04242012-03-28 13:39:22 -07003518#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003519#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003520#define I915_MAX_WM 0x3f
3521
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003522#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3523#define PINEVIEW_FIFO_LINE_SIZE 64
3524#define PINEVIEW_MAX_WM 0x1ff
3525#define PINEVIEW_DFT_WM 0x3f
3526#define PINEVIEW_DFT_HPLLOFF_WM 0
3527#define PINEVIEW_GUARD_WM 10
3528#define PINEVIEW_CURSOR_FIFO 64
3529#define PINEVIEW_CURSOR_MAX_WM 0x3f
3530#define PINEVIEW_CURSOR_DFT_WM 0
3531#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003532
Jesse Barnesceb04242012-03-28 13:39:22 -07003533#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003534#define I965_CURSOR_FIFO 64
3535#define I965_CURSOR_MAX_WM 32
3536#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003537
3538/* define the Watermark register on Ironlake */
3539#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003540#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003541#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003542#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003543#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003544#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003545
3546#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003547#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003548#define WM1_LP_ILK 0x45108
3549#define WM1_LP_SR_EN (1<<31)
3550#define WM1_LP_LATENCY_SHIFT 24
3551#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003552#define WM1_LP_FBC_MASK (0xf<<20)
3553#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003554#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003555#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003556#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003557#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003558#define WM2_LP_ILK 0x4510c
3559#define WM2_LP_EN (1<<31)
3560#define WM3_LP_ILK 0x45110
3561#define WM3_LP_EN (1<<31)
3562#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003563#define WM2S_LP_IVB 0x45124
3564#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003565#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003566
Paulo Zanonicca32e92013-05-31 11:45:06 -03003567#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3568 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3569 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3570
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003571/* Memory latency timer register */
3572#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003573#define MLTR_WM1_SHIFT 0
3574#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003575/* the unit of memory self-refresh latency time is 0.5us */
3576#define ILK_SRLT_MASK 0x3f
3577
Yuanhan Liu13982612010-12-15 15:42:31 +08003578
3579/* the address where we get all kinds of latency value */
3580#define SSKPD 0x5d10
3581#define SSKPD_WM_MASK 0x3f
3582#define SSKPD_WM0_SHIFT 0
3583#define SSKPD_WM1_SHIFT 8
3584#define SSKPD_WM2_SHIFT 16
3585#define SSKPD_WM3_SHIFT 24
3586
Jesse Barnes585fb112008-07-29 11:54:06 -07003587/*
3588 * The two pipe frame counter registers are not synchronized, so
3589 * reading a stable value is somewhat tricky. The following code
3590 * should work:
3591 *
3592 * do {
3593 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3594 * PIPE_FRAME_HIGH_SHIFT;
3595 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3596 * PIPE_FRAME_LOW_SHIFT);
3597 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3598 * PIPE_FRAME_HIGH_SHIFT);
3599 * } while (high1 != high2);
3600 * frame = (high1 << 8) | low1;
3601 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003602#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003603#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3604#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003605#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003606#define PIPE_FRAME_LOW_MASK 0xff000000
3607#define PIPE_FRAME_LOW_SHIFT 24
3608#define PIPE_PIXEL_MASK 0x00ffffff
3609#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003610/* GM45+ just has to be different */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003611#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70040)
3612#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003613#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003614
3615/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003616#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003617/* Old style CUR*CNTR flags (desktop 8xx) */
3618#define CURSOR_ENABLE 0x80000000
3619#define CURSOR_GAMMA_ENABLE 0x40000000
3620#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003621#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003622#define CURSOR_FORMAT_SHIFT 24
3623#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3624#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3625#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3626#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3627#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3628#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3629/* New style CUR*CNTR flags */
3630#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003631#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303632#define CURSOR_MODE_128_32B_AX 0x02
3633#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003634#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303635#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3636#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003637#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003638#define MCURSOR_PIPE_SELECT (1 << 28)
3639#define MCURSOR_PIPE_A 0x00
3640#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003641#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003642#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003643#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3644#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003645#define CURSOR_POS_MASK 0x007FF
3646#define CURSOR_POS_SIGN 0x8000
3647#define CURSOR_X_SHIFT 0
3648#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003649#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003650#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3651#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3652#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003653
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003654#define _CURBCNTR_IVB 0x71080
3655#define _CURBBASE_IVB 0x71084
3656#define _CURBPOS_IVB 0x71088
3657
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003658#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3659#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3660#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003661
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003662#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3663#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3664#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3665
Jesse Barnes585fb112008-07-29 11:54:06 -07003666/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003667#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003668#define DISPLAY_PLANE_ENABLE (1<<31)
3669#define DISPLAY_PLANE_DISABLE 0
3670#define DISPPLANE_GAMMA_ENABLE (1<<30)
3671#define DISPPLANE_GAMMA_DISABLE 0
3672#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003673#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003674#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003675#define DISPPLANE_BGRA555 (0x3<<26)
3676#define DISPPLANE_BGRX555 (0x4<<26)
3677#define DISPPLANE_BGRX565 (0x5<<26)
3678#define DISPPLANE_BGRX888 (0x6<<26)
3679#define DISPPLANE_BGRA888 (0x7<<26)
3680#define DISPPLANE_RGBX101010 (0x8<<26)
3681#define DISPPLANE_RGBA101010 (0x9<<26)
3682#define DISPPLANE_BGRX101010 (0xa<<26)
3683#define DISPPLANE_RGBX161616 (0xc<<26)
3684#define DISPPLANE_RGBX888 (0xe<<26)
3685#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003686#define DISPPLANE_STEREO_ENABLE (1<<25)
3687#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003688#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003689#define DISPPLANE_SEL_PIPE_SHIFT 24
3690#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003691#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003692#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003693#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3694#define DISPPLANE_SRC_KEY_DISABLE 0
3695#define DISPPLANE_LINE_DOUBLE (1<<20)
3696#define DISPPLANE_NO_LINE_DOUBLE 0
3697#define DISPPLANE_STEREO_POLARITY_FIRST 0
3698#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003699#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003700#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003701#define _DSPAADDR 0x70184
3702#define _DSPASTRIDE 0x70188
3703#define _DSPAPOS 0x7018C /* reserved */
3704#define _DSPASIZE 0x70190
3705#define _DSPASURF 0x7019C /* 965+ only */
3706#define _DSPATILEOFF 0x701A4 /* 965+ only */
3707#define _DSPAOFFSET 0x701A4 /* HSW */
3708#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003709
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003710#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3711#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3712#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3713#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3714#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3715#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3716#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003717#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003718#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3719#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003720
Armin Reese446f2542012-03-30 16:20:16 -07003721/* Display/Sprite base address macros */
3722#define DISP_BASEADDR_MASK (0xfffff000)
3723#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3724#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003725
Jesse Barnes585fb112008-07-29 11:54:06 -07003726/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003727#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3728#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3729#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3730#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3731#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3732#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3733#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3734#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3735#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3736#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3737#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3738#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3739#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003740
3741/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003742#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3743#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3744#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003745#define _PIPEBFRAMEHIGH 0x71040
3746#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003747#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3748#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003749
Jesse Barnes585fb112008-07-29 11:54:06 -07003750
3751/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003752#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003753#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3754#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3755#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3756#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003757#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3758#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3759#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3760#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3761#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3762#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3763#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3764#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003765
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003766/* Sprite A control */
3767#define _DVSACNTR 0x72180
3768#define DVS_ENABLE (1<<31)
3769#define DVS_GAMMA_ENABLE (1<<30)
3770#define DVS_PIXFORMAT_MASK (3<<25)
3771#define DVS_FORMAT_YUV422 (0<<25)
3772#define DVS_FORMAT_RGBX101010 (1<<25)
3773#define DVS_FORMAT_RGBX888 (2<<25)
3774#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003775#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003776#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003777#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003778#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3779#define DVS_YUV_ORDER_YUYV (0<<16)
3780#define DVS_YUV_ORDER_UYVY (1<<16)
3781#define DVS_YUV_ORDER_YVYU (2<<16)
3782#define DVS_YUV_ORDER_VYUY (3<<16)
3783#define DVS_DEST_KEY (1<<2)
3784#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3785#define DVS_TILED (1<<10)
3786#define _DVSALINOFF 0x72184
3787#define _DVSASTRIDE 0x72188
3788#define _DVSAPOS 0x7218c
3789#define _DVSASIZE 0x72190
3790#define _DVSAKEYVAL 0x72194
3791#define _DVSAKEYMSK 0x72198
3792#define _DVSASURF 0x7219c
3793#define _DVSAKEYMAXVAL 0x721a0
3794#define _DVSATILEOFF 0x721a4
3795#define _DVSASURFLIVE 0x721ac
3796#define _DVSASCALE 0x72204
3797#define DVS_SCALE_ENABLE (1<<31)
3798#define DVS_FILTER_MASK (3<<29)
3799#define DVS_FILTER_MEDIUM (0<<29)
3800#define DVS_FILTER_ENHANCING (1<<29)
3801#define DVS_FILTER_SOFTENING (2<<29)
3802#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3803#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3804#define _DVSAGAMC 0x72300
3805
3806#define _DVSBCNTR 0x73180
3807#define _DVSBLINOFF 0x73184
3808#define _DVSBSTRIDE 0x73188
3809#define _DVSBPOS 0x7318c
3810#define _DVSBSIZE 0x73190
3811#define _DVSBKEYVAL 0x73194
3812#define _DVSBKEYMSK 0x73198
3813#define _DVSBSURF 0x7319c
3814#define _DVSBKEYMAXVAL 0x731a0
3815#define _DVSBTILEOFF 0x731a4
3816#define _DVSBSURFLIVE 0x731ac
3817#define _DVSBSCALE 0x73204
3818#define _DVSBGAMC 0x73300
3819
3820#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3821#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3822#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3823#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3824#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003825#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003826#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3827#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3828#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003829#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3830#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003831#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003832
3833#define _SPRA_CTL 0x70280
3834#define SPRITE_ENABLE (1<<31)
3835#define SPRITE_GAMMA_ENABLE (1<<30)
3836#define SPRITE_PIXFORMAT_MASK (7<<25)
3837#define SPRITE_FORMAT_YUV422 (0<<25)
3838#define SPRITE_FORMAT_RGBX101010 (1<<25)
3839#define SPRITE_FORMAT_RGBX888 (2<<25)
3840#define SPRITE_FORMAT_RGBX161616 (3<<25)
3841#define SPRITE_FORMAT_YUV444 (4<<25)
3842#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003843#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003844#define SPRITE_SOURCE_KEY (1<<22)
3845#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3846#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3847#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3848#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3849#define SPRITE_YUV_ORDER_YUYV (0<<16)
3850#define SPRITE_YUV_ORDER_UYVY (1<<16)
3851#define SPRITE_YUV_ORDER_YVYU (2<<16)
3852#define SPRITE_YUV_ORDER_VYUY (3<<16)
3853#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3854#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3855#define SPRITE_TILED (1<<10)
3856#define SPRITE_DEST_KEY (1<<2)
3857#define _SPRA_LINOFF 0x70284
3858#define _SPRA_STRIDE 0x70288
3859#define _SPRA_POS 0x7028c
3860#define _SPRA_SIZE 0x70290
3861#define _SPRA_KEYVAL 0x70294
3862#define _SPRA_KEYMSK 0x70298
3863#define _SPRA_SURF 0x7029c
3864#define _SPRA_KEYMAX 0x702a0
3865#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003866#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003867#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003868#define _SPRA_SCALE 0x70304
3869#define SPRITE_SCALE_ENABLE (1<<31)
3870#define SPRITE_FILTER_MASK (3<<29)
3871#define SPRITE_FILTER_MEDIUM (0<<29)
3872#define SPRITE_FILTER_ENHANCING (1<<29)
3873#define SPRITE_FILTER_SOFTENING (2<<29)
3874#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3875#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3876#define _SPRA_GAMC 0x70400
3877
3878#define _SPRB_CTL 0x71280
3879#define _SPRB_LINOFF 0x71284
3880#define _SPRB_STRIDE 0x71288
3881#define _SPRB_POS 0x7128c
3882#define _SPRB_SIZE 0x71290
3883#define _SPRB_KEYVAL 0x71294
3884#define _SPRB_KEYMSK 0x71298
3885#define _SPRB_SURF 0x7129c
3886#define _SPRB_KEYMAX 0x712a0
3887#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003888#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003889#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003890#define _SPRB_SCALE 0x71304
3891#define _SPRB_GAMC 0x71400
3892
3893#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3894#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3895#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3896#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3897#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3898#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3899#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3900#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3901#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3902#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003903#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003904#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3905#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003906#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003907
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003908#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003909#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08003910#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003911#define SP_PIXFORMAT_MASK (0xf<<26)
3912#define SP_FORMAT_YUV422 (0<<26)
3913#define SP_FORMAT_BGR565 (5<<26)
3914#define SP_FORMAT_BGRX8888 (6<<26)
3915#define SP_FORMAT_BGRA8888 (7<<26)
3916#define SP_FORMAT_RGBX1010102 (8<<26)
3917#define SP_FORMAT_RGBA1010102 (9<<26)
3918#define SP_FORMAT_RGBX8888 (0xe<<26)
3919#define SP_FORMAT_RGBA8888 (0xf<<26)
3920#define SP_SOURCE_KEY (1<<22)
3921#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3922#define SP_YUV_ORDER_YUYV (0<<16)
3923#define SP_YUV_ORDER_UYVY (1<<16)
3924#define SP_YUV_ORDER_YVYU (2<<16)
3925#define SP_YUV_ORDER_VYUY (3<<16)
3926#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003927#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3928#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3929#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3930#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3931#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3932#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3933#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3934#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3935#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3936#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3937#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003938
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003939#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3940#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3941#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3942#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3943#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3944#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3945#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3946#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3947#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3948#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3949#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3950#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003951
3952#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3953#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3954#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3955#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3956#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3957#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3958#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3959#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3960#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3961#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3962#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3963#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3964
Jesse Barnes585fb112008-07-29 11:54:06 -07003965/* VBIOS regs */
3966#define VGACNTRL 0x71400
3967# define VGA_DISP_DISABLE (1 << 31)
3968# define VGA_2X_MODE (1 << 30)
3969# define VGA_PIPE_B_SELECT (1 << 29)
3970
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003971#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3972
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003973/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003974
3975#define CPU_VGACNTRL 0x41000
3976
3977#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3978#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3979#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3980#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3981#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3982#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3983#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3984#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3985#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3986
3987/* refresh rate hardware control */
3988#define RR_HW_CTL 0x45300
3989#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3990#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3991
3992#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003993#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003994#define FDI_PLL_BIOS_1 0x46004
3995#define FDI_PLL_BIOS_2 0x46008
3996#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3997#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3998#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3999
Eric Anholt8956c8b2010-03-18 13:21:14 -07004000#define PCH_3DCGDIS0 0x46020
4001# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4002# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4003
Eric Anholt06f37752010-12-14 10:06:46 -08004004#define PCH_3DCGDIS1 0x46024
4005# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4006
Zhenyu Wangb9055052009-06-05 15:38:38 +08004007#define FDI_PLL_FREQ_CTL 0x46030
4008#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4009#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4010#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4011
4012
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004013#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004014#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004015#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004016#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004017
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004018#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004019#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004020#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004021#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004022
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004023#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004024#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004025#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004026#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004027
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004028#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004029#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004030#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004031#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004032
4033/* PIPEB timing regs are same start from 0x61000 */
4034
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004035#define _PIPEB_DATA_M1 0x61030
4036#define _PIPEB_DATA_N1 0x61034
4037#define _PIPEB_DATA_M2 0x61038
4038#define _PIPEB_DATA_N2 0x6103c
4039#define _PIPEB_LINK_M1 0x61040
4040#define _PIPEB_LINK_N1 0x61044
4041#define _PIPEB_LINK_M2 0x61048
4042#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004043
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004044#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4045#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4046#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4047#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4048#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4049#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4050#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4051#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004052
4053/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004054/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4055#define _PFA_CTL_1 0x68080
4056#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004057#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004058#define PF_PIPE_SEL_MASK_IVB (3<<29)
4059#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004060#define PF_FILTER_MASK (3<<23)
4061#define PF_FILTER_PROGRAMMED (0<<23)
4062#define PF_FILTER_MED_3x3 (1<<23)
4063#define PF_FILTER_EDGE_ENHANCE (2<<23)
4064#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004065#define _PFA_WIN_SZ 0x68074
4066#define _PFB_WIN_SZ 0x68874
4067#define _PFA_WIN_POS 0x68070
4068#define _PFB_WIN_POS 0x68870
4069#define _PFA_VSCALE 0x68084
4070#define _PFB_VSCALE 0x68884
4071#define _PFA_HSCALE 0x68090
4072#define _PFB_HSCALE 0x68890
4073
4074#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4075#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4076#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4077#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4078#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004079
4080/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004081#define _LGC_PALETTE_A 0x4a000
4082#define _LGC_PALETTE_B 0x4a800
4083#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004084
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004085#define _GAMMA_MODE_A 0x4a480
4086#define _GAMMA_MODE_B 0x4ac80
4087#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4088#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004089#define GAMMA_MODE_MODE_8BIT (0 << 0)
4090#define GAMMA_MODE_MODE_10BIT (1 << 0)
4091#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004092#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4093
Zhenyu Wangb9055052009-06-05 15:38:38 +08004094/* interrupts */
4095#define DE_MASTER_IRQ_CONTROL (1 << 31)
4096#define DE_SPRITEB_FLIP_DONE (1 << 29)
4097#define DE_SPRITEA_FLIP_DONE (1 << 28)
4098#define DE_PLANEB_FLIP_DONE (1 << 27)
4099#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004100#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004101#define DE_PCU_EVENT (1 << 25)
4102#define DE_GTT_FAULT (1 << 24)
4103#define DE_POISON (1 << 23)
4104#define DE_PERFORM_COUNTER (1 << 22)
4105#define DE_PCH_EVENT (1 << 21)
4106#define DE_AUX_CHANNEL_A (1 << 20)
4107#define DE_DP_A_HOTPLUG (1 << 19)
4108#define DE_GSE (1 << 18)
4109#define DE_PIPEB_VBLANK (1 << 15)
4110#define DE_PIPEB_EVEN_FIELD (1 << 14)
4111#define DE_PIPEB_ODD_FIELD (1 << 13)
4112#define DE_PIPEB_LINE_COMPARE (1 << 12)
4113#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004114#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004115#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4116#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004117#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004118#define DE_PIPEA_EVEN_FIELD (1 << 6)
4119#define DE_PIPEA_ODD_FIELD (1 << 5)
4120#define DE_PIPEA_LINE_COMPARE (1 << 4)
4121#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004122#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004123#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004124#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004125#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004126
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004127/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004128#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004129#define DE_GSE_IVB (1<<29)
4130#define DE_PCH_EVENT_IVB (1<<28)
4131#define DE_DP_A_HOTPLUG_IVB (1<<27)
4132#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004133#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4134#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4135#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004136#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004137#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004138#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004139#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4140#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004141#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004142#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004143#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4144
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004145#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4146#define MASTER_INTERRUPT_ENABLE (1<<31)
4147
Zhenyu Wangb9055052009-06-05 15:38:38 +08004148#define DEISR 0x44000
4149#define DEIMR 0x44004
4150#define DEIIR 0x44008
4151#define DEIER 0x4400c
4152
Zhenyu Wangb9055052009-06-05 15:38:38 +08004153#define GTISR 0x44010
4154#define GTIMR 0x44014
4155#define GTIIR 0x44018
4156#define GTIER 0x4401c
4157
Ben Widawskyabd58f02013-11-02 21:07:09 -07004158#define GEN8_MASTER_IRQ 0x44200
4159#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4160#define GEN8_PCU_IRQ (1<<30)
4161#define GEN8_DE_PCH_IRQ (1<<23)
4162#define GEN8_DE_MISC_IRQ (1<<22)
4163#define GEN8_DE_PORT_IRQ (1<<20)
4164#define GEN8_DE_PIPE_C_IRQ (1<<18)
4165#define GEN8_DE_PIPE_B_IRQ (1<<17)
4166#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004167#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004168#define GEN8_GT_VECS_IRQ (1<<6)
4169#define GEN8_GT_VCS2_IRQ (1<<3)
4170#define GEN8_GT_VCS1_IRQ (1<<2)
4171#define GEN8_GT_BCS_IRQ (1<<1)
4172#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004173
4174#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4175#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4176#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4177#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4178
4179#define GEN8_BCS_IRQ_SHIFT 16
4180#define GEN8_RCS_IRQ_SHIFT 0
4181#define GEN8_VCS2_IRQ_SHIFT 16
4182#define GEN8_VCS1_IRQ_SHIFT 0
4183#define GEN8_VECS_IRQ_SHIFT 0
4184
4185#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4186#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4187#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4188#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004189#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004190#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4191#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4192#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4193#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4194#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4195#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4196#define GEN8_PIPE_FLIP_DONE (1 << 4)
4197#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4198#define GEN8_PIPE_VSYNC (1 << 1)
4199#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004200#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4201 (GEN8_PIPE_CURSOR_FAULT | \
4202 GEN8_PIPE_SPRITE_FAULT | \
4203 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004204
4205#define GEN8_DE_PORT_ISR 0x44440
4206#define GEN8_DE_PORT_IMR 0x44444
4207#define GEN8_DE_PORT_IIR 0x44448
4208#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004209#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4210#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004211
4212#define GEN8_DE_MISC_ISR 0x44460
4213#define GEN8_DE_MISC_IMR 0x44464
4214#define GEN8_DE_MISC_IIR 0x44468
4215#define GEN8_DE_MISC_IER 0x4446c
4216#define GEN8_DE_MISC_GSE (1 << 27)
4217
4218#define GEN8_PCU_ISR 0x444e0
4219#define GEN8_PCU_IMR 0x444e4
4220#define GEN8_PCU_IIR 0x444e8
4221#define GEN8_PCU_IER 0x444ec
4222
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004223#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004224/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4225#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004226#define ILK_DPARB_GATE (1<<22)
4227#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004228#define FUSE_STRAP 0x42014
4229#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4230#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4231#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4232#define ILK_HDCP_DISABLE (1 << 25)
4233#define ILK_eDP_A_DISABLE (1 << 24)
4234#define HSW_CDCLK_LIMIT (1 << 24)
4235#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004236
Damien Lespiau231e54f2012-10-19 17:55:41 +01004237#define ILK_DSPCLK_GATE_D 0x42020
4238#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4239#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4240#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4241#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4242#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004243
Eric Anholt116ac8d2011-12-21 10:31:09 -08004244#define IVB_CHICKEN3 0x4200c
4245# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4246# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4247
Paulo Zanoni90a88642013-05-03 17:23:45 -03004248#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004249#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004250#define FORCE_ARB_IDLE_PLANES (1 << 14)
4251
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004252#define _CHICKEN_PIPESL_1_A 0x420b0
4253#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004254#define HSW_FBCQ_DIS (1 << 22)
4255#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004256#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4257
Zhenyu Wang553bd142009-09-02 10:57:52 +08004258#define DISP_ARB_CTL 0x45000
4259#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004260#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004261#define DISP_ARB_CTL2 0x45004
4262#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004263#define GEN7_MSG_CTL 0x45010
4264#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4265#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004266#define HSW_NDE_RSTWRN_OPT 0x46408
4267#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004268
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004269/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004270#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4271# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004272#define COMMON_SLICE_CHICKEN2 0x7014
4273# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004274
Ville Syrjälä031994e2014-01-22 21:32:46 +02004275#define GEN7_L3SQCREG1 0xB010
4276#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4277
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004278#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004279#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004280#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004281
4282#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4283#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4284
Jesse Barnes61939d92012-10-02 17:43:38 -05004285#define GEN7_L3SQCREG4 0xb034
4286#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4287
Ben Widawsky63801f22013-12-12 17:26:03 -08004288/* GEN8 chicken */
4289#define HDC_CHICKEN0 0x7300
4290#define HDC_FORCE_NON_COHERENT (1<<4)
4291
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004292/* WaCatErrorRejectionIssue */
4293#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4294#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4295
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004296#define HSW_SCRATCH1 0xb038
4297#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4298
Zhenyu Wangb9055052009-06-05 15:38:38 +08004299/* PCH */
4300
Adam Jackson23e81d62012-06-06 15:45:44 -04004301/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004302#define SDE_AUDIO_POWER_D (1 << 27)
4303#define SDE_AUDIO_POWER_C (1 << 26)
4304#define SDE_AUDIO_POWER_B (1 << 25)
4305#define SDE_AUDIO_POWER_SHIFT (25)
4306#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4307#define SDE_GMBUS (1 << 24)
4308#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4309#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4310#define SDE_AUDIO_HDCP_MASK (3 << 22)
4311#define SDE_AUDIO_TRANSB (1 << 21)
4312#define SDE_AUDIO_TRANSA (1 << 20)
4313#define SDE_AUDIO_TRANS_MASK (3 << 20)
4314#define SDE_POISON (1 << 19)
4315/* 18 reserved */
4316#define SDE_FDI_RXB (1 << 17)
4317#define SDE_FDI_RXA (1 << 16)
4318#define SDE_FDI_MASK (3 << 16)
4319#define SDE_AUXD (1 << 15)
4320#define SDE_AUXC (1 << 14)
4321#define SDE_AUXB (1 << 13)
4322#define SDE_AUX_MASK (7 << 13)
4323/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004324#define SDE_CRT_HOTPLUG (1 << 11)
4325#define SDE_PORTD_HOTPLUG (1 << 10)
4326#define SDE_PORTC_HOTPLUG (1 << 9)
4327#define SDE_PORTB_HOTPLUG (1 << 8)
4328#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004329#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4330 SDE_SDVOB_HOTPLUG | \
4331 SDE_PORTB_HOTPLUG | \
4332 SDE_PORTC_HOTPLUG | \
4333 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004334#define SDE_TRANSB_CRC_DONE (1 << 5)
4335#define SDE_TRANSB_CRC_ERR (1 << 4)
4336#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4337#define SDE_TRANSA_CRC_DONE (1 << 2)
4338#define SDE_TRANSA_CRC_ERR (1 << 1)
4339#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4340#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004341
4342/* south display engine interrupt: CPT/PPT */
4343#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4344#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4345#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4346#define SDE_AUDIO_POWER_SHIFT_CPT 29
4347#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4348#define SDE_AUXD_CPT (1 << 27)
4349#define SDE_AUXC_CPT (1 << 26)
4350#define SDE_AUXB_CPT (1 << 25)
4351#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004352#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4353#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4354#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004355#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004356#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004357#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004358 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004359 SDE_PORTD_HOTPLUG_CPT | \
4360 SDE_PORTC_HOTPLUG_CPT | \
4361 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004362#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004363#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004364#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4365#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4366#define SDE_FDI_RXC_CPT (1 << 8)
4367#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4368#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4369#define SDE_FDI_RXB_CPT (1 << 4)
4370#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4371#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4372#define SDE_FDI_RXA_CPT (1 << 0)
4373#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4374 SDE_AUDIO_CP_REQ_B_CPT | \
4375 SDE_AUDIO_CP_REQ_A_CPT)
4376#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4377 SDE_AUDIO_CP_CHG_B_CPT | \
4378 SDE_AUDIO_CP_CHG_A_CPT)
4379#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4380 SDE_FDI_RXB_CPT | \
4381 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004382
4383#define SDEISR 0xc4000
4384#define SDEIMR 0xc4004
4385#define SDEIIR 0xc4008
4386#define SDEIER 0xc400c
4387
Paulo Zanoni86642812013-04-12 17:57:57 -03004388#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004389#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004390#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4391#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4392#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004393#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004394
Zhenyu Wangb9055052009-06-05 15:38:38 +08004395/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004396#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004397#define PORTD_HOTPLUG_ENABLE (1 << 20)
4398#define PORTD_PULSE_DURATION_2ms (0)
4399#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4400#define PORTD_PULSE_DURATION_6ms (2 << 18)
4401#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004402#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004403#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4404#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4405#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4406#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004407#define PORTC_HOTPLUG_ENABLE (1 << 12)
4408#define PORTC_PULSE_DURATION_2ms (0)
4409#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4410#define PORTC_PULSE_DURATION_6ms (2 << 10)
4411#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004412#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004413#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4414#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4415#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4416#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004417#define PORTB_HOTPLUG_ENABLE (1 << 4)
4418#define PORTB_PULSE_DURATION_2ms (0)
4419#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4420#define PORTB_PULSE_DURATION_6ms (2 << 2)
4421#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004422#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004423#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4424#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4425#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4426#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004427
4428#define PCH_GPIOA 0xc5010
4429#define PCH_GPIOB 0xc5014
4430#define PCH_GPIOC 0xc5018
4431#define PCH_GPIOD 0xc501c
4432#define PCH_GPIOE 0xc5020
4433#define PCH_GPIOF 0xc5024
4434
Eric Anholtf0217c42009-12-01 11:56:30 -08004435#define PCH_GMBUS0 0xc5100
4436#define PCH_GMBUS1 0xc5104
4437#define PCH_GMBUS2 0xc5108
4438#define PCH_GMBUS3 0xc510c
4439#define PCH_GMBUS4 0xc5110
4440#define PCH_GMBUS5 0xc5120
4441
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004442#define _PCH_DPLL_A 0xc6014
4443#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004444#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004445
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004446#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004447#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004448#define _PCH_FPA1 0xc6044
4449#define _PCH_FPB0 0xc6048
4450#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004451#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4452#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004453
4454#define PCH_DPLL_TEST 0xc606c
4455
4456#define PCH_DREF_CONTROL 0xC6200
4457#define DREF_CONTROL_MASK 0x7fc3
4458#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4459#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4460#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4461#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4462#define DREF_SSC_SOURCE_DISABLE (0<<11)
4463#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004464#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004465#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4466#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4467#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004468#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004469#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4470#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004471#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004472#define DREF_SSC4_DOWNSPREAD (0<<6)
4473#define DREF_SSC4_CENTERSPREAD (1<<6)
4474#define DREF_SSC1_DISABLE (0<<1)
4475#define DREF_SSC1_ENABLE (1<<1)
4476#define DREF_SSC4_DISABLE (0)
4477#define DREF_SSC4_ENABLE (1)
4478
4479#define PCH_RAWCLK_FREQ 0xc6204
4480#define FDL_TP1_TIMER_SHIFT 12
4481#define FDL_TP1_TIMER_MASK (3<<12)
4482#define FDL_TP2_TIMER_SHIFT 10
4483#define FDL_TP2_TIMER_MASK (3<<10)
4484#define RAWCLK_FREQ_MASK 0x3ff
4485
4486#define PCH_DPLL_TMR_CFG 0xc6208
4487
4488#define PCH_SSC4_PARMS 0xc6210
4489#define PCH_SSC4_AUX_PARMS 0xc6214
4490
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004491#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004492#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4493#define TRANS_DPLLA_SEL(pipe) 0
4494#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004495
Zhenyu Wangb9055052009-06-05 15:38:38 +08004496/* transcoder */
4497
Daniel Vetter275f01b22013-05-03 11:49:47 +02004498#define _PCH_TRANS_HTOTAL_A 0xe0000
4499#define TRANS_HTOTAL_SHIFT 16
4500#define TRANS_HACTIVE_SHIFT 0
4501#define _PCH_TRANS_HBLANK_A 0xe0004
4502#define TRANS_HBLANK_END_SHIFT 16
4503#define TRANS_HBLANK_START_SHIFT 0
4504#define _PCH_TRANS_HSYNC_A 0xe0008
4505#define TRANS_HSYNC_END_SHIFT 16
4506#define TRANS_HSYNC_START_SHIFT 0
4507#define _PCH_TRANS_VTOTAL_A 0xe000c
4508#define TRANS_VTOTAL_SHIFT 16
4509#define TRANS_VACTIVE_SHIFT 0
4510#define _PCH_TRANS_VBLANK_A 0xe0010
4511#define TRANS_VBLANK_END_SHIFT 16
4512#define TRANS_VBLANK_START_SHIFT 0
4513#define _PCH_TRANS_VSYNC_A 0xe0014
4514#define TRANS_VSYNC_END_SHIFT 16
4515#define TRANS_VSYNC_START_SHIFT 0
4516#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004517
Daniel Vettere3b95f12013-05-03 11:49:49 +02004518#define _PCH_TRANSA_DATA_M1 0xe0030
4519#define _PCH_TRANSA_DATA_N1 0xe0034
4520#define _PCH_TRANSA_DATA_M2 0xe0038
4521#define _PCH_TRANSA_DATA_N2 0xe003c
4522#define _PCH_TRANSA_LINK_M1 0xe0040
4523#define _PCH_TRANSA_LINK_N1 0xe0044
4524#define _PCH_TRANSA_LINK_M2 0xe0048
4525#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004526
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004527/* Per-transcoder DIP controls */
4528
4529#define _VIDEO_DIP_CTL_A 0xe0200
4530#define _VIDEO_DIP_DATA_A 0xe0208
4531#define _VIDEO_DIP_GCP_A 0xe0210
4532
4533#define _VIDEO_DIP_CTL_B 0xe1200
4534#define _VIDEO_DIP_DATA_B 0xe1208
4535#define _VIDEO_DIP_GCP_B 0xe1210
4536
4537#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4538#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4539#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4540
Ville Syrjäläb9064872013-01-24 15:29:31 +02004541#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4542#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4543#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004544
Ville Syrjäläb9064872013-01-24 15:29:31 +02004545#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4546#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4547#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004548
4549#define VLV_TVIDEO_DIP_CTL(pipe) \
4550 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4551#define VLV_TVIDEO_DIP_DATA(pipe) \
4552 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4553#define VLV_TVIDEO_DIP_GCP(pipe) \
4554 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4555
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004556/* Haswell DIP controls */
4557#define HSW_VIDEO_DIP_CTL_A 0x60200
4558#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4559#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4560#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4561#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4562#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4563#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4564#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4565#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4566#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4567#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4568#define HSW_VIDEO_DIP_GCP_A 0x60210
4569
4570#define HSW_VIDEO_DIP_CTL_B 0x61200
4571#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4572#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4573#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4574#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4575#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4576#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4577#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4578#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4579#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4580#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4581#define HSW_VIDEO_DIP_GCP_B 0x61210
4582
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004583#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004584 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004585#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004586 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004587#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004588 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004589#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004590 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004591#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004592 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004593#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004594 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004595
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004596#define HSW_STEREO_3D_CTL_A 0x70020
4597#define S3D_ENABLE (1<<31)
4598#define HSW_STEREO_3D_CTL_B 0x71020
4599
4600#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004601 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004602
Daniel Vetter275f01b22013-05-03 11:49:47 +02004603#define _PCH_TRANS_HTOTAL_B 0xe1000
4604#define _PCH_TRANS_HBLANK_B 0xe1004
4605#define _PCH_TRANS_HSYNC_B 0xe1008
4606#define _PCH_TRANS_VTOTAL_B 0xe100c
4607#define _PCH_TRANS_VBLANK_B 0xe1010
4608#define _PCH_TRANS_VSYNC_B 0xe1014
4609#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004610
Daniel Vetter275f01b22013-05-03 11:49:47 +02004611#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4612#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4613#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4614#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4615#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4616#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4617#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4618 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004619
Daniel Vettere3b95f12013-05-03 11:49:49 +02004620#define _PCH_TRANSB_DATA_M1 0xe1030
4621#define _PCH_TRANSB_DATA_N1 0xe1034
4622#define _PCH_TRANSB_DATA_M2 0xe1038
4623#define _PCH_TRANSB_DATA_N2 0xe103c
4624#define _PCH_TRANSB_LINK_M1 0xe1040
4625#define _PCH_TRANSB_LINK_N1 0xe1044
4626#define _PCH_TRANSB_LINK_M2 0xe1048
4627#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004628
Daniel Vettere3b95f12013-05-03 11:49:49 +02004629#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4630#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4631#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4632#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4633#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4634#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4635#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4636#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004637
Daniel Vetterab9412b2013-05-03 11:49:46 +02004638#define _PCH_TRANSACONF 0xf0008
4639#define _PCH_TRANSBCONF 0xf1008
4640#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4641#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004642#define TRANS_DISABLE (0<<31)
4643#define TRANS_ENABLE (1<<31)
4644#define TRANS_STATE_MASK (1<<30)
4645#define TRANS_STATE_DISABLE (0<<30)
4646#define TRANS_STATE_ENABLE (1<<30)
4647#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4648#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4649#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4650#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004651#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004652#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004653#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004654#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004655#define TRANS_8BPC (0<<5)
4656#define TRANS_10BPC (1<<5)
4657#define TRANS_6BPC (2<<5)
4658#define TRANS_12BPC (3<<5)
4659
Daniel Vetterce401412012-10-31 22:52:30 +01004660#define _TRANSA_CHICKEN1 0xf0060
4661#define _TRANSB_CHICKEN1 0xf1060
4662#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4663#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004664#define _TRANSA_CHICKEN2 0xf0064
4665#define _TRANSB_CHICKEN2 0xf1064
4666#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004667#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4668#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4669#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4670#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4671#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004672
Jesse Barnes291427f2011-07-29 12:42:37 -07004673#define SOUTH_CHICKEN1 0xc2000
4674#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4675#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004676#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4677#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4678#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004679#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004680#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4681#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4682#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004683
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004684#define _FDI_RXA_CHICKEN 0xc200c
4685#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004686#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4687#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004688#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004689
Jesse Barnes382b0932010-10-07 16:01:25 -07004690#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004691#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004692#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004693#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004694#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004695
Zhenyu Wangb9055052009-06-05 15:38:38 +08004696/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004697#define _FDI_TXA_CTL 0x60100
4698#define _FDI_TXB_CTL 0x61100
4699#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004700#define FDI_TX_DISABLE (0<<31)
4701#define FDI_TX_ENABLE (1<<31)
4702#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4703#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4704#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4705#define FDI_LINK_TRAIN_NONE (3<<28)
4706#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4707#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4708#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4709#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4710#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4711#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4712#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4713#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004714/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4715 SNB has different settings. */
4716/* SNB A-stepping */
4717#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4718#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4719#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4720#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4721/* SNB B-stepping */
4722#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4723#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4724#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4725#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4726#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004727#define FDI_DP_PORT_WIDTH_SHIFT 19
4728#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4729#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004730#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004731/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004732#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004733
4734/* Ivybridge has different bits for lolz */
4735#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4736#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4737#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4738#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4739
Zhenyu Wangb9055052009-06-05 15:38:38 +08004740/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004741#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004742#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004743#define FDI_SCRAMBLING_ENABLE (0<<7)
4744#define FDI_SCRAMBLING_DISABLE (1<<7)
4745
4746/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004747#define _FDI_RXA_CTL 0xf000c
4748#define _FDI_RXB_CTL 0xf100c
4749#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004750#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004751/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004752#define FDI_FS_ERRC_ENABLE (1<<27)
4753#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004754#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004755#define FDI_8BPC (0<<16)
4756#define FDI_10BPC (1<<16)
4757#define FDI_6BPC (2<<16)
4758#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004759#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004760#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4761#define FDI_RX_PLL_ENABLE (1<<13)
4762#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4763#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4764#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4765#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4766#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004767#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004768/* CPT */
4769#define FDI_AUTO_TRAINING (1<<10)
4770#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4771#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4772#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4773#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4774#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004775
Paulo Zanoni04945642012-11-01 21:00:59 -02004776#define _FDI_RXA_MISC 0xf0010
4777#define _FDI_RXB_MISC 0xf1010
4778#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4779#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4780#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4781#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4782#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4783#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4784#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4785#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4786
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004787#define _FDI_RXA_TUSIZE1 0xf0030
4788#define _FDI_RXA_TUSIZE2 0xf0038
4789#define _FDI_RXB_TUSIZE1 0xf1030
4790#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004791#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4792#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004793
4794/* FDI_RX interrupt register format */
4795#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4796#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4797#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4798#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4799#define FDI_RX_FS_CODE_ERR (1<<6)
4800#define FDI_RX_FE_CODE_ERR (1<<5)
4801#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4802#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4803#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4804#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4805#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4806
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004807#define _FDI_RXA_IIR 0xf0014
4808#define _FDI_RXA_IMR 0xf0018
4809#define _FDI_RXB_IIR 0xf1014
4810#define _FDI_RXB_IMR 0xf1018
4811#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4812#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004813
4814#define FDI_PLL_CTL_1 0xfe000
4815#define FDI_PLL_CTL_2 0xfe004
4816
Zhenyu Wangb9055052009-06-05 15:38:38 +08004817#define PCH_LVDS 0xe1180
4818#define LVDS_DETECTED (1 << 1)
4819
Shobhit Kumar98364372012-06-15 11:55:14 -07004820/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004821#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4822#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4823#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004824#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4825#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004826#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4827#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004828
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004829#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4830#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4831#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4832#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4833#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004834
Jesse Barnes453c5422013-03-28 09:55:41 -07004835#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4836#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4837#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4838 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4839#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4840 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4841#define VLV_PIPE_PP_DIVISOR(pipe) \
4842 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4843
Zhenyu Wangb9055052009-06-05 15:38:38 +08004844#define PCH_PP_STATUS 0xc7200
4845#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004846#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004847#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004848#define EDP_FORCE_VDD (1 << 3)
4849#define EDP_BLC_ENABLE (1 << 2)
4850#define PANEL_POWER_RESET (1 << 1)
4851#define PANEL_POWER_OFF (0 << 0)
4852#define PANEL_POWER_ON (1 << 0)
4853#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004854#define PANEL_PORT_SELECT_MASK (3 << 30)
4855#define PANEL_PORT_SELECT_LVDS (0 << 30)
4856#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004857#define PANEL_PORT_SELECT_DPC (2 << 30)
4858#define PANEL_PORT_SELECT_DPD (3 << 30)
4859#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4860#define PANEL_POWER_UP_DELAY_SHIFT 16
4861#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4862#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4863
Zhenyu Wangb9055052009-06-05 15:38:38 +08004864#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004865#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4866#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4867#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4868#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4869
Zhenyu Wangb9055052009-06-05 15:38:38 +08004870#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004871#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4872#define PP_REFERENCE_DIVIDER_SHIFT 8
4873#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4874#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004875
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004876#define PCH_DP_B 0xe4100
4877#define PCH_DPB_AUX_CH_CTL 0xe4110
4878#define PCH_DPB_AUX_CH_DATA1 0xe4114
4879#define PCH_DPB_AUX_CH_DATA2 0xe4118
4880#define PCH_DPB_AUX_CH_DATA3 0xe411c
4881#define PCH_DPB_AUX_CH_DATA4 0xe4120
4882#define PCH_DPB_AUX_CH_DATA5 0xe4124
4883
4884#define PCH_DP_C 0xe4200
4885#define PCH_DPC_AUX_CH_CTL 0xe4210
4886#define PCH_DPC_AUX_CH_DATA1 0xe4214
4887#define PCH_DPC_AUX_CH_DATA2 0xe4218
4888#define PCH_DPC_AUX_CH_DATA3 0xe421c
4889#define PCH_DPC_AUX_CH_DATA4 0xe4220
4890#define PCH_DPC_AUX_CH_DATA5 0xe4224
4891
4892#define PCH_DP_D 0xe4300
4893#define PCH_DPD_AUX_CH_CTL 0xe4310
4894#define PCH_DPD_AUX_CH_DATA1 0xe4314
4895#define PCH_DPD_AUX_CH_DATA2 0xe4318
4896#define PCH_DPD_AUX_CH_DATA3 0xe431c
4897#define PCH_DPD_AUX_CH_DATA4 0xe4320
4898#define PCH_DPD_AUX_CH_DATA5 0xe4324
4899
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004900/* CPT */
4901#define PORT_TRANS_A_SEL_CPT 0
4902#define PORT_TRANS_B_SEL_CPT (1<<29)
4903#define PORT_TRANS_C_SEL_CPT (2<<29)
4904#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004905#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004906#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4907#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004908
4909#define TRANS_DP_CTL_A 0xe0300
4910#define TRANS_DP_CTL_B 0xe1300
4911#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004912#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004913#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4914#define TRANS_DP_PORT_SEL_B (0<<29)
4915#define TRANS_DP_PORT_SEL_C (1<<29)
4916#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004917#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004918#define TRANS_DP_PORT_SEL_MASK (3<<29)
4919#define TRANS_DP_AUDIO_ONLY (1<<26)
4920#define TRANS_DP_ENH_FRAMING (1<<18)
4921#define TRANS_DP_8BPC (0<<9)
4922#define TRANS_DP_10BPC (1<<9)
4923#define TRANS_DP_6BPC (2<<9)
4924#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004925#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004926#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4927#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4928#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4929#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004930#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004931
4932/* SNB eDP training params */
4933/* SNB A-stepping */
4934#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4935#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4936#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4937#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4938/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004939#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4940#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4941#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4942#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4943#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004944#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4945
Keith Packard1a2eb462011-11-16 16:26:07 -08004946/* IVB */
4947#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4948#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4949#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4950#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4951#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4952#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004953#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004954
4955/* legacy values */
4956#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4957#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4958#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4959#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4960#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4961
4962#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4963
Zou Nan haicae58522010-11-09 17:17:32 +08004964#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004965#define FORCEWAKE_VLV 0x1300b0
4966#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004967#define FORCEWAKE_MEDIA_VLV 0x1300b8
4968#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004969#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004970#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004971#define VLV_GTLC_WAKE_CTRL 0x130090
4972#define VLV_GTLC_PW_STATUS 0x130094
Deepak S669ab5a2014-01-10 15:18:26 +05304973#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4974#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
Keith Packard8d715f02011-11-18 20:39:01 -08004975#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004976#define FORCEWAKE_KERNEL 0x1
4977#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004978#define FORCEWAKE_MT_ACK 0x130040
4979#define ECOBUS 0xa180
4980#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004981
Ben Widawskydd202c62012-02-09 10:15:18 +01004982#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02004983#define GT_FIFO_SBDROPERR (1<<6)
4984#define GT_FIFO_BLOBDROPERR (1<<5)
4985#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4986#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01004987#define GT_FIFO_OVFERR (1<<2)
4988#define GT_FIFO_IAWRERR (1<<1)
4989#define GT_FIFO_IARDERR (1<<0)
4990
Ville Syrjälä46520e22013-11-14 02:00:00 +02004991#define GTFIFOCTL 0x120008
4992#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01004993#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004994
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004995#define HSW_IDICR 0x9008
4996#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4997#define HSW_EDRAM_PRESENT 0x120010
4998
Daniel Vetter80e829f2012-03-31 11:21:57 +02004999#define GEN6_UCGCTL1 0x9400
5000# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005001# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005002
Eric Anholt406478d2011-11-07 16:07:04 -08005003#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005004# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005005# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005006# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005007# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005008# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005009
Jesse Barnese3f33d42012-06-14 11:04:50 -07005010#define GEN7_UCGCTL4 0x940c
5011#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5012
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005013#define GEN8_UCGCTL6 0x9430
5014#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5015
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005016#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005017#define GEN6_TURBO_DISABLE (1<<31)
5018#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005019#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005020#define GEN6_OFFSET(x) ((x)<<19)
5021#define GEN6_AGGRESSIVE_TURBO (0<<15)
5022#define GEN6_RC_VIDEO_FREQ 0xA00C
5023#define GEN6_RC_CONTROL 0xA090
5024#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5025#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5026#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5027#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5028#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005029#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005030#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005031#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5032#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5033#define GEN6_RP_DOWN_TIMEOUT 0xA010
5034#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005035#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005036#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005037#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005038#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005039#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005040#define GEN6_RP_CONTROL 0xA024
5041#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005042#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5043#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5044#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5045#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5046#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005047#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5048#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005049#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5050#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5051#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005052#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005053#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005054#define GEN6_RP_UP_THRESHOLD 0xA02C
5055#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005056#define GEN6_RP_CUR_UP_EI 0xA050
5057#define GEN6_CURICONT_MASK 0xffffff
5058#define GEN6_RP_CUR_UP 0xA054
5059#define GEN6_CURBSYTAVG_MASK 0xffffff
5060#define GEN6_RP_PREV_UP 0xA058
5061#define GEN6_RP_CUR_DOWN_EI 0xA05C
5062#define GEN6_CURIAVG_MASK 0xffffff
5063#define GEN6_RP_CUR_DOWN 0xA060
5064#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005065#define GEN6_RP_UP_EI 0xA068
5066#define GEN6_RP_DOWN_EI 0xA06C
5067#define GEN6_RP_IDLE_HYSTERSIS 0xA070
5068#define GEN6_RC_STATE 0xA094
5069#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5070#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5071#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5072#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5073#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5074#define GEN6_RC_SLEEP 0xA0B0
5075#define GEN6_RC1e_THRESHOLD 0xA0B4
5076#define GEN6_RC6_THRESHOLD 0xA0B8
5077#define GEN6_RC6p_THRESHOLD 0xA0BC
5078#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005079#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00005080
5081#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005082#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005083#define GEN6_PMIIR 0x44028
5084#define GEN6_PMIER 0x4402C
5085#define GEN6_PM_MBOX_EVENT (1<<25)
5086#define GEN6_PM_THERMAL_EVENT (1<<24)
5087#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5088#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5089#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5090#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5091#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005092#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005093 GEN6_PM_RP_DOWN_THRESHOLD | \
5094 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005095
Deepak S76c3552f2014-01-30 23:08:16 +05305096#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5097#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5098#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5099
Ben Widawskycce66a22012-03-27 18:59:38 -07005100#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005101#define VLV_COUNTER_CONTROL 0x138104
5102#define VLV_COUNT_RANGE_HIGH (1<<15)
5103#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5104#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005105#define GEN6_GT_GFX_RC6 0x138108
5106#define GEN6_GT_GFX_RC6p 0x13810C
5107#define GEN6_GT_GFX_RC6pp 0x138110
5108
Chris Wilson8fd26852010-12-08 18:40:43 +00005109#define GEN6_PCODE_MAILBOX 0x138124
5110#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005111#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005112#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5113#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005114#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5115#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005116#define GEN6_PCODE_READ_D_COMP 0x10
5117#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005118#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5119#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005120#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005121#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005122#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005123#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005124
Ben Widawsky4d855292011-12-12 19:34:16 -08005125#define GEN6_GT_CORE_STATUS 0x138060
5126#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5127#define GEN6_RCn_MASK 7
5128#define GEN6_RC0 0
5129#define GEN6_RC3 2
5130#define GEN6_RC6 3
5131#define GEN6_RC7 4
5132
Ben Widawskye3689192012-05-25 16:56:22 -07005133#define GEN7_MISCCPCTL (0x9424)
5134#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5135
5136/* IVYBRIDGE DPF */
5137#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005138#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005139#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5140#define GEN7_PARITY_ERROR_VALID (1<<13)
5141#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5142#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5143#define GEN7_PARITY_ERROR_ROW(reg) \
5144 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5145#define GEN7_PARITY_ERROR_BANK(reg) \
5146 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5147#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5148 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5149#define GEN7_L3CDERRST1_ENABLE (1<<7)
5150
Ben Widawskyb9524a12012-05-25 16:56:24 -07005151#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005152#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005153#define GEN7_L3LOG_SIZE 0x80
5154
Jesse Barnes12f33822012-10-25 12:15:45 -07005155#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5156#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5157#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005158#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005159#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5160
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005161#define GEN8_ROW_CHICKEN 0xe4f0
5162#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005163#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005164
Jesse Barnes8ab43972012-10-25 12:15:42 -07005165#define GEN7_ROW_CHICKEN2 0xe4f4
5166#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5167#define DOP_CLOCK_GATING_DISABLE (1<<0)
5168
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005169#define HSW_ROW_CHICKEN3 0xe49c
5170#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5171
Ben Widawskyfd392b62013-11-04 22:52:39 -08005172#define HALF_SLICE_CHICKEN3 0xe184
5173#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005174#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005175
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005176#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005177#define INTEL_AUDIO_DEVCL 0x808629FB
5178#define INTEL_AUDIO_DEVBLC 0x80862801
5179#define INTEL_AUDIO_DEVCTG 0x80862802
5180
5181#define G4X_AUD_CNTL_ST 0x620B4
5182#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5183#define G4X_ELDV_DEVCTG (1 << 14)
5184#define G4X_ELD_ADDR (0xf << 5)
5185#define G4X_ELD_ACK (1 << 4)
5186#define G4X_HDMIW_HDMIEDID 0x6210C
5187
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005188#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005189#define IBX_HDMIW_HDMIEDID_B 0xE2150
5190#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5191 IBX_HDMIW_HDMIEDID_A, \
5192 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005193#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005194#define IBX_AUD_CNTL_ST_B 0xE21B4
5195#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5196 IBX_AUD_CNTL_ST_A, \
5197 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005198#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5199#define IBX_ELD_ADDRESS (0x1f << 5)
5200#define IBX_ELD_ACK (1 << 4)
5201#define IBX_AUD_CNTL_ST2 0xE20C0
5202#define IBX_ELD_VALIDB (1 << 0)
5203#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005204
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005205#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005206#define CPT_HDMIW_HDMIEDID_B 0xE5150
5207#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5208 CPT_HDMIW_HDMIEDID_A, \
5209 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005210#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005211#define CPT_AUD_CNTL_ST_B 0xE51B4
5212#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5213 CPT_AUD_CNTL_ST_A, \
5214 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005215#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005216
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005217#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5218#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5219#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5220 VLV_HDMIW_HDMIEDID_A, \
5221 VLV_HDMIW_HDMIEDID_B)
5222#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5223#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5224#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5225 VLV_AUD_CNTL_ST_A, \
5226 VLV_AUD_CNTL_ST_B)
5227#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5228
Eric Anholtae662d32012-01-03 09:23:29 -08005229/* These are the 4 32-bit write offset registers for each stream
5230 * output buffer. It determines the offset from the
5231 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5232 */
5233#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5234
Wu Fengguangb6daa022012-01-06 14:41:31 -06005235#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005236#define IBX_AUD_CONFIG_B 0xe2100
5237#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5238 IBX_AUD_CONFIG_A, \
5239 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005240#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005241#define CPT_AUD_CONFIG_B 0xe5100
5242#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5243 CPT_AUD_CONFIG_A, \
5244 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005245#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5246#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5247#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5248 VLV_AUD_CONFIG_A, \
5249 VLV_AUD_CONFIG_B)
5250
Wu Fengguangb6daa022012-01-06 14:41:31 -06005251#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5252#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5253#define AUD_CONFIG_UPPER_N_SHIFT 20
5254#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5255#define AUD_CONFIG_LOWER_N_SHIFT 4
5256#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5257#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005258#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5259#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5260#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5261#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5262#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5263#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5264#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5265#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5266#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5267#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5268#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005269#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5270
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005271/* HSW Audio */
5272#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5273#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5274#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5275 HSW_AUD_CONFIG_A, \
5276 HSW_AUD_CONFIG_B)
5277
5278#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5279#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5280#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5281 HSW_AUD_MISC_CTRL_A, \
5282 HSW_AUD_MISC_CTRL_B)
5283
5284#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5285#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5286#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5287 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5288 HSW_AUD_DIP_ELD_CTRL_ST_B)
5289
5290/* Audio Digital Converter */
5291#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5292#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5293#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5294 HSW_AUD_DIG_CNVT_1, \
5295 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005296#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005297
5298#define HSW_AUD_EDID_DATA_A 0x65050
5299#define HSW_AUD_EDID_DATA_B 0x65150
5300#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5301 HSW_AUD_EDID_DATA_A, \
5302 HSW_AUD_EDID_DATA_B)
5303
5304#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5305#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5306#define AUDIO_INACTIVE_C (1<<11)
5307#define AUDIO_INACTIVE_B (1<<7)
5308#define AUDIO_INACTIVE_A (1<<3)
5309#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5310#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5311#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5312#define AUDIO_ELD_VALID_A (1<<0)
5313#define AUDIO_ELD_VALID_B (1<<4)
5314#define AUDIO_ELD_VALID_C (1<<8)
5315#define AUDIO_CP_READY_A (1<<1)
5316#define AUDIO_CP_READY_B (1<<5)
5317#define AUDIO_CP_READY_C (1<<9)
5318
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005319/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005320#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5321#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5322#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5323#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005324#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5325#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005326#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005327#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5328#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005329#define HSW_PWR_WELL_FORCE_ON (1<<19)
5330#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005331
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005332/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005333#define TRANS_DDI_FUNC_CTL_A 0x60400
5334#define TRANS_DDI_FUNC_CTL_B 0x61400
5335#define TRANS_DDI_FUNC_CTL_C 0x62400
5336#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005337#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5338
Paulo Zanoniad80a812012-10-24 16:06:19 -02005339#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005340/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005341#define TRANS_DDI_PORT_MASK (7<<28)
5342#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5343#define TRANS_DDI_PORT_NONE (0<<28)
5344#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5345#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5346#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5347#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5348#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5349#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5350#define TRANS_DDI_BPC_MASK (7<<20)
5351#define TRANS_DDI_BPC_8 (0<<20)
5352#define TRANS_DDI_BPC_10 (1<<20)
5353#define TRANS_DDI_BPC_6 (2<<20)
5354#define TRANS_DDI_BPC_12 (3<<20)
5355#define TRANS_DDI_PVSYNC (1<<17)
5356#define TRANS_DDI_PHSYNC (1<<16)
5357#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5358#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5359#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5360#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5361#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5362#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005363
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005364/* DisplayPort Transport Control */
5365#define DP_TP_CTL_A 0x64040
5366#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005367#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5368#define DP_TP_CTL_ENABLE (1<<31)
5369#define DP_TP_CTL_MODE_SST (0<<27)
5370#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005371#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005372#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005373#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5374#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5375#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005376#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5377#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005378#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005379#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005380
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005381/* DisplayPort Transport Status */
5382#define DP_TP_STATUS_A 0x64044
5383#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005384#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005385#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005386#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5387
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005388/* DDI Buffer Control */
5389#define DDI_BUF_CTL_A 0x64000
5390#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005391#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5392#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005393/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005394#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005395#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005396#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005397#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005398#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005399#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005400#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5401#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005402#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005403/* Broadwell */
5404#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5405#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5406#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5407#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5408#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5409#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5410#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5411#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5412#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005413#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005414#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005415#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005416#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005417#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005418#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5419
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005420/* DDI Buffer Translations */
5421#define DDI_BUF_TRANS_A 0x64E00
5422#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005423#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005424
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005425/* Sideband Interface (SBI) is programmed indirectly, via
5426 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5427 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005428#define SBI_ADDR 0xC6000
5429#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005430#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005431#define SBI_CTL_DEST_ICLK (0x0<<16)
5432#define SBI_CTL_DEST_MPHY (0x1<<16)
5433#define SBI_CTL_OP_IORD (0x2<<8)
5434#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005435#define SBI_CTL_OP_CRRD (0x6<<8)
5436#define SBI_CTL_OP_CRWR (0x7<<8)
5437#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005438#define SBI_RESPONSE_SUCCESS (0x0<<1)
5439#define SBI_BUSY (0x1<<0)
5440#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005441
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005442/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005443#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005444#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5445#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5446#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5447#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005448#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005449#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005450#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005451#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005452#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005453#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005454#define SBI_SSCAUXDIV6 0x0610
5455#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005456#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005457#define SBI_GEN0 0x1f00
5458#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005459
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005460/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005461#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005462#define PIXCLK_GATE_UNGATE (1<<0)
5463#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005464
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005465/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005466#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005467#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005468#define SPLL_PLL_SSC (1<<28)
5469#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005470#define SPLL_PLL_LCPLL (3<<28)
5471#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005472#define SPLL_PLL_FREQ_810MHz (0<<26)
5473#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005474#define SPLL_PLL_FREQ_2700MHz (2<<26)
5475#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005476
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005477/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005478#define WRPLL_CTL1 0x46040
5479#define WRPLL_CTL2 0x46060
5480#define WRPLL_PLL_ENABLE (1<<31)
5481#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005482#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005483#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005484/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005485#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005486#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005487#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005488#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5489#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005490#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005491#define WRPLL_DIVIDER_FB_SHIFT 16
5492#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005493
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005494/* Port clock selection */
5495#define PORT_CLK_SEL_A 0x46100
5496#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005497#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005498#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5499#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5500#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005501#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005502#define PORT_CLK_SEL_WRPLL1 (4<<29)
5503#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005504#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005505#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005506
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005507/* Transcoder clock selection */
5508#define TRANS_CLK_SEL_A 0x46140
5509#define TRANS_CLK_SEL_B 0x46144
5510#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5511/* For each transcoder, we need to select the corresponding port clock */
5512#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5513#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005514
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005515#define TRANSA_MSA_MISC 0x60410
5516#define TRANSB_MSA_MISC 0x61410
5517#define TRANSC_MSA_MISC 0x62410
5518#define TRANS_EDP_MSA_MISC 0x6f410
5519#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5520
Paulo Zanonic9809792012-10-23 18:30:00 -02005521#define TRANS_MSA_SYNC_CLK (1<<0)
5522#define TRANS_MSA_6_BPC (0<<5)
5523#define TRANS_MSA_8_BPC (1<<5)
5524#define TRANS_MSA_10_BPC (2<<5)
5525#define TRANS_MSA_12_BPC (3<<5)
5526#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005527
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005528/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005529#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005530#define LCPLL_PLL_DISABLE (1<<31)
5531#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005532#define LCPLL_CLK_FREQ_MASK (3<<26)
5533#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005534#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5535#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5536#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005537#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005538#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005539#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005540#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005541#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5542
5543#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5544#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5545#define D_COMP_COMP_FORCE (1<<8)
5546#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005547
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005548/* Pipe WM_LINETIME - watermark line time */
5549#define PIPE_WM_LINETIME_A 0x45270
5550#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005551#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5552 PIPE_WM_LINETIME_B)
5553#define PIPE_WM_LINETIME_MASK (0x1ff)
5554#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005555#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005556#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005557
5558/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005559#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005560#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5561#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005562#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5563#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5564#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5565
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005566#define WM_MISC 0x45260
5567#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5568
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005569#define WM_DBG 0x45280
5570#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5571#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5572#define WM_DBG_DISALLOW_SPRITE (1<<2)
5573
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005574/* pipe CSC */
5575#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5576#define _PIPE_A_CSC_COEFF_BY 0x49014
5577#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5578#define _PIPE_A_CSC_COEFF_BU 0x4901c
5579#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5580#define _PIPE_A_CSC_COEFF_BV 0x49024
5581#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005582#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5583#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5584#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005585#define _PIPE_A_CSC_PREOFF_HI 0x49030
5586#define _PIPE_A_CSC_PREOFF_ME 0x49034
5587#define _PIPE_A_CSC_PREOFF_LO 0x49038
5588#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5589#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5590#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5591
5592#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5593#define _PIPE_B_CSC_COEFF_BY 0x49114
5594#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5595#define _PIPE_B_CSC_COEFF_BU 0x4911c
5596#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5597#define _PIPE_B_CSC_COEFF_BV 0x49124
5598#define _PIPE_B_CSC_MODE 0x49128
5599#define _PIPE_B_CSC_PREOFF_HI 0x49130
5600#define _PIPE_B_CSC_PREOFF_ME 0x49134
5601#define _PIPE_B_CSC_PREOFF_LO 0x49138
5602#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5603#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5604#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5605
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005606#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5607#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5608#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5609#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5610#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5611#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5612#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5613#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5614#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5615#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5616#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5617#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5618#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5619
Jani Nikula3230bf12013-08-27 15:12:16 +03005620/* VLV MIPI registers */
5621
5622#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5623#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5624#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5625#define DPI_ENABLE (1 << 31) /* A + B */
5626#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5627#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5628#define DUAL_LINK_MODE_MASK (1 << 26)
5629#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5630#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5631#define DITHERING_ENABLE (1 << 25) /* A + B */
5632#define FLOPPED_HSTX (1 << 23)
5633#define DE_INVERT (1 << 19) /* XXX */
5634#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5635#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5636#define AFE_LATCHOUT (1 << 17)
5637#define LP_OUTPUT_HOLD (1 << 16)
5638#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5639#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5640#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5641#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5642#define CSB_SHIFT 9
5643#define CSB_MASK (3 << 9)
5644#define CSB_20MHZ (0 << 9)
5645#define CSB_10MHZ (1 << 9)
5646#define CSB_40MHZ (2 << 9)
5647#define BANDGAP_MASK (1 << 8)
5648#define BANDGAP_PNW_CIRCUIT (0 << 8)
5649#define BANDGAP_LNC_CIRCUIT (1 << 8)
5650#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5651#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5652#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5653#define TEARING_EFFECT_SHIFT 2 /* A + B */
5654#define TEARING_EFFECT_MASK (3 << 2)
5655#define TEARING_EFFECT_OFF (0 << 2)
5656#define TEARING_EFFECT_DSI (1 << 2)
5657#define TEARING_EFFECT_GPIO (2 << 2)
5658#define LANE_CONFIGURATION_SHIFT 0
5659#define LANE_CONFIGURATION_MASK (3 << 0)
5660#define LANE_CONFIGURATION_4LANE (0 << 0)
5661#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5662#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5663
5664#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5665#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5666#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5667#define TEARING_EFFECT_DELAY_SHIFT 0
5668#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5669
5670/* XXX: all bits reserved */
5671#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5672
5673/* MIPI DSI Controller and D-PHY registers */
5674
5675#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5676#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5677#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5678#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5679#define ULPS_STATE_MASK (3 << 1)
5680#define ULPS_STATE_ENTER (2 << 1)
5681#define ULPS_STATE_EXIT (1 << 1)
5682#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5683#define DEVICE_READY (1 << 0)
5684
5685#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5686#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5687#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5688#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5689#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5690#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5691#define TEARING_EFFECT (1 << 31)
5692#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5693#define GEN_READ_DATA_AVAIL (1 << 29)
5694#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5695#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5696#define RX_PROT_VIOLATION (1 << 26)
5697#define RX_INVALID_TX_LENGTH (1 << 25)
5698#define ACK_WITH_NO_ERROR (1 << 24)
5699#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5700#define LP_RX_TIMEOUT (1 << 22)
5701#define HS_TX_TIMEOUT (1 << 21)
5702#define DPI_FIFO_UNDERRUN (1 << 20)
5703#define LOW_CONTENTION (1 << 19)
5704#define HIGH_CONTENTION (1 << 18)
5705#define TXDSI_VC_ID_INVALID (1 << 17)
5706#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5707#define TXCHECKSUM_ERROR (1 << 15)
5708#define TXECC_MULTIBIT_ERROR (1 << 14)
5709#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5710#define TXFALSE_CONTROL_ERROR (1 << 12)
5711#define RXDSI_VC_ID_INVALID (1 << 11)
5712#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5713#define RXCHECKSUM_ERROR (1 << 9)
5714#define RXECC_MULTIBIT_ERROR (1 << 8)
5715#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5716#define RXFALSE_CONTROL_ERROR (1 << 6)
5717#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5718#define RX_LP_TX_SYNC_ERROR (1 << 4)
5719#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5720#define RXEOT_SYNC_ERROR (1 << 2)
5721#define RXSOT_SYNC_ERROR (1 << 1)
5722#define RXSOT_ERROR (1 << 0)
5723
5724#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5725#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5726#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5727#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5728#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5729#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5730#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5731#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5732#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5733#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5734#define VID_MODE_FORMAT_MASK (0xf << 7)
5735#define VID_MODE_NOT_SUPPORTED (0 << 7)
5736#define VID_MODE_FORMAT_RGB565 (1 << 7)
5737#define VID_MODE_FORMAT_RGB666 (2 << 7)
5738#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5739#define VID_MODE_FORMAT_RGB888 (4 << 7)
5740#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5741#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5742#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5743#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5744#define DATA_LANES_PRG_REG_SHIFT 0
5745#define DATA_LANES_PRG_REG_MASK (7 << 0)
5746
5747#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5748#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5749#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5750#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5751
5752#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5753#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5754#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5755#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5756
5757#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5758#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5759#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5760#define TURN_AROUND_TIMEOUT_MASK 0x3f
5761
5762#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5763#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5764#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5765#define DEVICE_RESET_TIMER_MASK 0xffff
5766
5767#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5768#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5769#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5770#define VERTICAL_ADDRESS_SHIFT 16
5771#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5772#define HORIZONTAL_ADDRESS_SHIFT 0
5773#define HORIZONTAL_ADDRESS_MASK 0xffff
5774
5775#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5776#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5777#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5778#define DBI_FIFO_EMPTY_HALF (0 << 0)
5779#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5780#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5781
5782/* regs below are bits 15:0 */
5783#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5784#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5785#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5786
5787#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5788#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5789#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5790
5791#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5792#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5793#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5794
5795#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5796#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5797#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5798
5799#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5800#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5801#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5802
5803#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5804#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5805#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5806
5807#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5808#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5809#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5810
5811#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5812#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5813#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5814/* regs above are bits 15:0 */
5815
5816#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5817#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5818#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5819#define DPI_LP_MODE (1 << 6)
5820#define BACKLIGHT_OFF (1 << 5)
5821#define BACKLIGHT_ON (1 << 4)
5822#define COLOR_MODE_OFF (1 << 3)
5823#define COLOR_MODE_ON (1 << 2)
5824#define TURN_ON (1 << 1)
5825#define SHUTDOWN (1 << 0)
5826
5827#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5828#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5829#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5830#define COMMAND_BYTE_SHIFT 0
5831#define COMMAND_BYTE_MASK (0x3f << 0)
5832
5833#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5834#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5835#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5836#define MASTER_INIT_TIMER_SHIFT 0
5837#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5838
5839#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5840#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5841#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5842#define MAX_RETURN_PKT_SIZE_SHIFT 0
5843#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5844
5845#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5846#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5847#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5848#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5849#define DISABLE_VIDEO_BTA (1 << 3)
5850#define IP_TG_CONFIG (1 << 2)
5851#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5852#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5853#define VIDEO_MODE_BURST (3 << 0)
5854
5855#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5856#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5857#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5858#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5859#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5860#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5861#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5862#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5863#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5864#define CLOCKSTOP (1 << 1)
5865#define EOT_DISABLE (1 << 0)
5866
5867#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5868#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5869#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5870#define LP_BYTECLK_SHIFT 0
5871#define LP_BYTECLK_MASK (0xffff << 0)
5872
5873/* bits 31:0 */
5874#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5875#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5876#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5877
5878/* bits 31:0 */
5879#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5880#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5881#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5882
5883#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5884#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5885#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5886#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5887#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5888#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5889#define LONG_PACKET_WORD_COUNT_SHIFT 8
5890#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5891#define SHORT_PACKET_PARAM_SHIFT 8
5892#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5893#define VIRTUAL_CHANNEL_SHIFT 6
5894#define VIRTUAL_CHANNEL_MASK (3 << 6)
5895#define DATA_TYPE_SHIFT 0
5896#define DATA_TYPE_MASK (3f << 0)
5897/* data type values, see include/video/mipi_display.h */
5898
5899#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5900#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5901#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5902#define DPI_FIFO_EMPTY (1 << 28)
5903#define DBI_FIFO_EMPTY (1 << 27)
5904#define LP_CTRL_FIFO_EMPTY (1 << 26)
5905#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5906#define LP_CTRL_FIFO_FULL (1 << 24)
5907#define HS_CTRL_FIFO_EMPTY (1 << 18)
5908#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5909#define HS_CTRL_FIFO_FULL (1 << 16)
5910#define LP_DATA_FIFO_EMPTY (1 << 10)
5911#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5912#define LP_DATA_FIFO_FULL (1 << 8)
5913#define HS_DATA_FIFO_EMPTY (1 << 2)
5914#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5915#define HS_DATA_FIFO_FULL (1 << 0)
5916
5917#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5918#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5919#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5920#define DBI_HS_LP_MODE_MASK (1 << 0)
5921#define DBI_LP_MODE (1 << 0)
5922#define DBI_HS_MODE (0 << 0)
5923
5924#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5925#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5926#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5927#define EXIT_ZERO_COUNT_SHIFT 24
5928#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5929#define TRAIL_COUNT_SHIFT 16
5930#define TRAIL_COUNT_MASK (0x1f << 16)
5931#define CLK_ZERO_COUNT_SHIFT 8
5932#define CLK_ZERO_COUNT_MASK (0xff << 8)
5933#define PREPARE_COUNT_SHIFT 0
5934#define PREPARE_COUNT_MASK (0x3f << 0)
5935
5936/* bits 31:0 */
5937#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5938#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5939#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5940
5941#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5942#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5943#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5944#define LP_HS_SSW_CNT_SHIFT 16
5945#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5946#define HS_LP_PWR_SW_CNT_SHIFT 0
5947#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5948
5949#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5950#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5951#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5952#define STOP_STATE_STALL_COUNTER_SHIFT 0
5953#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5954
5955#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5956#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5957#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5958#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5959#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5960#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5961#define RX_CONTENTION_DETECTED (1 << 0)
5962
5963/* XXX: only pipe A ?!? */
5964#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5965#define DBI_TYPEC_ENABLE (1 << 31)
5966#define DBI_TYPEC_WIP (1 << 30)
5967#define DBI_TYPEC_OPTION_SHIFT 28
5968#define DBI_TYPEC_OPTION_MASK (3 << 28)
5969#define DBI_TYPEC_FREQ_SHIFT 24
5970#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5971#define DBI_TYPEC_OVERRIDE (1 << 8)
5972#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5973#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5974
5975
5976/* MIPI adapter registers */
5977
5978#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5979#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5980#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5981#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5982#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5983#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5984#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5985#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5986#define READ_REQUEST_PRIORITY_SHIFT 3
5987#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5988#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5989#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5990#define RGB_FLIP_TO_BGR (1 << 2)
5991
5992#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5993#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5994#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5995#define DATA_MEM_ADDRESS_SHIFT 5
5996#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5997#define DATA_VALID (1 << 0)
5998
5999#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6000#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6001#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6002#define DATA_LENGTH_SHIFT 0
6003#define DATA_LENGTH_MASK (0xfffff << 0)
6004
6005#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6006#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6007#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6008#define COMMAND_MEM_ADDRESS_SHIFT 5
6009#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6010#define AUTO_PWG_ENABLE (1 << 2)
6011#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6012#define COMMAND_VALID (1 << 0)
6013
6014#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6015#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6016#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6017#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6018#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6019
6020#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6021#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6022#define MIPI_READ_DATA_RETURN(pipe, n) \
6023 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6024
6025#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6026#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6027#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6028#define READ_DATA_VALID(n) (1 << (n))
6029
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006030/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006031#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6032#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6033#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6034#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6035#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6036#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006037
Jesse Barnes585fb112008-07-29 11:54:06 -07006038#endif /* _I915_REG_H_ */