blob: e1f5e425db732b9fd5230bb34d26fa42311cb634 [file] [log] [blame]
Sascha Hauer6c7b068502012-03-07 21:01:28 +01001#ifndef __MACH_IMX_CLK_H
2#define __MACH_IMX_CLK_H
3
4#include <linux/spinlock.h>
5#include <linux/clk-provider.h>
Sascha Hauer3a84d172012-09-11 08:50:00 +02006
7extern spinlock_t imx_ccm_lock;
Sascha Hauer6c7b068502012-03-07 21:01:28 +01008
Alexander Shiyan229be9c2014-06-10 19:40:26 +04009void imx_check_clocks(struct clk *clks[], unsigned int count);
Lucas Stach55adc612015-09-21 18:53:57 +020010void imx_register_uart_clocks(struct clk ** const clks[]);
Alexander Shiyan229be9c2014-06-10 19:40:26 +040011
Liu Yingdfd87142013-07-04 17:57:17 +080012extern void imx_cscmr1_fixup(u32 *val);
13
Shawn Guo3bec5f82015-04-26 13:33:39 +080014enum imx_pllv1_type {
15 IMX_PLLV1_IMX1,
16 IMX_PLLV1_IMX21,
17 IMX_PLLV1_IMX25,
18 IMX_PLLV1_IMX27,
19 IMX_PLLV1_IMX31,
20 IMX_PLLV1_IMX35,
21};
22
23struct clk *imx_clk_pllv1(enum imx_pllv1_type type, const char *name,
24 const char *parent, void __iomem *base);
Sascha Hauer6c7b068502012-03-07 21:01:28 +010025
Sascha Hauera547b812012-03-19 12:36:10 +010026struct clk *imx_clk_pllv2(const char *name, const char *parent,
27 void __iomem *base);
28
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080029enum imx_pllv3_type {
30 IMX_PLLV3_GENERIC,
31 IMX_PLLV3_SYS,
32 IMX_PLLV3_USB,
Stefan Agner60ad8462014-12-02 17:59:42 +010033 IMX_PLLV3_USB_VF610,
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080034 IMX_PLLV3_AV,
35 IMX_PLLV3_ENET,
Frank Lif5394742015-05-19 02:45:02 +080036 IMX_PLLV3_ENET_IMX7,
Nikita Yushchenkoc77cbdd12016-12-19 11:12:09 +030037 IMX_PLLV3_SYS_VF610,
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080038};
39
40struct clk *imx_clk_pllv3(enum imx_pllv3_type type, const char *name,
Sascha Hauer2b254692012-11-22 10:18:41 +010041 const char *parent_name, void __iomem *base, u32 div_mask);
Shawn Guoa3f6b9d2012-04-04 16:02:28 +080042
Sascha Hauerb75c0152011-04-19 08:33:45 +020043struct clk *clk_register_gate2(struct device *dev, const char *name,
44 const char *parent_name, unsigned long flags,
Stefan Agner45682922016-03-09 18:16:47 -080045 void __iomem *reg, u8 bit_idx, u8 cgr_val,
Shawn Guof9f28cd2014-04-19 10:58:22 +080046 u8 clk_gate_flags, spinlock_t *lock,
47 unsigned int *share_count);
Sascha Hauerb75c0152011-04-19 08:33:45 +020048
Martin Fuzzey75f83d02013-04-23 20:16:59 +080049struct clk * imx_obtain_fixed_clock(
50 const char *name, unsigned long rate);
51
Shawn Guo19d86342014-08-26 15:06:33 +080052struct clk *imx_clk_gate_exclusive(const char *name, const char *parent,
53 void __iomem *reg, u8 shift, u32 exclusive_mask);
54
Shawn Guoa10bd672012-04-04 16:07:53 +080055struct clk *imx_clk_pfd(const char *name, const char *parent_name,
56 void __iomem *reg, u8 idx);
57
Shawn Guo32af7a82012-04-04 16:20:56 +080058struct clk *imx_clk_busy_divider(const char *name, const char *parent_name,
59 void __iomem *reg, u8 shift, u8 width,
60 void __iomem *busy_reg, u8 busy_shift);
61
62struct clk *imx_clk_busy_mux(const char *name, void __iomem *reg, u8 shift,
63 u8 width, void __iomem *busy_reg, u8 busy_shift,
64 const char **parent_names, int num_parents);
65
Liu Yingcbe7fc82013-07-04 17:22:26 +080066struct clk *imx_clk_fixup_divider(const char *name, const char *parent,
67 void __iomem *reg, u8 shift, u8 width,
68 void (*fixup)(u32 *val));
69
Liu Yinga49e6c42013-07-04 17:35:46 +080070struct clk *imx_clk_fixup_mux(const char *name, void __iomem *reg,
71 u8 shift, u8 width, const char **parents,
72 int num_parents, void (*fixup)(u32 *val));
73
Sascha Hauer6c7b068502012-03-07 21:01:28 +010074static inline struct clk *imx_clk_fixed(const char *name, int rate)
75{
Stephen Boyd38c70352016-03-01 10:59:49 -080076 return clk_register_fixed_rate(NULL, name, NULL, 0, rate);
Sascha Hauer6c7b068502012-03-07 21:01:28 +010077}
78
Philipp Zabel03d576f2016-10-17 22:29:13 -020079static inline struct clk *imx_clk_mux_ldb(const char *name, void __iomem *reg,
80 u8 shift, u8 width, const char **parents, int num_parents)
81{
82 return clk_register_mux(NULL, name, parents, num_parents,
83 CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT, reg,
84 shift, width, CLK_MUX_READ_ONLY, &imx_ccm_lock);
85}
86
Dong Aisheng5afc9942016-06-30 17:31:15 +080087static inline struct clk *imx_clk_fixed_factor(const char *name,
88 const char *parent, unsigned int mult, unsigned int div)
89{
90 return clk_register_fixed_factor(NULL, name, parent,
91 CLK_SET_RATE_PARENT, mult, div);
92}
93
Sascha Hauer6c7b068502012-03-07 21:01:28 +010094static inline struct clk *imx_clk_divider(const char *name, const char *parent,
95 void __iomem *reg, u8 shift, u8 width)
96{
97 return clk_register_divider(NULL, name, parent, CLK_SET_RATE_PARENT,
98 reg, shift, width, 0, &imx_ccm_lock);
99}
100
Philipp Zabel3ce92172013-03-27 18:30:40 +0100101static inline struct clk *imx_clk_divider_flags(const char *name,
102 const char *parent, void __iomem *reg, u8 shift, u8 width,
103 unsigned long flags)
104{
105 return clk_register_divider(NULL, name, parent, flags,
106 reg, shift, width, 0, &imx_ccm_lock);
107}
108
Dong Aisheng39c29492016-06-30 17:31:16 +0800109static inline struct clk *imx_clk_divider2(const char *name, const char *parent,
110 void __iomem *reg, u8 shift, u8 width)
111{
112 return clk_register_divider(NULL, name, parent,
113 CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
114 reg, shift, width, 0, &imx_ccm_lock);
115}
116
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100117static inline struct clk *imx_clk_gate(const char *name, const char *parent,
118 void __iomem *reg, u8 shift)
119{
120 return clk_register_gate(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
121 shift, 0, &imx_ccm_lock);
122}
123
Alexander Shiyan65251692014-06-22 17:17:06 +0400124static inline struct clk *imx_clk_gate_dis(const char *name, const char *parent,
125 void __iomem *reg, u8 shift)
126{
127 return clk_register_gate(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
128 shift, CLK_GATE_SET_TO_DISABLE, &imx_ccm_lock);
129}
130
Dong Aisheng5afc9942016-06-30 17:31:15 +0800131static inline struct clk *imx_clk_gate2(const char *name, const char *parent,
132 void __iomem *reg, u8 shift)
133{
134 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
135 shift, 0x3, 0, &imx_ccm_lock, NULL);
136}
137
138static inline struct clk *imx_clk_gate2_shared(const char *name,
139 const char *parent, void __iomem *reg, u8 shift,
140 unsigned int *share_count)
141{
142 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
143 shift, 0x3, 0, &imx_ccm_lock, share_count);
144}
145
Fabio Estevamd5ebf5f2016-08-12 15:26:55 -0300146static inline struct clk *imx_clk_gate2_shared2(const char *name,
147 const char *parent, void __iomem *reg, u8 shift,
148 unsigned int *share_count)
149{
150 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT |
151 CLK_OPS_PARENT_ENABLE, reg, shift, 0x3, 0,
152 &imx_ccm_lock, share_count);
153}
154
Dong Aisheng5afc9942016-06-30 17:31:15 +0800155static inline struct clk *imx_clk_gate2_cgr(const char *name,
156 const char *parent, void __iomem *reg, u8 shift, u8 cgr_val)
157{
158 return clk_register_gate2(NULL, name, parent, CLK_SET_RATE_PARENT, reg,
159 shift, cgr_val, 0, &imx_ccm_lock, NULL);
160}
161
Dong Aisheng39c29492016-06-30 17:31:16 +0800162static inline struct clk *imx_clk_gate3(const char *name, const char *parent,
163 void __iomem *reg, u8 shift)
164{
165 return clk_register_gate(NULL, name, parent,
166 CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
167 reg, shift, 0, &imx_ccm_lock);
168}
169
170static inline struct clk *imx_clk_gate4(const char *name, const char *parent,
171 void __iomem *reg, u8 shift)
172{
173 return clk_register_gate2(NULL, name, parent,
174 CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
175 reg, shift, 0x3, 0, &imx_ccm_lock, NULL);
176}
177
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100178static inline struct clk *imx_clk_mux(const char *name, void __iomem *reg,
179 u8 shift, u8 width, const char **parents, int num_parents)
180{
James Hogan819c1de2013-07-29 12:25:01 +0100181 return clk_register_mux(NULL, name, parents, num_parents,
182 CLK_SET_RATE_NO_REPARENT, reg, shift,
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100183 width, 0, &imx_ccm_lock);
184}
185
Dong Aisheng39c29492016-06-30 17:31:16 +0800186static inline struct clk *imx_clk_mux2(const char *name, void __iomem *reg,
187 u8 shift, u8 width, const char **parents, int num_parents)
188{
189 return clk_register_mux(NULL, name, parents, num_parents,
190 CLK_SET_RATE_NO_REPARENT | CLK_OPS_PARENT_ENABLE,
191 reg, shift, width, 0, &imx_ccm_lock);
192}
193
Philipp Zabel3ce92172013-03-27 18:30:40 +0100194static inline struct clk *imx_clk_mux_flags(const char *name,
195 void __iomem *reg, u8 shift, u8 width, const char **parents,
196 int num_parents, unsigned long flags)
197{
198 return clk_register_mux(NULL, name, parents, num_parents,
James Hogan819c1de2013-07-29 12:25:01 +0100199 flags | CLK_SET_RATE_NO_REPARENT, reg, shift, width, 0,
Philipp Zabel3ce92172013-03-27 18:30:40 +0100200 &imx_ccm_lock);
201}
202
Lucas Stache0fed512014-09-26 15:41:01 +0200203struct clk *imx_clk_cpu(const char *name, const char *parent_name,
204 struct clk *div, struct clk *mux, struct clk *pll,
205 struct clk *step);
206
Sascha Hauer6c7b068502012-03-07 21:01:28 +0100207#endif