blob: 1f2c4a71ccecc7e7ada96abedd3e05fc76c91234 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Corneliu Doban85cc1c32015-02-09 16:06:29 -080031#include <linux/mmc/sdio.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080032#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080033
Pierre Ossmand129bce2006-03-24 03:18:17 -080034#include "sdhci.h"
35
36#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080037
Pierre Ossmand129bce2006-03-24 03:18:17 -080038#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010039 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080040
Arindam Nathb513ea22011-05-05 12:19:04 +053041#define MAX_TUNING_LOOP 40
42
Pierre Ossmandf673b22006-06-30 02:22:31 -070043static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030044static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070045
Pierre Ossmand129bce2006-03-24 03:18:17 -080046static void sdhci_finish_data(struct sdhci_host *);
47
Kevin Liu52983382013-01-31 11:31:37 +080048static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080049
50static void sdhci_dumpregs(struct sdhci_host *host)
51{
Chuanxiao Donga7c53672016-06-22 14:40:01 +030052 pr_err(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
53 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080054
Chuanxiao Donga7c53672016-06-22 14:40:01 +030055 pr_err(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
56 sdhci_readl(host, SDHCI_DMA_ADDRESS),
57 sdhci_readw(host, SDHCI_HOST_VERSION));
58 pr_err(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
59 sdhci_readw(host, SDHCI_BLOCK_SIZE),
60 sdhci_readw(host, SDHCI_BLOCK_COUNT));
61 pr_err(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
62 sdhci_readl(host, SDHCI_ARGUMENT),
63 sdhci_readw(host, SDHCI_TRANSFER_MODE));
64 pr_err(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
65 sdhci_readl(host, SDHCI_PRESENT_STATE),
66 sdhci_readb(host, SDHCI_HOST_CONTROL));
67 pr_err(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
68 sdhci_readb(host, SDHCI_POWER_CONTROL),
69 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
70 pr_err(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
71 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
72 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
73 pr_err(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
74 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
75 sdhci_readl(host, SDHCI_INT_STATUS));
76 pr_err(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
77 sdhci_readl(host, SDHCI_INT_ENABLE),
78 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
79 pr_err(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
80 sdhci_readw(host, SDHCI_ACMD12_ERR),
81 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
82 pr_err(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
83 sdhci_readl(host, SDHCI_CAPABILITIES),
84 sdhci_readl(host, SDHCI_CAPABILITIES_1));
85 pr_err(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
86 sdhci_readw(host, SDHCI_COMMAND),
87 sdhci_readl(host, SDHCI_MAX_CURRENT));
88 pr_err(DRIVER_NAME ": Host ctl2: 0x%08x\n",
89 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -080090
Adrian Huntere57a5f62014-11-04 12:42:46 +020091 if (host->flags & SDHCI_USE_ADMA) {
92 if (host->flags & SDHCI_USE_64_BIT_DMA)
Chuanxiao Donga7c53672016-06-22 14:40:01 +030093 pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
94 readl(host->ioaddr + SDHCI_ADMA_ERROR),
95 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
96 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
Adrian Huntere57a5f62014-11-04 12:42:46 +020097 else
Chuanxiao Donga7c53672016-06-22 14:40:01 +030098 pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
99 readl(host->ioaddr + SDHCI_ADMA_ERROR),
100 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
Adrian Huntere57a5f62014-11-04 12:42:46 +0200101 }
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100102
Chuanxiao Donga7c53672016-06-22 14:40:01 +0300103 pr_err(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800104}
105
106/*****************************************************************************\
107 * *
108 * Low level functions *
109 * *
110\*****************************************************************************/
111
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300112static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
113{
Russell King5b4f1f62014-04-25 12:57:02 +0100114 u32 present;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300115
Adrian Hunterc79396c2011-12-27 15:48:42 +0200116 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Jaehoon Chung860951c2016-06-21 10:13:26 +0900117 !mmc_card_is_removable(host->mmc))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300118 return;
119
Russell King5b4f1f62014-04-25 12:57:02 +0100120 if (enable) {
121 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
122 SDHCI_CARD_PRESENT;
Shawn Guod25928d2011-06-21 22:41:48 +0800123
Russell King5b4f1f62014-04-25 12:57:02 +0100124 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
125 SDHCI_INT_CARD_INSERT;
126 } else {
127 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
128 }
Russell Kingb537f942014-04-25 12:56:01 +0100129
130 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
131 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300132}
133
134static void sdhci_enable_card_detection(struct sdhci_host *host)
135{
136 sdhci_set_card_detection(host, true);
137}
138
139static void sdhci_disable_card_detection(struct sdhci_host *host)
140{
141 sdhci_set_card_detection(host, false);
142}
143
Ulf Hansson02d0b682016-04-11 15:32:41 +0200144static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
145{
146 if (host->bus_on)
147 return;
148 host->bus_on = true;
149 pm_runtime_get_noresume(host->mmc->parent);
150}
151
152static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
153{
154 if (!host->bus_on)
155 return;
156 host->bus_on = false;
157 pm_runtime_put_noidle(host->mmc->parent);
158}
159
Russell King03231f92014-04-25 12:57:12 +0100160void sdhci_reset(struct sdhci_host *host, u8 mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800161{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700162 unsigned long timeout;
Philip Rakity393c1a32011-01-21 11:26:40 -0800163
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300164 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800165
Adrian Hunterf0710a52013-05-06 12:17:32 +0300166 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800167 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300168 /* Reset-all turns off SD Bus Power */
169 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
170 sdhci_runtime_pm_bus_off(host);
171 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800172
Pierre Ossmane16514d82006-06-30 02:22:24 -0700173 /* Wait max 100 ms */
174 timeout = 100;
175
176 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300177 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700178 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530179 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700180 mmc_hostname(host->mmc), (int)mask);
181 sdhci_dumpregs(host);
182 return;
183 }
184 timeout--;
185 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800186 }
Russell King03231f92014-04-25 12:57:12 +0100187}
188EXPORT_SYMBOL_GPL(sdhci_reset);
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300189
Russell King03231f92014-04-25 12:57:12 +0100190static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
191{
192 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Adrian Hunterd3940f22016-06-29 16:24:14 +0300193 struct mmc_host *mmc = host->mmc;
194
195 if (!mmc->ops->get_cd(mmc))
Russell King03231f92014-04-25 12:57:12 +0100196 return;
197 }
198
199 host->ops->reset(host, mask);
Philip Rakity393c1a32011-01-21 11:26:40 -0800200
Russell Kingda91a8f2014-04-25 13:00:12 +0100201 if (mask & SDHCI_RESET_ALL) {
202 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
203 if (host->ops->enable_dma)
204 host->ops->enable_dma(host);
205 }
206
207 /* Resetting the controller clears many */
208 host->preset_enabled = false;
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800209 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800210}
211
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800212static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800213{
Adrian Hunterd3940f22016-06-29 16:24:14 +0300214 struct mmc_host *mmc = host->mmc;
215
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800216 if (soft)
Russell King03231f92014-04-25 12:57:12 +0100217 sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800218 else
Russell King03231f92014-04-25 12:57:12 +0100219 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800220
Russell Kingb537f942014-04-25 12:56:01 +0100221 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
222 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
223 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
224 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
225 SDHCI_INT_RESPONSE;
226
227 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
228 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800229
230 if (soft) {
231 /* force clock reconfiguration */
232 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +0300233 mmc->ops->set_ios(mmc, &mmc->ios);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800234 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300235}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800236
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300237static void sdhci_reinit(struct sdhci_host *host)
238{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800239 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300240 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800241}
242
Adrian Hunter061d17a2016-04-12 14:25:09 +0300243static void __sdhci_led_activate(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800244{
245 u8 ctrl;
246
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300247 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800248 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300249 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800250}
251
Adrian Hunter061d17a2016-04-12 14:25:09 +0300252static void __sdhci_led_deactivate(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800253{
254 u8 ctrl;
255
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300256 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800257 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300258 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800259}
260
Masahiro Yamada4f782302016-04-14 13:19:39 +0900261#if IS_REACHABLE(CONFIG_LEDS_CLASS)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100262static void sdhci_led_control(struct led_classdev *led,
Adrian Hunter061d17a2016-04-12 14:25:09 +0300263 enum led_brightness brightness)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100264{
265 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
266 unsigned long flags;
267
268 spin_lock_irqsave(&host->lock, flags);
269
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300270 if (host->runtime_suspended)
271 goto out;
272
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100273 if (brightness == LED_OFF)
Adrian Hunter061d17a2016-04-12 14:25:09 +0300274 __sdhci_led_deactivate(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100275 else
Adrian Hunter061d17a2016-04-12 14:25:09 +0300276 __sdhci_led_activate(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300277out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100278 spin_unlock_irqrestore(&host->lock, flags);
279}
Adrian Hunter061d17a2016-04-12 14:25:09 +0300280
281static int sdhci_led_register(struct sdhci_host *host)
282{
283 struct mmc_host *mmc = host->mmc;
284
285 snprintf(host->led_name, sizeof(host->led_name),
286 "%s::", mmc_hostname(mmc));
287
288 host->led.name = host->led_name;
289 host->led.brightness = LED_OFF;
290 host->led.default_trigger = mmc_hostname(mmc);
291 host->led.brightness_set = sdhci_led_control;
292
293 return led_classdev_register(mmc_dev(mmc), &host->led);
294}
295
296static void sdhci_led_unregister(struct sdhci_host *host)
297{
298 led_classdev_unregister(&host->led);
299}
300
301static inline void sdhci_led_activate(struct sdhci_host *host)
302{
303}
304
305static inline void sdhci_led_deactivate(struct sdhci_host *host)
306{
307}
308
309#else
310
311static inline int sdhci_led_register(struct sdhci_host *host)
312{
313 return 0;
314}
315
316static inline void sdhci_led_unregister(struct sdhci_host *host)
317{
318}
319
320static inline void sdhci_led_activate(struct sdhci_host *host)
321{
322 __sdhci_led_activate(host);
323}
324
325static inline void sdhci_led_deactivate(struct sdhci_host *host)
326{
327 __sdhci_led_deactivate(host);
328}
329
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100330#endif
331
Pierre Ossmand129bce2006-03-24 03:18:17 -0800332/*****************************************************************************\
333 * *
334 * Core functions *
335 * *
336\*****************************************************************************/
337
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100338static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800339{
Pierre Ossman76591502008-07-21 00:32:11 +0200340 unsigned long flags;
341 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700342 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200343 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800344
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100345 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800346
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100347 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200348 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800349
Pierre Ossman76591502008-07-21 00:32:11 +0200350 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800351
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100352 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300353 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800354
Pierre Ossman76591502008-07-21 00:32:11 +0200355 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800356
Pierre Ossman76591502008-07-21 00:32:11 +0200357 blksize -= len;
358 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200359
Pierre Ossman76591502008-07-21 00:32:11 +0200360 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800361
Pierre Ossman76591502008-07-21 00:32:11 +0200362 while (len) {
363 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300364 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200365 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800366 }
Pierre Ossman76591502008-07-21 00:32:11 +0200367
368 *buf = scratch & 0xFF;
369
370 buf++;
371 scratch >>= 8;
372 chunk--;
373 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800374 }
375 }
Pierre Ossman76591502008-07-21 00:32:11 +0200376
377 sg_miter_stop(&host->sg_miter);
378
379 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100380}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800381
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100382static void sdhci_write_block_pio(struct sdhci_host *host)
383{
Pierre Ossman76591502008-07-21 00:32:11 +0200384 unsigned long flags;
385 size_t blksize, len, chunk;
386 u32 scratch;
387 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100388
389 DBG("PIO writing\n");
390
391 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200392 chunk = 0;
393 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100394
Pierre Ossman76591502008-07-21 00:32:11 +0200395 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100396
397 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300398 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100399
Pierre Ossman76591502008-07-21 00:32:11 +0200400 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200401
Pierre Ossman76591502008-07-21 00:32:11 +0200402 blksize -= len;
403 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100404
Pierre Ossman76591502008-07-21 00:32:11 +0200405 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100406
Pierre Ossman76591502008-07-21 00:32:11 +0200407 while (len) {
408 scratch |= (u32)*buf << (chunk * 8);
409
410 buf++;
411 chunk++;
412 len--;
413
414 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300415 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200416 chunk = 0;
417 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100418 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100419 }
420 }
Pierre Ossman76591502008-07-21 00:32:11 +0200421
422 sg_miter_stop(&host->sg_miter);
423
424 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100425}
426
427static void sdhci_transfer_pio(struct sdhci_host *host)
428{
429 u32 mask;
430
Pierre Ossman76591502008-07-21 00:32:11 +0200431 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100432 return;
433
434 if (host->data->flags & MMC_DATA_READ)
435 mask = SDHCI_DATA_AVAILABLE;
436 else
437 mask = SDHCI_SPACE_AVAILABLE;
438
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200439 /*
440 * Some controllers (JMicron JMB38x) mess up the buffer bits
441 * for transfers < 4 bytes. As long as it is just one block,
442 * we can ignore the bits.
443 */
444 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
445 (host->data->blocks == 1))
446 mask = ~0;
447
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300448 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300449 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
450 udelay(100);
451
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100452 if (host->data->flags & MMC_DATA_READ)
453 sdhci_read_block_pio(host);
454 else
455 sdhci_write_block_pio(host);
456
Pierre Ossman76591502008-07-21 00:32:11 +0200457 host->blocks--;
458 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100459 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100460 }
461
462 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800463}
464
Russell King48857d92016-01-26 13:40:16 +0000465static int sdhci_pre_dma_transfer(struct sdhci_host *host,
Russell Kingc0999b72016-01-26 13:40:27 +0000466 struct mmc_data *data, int cookie)
Russell King48857d92016-01-26 13:40:16 +0000467{
468 int sg_count;
469
Russell King94538e52016-01-26 13:40:37 +0000470 /*
471 * If the data buffers are already mapped, return the previous
472 * dma_map_sg() result.
473 */
474 if (data->host_cookie == COOKIE_PRE_MAPPED)
Russell King48857d92016-01-26 13:40:16 +0000475 return data->sg_count;
Russell King48857d92016-01-26 13:40:16 +0000476
477 sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
478 data->flags & MMC_DATA_WRITE ?
479 DMA_TO_DEVICE : DMA_FROM_DEVICE);
480
481 if (sg_count == 0)
482 return -ENOSPC;
483
484 data->sg_count = sg_count;
Russell Kingc0999b72016-01-26 13:40:27 +0000485 data->host_cookie = cookie;
Russell King48857d92016-01-26 13:40:16 +0000486
487 return sg_count;
488}
489
Pierre Ossman2134a922008-06-28 18:28:51 +0200490static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
491{
492 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800493 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200494}
495
496static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
497{
Cong Wang482fce92011-11-27 13:27:00 +0800498 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200499 local_irq_restore(*flags);
500}
501
Adrian Huntere57a5f62014-11-04 12:42:46 +0200502static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
503 dma_addr_t addr, int len, unsigned cmd)
Ben Dooks118cd172010-03-05 13:43:26 -0800504{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200505 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800506
Adrian Huntere57a5f62014-11-04 12:42:46 +0200507 /* 32-bit and 64-bit descriptors have these members in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200508 dma_desc->cmd = cpu_to_le16(cmd);
509 dma_desc->len = cpu_to_le16(len);
Adrian Huntere57a5f62014-11-04 12:42:46 +0200510 dma_desc->addr_lo = cpu_to_le32((u32)addr);
511
512 if (host->flags & SDHCI_USE_64_BIT_DMA)
513 dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
Ben Dooks118cd172010-03-05 13:43:26 -0800514}
515
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200516static void sdhci_adma_mark_end(void *desc)
517{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200518 struct sdhci_adma2_64_desc *dma_desc = desc;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200519
Adrian Huntere57a5f62014-11-04 12:42:46 +0200520 /* 32-bit and 64-bit descriptors have 'cmd' in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200521 dma_desc->cmd |= cpu_to_le16(ADMA2_END);
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200522}
523
Russell King60c64762016-01-26 13:40:22 +0000524static void sdhci_adma_table_pre(struct sdhci_host *host,
525 struct mmc_data *data, int sg_count)
Pierre Ossman2134a922008-06-28 18:28:51 +0200526{
Pierre Ossman2134a922008-06-28 18:28:51 +0200527 struct scatterlist *sg;
Pierre Ossman2134a922008-06-28 18:28:51 +0200528 unsigned long flags;
Russell Kingacc3ad12016-01-26 13:40:00 +0000529 dma_addr_t addr, align_addr;
530 void *desc, *align;
531 char *buffer;
532 int len, offset, i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200533
534 /*
535 * The spec does not specify endianness of descriptor table.
536 * We currently guess that it is LE.
537 */
538
Russell King60c64762016-01-26 13:40:22 +0000539 host->sg_count = sg_count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200540
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200541 desc = host->adma_table;
Pierre Ossman2134a922008-06-28 18:28:51 +0200542 align = host->align_buffer;
543
544 align_addr = host->align_addr;
545
546 for_each_sg(data->sg, sg, host->sg_count, i) {
547 addr = sg_dma_address(sg);
548 len = sg_dma_len(sg);
549
550 /*
Russell Kingacc3ad12016-01-26 13:40:00 +0000551 * The SDHCI specification states that ADMA addresses must
552 * be 32-bit aligned. If they aren't, then we use a bounce
553 * buffer for the (up to three) bytes that screw up the
Pierre Ossman2134a922008-06-28 18:28:51 +0200554 * alignment.
555 */
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200556 offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
557 SDHCI_ADMA2_MASK;
Pierre Ossman2134a922008-06-28 18:28:51 +0200558 if (offset) {
559 if (data->flags & MMC_DATA_WRITE) {
560 buffer = sdhci_kmap_atomic(sg, &flags);
561 memcpy(align, buffer, offset);
562 sdhci_kunmap_atomic(buffer, &flags);
563 }
564
Ben Dooks118cd172010-03-05 13:43:26 -0800565 /* tran, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200566 sdhci_adma_write_desc(host, desc, align_addr, offset,
Adrian Hunter739d46d2014-11-04 12:42:44 +0200567 ADMA2_TRAN_VALID);
Pierre Ossman2134a922008-06-28 18:28:51 +0200568
569 BUG_ON(offset > 65536);
570
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200571 align += SDHCI_ADMA2_ALIGN;
572 align_addr += SDHCI_ADMA2_ALIGN;
Pierre Ossman2134a922008-06-28 18:28:51 +0200573
Adrian Hunter76fe3792014-11-04 12:42:42 +0200574 desc += host->desc_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200575
576 addr += offset;
577 len -= offset;
578 }
579
Pierre Ossman2134a922008-06-28 18:28:51 +0200580 BUG_ON(len > 65536);
581
Adrian Hunter347ea322015-11-26 14:00:48 +0200582 if (len) {
583 /* tran, valid */
584 sdhci_adma_write_desc(host, desc, addr, len,
585 ADMA2_TRAN_VALID);
586 desc += host->desc_sz;
587 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200588
589 /*
590 * If this triggers then we have a calculation bug
591 * somewhere. :/
592 */
Adrian Hunter76fe3792014-11-04 12:42:42 +0200593 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
Pierre Ossman2134a922008-06-28 18:28:51 +0200594 }
595
Thomas Abraham70764a92010-05-26 14:42:04 -0700596 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
Russell Kingacc3ad12016-01-26 13:40:00 +0000597 /* Mark the last descriptor as the terminating descriptor */
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200598 if (desc != host->adma_table) {
Adrian Hunter76fe3792014-11-04 12:42:42 +0200599 desc -= host->desc_sz;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200600 sdhci_adma_mark_end(desc);
Thomas Abraham70764a92010-05-26 14:42:04 -0700601 }
602 } else {
Russell Kingacc3ad12016-01-26 13:40:00 +0000603 /* Add a terminating entry - nop, end, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200604 sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
Thomas Abraham70764a92010-05-26 14:42:04 -0700605 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200606}
607
608static void sdhci_adma_table_post(struct sdhci_host *host,
609 struct mmc_data *data)
610{
Pierre Ossman2134a922008-06-28 18:28:51 +0200611 struct scatterlist *sg;
612 int i, size;
Adrian Hunter1c3d5f62014-11-04 12:42:41 +0200613 void *align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200614 char *buffer;
615 unsigned long flags;
616
Russell King47fa9612016-01-26 13:40:06 +0000617 if (data->flags & MMC_DATA_READ) {
618 bool has_unaligned = false;
Russell Kingde0b65a2014-04-25 12:58:29 +0100619
Russell King47fa9612016-01-26 13:40:06 +0000620 /* Do a quick scan of the SG list for any unaligned mappings */
621 for_each_sg(data->sg, sg, host->sg_count, i)
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200622 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
Russell King47fa9612016-01-26 13:40:06 +0000623 has_unaligned = true;
624 break;
625 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200626
Russell King47fa9612016-01-26 13:40:06 +0000627 if (has_unaligned) {
628 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
Russell Kingf55c98f2016-01-26 13:40:11 +0000629 data->sg_len, DMA_FROM_DEVICE);
Pierre Ossman2134a922008-06-28 18:28:51 +0200630
Russell King47fa9612016-01-26 13:40:06 +0000631 align = host->align_buffer;
632
633 for_each_sg(data->sg, sg, host->sg_count, i) {
634 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
635 size = SDHCI_ADMA2_ALIGN -
636 (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
637
638 buffer = sdhci_kmap_atomic(sg, &flags);
639 memcpy(buffer, align, size);
640 sdhci_kunmap_atomic(buffer, &flags);
641
642 align += SDHCI_ADMA2_ALIGN;
643 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200644 }
645 }
646 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200647}
648
Andrei Warkentina3c77782011-04-11 16:13:42 -0500649static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800650{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700651 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500652 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700653 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800654
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200655 /*
656 * If the host controller provides us with an incorrect timeout
657 * value, just skip the check and use 0xE. The hardware may take
658 * longer to time out, but that's much better than having a too-short
659 * timeout value.
660 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200661 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200662 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200663
Andrei Warkentina3c77782011-04-11 16:13:42 -0500664 /* Unspecified timeout, assume max */
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100665 if (!data && !cmd->busy_timeout)
Andrei Warkentina3c77782011-04-11 16:13:42 -0500666 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800667
Andrei Warkentina3c77782011-04-11 16:13:42 -0500668 /* timeout in us */
669 if (!data)
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100670 target_timeout = cmd->busy_timeout * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300671 else {
Russell Kingfafcfda2016-01-26 13:40:58 +0000672 target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
Russell King7f055382016-01-26 13:41:04 +0000673 if (host->clock && data->timeout_clks) {
674 unsigned long long val;
675
676 /*
677 * data->timeout_clks is in units of clock cycles.
678 * host->clock is in Hz. target_timeout is in us.
679 * Hence, us = 1000000 * cycles / Hz. Round up.
680 */
681 val = 1000000 * data->timeout_clks;
682 if (do_div(val, host->clock))
683 target_timeout++;
684 target_timeout += val;
685 }
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300686 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700687
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700688 /*
689 * Figure out needed cycles.
690 * We do this in steps in order to fit inside a 32 bit int.
691 * The first step is the minimum timeout, which will have a
692 * minimum resolution of 6 bits:
693 * (1) 2^13*1000 > 2^22,
694 * (2) host->timeout_clk < 2^16
695 * =>
696 * (1) / (2) > 2^6
697 */
698 count = 0;
699 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
700 while (current_timeout < target_timeout) {
701 count++;
702 current_timeout <<= 1;
703 if (count >= 0xF)
704 break;
705 }
706
707 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400708 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
709 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700710 count = 0xE;
711 }
712
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200713 return count;
714}
715
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300716static void sdhci_set_transfer_irqs(struct sdhci_host *host)
717{
718 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
719 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
720
721 if (host->flags & SDHCI_REQ_USE_DMA)
Russell Kingb537f942014-04-25 12:56:01 +0100722 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300723 else
Russell Kingb537f942014-04-25 12:56:01 +0100724 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
725
726 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
727 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300728}
729
Aisheng Dongb45e6682014-08-27 15:26:29 +0800730static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200731{
732 u8 count;
Aisheng Dongb45e6682014-08-27 15:26:29 +0800733
734 if (host->ops->set_timeout) {
735 host->ops->set_timeout(host, cmd);
736 } else {
737 count = sdhci_calc_timeout(host, cmd);
738 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
739 }
740}
741
742static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
743{
Pierre Ossman2134a922008-06-28 18:28:51 +0200744 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500745 struct mmc_data *data = cmd->data;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200746
747 WARN_ON(host->data);
748
Aisheng Dongb45e6682014-08-27 15:26:29 +0800749 if (data || (cmd->flags & MMC_RSP_BUSY))
750 sdhci_set_timeout(host, cmd);
Andrei Warkentina3c77782011-04-11 16:13:42 -0500751
752 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200753 return;
754
755 /* Sanity checks */
756 BUG_ON(data->blksz * data->blocks > 524288);
757 BUG_ON(data->blksz > host->mmc->max_blk_size);
758 BUG_ON(data->blocks > 65535);
759
760 host->data = data;
761 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400762 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200763
Russell Kingfce14422016-01-26 13:41:20 +0000764 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200765 struct scatterlist *sg;
Russell Kingdf953922016-01-26 13:41:14 +0000766 unsigned int length_mask, offset_mask;
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000767 int i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200768
Russell Kingfce14422016-01-26 13:41:20 +0000769 host->flags |= SDHCI_REQ_USE_DMA;
770
771 /*
772 * FIXME: This doesn't account for merging when mapping the
773 * scatterlist.
774 *
775 * The assumption here being that alignment and lengths are
776 * the same after DMA mapping to device address space.
777 */
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000778 length_mask = 0;
Russell Kingdf953922016-01-26 13:41:14 +0000779 offset_mask = 0;
Pierre Ossman2134a922008-06-28 18:28:51 +0200780 if (host->flags & SDHCI_USE_ADMA) {
Russell Kingdf953922016-01-26 13:41:14 +0000781 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000782 length_mask = 3;
Russell Kingdf953922016-01-26 13:41:14 +0000783 /*
784 * As we use up to 3 byte chunks to work
785 * around alignment problems, we need to
786 * check the offset as well.
787 */
788 offset_mask = 3;
789 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200790 } else {
791 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000792 length_mask = 3;
Russell Kingdf953922016-01-26 13:41:14 +0000793 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
794 offset_mask = 3;
Pierre Ossman2134a922008-06-28 18:28:51 +0200795 }
796
Russell Kingdf953922016-01-26 13:41:14 +0000797 if (unlikely(length_mask | offset_mask)) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200798 for_each_sg(data->sg, sg, data->sg_len, i) {
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000799 if (sg->length & length_mask) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100800 DBG("Reverting to PIO because of transfer size (%d)\n",
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000801 sg->length);
Pierre Ossman2134a922008-06-28 18:28:51 +0200802 host->flags &= ~SDHCI_REQ_USE_DMA;
803 break;
804 }
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000805 if (sg->offset & offset_mask) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100806 DBG("Reverting to PIO because of bad alignment\n");
Pierre Ossman2134a922008-06-28 18:28:51 +0200807 host->flags &= ~SDHCI_REQ_USE_DMA;
808 break;
809 }
810 }
811 }
812 }
813
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200814 if (host->flags & SDHCI_REQ_USE_DMA) {
Russell Kingc0999b72016-01-26 13:40:27 +0000815 int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200816
Russell King60c64762016-01-26 13:40:22 +0000817 if (sg_cnt <= 0) {
818 /*
819 * This only happens when someone fed
820 * us an invalid request.
821 */
822 WARN_ON(1);
823 host->flags &= ~SDHCI_REQ_USE_DMA;
824 } else if (host->flags & SDHCI_USE_ADMA) {
825 sdhci_adma_table_pre(host, data, sg_cnt);
826
827 sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
828 if (host->flags & SDHCI_USE_64_BIT_DMA)
829 sdhci_writel(host,
830 (u64)host->adma_addr >> 32,
831 SDHCI_ADMA_ADDRESS_HI);
832 } else {
833 WARN_ON(sg_cnt != 1);
834 sdhci_writel(host, sg_dma_address(data->sg),
835 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200836 }
837 }
838
Pierre Ossman2134a922008-06-28 18:28:51 +0200839 /*
840 * Always adjust the DMA selection as some controllers
841 * (e.g. JMicron) can't do PIO properly when the selection
842 * is ADMA.
843 */
844 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300845 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200846 ctrl &= ~SDHCI_CTRL_DMA_MASK;
847 if ((host->flags & SDHCI_REQ_USE_DMA) &&
Adrian Huntere57a5f62014-11-04 12:42:46 +0200848 (host->flags & SDHCI_USE_ADMA)) {
849 if (host->flags & SDHCI_USE_64_BIT_DMA)
850 ctrl |= SDHCI_CTRL_ADMA64;
851 else
852 ctrl |= SDHCI_CTRL_ADMA32;
853 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +0200854 ctrl |= SDHCI_CTRL_SDMA;
Adrian Huntere57a5f62014-11-04 12:42:46 +0200855 }
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300856 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100857 }
858
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200859 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200860 int flags;
861
862 flags = SG_MITER_ATOMIC;
863 if (host->data->flags & MMC_DATA_READ)
864 flags |= SG_MITER_TO_SG;
865 else
866 flags |= SG_MITER_FROM_SG;
867 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200868 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800869 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700870
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300871 sdhci_set_transfer_irqs(host);
872
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400873 /* Set the DMA boundary value and block size */
874 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
875 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300876 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700877}
878
879static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500880 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700881{
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800882 u16 mode = 0;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500883 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700884
Dong Aisheng2b558c12013-10-30 22:09:48 +0800885 if (data == NULL) {
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800886 if (host->quirks2 &
887 SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
888 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
889 } else {
Dong Aisheng2b558c12013-10-30 22:09:48 +0800890 /* clear Auto CMD settings for no data CMDs */
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800891 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
892 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
Dong Aisheng2b558c12013-10-30 22:09:48 +0800893 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800894 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700895 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800896 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700897
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200898 WARN_ON(!host->data);
899
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800900 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
901 mode = SDHCI_TRNS_BLK_CNT_EN;
902
Andrei Warkentine89d4562011-05-23 15:06:37 -0500903 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800904 mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500905 /*
906 * If we are sending CMD23, CMD12 never gets sent
907 * on successful completion (so no Auto-CMD12).
908 */
Corneliu Doban85cc1c32015-02-09 16:06:29 -0800909 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
910 (cmd->opcode != SD_IO_RW_EXTENDED))
Andrei Warkentine89d4562011-05-23 15:06:37 -0500911 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500912 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
913 mode |= SDHCI_TRNS_AUTO_CMD23;
914 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
915 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700916 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500917
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700918 if (data->flags & MMC_DATA_READ)
919 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100920 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700921 mode |= SDHCI_TRNS_DMA;
922
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300923 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800924}
925
926static void sdhci_finish_data(struct sdhci_host *host)
927{
928 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800929
Pierre Ossmand129bce2006-03-24 03:18:17 -0800930 data = host->data;
931 host->data = NULL;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +0300932 host->data_cmd = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800933
Russell Kingadd89132016-01-26 13:40:42 +0000934 if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
935 (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
936 sdhci_adma_table_post(host, data);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800937
938 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200939 * The specification states that the block count register must
940 * be updated, but it does not specify at what point in the
941 * data flow. That makes the register entirely useless to read
942 * back so we have to assume that nothing made it to the card
943 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800944 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200945 if (data->error)
946 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800947 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200948 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800949
Andrei Warkentine89d4562011-05-23 15:06:37 -0500950 /*
951 * Need to send CMD12 if -
952 * a) open-ended multiblock transfer (no CMD23)
953 * b) error in multiblock transfer
954 */
955 if (data->stop &&
956 (data->error ||
957 !host->mrq->sbc)) {
958
Pierre Ossmand129bce2006-03-24 03:18:17 -0800959 /*
960 * The controller needs a reset of internal state machines
961 * upon error conditions.
962 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200963 if (data->error) {
Russell King03231f92014-04-25 12:57:12 +0100964 sdhci_do_reset(host, SDHCI_RESET_CMD);
965 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800966 }
967
968 sdhci_send_command(host, data->stop);
969 } else
970 tasklet_schedule(&host->finish_tasklet);
971}
972
Dong Aishengc0e551292013-09-13 19:11:31 +0800973void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800974{
975 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700976 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700977 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800978
979 WARN_ON(host->cmd);
980
Russell King96776202016-01-26 13:39:34 +0000981 /* Initially, a command has no error */
982 cmd->error = 0;
983
Pierre Ossmand129bce2006-03-24 03:18:17 -0800984 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700985 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700986
987 mask = SDHCI_CMD_INHIBIT;
988 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
989 mask |= SDHCI_DATA_INHIBIT;
990
991 /* We shouldn't wait for data inihibit for stop commands, even
992 though they might use busy signaling */
993 if (host->mrq->data && (cmd == host->mrq->data->stop))
994 mask &= ~SDHCI_DATA_INHIBIT;
995
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300996 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700997 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100998 pr_err("%s: Controller never released inhibit bit(s).\n",
999 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001000 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001001 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001002 tasklet_schedule(&host->finish_tasklet);
1003 return;
1004 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001005 timeout--;
1006 mdelay(1);
1007 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001008
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001009 timeout = jiffies;
Ulf Hansson1d4d7742014-01-08 15:06:08 +01001010 if (!cmd->data && cmd->busy_timeout > 9000)
1011 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001012 else
1013 timeout += 10 * HZ;
1014 mod_timer(&host->timer, timeout);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001015
1016 host->cmd = cmd;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03001017 if (cmd->data || cmd->flags & MMC_RSP_BUSY) {
1018 WARN_ON(host->data_cmd);
1019 host->data_cmd = cmd;
1020 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001021
Andrei Warkentina3c77782011-04-11 16:13:42 -05001022 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001023
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001024 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001025
Andrei Warkentine89d4562011-05-23 15:06:37 -05001026 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001027
Pierre Ossmand129bce2006-03-24 03:18:17 -08001028 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301029 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001030 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001031 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001032 tasklet_schedule(&host->finish_tasklet);
1033 return;
1034 }
1035
1036 if (!(cmd->flags & MMC_RSP_PRESENT))
1037 flags = SDHCI_CMD_RESP_NONE;
1038 else if (cmd->flags & MMC_RSP_136)
1039 flags = SDHCI_CMD_RESP_LONG;
1040 else if (cmd->flags & MMC_RSP_BUSY)
1041 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1042 else
1043 flags = SDHCI_CMD_RESP_SHORT;
1044
1045 if (cmd->flags & MMC_RSP_CRC)
1046 flags |= SDHCI_CMD_CRC;
1047 if (cmd->flags & MMC_RSP_OPCODE)
1048 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301049
1050 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301051 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1052 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001053 flags |= SDHCI_CMD_DATA;
1054
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001055 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001056}
Dong Aishengc0e551292013-09-13 19:11:31 +08001057EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001058
1059static void sdhci_finish_command(struct sdhci_host *host)
1060{
Adrian Huntere0a56402016-06-29 16:24:22 +03001061 struct mmc_command *cmd = host->cmd;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001062 int i;
1063
Adrian Huntere0a56402016-06-29 16:24:22 +03001064 host->cmd = NULL;
1065
1066 if (cmd->flags & MMC_RSP_PRESENT) {
1067 if (cmd->flags & MMC_RSP_136) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001068 /* CRC is stripped so we need to do some shifting. */
1069 for (i = 0;i < 4;i++) {
Adrian Huntere0a56402016-06-29 16:24:22 +03001070 cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001071 SDHCI_RESPONSE + (3-i)*4) << 8;
1072 if (i != 3)
Adrian Huntere0a56402016-06-29 16:24:22 +03001073 cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001074 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001075 SDHCI_RESPONSE + (3-i)*4-1);
1076 }
1077 } else {
Adrian Huntere0a56402016-06-29 16:24:22 +03001078 cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001079 }
1080 }
1081
Adrian Hunter6bde8682016-06-29 16:24:20 +03001082 /*
1083 * The host can send and interrupt when the busy state has
1084 * ended, allowing us to wait without wasting CPU cycles.
1085 * The busy signal uses DAT0 so this is similar to waiting
1086 * for data to complete.
1087 *
1088 * Note: The 1.0 specification is a bit ambiguous about this
1089 * feature so there might be some problems with older
1090 * controllers.
1091 */
Adrian Huntere0a56402016-06-29 16:24:22 +03001092 if (cmd->flags & MMC_RSP_BUSY) {
1093 if (cmd->data) {
Adrian Hunter6bde8682016-06-29 16:24:20 +03001094 DBG("Cannot wait for busy signal when also doing a data transfer");
1095 } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
Adrian Hunterea968022016-06-29 16:24:24 +03001096 cmd == host->data_cmd) {
1097 /* Command complete before busy is ended */
Adrian Hunter6bde8682016-06-29 16:24:20 +03001098 return;
1099 }
1100 }
1101
Andrei Warkentine89d4562011-05-23 15:06:37 -05001102 /* Finished CMD23, now send actual command. */
Adrian Huntere0a56402016-06-29 16:24:22 +03001103 if (cmd == host->mrq->sbc) {
Andrei Warkentine89d4562011-05-23 15:06:37 -05001104 sdhci_send_command(host, host->mrq->cmd);
1105 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001106
Andrei Warkentine89d4562011-05-23 15:06:37 -05001107 /* Processed actual command. */
1108 if (host->data && host->data_early)
1109 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001110
Adrian Huntere0a56402016-06-29 16:24:22 +03001111 if (!cmd->data)
Andrei Warkentine89d4562011-05-23 15:06:37 -05001112 tasklet_schedule(&host->finish_tasklet);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001113 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001114}
1115
Kevin Liu52983382013-01-31 11:31:37 +08001116static u16 sdhci_get_preset_value(struct sdhci_host *host)
1117{
Russell Kingd975f122014-04-25 12:59:31 +01001118 u16 preset = 0;
Kevin Liu52983382013-01-31 11:31:37 +08001119
Russell Kingd975f122014-04-25 12:59:31 +01001120 switch (host->timing) {
1121 case MMC_TIMING_UHS_SDR12:
Kevin Liu52983382013-01-31 11:31:37 +08001122 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1123 break;
Russell Kingd975f122014-04-25 12:59:31 +01001124 case MMC_TIMING_UHS_SDR25:
Kevin Liu52983382013-01-31 11:31:37 +08001125 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1126 break;
Russell Kingd975f122014-04-25 12:59:31 +01001127 case MMC_TIMING_UHS_SDR50:
Kevin Liu52983382013-01-31 11:31:37 +08001128 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1129 break;
Russell Kingd975f122014-04-25 12:59:31 +01001130 case MMC_TIMING_UHS_SDR104:
1131 case MMC_TIMING_MMC_HS200:
Kevin Liu52983382013-01-31 11:31:37 +08001132 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1133 break;
Russell Kingd975f122014-04-25 12:59:31 +01001134 case MMC_TIMING_UHS_DDR50:
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001135 case MMC_TIMING_MMC_DDR52:
Kevin Liu52983382013-01-31 11:31:37 +08001136 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1137 break;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001138 case MMC_TIMING_MMC_HS400:
1139 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1140 break;
Kevin Liu52983382013-01-31 11:31:37 +08001141 default:
1142 pr_warn("%s: Invalid UHS-I mode selected\n",
1143 mmc_hostname(host->mmc));
1144 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1145 break;
1146 }
1147 return preset;
1148}
1149
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001150u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1151 unsigned int *actual_clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001152{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301153 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001154 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301155 u16 clk = 0;
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001156 bool switch_base_clk = false;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001157
Zhangfei Gao85105c52010-08-06 07:10:01 +08001158 if (host->version >= SDHCI_SPEC_300) {
Russell Kingda91a8f2014-04-25 13:00:12 +01001159 if (host->preset_enabled) {
Kevin Liu52983382013-01-31 11:31:37 +08001160 u16 pre_val;
1161
1162 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1163 pre_val = sdhci_get_preset_value(host);
1164 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1165 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1166 if (host->clk_mul &&
1167 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1168 clk = SDHCI_PROG_CLOCK_MODE;
1169 real_div = div + 1;
1170 clk_mul = host->clk_mul;
1171 } else {
1172 real_div = max_t(int, 1, div << 1);
1173 }
1174 goto clock_set;
1175 }
1176
Arindam Nathc3ed3872011-05-05 12:19:06 +05301177 /*
1178 * Check if the Host Controller supports Programmable Clock
1179 * Mode.
1180 */
1181 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001182 for (div = 1; div <= 1024; div++) {
1183 if ((host->max_clk * host->clk_mul / div)
1184 <= clock)
1185 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001186 }
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001187 if ((host->max_clk * host->clk_mul / div) <= clock) {
1188 /*
1189 * Set Programmable Clock Mode in the Clock
1190 * Control register.
1191 */
1192 clk = SDHCI_PROG_CLOCK_MODE;
1193 real_div = div;
1194 clk_mul = host->clk_mul;
1195 div--;
1196 } else {
1197 /*
1198 * Divisor can be too small to reach clock
1199 * speed requirement. Then use the base clock.
1200 */
1201 switch_base_clk = true;
1202 }
1203 }
1204
1205 if (!host->clk_mul || switch_base_clk) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301206 /* Version 3.00 divisors must be a multiple of 2. */
1207 if (host->max_clk <= clock)
1208 div = 1;
1209 else {
1210 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1211 div += 2) {
1212 if ((host->max_clk / div) <= clock)
1213 break;
1214 }
1215 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001216 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301217 div >>= 1;
Suneel Garapatid1955c32015-06-09 13:01:50 +05301218 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1219 && !div && host->max_clk <= 25000000)
1220 div = 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001221 }
1222 } else {
1223 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001224 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001225 if ((host->max_clk / div) <= clock)
1226 break;
1227 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001228 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301229 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001230 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001231
Kevin Liu52983382013-01-31 11:31:37 +08001232clock_set:
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001233 if (real_div)
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001234 *actual_clock = (host->max_clk * clk_mul) / real_div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301235 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001236 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1237 << SDHCI_DIVIDER_HI_SHIFT;
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001238
1239 return clk;
1240}
1241EXPORT_SYMBOL_GPL(sdhci_calc_clk);
1242
1243void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1244{
1245 u16 clk;
1246 unsigned long timeout;
1247
1248 host->mmc->actual_clock = 0;
1249
1250 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001251
1252 if (clock == 0)
1253 return;
1254
1255 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
1256
Pierre Ossmand129bce2006-03-24 03:18:17 -08001257 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001258 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001259
Chris Ball27f6cb12009-09-22 16:45:31 -07001260 /* Wait max 20 ms */
1261 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001262 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001263 & SDHCI_CLOCK_INT_STABLE)) {
1264 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001265 pr_err("%s: Internal clock never stabilised.\n",
1266 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001267 sdhci_dumpregs(host);
1268 return;
1269 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001270 timeout--;
1271 mdelay(1);
1272 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001273
1274 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001275 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001276}
Russell King17710592014-04-25 12:58:55 +01001277EXPORT_SYMBOL_GPL(sdhci_set_clock);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001278
Adrian Hunter1dceb042016-03-29 12:45:43 +03001279static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
1280 unsigned short vdd)
Pierre Ossman146ad662006-06-30 02:22:23 -07001281{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001282 struct mmc_host *mmc = host->mmc;
Adrian Hunter1dceb042016-03-29 12:45:43 +03001283
1284 spin_unlock_irq(&host->lock);
1285 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1286 spin_lock_irq(&host->lock);
1287
1288 if (mode != MMC_POWER_OFF)
1289 sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
1290 else
1291 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1292}
1293
1294void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1295 unsigned short vdd)
1296{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001297 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001298
Russell King24fbb3c2014-04-25 13:00:06 +01001299 if (mode != MMC_POWER_OFF) {
1300 switch (1 << vdd) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001301 case MMC_VDD_165_195:
1302 pwr = SDHCI_POWER_180;
1303 break;
1304 case MMC_VDD_29_30:
1305 case MMC_VDD_30_31:
1306 pwr = SDHCI_POWER_300;
1307 break;
1308 case MMC_VDD_32_33:
1309 case MMC_VDD_33_34:
1310 pwr = SDHCI_POWER_330;
1311 break;
1312 default:
Adrian Hunter9d5de932015-11-26 14:00:46 +02001313 WARN(1, "%s: Invalid vdd %#x\n",
1314 mmc_hostname(host->mmc), vdd);
1315 break;
Pierre Ossmanae628902009-05-03 20:45:03 +02001316 }
1317 }
1318
1319 if (host->pwr == pwr)
Russell Kinge921a8b2014-04-25 13:00:01 +01001320 return;
Pierre Ossman146ad662006-06-30 02:22:23 -07001321
Pierre Ossmanae628902009-05-03 20:45:03 +02001322 host->pwr = pwr;
1323
1324 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001325 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001326 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1327 sdhci_runtime_pm_bus_off(host);
Russell Kinge921a8b2014-04-25 13:00:01 +01001328 } else {
1329 /*
1330 * Spec says that we should clear the power reg before setting
1331 * a new value. Some controllers don't seem to like this though.
1332 */
1333 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1334 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001335
Russell Kinge921a8b2014-04-25 13:00:01 +01001336 /*
1337 * At least the Marvell CaFe chip gets confused if we set the
1338 * voltage and set turn on power at the same time, so set the
1339 * voltage first.
1340 */
1341 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1342 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001343
Russell Kinge921a8b2014-04-25 13:00:01 +01001344 pwr |= SDHCI_POWER_ON;
1345
Pierre Ossmanae628902009-05-03 20:45:03 +02001346 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1347
Russell Kinge921a8b2014-04-25 13:00:01 +01001348 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1349 sdhci_runtime_pm_bus_on(host);
Andres Salomone08c1692008-07-04 10:00:03 -07001350
Russell Kinge921a8b2014-04-25 13:00:01 +01001351 /*
1352 * Some controllers need an extra 10ms delay of 10ms before
1353 * they can apply clock after applying power
1354 */
1355 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1356 mdelay(10);
1357 }
Adrian Hunter1dceb042016-03-29 12:45:43 +03001358}
1359EXPORT_SYMBOL_GPL(sdhci_set_power);
Jisheng Zhang918f4cb2015-12-11 21:36:29 +08001360
Adrian Hunter1dceb042016-03-29 12:45:43 +03001361static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1362 unsigned short vdd)
1363{
1364 struct mmc_host *mmc = host->mmc;
1365
1366 if (host->ops->set_power)
1367 host->ops->set_power(host, mode, vdd);
1368 else if (!IS_ERR(mmc->supply.vmmc))
1369 sdhci_set_power_reg(host, mode, vdd);
1370 else
1371 sdhci_set_power(host, mode, vdd);
Pierre Ossman146ad662006-06-30 02:22:23 -07001372}
1373
Pierre Ossmand129bce2006-03-24 03:18:17 -08001374/*****************************************************************************\
1375 * *
1376 * MMC callbacks *
1377 * *
1378\*****************************************************************************/
1379
1380static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1381{
1382 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001383 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001384 unsigned long flags;
1385
1386 host = mmc_priv(mmc);
1387
Scott Branden04e079cf2015-03-10 11:35:10 -07001388 /* Firstly check card presence */
Adrian Hunter8d28b7a2016-02-09 16:12:36 +02001389 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01001390
Pierre Ossmand129bce2006-03-24 03:18:17 -08001391 spin_lock_irqsave(&host->lock, flags);
1392
1393 WARN_ON(host->mrq != NULL);
1394
Adrian Hunter061d17a2016-04-12 14:25:09 +03001395 sdhci_led_activate(host);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001396
1397 /*
1398 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1399 * requests if Auto-CMD12 is enabled.
1400 */
1401 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001402 if (mrq->stop) {
1403 mrq->data->stop = NULL;
1404 mrq->stop = NULL;
1405 }
1406 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001407
1408 host->mrq = mrq;
1409
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001410 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001411 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001412 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301413 } else {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001414 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001415 sdhci_send_command(host, mrq->sbc);
1416 else
1417 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301418 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001419
Pierre Ossman5f25a662006-10-04 02:15:39 -07001420 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001421 spin_unlock_irqrestore(&host->lock, flags);
1422}
1423
Russell King2317f562014-04-25 12:57:07 +01001424void sdhci_set_bus_width(struct sdhci_host *host, int width)
1425{
1426 u8 ctrl;
1427
1428 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1429 if (width == MMC_BUS_WIDTH_8) {
1430 ctrl &= ~SDHCI_CTRL_4BITBUS;
1431 if (host->version >= SDHCI_SPEC_300)
1432 ctrl |= SDHCI_CTRL_8BITBUS;
1433 } else {
1434 if (host->version >= SDHCI_SPEC_300)
1435 ctrl &= ~SDHCI_CTRL_8BITBUS;
1436 if (width == MMC_BUS_WIDTH_4)
1437 ctrl |= SDHCI_CTRL_4BITBUS;
1438 else
1439 ctrl &= ~SDHCI_CTRL_4BITBUS;
1440 }
1441 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1442}
1443EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1444
Russell King96d7b782014-04-25 12:59:26 +01001445void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1446{
1447 u16 ctrl_2;
1448
1449 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1450 /* Select Bus Speed Mode for host */
1451 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1452 if ((timing == MMC_TIMING_MMC_HS200) ||
1453 (timing == MMC_TIMING_UHS_SDR104))
1454 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1455 else if (timing == MMC_TIMING_UHS_SDR12)
1456 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1457 else if (timing == MMC_TIMING_UHS_SDR25)
1458 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1459 else if (timing == MMC_TIMING_UHS_SDR50)
1460 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1461 else if ((timing == MMC_TIMING_UHS_DDR50) ||
1462 (timing == MMC_TIMING_MMC_DDR52))
1463 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001464 else if (timing == MMC_TIMING_MMC_HS400)
1465 ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
Russell King96d7b782014-04-25 12:59:26 +01001466 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1467}
1468EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1469
Dong Aishengded97e02016-04-16 01:29:25 +08001470static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001471{
Dong Aishengded97e02016-04-16 01:29:25 +08001472 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001473 unsigned long flags;
1474 u8 ctrl;
1475
Pierre Ossmand129bce2006-03-24 03:18:17 -08001476 spin_lock_irqsave(&host->lock, flags);
1477
Adrian Hunterceb61432011-12-27 15:48:41 +02001478 if (host->flags & SDHCI_DEVICE_DEAD) {
1479 spin_unlock_irqrestore(&host->lock, flags);
Tim Kryger3a48edc2014-06-13 10:13:56 -07001480 if (!IS_ERR(mmc->supply.vmmc) &&
1481 ios->power_mode == MMC_POWER_OFF)
Markus Mayer4e743f12014-07-03 13:27:42 -07001482 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Adrian Hunterceb61432011-12-27 15:48:41 +02001483 return;
1484 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001485
Pierre Ossmand129bce2006-03-24 03:18:17 -08001486 /*
1487 * Reset the chip on each power off.
1488 * Should clear out any weird states.
1489 */
1490 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001491 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001492 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001493 }
1494
Kevin Liu52983382013-01-31 11:31:37 +08001495 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001496 (ios->power_mode == MMC_POWER_UP) &&
1497 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001498 sdhci_enable_preset_value(host, false);
1499
Russell King373073e2014-04-25 12:58:45 +01001500 if (!ios->clock || ios->clock != host->clock) {
Russell King17710592014-04-25 12:58:55 +01001501 host->ops->set_clock(host, ios->clock);
Russell King373073e2014-04-25 12:58:45 +01001502 host->clock = ios->clock;
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001503
1504 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1505 host->clock) {
1506 host->timeout_clk = host->mmc->actual_clock ?
1507 host->mmc->actual_clock / 1000 :
1508 host->clock / 1000;
1509 host->mmc->max_busy_timeout =
1510 host->ops->get_max_timeout_count ?
1511 host->ops->get_max_timeout_count(host) :
1512 1 << 27;
1513 host->mmc->max_busy_timeout /= host->timeout_clk;
1514 }
Russell King373073e2014-04-25 12:58:45 +01001515 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001516
Adrian Hunter1dceb042016-03-29 12:45:43 +03001517 __sdhci_set_power(host, ios->power_mode, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001518
Philip Rakity643a81f2010-09-23 08:24:32 -07001519 if (host->ops->platform_send_init_74_clocks)
1520 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1521
Russell King2317f562014-04-25 12:57:07 +01001522 host->ops->set_bus_width(host, ios->bus_width);
Philip Rakity15ec4462010-11-19 16:48:39 -05001523
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001524 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001525
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001526 if ((ios->timing == MMC_TIMING_SD_HS ||
1527 ios->timing == MMC_TIMING_MMC_HS)
1528 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001529 ctrl |= SDHCI_CTRL_HISPD;
1530 else
1531 ctrl &= ~SDHCI_CTRL_HISPD;
1532
Arindam Nathd6d50a12011-05-05 12:18:59 +05301533 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301534 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301535
1536 /* In case of UHS-I modes, set High Speed Enable */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001537 if ((ios->timing == MMC_TIMING_MMC_HS400) ||
1538 (ios->timing == MMC_TIMING_MMC_HS200) ||
Seungwon Jeonbb8175a2014-03-14 21:12:48 +09001539 (ios->timing == MMC_TIMING_MMC_DDR52) ||
Girish K S069c9f12012-01-06 09:56:39 +05301540 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301541 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1542 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001543 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301544 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301545
Russell Kingda91a8f2014-04-25 13:00:12 +01001546 if (!host->preset_enabled) {
Arindam Nath758535c2011-05-05 12:19:00 +05301547 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301548 /*
1549 * We only need to set Driver Strength if the
1550 * preset value enable is not set.
1551 */
Russell Kingda91a8f2014-04-25 13:00:12 +01001552 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301553 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1554 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1555 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
Petri Gynther43e943a2015-05-20 14:35:00 -07001556 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
1557 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301558 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1559 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
Petri Gynther43e943a2015-05-20 14:35:00 -07001560 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
1561 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
1562 else {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001563 pr_warn("%s: invalid driver type, default to driver type B\n",
1564 mmc_hostname(mmc));
Petri Gynther43e943a2015-05-20 14:35:00 -07001565 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1566 }
Arindam Nathd6d50a12011-05-05 12:18:59 +05301567
1568 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301569 } else {
1570 /*
1571 * According to SDHC Spec v3.00, if the Preset Value
1572 * Enable in the Host Control 2 register is set, we
1573 * need to reset SD Clock Enable before changing High
1574 * Speed Enable to avoid generating clock gliches.
1575 */
Arindam Nath758535c2011-05-05 12:19:00 +05301576
1577 /* Reset SD Clock Enable */
1578 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1579 clk &= ~SDHCI_CLOCK_CARD_EN;
1580 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1581
1582 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1583
1584 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001585 host->ops->set_clock(host, host->clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301586 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301587
Arindam Nath49c468f2011-05-05 12:19:01 +05301588 /* Reset SD Clock Enable */
1589 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1590 clk &= ~SDHCI_CLOCK_CARD_EN;
1591 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1592
Russell King96d7b782014-04-25 12:59:26 +01001593 host->ops->set_uhs_signaling(host, ios->timing);
Russell Kingd975f122014-04-25 12:59:31 +01001594 host->timing = ios->timing;
Arindam Nath49c468f2011-05-05 12:19:01 +05301595
Kevin Liu52983382013-01-31 11:31:37 +08001596 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1597 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1598 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1599 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1600 (ios->timing == MMC_TIMING_UHS_SDR104) ||
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001601 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1602 (ios->timing == MMC_TIMING_MMC_DDR52))) {
Kevin Liu52983382013-01-31 11:31:37 +08001603 u16 preset;
1604
1605 sdhci_enable_preset_value(host, true);
1606 preset = sdhci_get_preset_value(host);
1607 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1608 >> SDHCI_PRESET_DRV_SHIFT;
1609 }
1610
Arindam Nath49c468f2011-05-05 12:19:01 +05301611 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001612 host->ops->set_clock(host, host->clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301613 } else
1614 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301615
Leandro Dorileob8352262007-07-25 23:47:04 +02001616 /*
1617 * Some (ENE) controllers go apeshit on some ios operation,
1618 * signalling timeout and CRC errors even on CMD0. Resetting
1619 * it on each ios seems to solve the problem.
1620 */
Mohammad Jamalc63705e2015-01-13 20:47:24 +05301621 if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Russell King03231f92014-04-25 12:57:12 +01001622 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
Leandro Dorileob8352262007-07-25 23:47:04 +02001623
Pierre Ossman5f25a662006-10-04 02:15:39 -07001624 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001625 spin_unlock_irqrestore(&host->lock, flags);
1626}
1627
Dong Aishengded97e02016-04-16 01:29:25 +08001628static int sdhci_get_cd(struct mmc_host *mmc)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001629{
1630 struct sdhci_host *host = mmc_priv(mmc);
Dong Aishengded97e02016-04-16 01:29:25 +08001631 int gpio_cd = mmc_gpio_get_cd(mmc);
Kevin Liu94144a42013-02-28 17:35:53 +08001632
1633 if (host->flags & SDHCI_DEVICE_DEAD)
1634 return 0;
1635
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001636 /* If nonremovable, assume that the card is always present. */
Jaehoon Chung860951c2016-06-21 10:13:26 +09001637 if (!mmc_card_is_removable(host->mmc))
Kevin Liu94144a42013-02-28 17:35:53 +08001638 return 1;
1639
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001640 /*
1641 * Try slot gpio detect, if defined it take precedence
1642 * over build in controller functionality
1643 */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001644 if (gpio_cd >= 0)
Kevin Liu94144a42013-02-28 17:35:53 +08001645 return !!gpio_cd;
1646
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001647 /* If polling, assume that the card is always present. */
1648 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1649 return 1;
1650
Kevin Liu94144a42013-02-28 17:35:53 +08001651 /* Host native card detect */
1652 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1653}
1654
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001655static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001656{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001657 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001658 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001659
Pierre Ossmand129bce2006-03-24 03:18:17 -08001660 spin_lock_irqsave(&host->lock, flags);
1661
Pierre Ossman1e728592008-04-16 19:13:13 +02001662 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001663 is_readonly = 0;
1664 else if (host->ops->get_ro)
1665 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001666 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001667 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1668 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001669
1670 spin_unlock_irqrestore(&host->lock, flags);
1671
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001672 /* This quirk needs to be replaced by a callback-function later */
1673 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1674 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001675}
1676
Takashi Iwai82b0e232011-04-21 20:26:38 +02001677#define SAMPLE_COUNT 5
1678
Dong Aishengded97e02016-04-16 01:29:25 +08001679static int sdhci_get_ro(struct mmc_host *mmc)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001680{
Dong Aishengded97e02016-04-16 01:29:25 +08001681 struct sdhci_host *host = mmc_priv(mmc);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001682 int i, ro_count;
1683
Takashi Iwai82b0e232011-04-21 20:26:38 +02001684 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001685 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001686
1687 ro_count = 0;
1688 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001689 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001690 if (++ro_count > SAMPLE_COUNT / 2)
1691 return 1;
1692 }
1693 msleep(30);
1694 }
1695 return 0;
1696}
1697
Adrian Hunter20758b62011-08-29 16:42:12 +03001698static void sdhci_hw_reset(struct mmc_host *mmc)
1699{
1700 struct sdhci_host *host = mmc_priv(mmc);
1701
1702 if (host->ops && host->ops->hw_reset)
1703 host->ops->hw_reset(host);
1704}
1705
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001706static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1707{
Russell Kingbe138552014-04-25 12:55:56 +01001708 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
Russell Kingef104332014-04-25 12:55:41 +01001709 if (enable)
Russell Kingb537f942014-04-25 12:56:01 +01001710 host->ier |= SDHCI_INT_CARD_INT;
Russell Kingef104332014-04-25 12:55:41 +01001711 else
Russell Kingb537f942014-04-25 12:56:01 +01001712 host->ier &= ~SDHCI_INT_CARD_INT;
1713
1714 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1715 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell Kingef104332014-04-25 12:55:41 +01001716 mmiowb();
1717 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001718}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001719
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001720static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1721{
1722 struct sdhci_host *host = mmc_priv(mmc);
1723 unsigned long flags;
1724
1725 spin_lock_irqsave(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001726 if (enable)
1727 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1728 else
1729 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1730
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001731 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001732 spin_unlock_irqrestore(&host->lock, flags);
1733}
1734
Dong Aishengded97e02016-04-16 01:29:25 +08001735static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1736 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001737{
Dong Aishengded97e02016-04-16 01:29:25 +08001738 struct sdhci_host *host = mmc_priv(mmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07001739 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001740 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001741
1742 /*
1743 * Signal Voltage Switching is only applicable for Host Controllers
1744 * v3.00 and above.
1745 */
1746 if (host->version < SDHCI_SPEC_300)
1747 return 0;
1748
Philip Rakity6231f3d2012-07-23 15:56:23 -07001749 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001750
Fabio Estevam21f59982013-02-14 10:35:03 -02001751 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001752 case MMC_SIGNAL_VOLTAGE_330:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001753 if (!(host->flags & SDHCI_SIGNALING_330))
1754 return -EINVAL;
Kevin Liu20b92a32012-12-17 19:29:26 +08001755 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1756 ctrl &= ~SDHCI_CTRL_VDD_180;
1757 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1758
Tim Kryger3a48edc2014-06-13 10:13:56 -07001759 if (!IS_ERR(mmc->supply.vqmmc)) {
1760 ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
1761 3600000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001762 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001763 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
1764 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001765 return -EIO;
1766 }
1767 }
1768 /* Wait for 5ms */
1769 usleep_range(5000, 5500);
1770
1771 /* 3.3V regulator output should be stable within 5 ms */
1772 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1773 if (!(ctrl & SDHCI_CTRL_VDD_180))
1774 return 0;
1775
Joe Perches66061102014-09-12 14:56:56 -07001776 pr_warn("%s: 3.3V regulator output did not became stable\n",
1777 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001778
1779 return -EAGAIN;
1780 case MMC_SIGNAL_VOLTAGE_180:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001781 if (!(host->flags & SDHCI_SIGNALING_180))
1782 return -EINVAL;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001783 if (!IS_ERR(mmc->supply.vqmmc)) {
1784 ret = regulator_set_voltage(mmc->supply.vqmmc,
Kevin Liu20b92a32012-12-17 19:29:26 +08001785 1700000, 1950000);
1786 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001787 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
1788 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001789 return -EIO;
1790 }
1791 }
1792
1793 /*
1794 * Enable 1.8V Signal Enable in the Host Control2
1795 * register
1796 */
1797 ctrl |= SDHCI_CTRL_VDD_180;
1798 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1799
Vincent Yang9d967a62015-01-20 16:05:15 +08001800 /* Some controller need to do more when switching */
1801 if (host->ops->voltage_switch)
1802 host->ops->voltage_switch(host);
1803
Kevin Liu20b92a32012-12-17 19:29:26 +08001804 /* 1.8V regulator output should be stable within 5 ms */
1805 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1806 if (ctrl & SDHCI_CTRL_VDD_180)
1807 return 0;
1808
Joe Perches66061102014-09-12 14:56:56 -07001809 pr_warn("%s: 1.8V regulator output did not became stable\n",
1810 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001811
1812 return -EAGAIN;
1813 case MMC_SIGNAL_VOLTAGE_120:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001814 if (!(host->flags & SDHCI_SIGNALING_120))
1815 return -EINVAL;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001816 if (!IS_ERR(mmc->supply.vqmmc)) {
1817 ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
1818 1300000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001819 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001820 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
1821 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001822 return -EIO;
1823 }
1824 }
1825 return 0;
1826 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301827 /* No signal voltage switch required */
1828 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001829 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301830}
1831
Kevin Liu20b92a32012-12-17 19:29:26 +08001832static int sdhci_card_busy(struct mmc_host *mmc)
1833{
1834 struct sdhci_host *host = mmc_priv(mmc);
1835 u32 present_state;
1836
Adrian Huntere613cc42016-06-23 14:00:58 +03001837 /* Check whether DAT[0] is 0 */
Kevin Liu20b92a32012-12-17 19:29:26 +08001838 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
Kevin Liu20b92a32012-12-17 19:29:26 +08001839
Adrian Huntere613cc42016-06-23 14:00:58 +03001840 return !(present_state & SDHCI_DATA_0_LVL_MASK);
Kevin Liu20b92a32012-12-17 19:29:26 +08001841}
1842
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001843static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
1844{
1845 struct sdhci_host *host = mmc_priv(mmc);
1846 unsigned long flags;
1847
1848 spin_lock_irqsave(&host->lock, flags);
1849 host->flags |= SDHCI_HS400_TUNING;
1850 spin_unlock_irqrestore(&host->lock, flags);
1851
1852 return 0;
1853}
1854
Girish K S069c9f12012-01-06 09:56:39 +05301855static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301856{
Russell King4b6f37d2014-04-25 12:59:36 +01001857 struct sdhci_host *host = mmc_priv(mmc);
Arindam Nathb513ea22011-05-05 12:19:04 +05301858 u16 ctrl;
Arindam Nathb513ea22011-05-05 12:19:04 +05301859 int tuning_loop_counter = MAX_TUNING_LOOP;
Arindam Nathb513ea22011-05-05 12:19:04 +05301860 int err = 0;
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001861 unsigned long flags;
Adrian Hunter38e40bf2014-12-05 19:25:30 +02001862 unsigned int tuning_count = 0;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001863 bool hs400_tuning;
Arindam Nathb513ea22011-05-05 12:19:04 +05301864
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001865 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301866
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001867 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
1868 host->flags &= ~SDHCI_HS400_TUNING;
1869
Adrian Hunter38e40bf2014-12-05 19:25:30 +02001870 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
1871 tuning_count = host->tuning_count;
1872
Arindam Nathb513ea22011-05-05 12:19:04 +05301873 /*
Weijun Yang9faac7b2015-10-04 12:04:12 +00001874 * The Host Controller needs tuning in case of SDR104 and DDR50
1875 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
1876 * the Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301877 * If the Host Controller supports the HS200 mode then the
1878 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301879 */
Russell King4b6f37d2014-04-25 12:59:36 +01001880 switch (host->timing) {
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001881 /* HS400 tuning is done in HS200 mode */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001882 case MMC_TIMING_MMC_HS400:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001883 err = -EINVAL;
1884 goto out_unlock;
1885
Russell King4b6f37d2014-04-25 12:59:36 +01001886 case MMC_TIMING_MMC_HS200:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001887 /*
1888 * Periodic re-tuning for HS400 is not expected to be needed, so
1889 * disable it here.
1890 */
1891 if (hs400_tuning)
1892 tuning_count = 0;
1893 break;
1894
Russell King4b6f37d2014-04-25 12:59:36 +01001895 case MMC_TIMING_UHS_SDR104:
Weijun Yang9faac7b2015-10-04 12:04:12 +00001896 case MMC_TIMING_UHS_DDR50:
Russell King4b6f37d2014-04-25 12:59:36 +01001897 break;
Girish K S069c9f12012-01-06 09:56:39 +05301898
Russell King4b6f37d2014-04-25 12:59:36 +01001899 case MMC_TIMING_UHS_SDR50:
Adrian Hunter4228b212016-04-20 09:24:03 +03001900 if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
Russell King4b6f37d2014-04-25 12:59:36 +01001901 break;
1902 /* FALLTHROUGH */
1903
1904 default:
Adrian Hunterd519c862014-12-05 19:25:29 +02001905 goto out_unlock;
Arindam Nathb513ea22011-05-05 12:19:04 +05301906 }
1907
Dong Aisheng45251812013-09-13 19:11:30 +08001908 if (host->ops->platform_execute_tuning) {
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001909 spin_unlock_irqrestore(&host->lock, flags);
Dong Aisheng45251812013-09-13 19:11:30 +08001910 err = host->ops->platform_execute_tuning(host, opcode);
Dong Aisheng45251812013-09-13 19:11:30 +08001911 return err;
1912 }
1913
Russell King4b6f37d2014-04-25 12:59:36 +01001914 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1915 ctrl |= SDHCI_CTRL_EXEC_TUNING;
Vincent Yang67d0d042015-01-20 16:05:16 +08001916 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
1917 ctrl |= SDHCI_CTRL_TUNED_CLK;
Arindam Nathb513ea22011-05-05 12:19:04 +05301918 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1919
1920 /*
1921 * As per the Host Controller spec v3.00, tuning command
1922 * generates Buffer Read Ready interrupt, so enable that.
1923 *
1924 * Note: The spec clearly says that when tuning sequence
1925 * is being performed, the controller does not generate
1926 * interrupts other than Buffer Read Ready interrupt. But
1927 * to make sure we don't hit a controller bug, we _only_
1928 * enable Buffer Read Ready interrupt here.
1929 */
Russell Kingb537f942014-04-25 12:56:01 +01001930 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
1931 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
Arindam Nathb513ea22011-05-05 12:19:04 +05301932
1933 /*
1934 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
Simon Horman1473bdd2016-05-13 13:24:31 +09001935 * of loops reaches 40 times.
Arindam Nathb513ea22011-05-05 12:19:04 +05301936 */
Arindam Nathb513ea22011-05-05 12:19:04 +05301937 do {
1938 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001939 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301940
Girish K S069c9f12012-01-06 09:56:39 +05301941 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301942 cmd.arg = 0;
1943 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1944 cmd.retries = 0;
1945 cmd.data = NULL;
1946 cmd.error = 0;
1947
Al Cooper7ce45e92014-05-09 11:34:07 -04001948 if (tuning_loop_counter-- == 0)
1949 break;
1950
Arindam Nathb513ea22011-05-05 12:19:04 +05301951 mrq.cmd = &cmd;
1952 host->mrq = &mrq;
1953
1954 /*
1955 * In response to CMD19, the card sends 64 bytes of tuning
1956 * block to the Host Controller. So we set the block size
1957 * to 64 here.
1958 */
Girish K S069c9f12012-01-06 09:56:39 +05301959 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1960 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1961 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1962 SDHCI_BLOCK_SIZE);
1963 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1964 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1965 SDHCI_BLOCK_SIZE);
1966 } else {
1967 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1968 SDHCI_BLOCK_SIZE);
1969 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301970
1971 /*
1972 * The tuning block is sent by the card to the host controller.
1973 * So we set the TRNS_READ bit in the Transfer Mode register.
1974 * This also takes care of setting DMA Enable and Multi Block
1975 * Select in the same register to 0.
1976 */
1977 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1978
1979 sdhci_send_command(host, &cmd);
1980
1981 host->cmd = NULL;
1982 host->mrq = NULL;
1983
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001984 spin_unlock_irqrestore(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301985 /* Wait for Buffer Read Ready interrupt */
1986 wait_event_interruptible_timeout(host->buf_ready_int,
1987 (host->tuning_done == 1),
1988 msecs_to_jiffies(50));
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001989 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301990
1991 if (!host->tuning_done) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001992 pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
Arindam Nathb513ea22011-05-05 12:19:04 +05301993 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1994 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1995 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1996 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1997
1998 err = -EIO;
1999 goto out;
2000 }
2001
2002 host->tuning_done = 0;
2003
2004 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Nick Sanders197160d2014-05-06 18:52:38 -07002005
2006 /* eMMC spec does not require a delay between tuning cycles */
2007 if (opcode == MMC_SEND_TUNING_BLOCK)
2008 mdelay(1);
Arindam Nathb513ea22011-05-05 12:19:04 +05302009 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
2010
2011 /*
2012 * The Host Driver has exhausted the maximum number of loops allowed,
2013 * so use fixed sampling frequency.
2014 */
Al Cooper7ce45e92014-05-09 11:34:07 -04002015 if (tuning_loop_counter < 0) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302016 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2017 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Al Cooper7ce45e92014-05-09 11:34:07 -04002018 }
2019 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002020 pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
Dong Aisheng114f2bf2013-10-18 19:48:45 +08002021 err = -EIO;
Arindam Nathb513ea22011-05-05 12:19:04 +05302022 }
2023
2024out:
Adrian Hunter38e40bf2014-12-05 19:25:30 +02002025 if (tuning_count) {
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002026 /*
2027 * In case tuning fails, host controllers which support
2028 * re-tuning can try tuning again at a later time, when the
2029 * re-tuning timer expires. So for these controllers, we
2030 * return 0. Since there might be other controllers who do not
2031 * have this capability, we return error for them.
2032 */
2033 err = 0;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302034 }
2035
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002036 host->mmc->retune_period = err ? 0 : tuning_count;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302037
Russell Kingb537f942014-04-25 12:56:01 +01002038 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2039 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunterd519c862014-12-05 19:25:29 +02002040out_unlock:
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002041 spin_unlock_irqrestore(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05302042 return err;
2043}
2044
Adrian Huntercb849642015-02-06 14:12:59 +02002045static int sdhci_select_drive_strength(struct mmc_card *card,
2046 unsigned int max_dtr, int host_drv,
2047 int card_drv, int *drv_type)
2048{
2049 struct sdhci_host *host = mmc_priv(card->host);
2050
2051 if (!host->ops->select_drive_strength)
2052 return 0;
2053
2054 return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
2055 card_drv, drv_type);
2056}
Kevin Liu52983382013-01-31 11:31:37 +08002057
2058static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302059{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302060 /* Host Controller v3.00 defines preset value registers */
2061 if (host->version < SDHCI_SPEC_300)
2062 return;
2063
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302064 /*
2065 * We only enable or disable Preset Value if they are not already
2066 * enabled or disabled respectively. Otherwise, we bail out.
2067 */
Russell Kingda91a8f2014-04-25 13:00:12 +01002068 if (host->preset_enabled != enable) {
2069 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2070
2071 if (enable)
2072 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2073 else
2074 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2075
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302076 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Russell Kingda91a8f2014-04-25 13:00:12 +01002077
2078 if (enable)
2079 host->flags |= SDHCI_PV_ENABLED;
2080 else
2081 host->flags &= ~SDHCI_PV_ENABLED;
2082
2083 host->preset_enabled = enable;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302084 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002085}
2086
Haibo Chen348487c2014-12-09 17:04:05 +08002087static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2088 int err)
2089{
2090 struct sdhci_host *host = mmc_priv(mmc);
2091 struct mmc_data *data = mrq->data;
2092
Russell Kingf48f0392016-01-26 13:40:32 +00002093 if (data->host_cookie != COOKIE_UNMAPPED)
Russell King771a3dc2016-01-26 13:40:53 +00002094 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2095 data->flags & MMC_DATA_WRITE ?
2096 DMA_TO_DEVICE : DMA_FROM_DEVICE);
2097
2098 data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002099}
2100
Haibo Chen348487c2014-12-09 17:04:05 +08002101static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
2102 bool is_first_req)
2103{
2104 struct sdhci_host *host = mmc_priv(mmc);
2105
Haibo Chend31911b2015-08-25 10:02:11 +08002106 mrq->data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002107
2108 if (host->flags & SDHCI_REQ_USE_DMA)
Russell King94538e52016-01-26 13:40:37 +00002109 sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
Haibo Chen348487c2014-12-09 17:04:05 +08002110}
2111
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002112static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002113{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002114 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002115 unsigned long flags;
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002116 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002117
Christian Daudt722e1282013-06-20 14:26:36 -07002118 /* First check if client has provided their own card event */
2119 if (host->ops->card_event)
2120 host->ops->card_event(host);
2121
Adrian Hunterd3940f22016-06-29 16:24:14 +03002122 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002123
Pierre Ossmand129bce2006-03-24 03:18:17 -08002124 spin_lock_irqsave(&host->lock, flags);
2125
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002126 /* Check host->mrq first in case we are runtime suspended */
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002127 if (host->mrq && !present) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302128 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002129 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302130 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002131 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002132
Russell King03231f92014-04-25 12:57:12 +01002133 sdhci_do_reset(host, SDHCI_RESET_CMD);
2134 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002135
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002136 host->mrq->cmd->error = -ENOMEDIUM;
2137 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002138 }
2139
2140 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002141}
2142
2143static const struct mmc_host_ops sdhci_ops = {
2144 .request = sdhci_request,
Haibo Chen348487c2014-12-09 17:04:05 +08002145 .post_req = sdhci_post_req,
2146 .pre_req = sdhci_pre_req,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002147 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002148 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002149 .get_ro = sdhci_get_ro,
2150 .hw_reset = sdhci_hw_reset,
2151 .enable_sdio_irq = sdhci_enable_sdio_irq,
2152 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002153 .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002154 .execute_tuning = sdhci_execute_tuning,
Adrian Huntercb849642015-02-06 14:12:59 +02002155 .select_drive_strength = sdhci_select_drive_strength,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002156 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002157 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002158};
2159
2160/*****************************************************************************\
2161 * *
2162 * Tasklets *
2163 * *
2164\*****************************************************************************/
2165
Pierre Ossmand129bce2006-03-24 03:18:17 -08002166static void sdhci_tasklet_finish(unsigned long param)
2167{
2168 struct sdhci_host *host;
2169 unsigned long flags;
2170 struct mmc_request *mrq;
2171
2172 host = (struct sdhci_host*)param;
2173
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002174 spin_lock_irqsave(&host->lock, flags);
2175
Chris Ball0c9c99a2011-04-27 17:35:31 -04002176 /*
2177 * If this tasklet gets rescheduled while running, it will
2178 * be run again afterwards but without any active request.
2179 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002180 if (!host->mrq) {
2181 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002182 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002183 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002184
2185 del_timer(&host->timer);
2186
2187 mrq = host->mrq;
2188
Pierre Ossmand129bce2006-03-24 03:18:17 -08002189 /*
Russell King054cedf2016-01-26 13:40:42 +00002190 * Always unmap the data buffers if they were mapped by
2191 * sdhci_prepare_data() whenever we finish with a request.
2192 * This avoids leaking DMA mappings on error.
2193 */
2194 if (host->flags & SDHCI_REQ_USE_DMA) {
2195 struct mmc_data *data = mrq->data;
2196
2197 if (data && data->host_cookie == COOKIE_MAPPED) {
2198 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2199 (data->flags & MMC_DATA_READ) ?
2200 DMA_FROM_DEVICE : DMA_TO_DEVICE);
2201 data->host_cookie = COOKIE_UNMAPPED;
2202 }
2203 }
2204
2205 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002206 * The controller needs a reset of internal state machines
2207 * upon error conditions.
2208 */
Pierre Ossman1e728592008-04-16 19:13:13 +02002209 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01002210 ((mrq->cmd && mrq->cmd->error) ||
Andrew Gabbasovfce9d332014-10-01 07:14:08 -05002211 (mrq->sbc && mrq->sbc->error) ||
2212 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
2213 (mrq->data->stop && mrq->data->stop->error))) ||
2214 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002215
2216 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002217 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002218 /* This is to force an update */
Russell King17710592014-04-25 12:58:55 +01002219 host->ops->set_clock(host, host->clock);
Pierre Ossman645289d2006-06-30 02:22:33 -07002220
2221 /* Spec says we should do both at the same time, but Ricoh
2222 controllers do not like that. */
Russell King03231f92014-04-25 12:57:12 +01002223 sdhci_do_reset(host, SDHCI_RESET_CMD);
2224 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002225 }
2226
2227 host->mrq = NULL;
2228 host->cmd = NULL;
2229 host->data = NULL;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002230 host->data_cmd = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002231
Adrian Hunter061d17a2016-04-12 14:25:09 +03002232 sdhci_led_deactivate(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002233
Pierre Ossman5f25a662006-10-04 02:15:39 -07002234 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002235 spin_unlock_irqrestore(&host->lock, flags);
2236
2237 mmc_request_done(host->mmc, mrq);
2238}
2239
2240static void sdhci_timeout_timer(unsigned long data)
2241{
2242 struct sdhci_host *host;
2243 unsigned long flags;
2244
2245 host = (struct sdhci_host*)data;
2246
2247 spin_lock_irqsave(&host->lock, flags);
2248
2249 if (host->mrq) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002250 pr_err("%s: Timeout waiting for hardware interrupt.\n",
2251 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002252 sdhci_dumpregs(host);
2253
2254 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002255 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002256 sdhci_finish_data(host);
2257 } else {
2258 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002259 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002260 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002261 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002262
2263 tasklet_schedule(&host->finish_tasklet);
2264 }
2265 }
2266
Pierre Ossman5f25a662006-10-04 02:15:39 -07002267 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002268 spin_unlock_irqrestore(&host->lock, flags);
2269}
2270
2271/*****************************************************************************\
2272 * *
2273 * Interrupt handling *
2274 * *
2275\*****************************************************************************/
2276
Adrian Hunter61541392014-09-24 10:27:27 +03002277static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002278{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002279 if (!host->cmd) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002280 pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
2281 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002282 sdhci_dumpregs(host);
2283 return;
2284 }
2285
Russell Kingec014cb2016-01-26 13:39:39 +00002286 if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
2287 SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
2288 if (intmask & SDHCI_INT_TIMEOUT)
2289 host->cmd->error = -ETIMEDOUT;
2290 else
2291 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002292
Russell King71fcbda2016-01-26 13:39:45 +00002293 /*
2294 * If this command initiates a data phase and a response
2295 * CRC error is signalled, the card can start transferring
2296 * data - the card may have received the command without
2297 * error. We must not terminate the mmc_request early.
2298 *
2299 * If the card did not receive the command or returned an
2300 * error which prevented it sending data, the data phase
2301 * will time out.
2302 */
2303 if (host->cmd->data &&
2304 (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
2305 SDHCI_INT_CRC) {
2306 host->cmd = NULL;
2307 return;
2308 }
2309
Pierre Ossmand129bce2006-03-24 03:18:17 -08002310 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002311 return;
2312 }
2313
Adrian Hunter6bde8682016-06-29 16:24:20 +03002314 if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
2315 !(host->cmd->flags & MMC_RSP_BUSY) && !host->data &&
2316 host->cmd->opcode == MMC_STOP_TRANSMISSION)
Adrian Hunter61541392014-09-24 10:27:27 +03002317 *mask &= ~SDHCI_INT_DATA_END;
Pierre Ossmane8095172008-07-25 01:09:08 +02002318
2319 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002320 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002321}
2322
George G. Davis0957c332010-02-18 12:32:12 -05002323#ifdef CONFIG_MMC_DEBUG
Adrian Hunter08621b12014-11-04 12:42:38 +02002324static void sdhci_adma_show_error(struct sdhci_host *host)
Ben Dooks6882a8c2009-06-14 13:52:38 +01002325{
2326 const char *name = mmc_hostname(host->mmc);
Adrian Hunter1c3d5f62014-11-04 12:42:41 +02002327 void *desc = host->adma_table;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002328
2329 sdhci_dumpregs(host);
2330
2331 while (true) {
Adrian Huntere57a5f62014-11-04 12:42:46 +02002332 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002333
Adrian Huntere57a5f62014-11-04 12:42:46 +02002334 if (host->flags & SDHCI_USE_64_BIT_DMA)
2335 DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
2336 name, desc, le32_to_cpu(dma_desc->addr_hi),
2337 le32_to_cpu(dma_desc->addr_lo),
2338 le16_to_cpu(dma_desc->len),
2339 le16_to_cpu(dma_desc->cmd));
2340 else
2341 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2342 name, desc, le32_to_cpu(dma_desc->addr_lo),
2343 le16_to_cpu(dma_desc->len),
2344 le16_to_cpu(dma_desc->cmd));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002345
Adrian Hunter76fe3792014-11-04 12:42:42 +02002346 desc += host->desc_sz;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002347
Adrian Hunter05452302014-11-04 12:42:45 +02002348 if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
Ben Dooks6882a8c2009-06-14 13:52:38 +01002349 break;
2350 }
2351}
2352#else
Adrian Hunter08621b12014-11-04 12:42:38 +02002353static void sdhci_adma_show_error(struct sdhci_host *host) { }
Ben Dooks6882a8c2009-06-14 13:52:38 +01002354#endif
2355
Pierre Ossmand129bce2006-03-24 03:18:17 -08002356static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2357{
Girish K S069c9f12012-01-06 09:56:39 +05302358 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002359
Arindam Nathb513ea22011-05-05 12:19:04 +05302360 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2361 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302362 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2363 if (command == MMC_SEND_TUNING_BLOCK ||
2364 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302365 host->tuning_done = 1;
2366 wake_up(&host->buf_ready_int);
2367 return;
2368 }
2369 }
2370
Pierre Ossmand129bce2006-03-24 03:18:17 -08002371 if (!host->data) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002372 struct mmc_command *data_cmd = host->data_cmd;
2373
2374 if (data_cmd)
2375 host->data_cmd = NULL;
2376
Pierre Ossmand129bce2006-03-24 03:18:17 -08002377 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002378 * The "data complete" interrupt is also used to
2379 * indicate that a busy state has ended. See comment
2380 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002381 */
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002382 if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002383 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002384 data_cmd->error = -ETIMEDOUT;
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002385 tasklet_schedule(&host->finish_tasklet);
2386 return;
2387 }
Pierre Ossmane8095172008-07-25 01:09:08 +02002388 if (intmask & SDHCI_INT_DATA_END) {
Chanho Mine99783a2014-08-30 12:40:40 +09002389 /*
2390 * Some cards handle busy-end interrupt
2391 * before the command completed, so make
2392 * sure we do things in the proper order.
2393 */
Adrian Hunterea968022016-06-29 16:24:24 +03002394 if (host->cmd == data_cmd)
2395 return;
2396
2397 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002398 return;
2399 }
2400 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002401
Marek Vasut2e4456f2015-11-18 10:47:02 +01002402 pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
2403 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002404 sdhci_dumpregs(host);
2405
2406 return;
2407 }
2408
2409 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002410 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002411 else if (intmask & SDHCI_INT_DATA_END_BIT)
2412 host->data->error = -EILSEQ;
2413 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2414 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2415 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002416 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002417 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302418 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Adrian Hunter08621b12014-11-04 12:42:38 +02002419 sdhci_adma_show_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002420 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002421 if (host->ops->adma_workaround)
2422 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002423 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002424
Pierre Ossman17b04292007-07-22 22:18:46 +02002425 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002426 sdhci_finish_data(host);
2427 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002428 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002429 sdhci_transfer_pio(host);
2430
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002431 /*
2432 * We currently don't do anything fancy with DMA
2433 * boundaries, but as we can't disable the feature
2434 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002435 *
2436 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2437 * should return a valid address to continue from, but as
2438 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002439 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002440 if (intmask & SDHCI_INT_DMA_END) {
2441 u32 dmastart, dmanow;
2442 dmastart = sg_dma_address(host->data->sg);
2443 dmanow = dmastart + host->data->bytes_xfered;
2444 /*
2445 * Force update to the next DMA block boundary.
2446 */
2447 dmanow = (dmanow &
2448 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2449 SDHCI_DEFAULT_BOUNDARY_SIZE;
2450 host->data->bytes_xfered = dmanow - dmastart;
2451 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2452 " next 0x%08x\n",
2453 mmc_hostname(host->mmc), dmastart,
2454 host->data->bytes_xfered, dmanow);
2455 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2456 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002457
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002458 if (intmask & SDHCI_INT_DATA_END) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002459 if (host->cmd == host->data_cmd) {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002460 /*
2461 * Data managed to finish before the
2462 * command completed. Make sure we do
2463 * things in the proper order.
2464 */
2465 host->data_early = 1;
2466 } else {
2467 sdhci_finish_data(host);
2468 }
2469 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002470 }
2471}
2472
David Howells7d12e782006-10-05 14:55:46 +01002473static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002474{
Russell King781e9892014-04-25 12:55:46 +01002475 irqreturn_t result = IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002476 struct sdhci_host *host = dev_id;
Russell King41005002014-04-25 12:55:36 +01002477 u32 intmask, mask, unexpected = 0;
Russell King781e9892014-04-25 12:55:46 +01002478 int max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002479
2480 spin_lock(&host->lock);
2481
Russell Kingbe138552014-04-25 12:55:56 +01002482 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002483 spin_unlock(&host->lock);
Adrian Hunter655bca72014-03-11 10:09:36 +02002484 return IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002485 }
2486
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002487 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Mark Lord62df67a52007-03-06 13:30:13 +01002488 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002489 result = IRQ_NONE;
2490 goto out;
2491 }
2492
Russell King41005002014-04-25 12:55:36 +01002493 do {
2494 /* Clear selected interrupts. */
2495 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2496 SDHCI_INT_BUS_POWER);
2497 sdhci_writel(host, mask, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002498
Russell King41005002014-04-25 12:55:36 +01002499 DBG("*** %s got interrupt: 0x%08x\n",
2500 mmc_hostname(host->mmc), intmask);
2501
2502 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2503 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2504 SDHCI_CARD_PRESENT;
2505
2506 /*
2507 * There is a observation on i.mx esdhc. INSERT
2508 * bit will be immediately set again when it gets
2509 * cleared, if a card is inserted. We have to mask
2510 * the irq to prevent interrupt storm which will
2511 * freeze the system. And the REMOVE gets the
2512 * same situation.
2513 *
2514 * More testing are needed here to ensure it works
2515 * for other platforms though.
2516 */
Russell Kingb537f942014-04-25 12:56:01 +01002517 host->ier &= ~(SDHCI_INT_CARD_INSERT |
2518 SDHCI_INT_CARD_REMOVE);
2519 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
2520 SDHCI_INT_CARD_INSERT;
2521 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2522 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell King41005002014-04-25 12:55:36 +01002523
2524 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2525 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Russell King3560db82014-04-25 12:55:51 +01002526
2527 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2528 SDHCI_INT_CARD_REMOVE);
2529 result = IRQ_WAKE_THREAD;
Russell King41005002014-04-25 12:55:36 +01002530 }
2531
2532 if (intmask & SDHCI_INT_CMD_MASK)
Adrian Hunter61541392014-09-24 10:27:27 +03002533 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
2534 &intmask);
Russell King41005002014-04-25 12:55:36 +01002535
2536 if (intmask & SDHCI_INT_DATA_MASK)
2537 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2538
2539 if (intmask & SDHCI_INT_BUS_POWER)
2540 pr_err("%s: Card is consuming too much power!\n",
2541 mmc_hostname(host->mmc));
2542
Russell King781e9892014-04-25 12:55:46 +01002543 if (intmask & SDHCI_INT_CARD_INT) {
2544 sdhci_enable_sdio_irq_nolock(host, false);
2545 host->thread_isr |= SDHCI_INT_CARD_INT;
2546 result = IRQ_WAKE_THREAD;
2547 }
Russell King41005002014-04-25 12:55:36 +01002548
2549 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2550 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2551 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2552 SDHCI_INT_CARD_INT);
2553
2554 if (intmask) {
2555 unexpected |= intmask;
2556 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2557 }
2558
Russell King781e9892014-04-25 12:55:46 +01002559 if (result == IRQ_NONE)
2560 result = IRQ_HANDLED;
Russell King41005002014-04-25 12:55:36 +01002561
2562 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Russell King41005002014-04-25 12:55:36 +01002563 } while (intmask && --max_loops);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002564out:
2565 spin_unlock(&host->lock);
2566
Alexander Stein6379b232012-03-14 09:52:10 +01002567 if (unexpected) {
2568 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2569 mmc_hostname(host->mmc), unexpected);
2570 sdhci_dumpregs(host);
2571 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002572
Pierre Ossmand129bce2006-03-24 03:18:17 -08002573 return result;
2574}
2575
Russell King781e9892014-04-25 12:55:46 +01002576static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2577{
2578 struct sdhci_host *host = dev_id;
2579 unsigned long flags;
2580 u32 isr;
2581
2582 spin_lock_irqsave(&host->lock, flags);
2583 isr = host->thread_isr;
2584 host->thread_isr = 0;
2585 spin_unlock_irqrestore(&host->lock, flags);
2586
Russell King3560db82014-04-25 12:55:51 +01002587 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Adrian Hunterd3940f22016-06-29 16:24:14 +03002588 struct mmc_host *mmc = host->mmc;
2589
2590 mmc->ops->card_event(mmc);
2591 mmc_detect_change(mmc, msecs_to_jiffies(200));
Russell King3560db82014-04-25 12:55:51 +01002592 }
2593
Russell King781e9892014-04-25 12:55:46 +01002594 if (isr & SDHCI_INT_CARD_INT) {
2595 sdio_run_irqs(host->mmc);
2596
2597 spin_lock_irqsave(&host->lock, flags);
2598 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2599 sdhci_enable_sdio_irq_nolock(host, true);
2600 spin_unlock_irqrestore(&host->lock, flags);
2601 }
2602
2603 return isr ? IRQ_HANDLED : IRQ_NONE;
2604}
2605
Pierre Ossmand129bce2006-03-24 03:18:17 -08002606/*****************************************************************************\
2607 * *
2608 * Suspend/resume *
2609 * *
2610\*****************************************************************************/
2611
2612#ifdef CONFIG_PM
Ludovic Desroches84d62602016-05-13 15:16:02 +02002613/*
2614 * To enable wakeup events, the corresponding events have to be enabled in
2615 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
2616 * Table' in the SD Host Controller Standard Specification.
2617 * It is useless to restore SDHCI_INT_ENABLE state in
2618 * sdhci_disable_irq_wakeups() since it will be set by
2619 * sdhci_enable_card_detection() or sdhci_init().
2620 */
Kevin Liuad080d72013-01-05 17:21:33 +08002621void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2622{
2623 u8 val;
2624 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2625 | SDHCI_WAKE_ON_INT;
Ludovic Desroches84d62602016-05-13 15:16:02 +02002626 u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2627 SDHCI_INT_CARD_INT;
Kevin Liuad080d72013-01-05 17:21:33 +08002628
2629 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2630 val |= mask ;
2631 /* Avoid fake wake up */
Ludovic Desroches84d62602016-05-13 15:16:02 +02002632 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
Kevin Liuad080d72013-01-05 17:21:33 +08002633 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
Ludovic Desroches84d62602016-05-13 15:16:02 +02002634 irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2635 }
Kevin Liuad080d72013-01-05 17:21:33 +08002636 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
Ludovic Desroches84d62602016-05-13 15:16:02 +02002637 sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002638}
2639EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2640
Fabio Estevam0b10f472014-08-30 14:53:13 -03002641static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
Kevin Liuad080d72013-01-05 17:21:33 +08002642{
2643 u8 val;
2644 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2645 | SDHCI_WAKE_ON_INT;
2646
2647 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2648 val &= ~mask;
2649 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2650}
Pierre Ossmand129bce2006-03-24 03:18:17 -08002651
Manuel Lauss29495aa2011-11-03 11:09:45 +01002652int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002653{
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002654 sdhci_disable_card_detection(host);
2655
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002656 mmc_retune_timer_stop(host->mmc);
2657 mmc_retune_needed(host->mmc);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302658
Kevin Liuad080d72013-01-05 17:21:33 +08002659 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell Kingb537f942014-04-25 12:56:01 +01002660 host->ier = 0;
2661 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
2662 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002663 free_irq(host->irq, host);
2664 } else {
2665 sdhci_enable_irq_wakeups(host);
2666 enable_irq_wake(host->irq);
2667 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002668 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002669}
2670
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002671EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002672
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002673int sdhci_resume_host(struct sdhci_host *host)
2674{
Adrian Hunterd3940f22016-06-29 16:24:14 +03002675 struct mmc_host *mmc = host->mmc;
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002676 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002677
Richard Röjforsa13abc72009-09-22 16:45:30 -07002678 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002679 if (host->ops->enable_dma)
2680 host->ops->enable_dma(host);
2681 }
2682
Adrian Hunter6308d292012-02-07 14:48:54 +02002683 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2684 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2685 /* Card keeps power but host controller does not */
2686 sdhci_init(host, 0);
2687 host->pwr = 0;
2688 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +03002689 mmc->ops->set_ios(mmc, &mmc->ios);
Adrian Hunter6308d292012-02-07 14:48:54 +02002690 } else {
2691 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2692 mmiowb();
2693 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002694
Haibo Chen14a7b41642015-09-15 18:32:58 +08002695 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2696 ret = request_threaded_irq(host->irq, sdhci_irq,
2697 sdhci_thread_irq, IRQF_SHARED,
2698 mmc_hostname(host->mmc), host);
2699 if (ret)
2700 return ret;
2701 } else {
2702 sdhci_disable_irq_wakeups(host);
2703 disable_irq_wake(host->irq);
2704 }
2705
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002706 sdhci_enable_card_detection(host);
2707
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002708 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002709}
2710
2711EXPORT_SYMBOL_GPL(sdhci_resume_host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002712
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002713int sdhci_runtime_suspend_host(struct sdhci_host *host)
2714{
2715 unsigned long flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002716
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002717 mmc_retune_timer_stop(host->mmc);
2718 mmc_retune_needed(host->mmc);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002719
2720 spin_lock_irqsave(&host->lock, flags);
Russell Kingb537f942014-04-25 12:56:01 +01002721 host->ier &= SDHCI_INT_CARD_INT;
2722 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2723 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002724 spin_unlock_irqrestore(&host->lock, flags);
2725
Russell King781e9892014-04-25 12:55:46 +01002726 synchronize_hardirq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002727
2728 spin_lock_irqsave(&host->lock, flags);
2729 host->runtime_suspended = true;
2730 spin_unlock_irqrestore(&host->lock, flags);
2731
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002732 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002733}
2734EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2735
2736int sdhci_runtime_resume_host(struct sdhci_host *host)
2737{
Adrian Hunterd3940f22016-06-29 16:24:14 +03002738 struct mmc_host *mmc = host->mmc;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002739 unsigned long flags;
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002740 int host_flags = host->flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002741
2742 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2743 if (host->ops->enable_dma)
2744 host->ops->enable_dma(host);
2745 }
2746
2747 sdhci_init(host, 0);
2748
2749 /* Force clock and power re-program */
2750 host->pwr = 0;
2751 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +03002752 mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
2753 mmc->ops->set_ios(mmc, &mmc->ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002754
Kevin Liu52983382013-01-31 11:31:37 +08002755 if ((host_flags & SDHCI_PV_ENABLED) &&
2756 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2757 spin_lock_irqsave(&host->lock, flags);
2758 sdhci_enable_preset_value(host, true);
2759 spin_unlock_irqrestore(&host->lock, flags);
2760 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002761
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002762 spin_lock_irqsave(&host->lock, flags);
2763
2764 host->runtime_suspended = false;
2765
2766 /* Enable SDIO IRQ */
Russell Kingef104332014-04-25 12:55:41 +01002767 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002768 sdhci_enable_sdio_irq_nolock(host, true);
2769
2770 /* Enable Card Detection */
2771 sdhci_enable_card_detection(host);
2772
2773 spin_unlock_irqrestore(&host->lock, flags);
2774
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002775 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002776}
2777EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2778
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01002779#endif /* CONFIG_PM */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002780
Pierre Ossmand129bce2006-03-24 03:18:17 -08002781/*****************************************************************************\
2782 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002783 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002784 * *
2785\*****************************************************************************/
2786
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002787struct sdhci_host *sdhci_alloc_host(struct device *dev,
2788 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002789{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002790 struct mmc_host *mmc;
2791 struct sdhci_host *host;
2792
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002793 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002794
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002795 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002796 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002797 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002798
2799 host = mmc_priv(mmc);
2800 host->mmc = mmc;
Adrian Hunterbf60e592016-02-09 16:12:35 +02002801 host->mmc_host_ops = sdhci_ops;
2802 mmc->ops = &host->mmc_host_ops;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002803
Adrian Hunter8cb851a2016-06-29 16:24:16 +03002804 host->flags = SDHCI_SIGNALING_330;
2805
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002806 return host;
2807}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002808
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002809EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002810
Alexandre Courbot7b913692016-03-07 11:07:55 +09002811static int sdhci_set_dma_mask(struct sdhci_host *host)
2812{
2813 struct mmc_host *mmc = host->mmc;
2814 struct device *dev = mmc_dev(mmc);
2815 int ret = -EINVAL;
2816
2817 if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
2818 host->flags &= ~SDHCI_USE_64_BIT_DMA;
2819
2820 /* Try 64-bit mask if hardware is capable of it */
2821 if (host->flags & SDHCI_USE_64_BIT_DMA) {
2822 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
2823 if (ret) {
2824 pr_warn("%s: Failed to set 64-bit DMA mask.\n",
2825 mmc_hostname(mmc));
2826 host->flags &= ~SDHCI_USE_64_BIT_DMA;
2827 }
2828 }
2829
2830 /* 32-bit mask as default & fallback */
2831 if (ret) {
2832 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
2833 if (ret)
2834 pr_warn("%s: Failed to set 32-bit DMA mask.\n",
2835 mmc_hostname(mmc));
2836 }
2837
2838 return ret;
2839}
2840
Adrian Hunter6132a3b2016-06-29 16:24:18 +03002841void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
2842{
2843 u16 v;
2844
2845 if (host->read_caps)
2846 return;
2847
2848 host->read_caps = true;
2849
2850 if (debug_quirks)
2851 host->quirks = debug_quirks;
2852
2853 if (debug_quirks2)
2854 host->quirks2 = debug_quirks2;
2855
2856 sdhci_do_reset(host, SDHCI_RESET_ALL);
2857
2858 v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
2859 host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
2860
2861 if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
2862 return;
2863
2864 host->caps = caps ? *caps : sdhci_readl(host, SDHCI_CAPABILITIES);
2865
2866 if (host->version < SDHCI_SPEC_300)
2867 return;
2868
2869 host->caps1 = caps1 ? *caps1 : sdhci_readl(host, SDHCI_CAPABILITIES_1);
2870}
2871EXPORT_SYMBOL_GPL(__sdhci_read_caps);
2872
Adrian Hunter52f53362016-06-29 16:24:15 +03002873int sdhci_setup_host(struct sdhci_host *host)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002874{
2875 struct mmc_host *mmc;
Arindam Nathf2119df2011-05-05 12:18:57 +05302876 u32 max_current_caps;
2877 unsigned int ocr_avail;
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03002878 unsigned int override_timeout_clk;
Dong Aisheng59241752015-07-22 20:53:07 +08002879 u32 max_clk;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002880 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002881
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002882 WARN_ON(host == NULL);
2883 if (host == NULL)
2884 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002885
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002886 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002887
Adrian Hunter6132a3b2016-06-29 16:24:18 +03002888 sdhci_read_caps(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002889
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03002890 override_timeout_clk = host->timeout_clk;
2891
Zhangfei Gao85105c52010-08-06 07:10:01 +08002892 if (host->version > SDHCI_SPEC_300) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002893 pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
2894 mmc_hostname(mmc), host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002895 }
2896
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002897 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002898 host->flags |= SDHCI_USE_SDMA;
Adrian Hunter28da3582016-06-29 16:24:17 +03002899 else if (!(host->caps & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002900 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002901 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002902 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002903
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002904 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002905 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002906 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002907 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002908 }
2909
Arindam Nathf2119df2011-05-05 12:18:57 +05302910 if ((host->version >= SDHCI_SPEC_200) &&
Adrian Hunter28da3582016-06-29 16:24:17 +03002911 (host->caps & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002912 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002913
2914 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2915 (host->flags & SDHCI_USE_ADMA)) {
2916 DBG("Disabling ADMA as it is marked broken\n");
2917 host->flags &= ~SDHCI_USE_ADMA;
2918 }
2919
Adrian Huntere57a5f62014-11-04 12:42:46 +02002920 /*
2921 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
2922 * and *must* do 64-bit DMA. A driver has the opportunity to change
2923 * that during the first call to ->enable_dma(). Similarly
2924 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
2925 * implement.
2926 */
Adrian Hunter28da3582016-06-29 16:24:17 +03002927 if (host->caps & SDHCI_CAN_64BIT)
Adrian Huntere57a5f62014-11-04 12:42:46 +02002928 host->flags |= SDHCI_USE_64_BIT_DMA;
2929
Richard Röjforsa13abc72009-09-22 16:45:30 -07002930 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Alexandre Courbot7b913692016-03-07 11:07:55 +09002931 ret = sdhci_set_dma_mask(host);
2932
2933 if (!ret && host->ops->enable_dma)
2934 ret = host->ops->enable_dma(host);
2935
2936 if (ret) {
2937 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2938 mmc_hostname(mmc));
2939 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2940
2941 ret = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002942 }
2943 }
2944
Adrian Huntere57a5f62014-11-04 12:42:46 +02002945 /* SDMA does not support 64-bit DMA */
2946 if (host->flags & SDHCI_USE_64_BIT_DMA)
2947 host->flags &= ~SDHCI_USE_SDMA;
2948
Pierre Ossman2134a922008-06-28 18:28:51 +02002949 if (host->flags & SDHCI_USE_ADMA) {
Russell Kinge66e61c2016-01-26 13:39:55 +00002950 dma_addr_t dma;
2951 void *buf;
2952
Pierre Ossman2134a922008-06-28 18:28:51 +02002953 /*
Adrian Hunter76fe3792014-11-04 12:42:42 +02002954 * The DMA descriptor table size is calculated as the maximum
2955 * number of segments times 2, to allow for an alignment
2956 * descriptor for each segment, plus 1 for a nop end descriptor,
2957 * all multipled by the descriptor size.
Pierre Ossman2134a922008-06-28 18:28:51 +02002958 */
Adrian Huntere57a5f62014-11-04 12:42:46 +02002959 if (host->flags & SDHCI_USE_64_BIT_DMA) {
2960 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2961 SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002962 host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002963 } else {
2964 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2965 SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002966 host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002967 }
Russell Kinge66e61c2016-01-26 13:39:55 +00002968
Adrian Hunter04a5ae62015-11-26 14:00:49 +02002969 host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
Russell Kinge66e61c2016-01-26 13:39:55 +00002970 buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
2971 host->adma_table_sz, &dma, GFP_KERNEL);
2972 if (!buf) {
Joe Perches66061102014-09-12 14:56:56 -07002973 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
Pierre Ossman2134a922008-06-28 18:28:51 +02002974 mmc_hostname(mmc));
2975 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00002976 } else if ((dma + host->align_buffer_sz) &
2977 (SDHCI_ADMA2_DESC_ALIGN - 1)) {
Joe Perches66061102014-09-12 14:56:56 -07002978 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
2979 mmc_hostname(mmc));
Russell Kingd1e49f72014-04-25 12:58:34 +01002980 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00002981 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
2982 host->adma_table_sz, buf, dma);
2983 } else {
2984 host->align_buffer = buf;
2985 host->align_addr = dma;
Russell Kingedd63fc2016-01-26 13:39:50 +00002986
Russell Kinge66e61c2016-01-26 13:39:55 +00002987 host->adma_table = buf + host->align_buffer_sz;
2988 host->adma_addr = dma + host->align_buffer_sz;
2989 }
Pierre Ossman2134a922008-06-28 18:28:51 +02002990 }
2991
Pierre Ossman76591502008-07-21 00:32:11 +02002992 /*
2993 * If we use DMA, then it's up to the caller to set the DMA
2994 * mask, but PIO does not need the hw shim so we set a new
2995 * mask here in that case.
2996 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002997 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002998 host->dma_mask = DMA_BIT_MASK(64);
Markus Mayer4e743f12014-07-03 13:27:42 -07002999 mmc_dev(mmc)->dma_mask = &host->dma_mask;
Pierre Ossman76591502008-07-21 00:32:11 +02003000 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003001
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003002 if (host->version >= SDHCI_SPEC_300)
Adrian Hunter28da3582016-06-29 16:24:17 +03003003 host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003004 >> SDHCI_CLOCK_BASE_SHIFT;
3005 else
Adrian Hunter28da3582016-06-29 16:24:17 +03003006 host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003007 >> SDHCI_CLOCK_BASE_SHIFT;
3008
Pierre Ossmand129bce2006-03-24 03:18:17 -08003009 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07003010 if (host->max_clk == 0 || host->quirks &
3011 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03003012 if (!host->ops->get_max_clock) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003013 pr_err("%s: Hardware doesn't specify base clock frequency.\n",
3014 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003015 ret = -ENODEV;
3016 goto undma;
Ben Dooks4240ff02009-03-17 00:13:57 +03003017 }
3018 host->max_clk = host->ops->get_max_clock(host);
3019 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003020
3021 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05303022 * In case of Host Controller v3.00, find out whether clock
3023 * multiplier is supported.
3024 */
Adrian Hunter28da3582016-06-29 16:24:17 +03003025 host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
Arindam Nathc3ed3872011-05-05 12:19:06 +05303026 SDHCI_CLOCK_MUL_SHIFT;
3027
3028 /*
3029 * In case the value in Clock Multiplier is 0, then programmable
3030 * clock mode is not supported, otherwise the actual clock
3031 * multiplier is one more than the value of Clock Multiplier
3032 * in the Capabilities Register.
3033 */
3034 if (host->clk_mul)
3035 host->clk_mul += 1;
3036
3037 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003038 * Set host parameters.
3039 */
Dong Aisheng59241752015-07-22 20:53:07 +08003040 max_clk = host->max_clk;
3041
Marek Szyprowskice5f0362010-08-10 18:01:56 -07003042 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07003043 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05303044 else if (host->version >= SDHCI_SPEC_300) {
3045 if (host->clk_mul) {
3046 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
Dong Aisheng59241752015-07-22 20:53:07 +08003047 max_clk = host->max_clk * host->clk_mul;
Arindam Nathc3ed3872011-05-05 12:19:06 +05303048 } else
3049 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
3050 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04003051 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05003052
Adrian Hunterd310ae42016-04-12 14:25:07 +03003053 if (!mmc->f_max || mmc->f_max > max_clk)
Dong Aisheng59241752015-07-22 20:53:07 +08003054 mmc->f_max = max_clk;
3055
Aisheng Dong28aab052014-08-27 15:26:31 +08003056 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Adrian Hunter28da3582016-06-29 16:24:17 +03003057 host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
Aisheng Dong28aab052014-08-27 15:26:31 +08003058 SDHCI_TIMEOUT_CLK_SHIFT;
3059 if (host->timeout_clk == 0) {
3060 if (host->ops->get_timeout_clock) {
3061 host->timeout_clk =
3062 host->ops->get_timeout_clock(host);
3063 } else {
3064 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
3065 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003066 ret = -ENODEV;
3067 goto undma;
Aisheng Dong28aab052014-08-27 15:26:31 +08003068 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003069 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003070
Adrian Hunter28da3582016-06-29 16:24:17 +03003071 if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
Aisheng Dong28aab052014-08-27 15:26:31 +08003072 host->timeout_clk *= 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03003073
Adrian Hunter99513622016-03-07 13:33:55 +02003074 if (override_timeout_clk)
3075 host->timeout_clk = override_timeout_clk;
3076
Aisheng Dong28aab052014-08-27 15:26:31 +08003077 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
Aisheng Donga6ff5ae2014-08-27 15:26:27 +08003078 host->ops->get_max_timeout_count(host) : 1 << 27;
Aisheng Dong28aab052014-08-27 15:26:31 +08003079 mmc->max_busy_timeout /= host->timeout_clk;
3080 }
Adrian Hunter58d12462011-06-28 17:16:03 +03003081
Andrei Warkentine89d4562011-05-23 15:06:37 -05003082 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
Russell King781e9892014-04-25 12:55:46 +01003083 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
Andrei Warkentine89d4562011-05-23 15:06:37 -05003084
3085 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
3086 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003087
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003088 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04003089 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003090 ((host->flags & SDHCI_USE_ADMA) ||
Scott Branden3bfa6f02015-02-09 16:06:28 -08003091 !(host->flags & SDHCI_USE_SDMA)) &&
3092 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003093 host->flags |= SDHCI_AUTO_CMD23;
3094 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
3095 } else {
3096 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
3097 }
3098
Philip Rakity15ec4462010-11-19 16:48:39 -05003099 /*
3100 * A controller may support 8-bit width, but the board itself
3101 * might not have the pins brought out. Boards that support
3102 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
3103 * their platform code before calling sdhci_add_host(), and we
3104 * won't assume 8-bit width for hosts without that CAP.
3105 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003106 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05003107 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003108
Jerry Huang63ef5d82012-10-25 13:47:19 +08003109 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
3110 mmc->caps &= ~MMC_CAP_CMD23;
3111
Adrian Hunter28da3582016-06-29 16:24:17 +03003112 if (host->caps & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04003113 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01003114
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01003115 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Jaehoon Chung860951c2016-06-21 10:13:26 +09003116 mmc_card_is_removable(mmc) &&
Arnd Bergmann287980e2016-05-27 23:23:25 +02003117 mmc_gpio_get_cd(host->mmc) < 0)
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03003118 mmc->caps |= MMC_CAP_NEEDS_POLL;
3119
Tim Kryger3a48edc2014-06-13 10:13:56 -07003120 /* If there are external regulators, get them */
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003121 ret = mmc_regulator_get_supply(mmc);
3122 if (ret == -EPROBE_DEFER)
3123 goto undma;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003124
Philip Rakity6231f3d2012-07-23 15:56:23 -07003125 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003126 if (!IS_ERR(mmc->supply.vqmmc)) {
3127 ret = regulator_enable(mmc->supply.vqmmc);
3128 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3129 1950000))
Adrian Hunter28da3582016-06-29 16:24:17 +03003130 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
3131 SDHCI_SUPPORT_SDR50 |
3132 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04003133 if (ret) {
3134 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3135 mmc_hostname(mmc), ret);
Adrian Hunter4bb74312014-11-06 15:19:04 +02003136 mmc->supply.vqmmc = ERR_PTR(-EINVAL);
Chris Balla3361ab2013-03-11 17:51:53 -04003137 }
Kevin Liu8363c372012-11-17 17:55:51 -05003138 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07003139
Adrian Hunter28da3582016-06-29 16:24:17 +03003140 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
3141 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3142 SDHCI_SUPPORT_DDR50);
3143 }
Daniel Drake6a661802012-11-25 13:01:19 -05003144
Al Cooper4188bba2012-03-16 15:54:17 -04003145 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
Adrian Hunter28da3582016-06-29 16:24:17 +03003146 if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3147 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303148 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3149
3150 /* SDR104 supports also implies SDR50 support */
Adrian Hunter28da3582016-06-29 16:24:17 +03003151 if (host->caps1 & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303152 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003153 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3154 * field can be promoted to support HS200.
3155 */
Adrian Hunter549c0b12014-11-06 15:19:05 +02003156 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
David Cohen13868bf2013-10-29 10:58:26 -07003157 mmc->caps2 |= MMC_CAP2_HS200;
Adrian Hunter28da3582016-06-29 16:24:17 +03003158 } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303159 mmc->caps |= MMC_CAP_UHS_SDR50;
Adrian Hunter28da3582016-06-29 16:24:17 +03003160 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303161
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003162 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
Adrian Hunter28da3582016-06-29 16:24:17 +03003163 (host->caps1 & SDHCI_SUPPORT_HS400))
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003164 mmc->caps2 |= MMC_CAP2_HS400;
3165
Adrian Hunter549c0b12014-11-06 15:19:05 +02003166 if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
3167 (IS_ERR(mmc->supply.vqmmc) ||
3168 !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
3169 1300000)))
3170 mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
3171
Adrian Hunter28da3582016-06-29 16:24:17 +03003172 if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
3173 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303174 mmc->caps |= MMC_CAP_UHS_DDR50;
3175
Girish K S069c9f12012-01-06 09:56:39 +05303176 /* Does the host need tuning for SDR50? */
Adrian Hunter28da3582016-06-29 16:24:17 +03003177 if (host->caps1 & SDHCI_USE_SDR50_TUNING)
Arindam Nathb513ea22011-05-05 12:19:04 +05303178 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3179
Arindam Nathd6d50a12011-05-05 12:18:59 +05303180 /* Driver Type(s) (A, C, D) supported by the host */
Adrian Hunter28da3582016-06-29 16:24:17 +03003181 if (host->caps1 & SDHCI_DRIVER_TYPE_A)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303182 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
Adrian Hunter28da3582016-06-29 16:24:17 +03003183 if (host->caps1 & SDHCI_DRIVER_TYPE_C)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303184 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
Adrian Hunter28da3582016-06-29 16:24:17 +03003185 if (host->caps1 & SDHCI_DRIVER_TYPE_D)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303186 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3187
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303188 /* Initial value for re-tuning timer count */
Adrian Hunter28da3582016-06-29 16:24:17 +03003189 host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3190 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303191
3192 /*
3193 * In case Re-tuning Timer is not disabled, the actual value of
3194 * re-tuning timer will be 2 ^ (n - 1).
3195 */
3196 if (host->tuning_count)
3197 host->tuning_count = 1 << (host->tuning_count - 1);
3198
3199 /* Re-tuning mode supported by the Host Controller */
Adrian Hunter28da3582016-06-29 16:24:17 +03003200 host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303201 SDHCI_RETUNING_MODE_SHIFT;
3202
Takashi Iwai8f230f42010-12-08 10:04:30 +01003203 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003204
Arindam Nathf2119df2011-05-05 12:18:57 +05303205 /*
3206 * According to SD Host Controller spec v3.00, if the Host System
3207 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3208 * the value is meaningful only if Voltage Support in the Capabilities
3209 * register is set. The actual current value is 4 times the register
3210 * value.
3211 */
3212 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Tim Kryger3a48edc2014-06-13 10:13:56 -07003213 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
Chuanxiao.Dongae906032014-08-01 14:00:13 +08003214 int curr = regulator_get_current_limit(mmc->supply.vmmc);
Philip Rakitybad37e12012-05-27 18:36:44 -07003215 if (curr > 0) {
3216
3217 /* convert to SDHCI_MAX_CURRENT format */
3218 curr = curr/1000; /* convert to mA */
3219 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3220
3221 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3222 max_current_caps =
3223 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3224 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3225 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3226 }
3227 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303228
Adrian Hunter28da3582016-06-29 16:24:17 +03003229 if (host->caps & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003230 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303231
Aaron Lu55c46652012-07-04 13:31:48 +08003232 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303233 SDHCI_MAX_CURRENT_330_MASK) >>
3234 SDHCI_MAX_CURRENT_330_SHIFT) *
3235 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303236 }
Adrian Hunter28da3582016-06-29 16:24:17 +03003237 if (host->caps & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003238 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303239
Aaron Lu55c46652012-07-04 13:31:48 +08003240 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303241 SDHCI_MAX_CURRENT_300_MASK) >>
3242 SDHCI_MAX_CURRENT_300_SHIFT) *
3243 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303244 }
Adrian Hunter28da3582016-06-29 16:24:17 +03003245 if (host->caps & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003246 ocr_avail |= MMC_VDD_165_195;
3247
Aaron Lu55c46652012-07-04 13:31:48 +08003248 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303249 SDHCI_MAX_CURRENT_180_MASK) >>
3250 SDHCI_MAX_CURRENT_180_SHIFT) *
3251 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303252 }
3253
Ulf Hansson5fd26c72015-06-05 11:40:08 +02003254 /* If OCR set by host, use it instead. */
3255 if (host->ocr_mask)
3256 ocr_avail = host->ocr_mask;
3257
3258 /* If OCR set by external regulators, give it highest prio. */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003259 if (mmc->ocr_avail)
Tim Kryger52221612014-06-25 00:25:34 -07003260 ocr_avail = mmc->ocr_avail;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003261
Takashi Iwai8f230f42010-12-08 10:04:30 +01003262 mmc->ocr_avail = ocr_avail;
3263 mmc->ocr_avail_sdio = ocr_avail;
3264 if (host->ocr_avail_sdio)
3265 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3266 mmc->ocr_avail_sd = ocr_avail;
3267 if (host->ocr_avail_sd)
3268 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3269 else /* normal SD controllers don't support 1.8V */
3270 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3271 mmc->ocr_avail_mmc = ocr_avail;
3272 if (host->ocr_avail_mmc)
3273 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003274
3275 if (mmc->ocr_avail == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003276 pr_err("%s: Hardware doesn't report any support voltages.\n",
3277 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003278 ret = -ENODEV;
3279 goto unreg;
Pierre Ossman146ad662006-06-30 02:22:23 -07003280 }
3281
Adrian Hunter8cb851a2016-06-29 16:24:16 +03003282 if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
3283 MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
3284 MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
3285 (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
3286 host->flags |= SDHCI_SIGNALING_180;
3287
3288 if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
3289 host->flags |= SDHCI_SIGNALING_120;
3290
Pierre Ossmand129bce2006-03-24 03:18:17 -08003291 spin_lock_init(&host->lock);
3292
3293 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003294 * Maximum number of segments. Depends on if the hardware
3295 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003296 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003297 if (host->flags & SDHCI_USE_ADMA)
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003298 mmc->max_segs = SDHCI_MAX_SEGS;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003299 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003300 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003301 else /* PIO */
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003302 mmc->max_segs = SDHCI_MAX_SEGS;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003303
3304 /*
Adrian Hunterac005312014-12-05 19:25:28 +02003305 * Maximum number of sectors in one transfer. Limited by SDMA boundary
3306 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
3307 * is less anyway.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003308 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003309 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003310
3311 /*
3312 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003313 * of bytes. When doing hardware scatter/gather, each entry cannot
3314 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003315 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003316 if (host->flags & SDHCI_USE_ADMA) {
3317 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3318 mmc->max_seg_size = 65535;
3319 else
3320 mmc->max_seg_size = 65536;
3321 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003322 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003323 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003324
3325 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003326 * Maximum block size. This varies from controller to controller and
3327 * is specified in the capabilities register.
3328 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003329 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3330 mmc->max_blk_size = 2;
3331 } else {
Adrian Hunter28da3582016-06-29 16:24:17 +03003332 mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003333 SDHCI_MAX_BLOCK_SHIFT;
3334 if (mmc->max_blk_size >= 3) {
Joe Perches66061102014-09-12 14:56:56 -07003335 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
3336 mmc_hostname(mmc));
Anton Vorontsov0633f652009-03-17 00:14:03 +03003337 mmc->max_blk_size = 0;
3338 }
3339 }
3340
3341 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003342
3343 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003344 * Maximum block count.
3345 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003346 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003347
Adrian Hunter52f53362016-06-29 16:24:15 +03003348 return 0;
3349
3350unreg:
3351 if (!IS_ERR(mmc->supply.vqmmc))
3352 regulator_disable(mmc->supply.vqmmc);
3353undma:
3354 if (host->align_buffer)
3355 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3356 host->adma_table_sz, host->align_buffer,
3357 host->align_addr);
3358 host->adma_table = NULL;
3359 host->align_buffer = NULL;
3360
3361 return ret;
3362}
3363EXPORT_SYMBOL_GPL(sdhci_setup_host);
3364
3365int __sdhci_add_host(struct sdhci_host *host)
3366{
3367 struct mmc_host *mmc = host->mmc;
3368 int ret;
3369
Pierre Ossman55db8902006-11-21 17:55:45 +01003370 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003371 * Init tasklets.
3372 */
Pierre Ossmand129bce2006-03-24 03:18:17 -08003373 tasklet_init(&host->finish_tasklet,
3374 sdhci_tasklet_finish, (unsigned long)host);
3375
Al Viroe4cad1b2006-10-10 22:47:07 +01003376 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003377
Adrian Hunter250fb7b42014-12-05 19:41:10 +02003378 init_waitqueue_head(&host->buf_ready_int);
Arindam Nathb513ea22011-05-05 12:19:04 +05303379
Shawn Guo2af502c2013-07-05 14:38:55 +08003380 sdhci_init(host, 0);
3381
Russell King781e9892014-04-25 12:55:46 +01003382 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3383 IRQF_SHARED, mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003384 if (ret) {
3385 pr_err("%s: Failed to request IRQ %d: %d\n",
3386 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003387 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003388 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003389
Pierre Ossmand129bce2006-03-24 03:18:17 -08003390#ifdef CONFIG_MMC_DEBUG
3391 sdhci_dumpregs(host);
3392#endif
3393
Adrian Hunter061d17a2016-04-12 14:25:09 +03003394 ret = sdhci_led_register(host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003395 if (ret) {
3396 pr_err("%s: Failed to register LED device: %d\n",
3397 mmc_hostname(mmc), ret);
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003398 goto unirq;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003399 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003400
Pierre Ossman5f25a662006-10-04 02:15:39 -07003401 mmiowb();
3402
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003403 ret = mmc_add_host(mmc);
3404 if (ret)
3405 goto unled;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003406
Girish K Sa3c76eb2011-10-11 11:44:09 +05303407 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003408 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Adrian Huntere57a5f62014-11-04 12:42:46 +02003409 (host->flags & SDHCI_USE_ADMA) ?
3410 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
Richard Röjforsa13abc72009-09-22 16:45:30 -07003411 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003412
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003413 sdhci_enable_card_detection(host);
3414
Pierre Ossmand129bce2006-03-24 03:18:17 -08003415 return 0;
3416
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003417unled:
Adrian Hunter061d17a2016-04-12 14:25:09 +03003418 sdhci_led_unregister(host);
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003419unirq:
Russell King03231f92014-04-25 12:57:12 +01003420 sdhci_do_reset(host, SDHCI_RESET_ALL);
Russell Kingb537f942014-04-25 12:56:01 +01003421 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3422 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003423 free_irq(host->irq, host);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003424untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003425 tasklet_kill(&host->finish_tasklet);
Adrian Hunter52f53362016-06-29 16:24:15 +03003426
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003427 if (!IS_ERR(mmc->supply.vqmmc))
3428 regulator_disable(mmc->supply.vqmmc);
Adrian Hunter52f53362016-06-29 16:24:15 +03003429
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003430 if (host->align_buffer)
3431 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3432 host->adma_table_sz, host->align_buffer,
3433 host->align_addr);
3434 host->adma_table = NULL;
3435 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003436
3437 return ret;
3438}
Adrian Hunter52f53362016-06-29 16:24:15 +03003439EXPORT_SYMBOL_GPL(__sdhci_add_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003440
Adrian Hunter52f53362016-06-29 16:24:15 +03003441int sdhci_add_host(struct sdhci_host *host)
3442{
3443 int ret;
3444
3445 ret = sdhci_setup_host(host);
3446 if (ret)
3447 return ret;
3448
3449 return __sdhci_add_host(host);
3450}
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003451EXPORT_SYMBOL_GPL(sdhci_add_host);
3452
Pierre Ossman1e728592008-04-16 19:13:13 +02003453void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003454{
Tim Kryger3a48edc2014-06-13 10:13:56 -07003455 struct mmc_host *mmc = host->mmc;
Pierre Ossman1e728592008-04-16 19:13:13 +02003456 unsigned long flags;
3457
3458 if (dead) {
3459 spin_lock_irqsave(&host->lock, flags);
3460
3461 host->flags |= SDHCI_DEVICE_DEAD;
3462
3463 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303464 pr_err("%s: Controller removed during "
Markus Mayer4e743f12014-07-03 13:27:42 -07003465 " transfer!\n", mmc_hostname(mmc));
Pierre Ossman1e728592008-04-16 19:13:13 +02003466
3467 host->mrq->cmd->error = -ENOMEDIUM;
3468 tasklet_schedule(&host->finish_tasklet);
3469 }
3470
3471 spin_unlock_irqrestore(&host->lock, flags);
3472 }
3473
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003474 sdhci_disable_card_detection(host);
3475
Markus Mayer4e743f12014-07-03 13:27:42 -07003476 mmc_remove_host(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003477
Adrian Hunter061d17a2016-04-12 14:25:09 +03003478 sdhci_led_unregister(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003479
Pierre Ossman1e728592008-04-16 19:13:13 +02003480 if (!dead)
Russell King03231f92014-04-25 12:57:12 +01003481 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003482
Russell Kingb537f942014-04-25 12:56:01 +01003483 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3484 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003485 free_irq(host->irq, host);
3486
3487 del_timer_sync(&host->timer);
3488
Pierre Ossmand129bce2006-03-24 03:18:17 -08003489 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003490
Tim Kryger3a48edc2014-06-13 10:13:56 -07003491 if (!IS_ERR(mmc->supply.vqmmc))
3492 regulator_disable(mmc->supply.vqmmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07003493
Russell Kingedd63fc2016-01-26 13:39:50 +00003494 if (host->align_buffer)
Russell Kinge66e61c2016-01-26 13:39:55 +00003495 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3496 host->adma_table_sz, host->align_buffer,
3497 host->align_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02003498
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02003499 host->adma_table = NULL;
Pierre Ossman2134a922008-06-28 18:28:51 +02003500 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003501}
3502
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003503EXPORT_SYMBOL_GPL(sdhci_remove_host);
3504
3505void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003506{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003507 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003508}
3509
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003510EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003511
3512/*****************************************************************************\
3513 * *
3514 * Driver init/exit *
3515 * *
3516\*****************************************************************************/
3517
3518static int __init sdhci_drv_init(void)
3519{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303520 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003521 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303522 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003523
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003524 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003525}
3526
3527static void __exit sdhci_drv_exit(void)
3528{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003529}
3530
3531module_init(sdhci_drv_init);
3532module_exit(sdhci_drv_exit);
3533
Pierre Ossmandf673b22006-06-30 02:22:31 -07003534module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003535module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003536
Pierre Ossman32710e82009-04-08 20:14:54 +02003537MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003538MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003539MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003540
Pierre Ossmandf673b22006-06-30 02:22:31 -07003541MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003542MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");