blob: db113aba35d0dfd89d2de33a6c6c909a2728396d [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080031#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmand129bce2006-03-24 03:18:17 -080033#include "sdhci.h"
34
35#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080036
Pierre Ossmand129bce2006-03-24 03:18:17 -080037#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010038 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080039
Pierre Ossmanf9134312008-12-21 17:01:48 +010040#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
41 defined(CONFIG_MMC_SDHCI_MODULE))
42#define SDHCI_USE_LEDS_CLASS
43#endif
44
Arindam Nathb513ea22011-05-05 12:19:04 +053045#define MAX_TUNING_LOOP 40
46
Russell Kingd1e49f72014-04-25 12:58:34 +010047#define ADMA_SIZE ((128 * 2 + 1) * 4)
48
Pierre Ossmandf673b22006-06-30 02:22:31 -070049static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030050static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070051
Pierre Ossmand129bce2006-03-24 03:18:17 -080052static void sdhci_finish_data(struct sdhci_host *);
53
Pierre Ossmand129bce2006-03-24 03:18:17 -080054static void sdhci_finish_command(struct sdhci_host *);
Girish K S069c9f12012-01-06 09:56:39 +053055static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +053056static void sdhci_tuning_timer(unsigned long data);
Kevin Liu52983382013-01-31 11:31:37 +080057static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080058
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030059#ifdef CONFIG_PM_RUNTIME
60static int sdhci_runtime_pm_get(struct sdhci_host *host);
61static int sdhci_runtime_pm_put(struct sdhci_host *host);
Adrian Hunterf0710a52013-05-06 12:17:32 +030062static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
63static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030064#else
65static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
66{
67 return 0;
68}
69static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
70{
71 return 0;
72}
Adrian Hunterf0710a52013-05-06 12:17:32 +030073static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
74{
75}
76static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
77{
78}
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030079#endif
80
Pierre Ossmand129bce2006-03-24 03:18:17 -080081static void sdhci_dumpregs(struct sdhci_host *host)
82{
Girish K Sa3c76eb2011-10-11 11:44:09 +053083 pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
Philip Rakity412ab652010-09-22 15:25:13 -070084 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080085
Girish K Sa3c76eb2011-10-11 11:44:09 +053086 pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030087 sdhci_readl(host, SDHCI_DMA_ADDRESS),
88 sdhci_readw(host, SDHCI_HOST_VERSION));
Girish K Sa3c76eb2011-10-11 11:44:09 +053089 pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030090 sdhci_readw(host, SDHCI_BLOCK_SIZE),
91 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Girish K Sa3c76eb2011-10-11 11:44:09 +053092 pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030093 sdhci_readl(host, SDHCI_ARGUMENT),
94 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Girish K Sa3c76eb2011-10-11 11:44:09 +053095 pr_debug(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030096 sdhci_readl(host, SDHCI_PRESENT_STATE),
97 sdhci_readb(host, SDHCI_HOST_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053098 pr_debug(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030099 sdhci_readb(host, SDHCI_POWER_CONTROL),
100 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530101 pr_debug(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300102 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
103 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530104 pr_debug(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300105 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
106 sdhci_readl(host, SDHCI_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530107 pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300108 sdhci_readl(host, SDHCI_INT_ENABLE),
109 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530110 pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300111 sdhci_readw(host, SDHCI_ACMD12_ERR),
112 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530113 pr_debug(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300114 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -0500115 sdhci_readl(host, SDHCI_CAPABILITIES_1));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530116 pr_debug(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
Philip Rakitye8120ad2010-11-30 00:55:23 -0500117 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300118 sdhci_readl(host, SDHCI_MAX_CURRENT));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530119 pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
Arindam Nathf2119df2011-05-05 12:18:57 +0530120 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800121
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100122 if (host->flags & SDHCI_USE_ADMA)
Girish K Sa3c76eb2011-10-11 11:44:09 +0530123 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100124 readl(host->ioaddr + SDHCI_ADMA_ERROR),
125 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
126
Girish K Sa3c76eb2011-10-11 11:44:09 +0530127 pr_debug(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800128}
129
130/*****************************************************************************\
131 * *
132 * Low level functions *
133 * *
134\*****************************************************************************/
135
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300136static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
137{
Russell King5b4f1f62014-04-25 12:57:02 +0100138 u32 present;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300139
Adrian Hunterc79396c2011-12-27 15:48:42 +0200140 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Daniel Drake87b87a32012-04-10 00:14:20 +0100141 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300142 return;
143
Russell King5b4f1f62014-04-25 12:57:02 +0100144 if (enable) {
145 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
146 SDHCI_CARD_PRESENT;
Shawn Guod25928d2011-06-21 22:41:48 +0800147
Russell King5b4f1f62014-04-25 12:57:02 +0100148 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
149 SDHCI_INT_CARD_INSERT;
150 } else {
151 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
152 }
Russell Kingb537f942014-04-25 12:56:01 +0100153
154 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
155 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300156}
157
158static void sdhci_enable_card_detection(struct sdhci_host *host)
159{
160 sdhci_set_card_detection(host, true);
161}
162
163static void sdhci_disable_card_detection(struct sdhci_host *host)
164{
165 sdhci_set_card_detection(host, false);
166}
167
Russell King03231f92014-04-25 12:57:12 +0100168void sdhci_reset(struct sdhci_host *host, u8 mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800169{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700170 unsigned long timeout;
Philip Rakity393c1a32011-01-21 11:26:40 -0800171
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300172 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800173
Adrian Hunterf0710a52013-05-06 12:17:32 +0300174 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800175 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300176 /* Reset-all turns off SD Bus Power */
177 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
178 sdhci_runtime_pm_bus_off(host);
179 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800180
Pierre Ossmane16514d82006-06-30 02:22:24 -0700181 /* Wait max 100 ms */
182 timeout = 100;
183
184 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300185 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700186 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530187 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700188 mmc_hostname(host->mmc), (int)mask);
189 sdhci_dumpregs(host);
190 return;
191 }
192 timeout--;
193 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800194 }
Russell King03231f92014-04-25 12:57:12 +0100195}
196EXPORT_SYMBOL_GPL(sdhci_reset);
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300197
Russell King03231f92014-04-25 12:57:12 +0100198static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
199{
200 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
201 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
202 SDHCI_CARD_PRESENT))
203 return;
204 }
205
206 host->ops->reset(host, mask);
Philip Rakity393c1a32011-01-21 11:26:40 -0800207
Russell Kingda91a8f2014-04-25 13:00:12 +0100208 if (mask & SDHCI_RESET_ALL) {
209 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
210 if (host->ops->enable_dma)
211 host->ops->enable_dma(host);
212 }
213
214 /* Resetting the controller clears many */
215 host->preset_enabled = false;
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800216 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800217}
218
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800219static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
220
221static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800222{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800223 if (soft)
Russell King03231f92014-04-25 12:57:12 +0100224 sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800225 else
Russell King03231f92014-04-25 12:57:12 +0100226 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800227
Russell Kingb537f942014-04-25 12:56:01 +0100228 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
229 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
230 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
231 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
232 SDHCI_INT_RESPONSE;
233
234 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
235 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800236
237 if (soft) {
238 /* force clock reconfiguration */
239 host->clock = 0;
240 sdhci_set_ios(host->mmc, &host->mmc->ios);
241 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300242}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800243
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300244static void sdhci_reinit(struct sdhci_host *host)
245{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800246 sdhci_init(host, 0);
Aaron Lub67c6b42012-06-29 16:17:31 +0800247 /*
248 * Retuning stuffs are affected by different cards inserted and only
249 * applicable to UHS-I cards. So reset these fields to their initial
250 * value when card is removed.
251 */
Aaron Lu973905f2012-07-04 13:29:09 +0800252 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
253 host->flags &= ~SDHCI_USING_RETUNING_TIMER;
254
Aaron Lub67c6b42012-06-29 16:17:31 +0800255 del_timer_sync(&host->tuning_timer);
256 host->flags &= ~SDHCI_NEEDS_RETUNING;
257 host->mmc->max_blk_count =
258 (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
259 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300260 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800261}
262
263static void sdhci_activate_led(struct sdhci_host *host)
264{
265 u8 ctrl;
266
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300267 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800268 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300269 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800270}
271
272static void sdhci_deactivate_led(struct sdhci_host *host)
273{
274 u8 ctrl;
275
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300276 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800277 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300278 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800279}
280
Pierre Ossmanf9134312008-12-21 17:01:48 +0100281#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100282static void sdhci_led_control(struct led_classdev *led,
283 enum led_brightness brightness)
284{
285 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
286 unsigned long flags;
287
288 spin_lock_irqsave(&host->lock, flags);
289
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300290 if (host->runtime_suspended)
291 goto out;
292
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100293 if (brightness == LED_OFF)
294 sdhci_deactivate_led(host);
295 else
296 sdhci_activate_led(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300297out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100298 spin_unlock_irqrestore(&host->lock, flags);
299}
300#endif
301
Pierre Ossmand129bce2006-03-24 03:18:17 -0800302/*****************************************************************************\
303 * *
304 * Core functions *
305 * *
306\*****************************************************************************/
307
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100308static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800309{
Pierre Ossman76591502008-07-21 00:32:11 +0200310 unsigned long flags;
311 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700312 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200313 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800314
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100315 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800316
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100317 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200318 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800319
Pierre Ossman76591502008-07-21 00:32:11 +0200320 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800321
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100322 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200323 if (!sg_miter_next(&host->sg_miter))
324 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800325
Pierre Ossman76591502008-07-21 00:32:11 +0200326 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800327
Pierre Ossman76591502008-07-21 00:32:11 +0200328 blksize -= len;
329 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200330
Pierre Ossman76591502008-07-21 00:32:11 +0200331 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800332
Pierre Ossman76591502008-07-21 00:32:11 +0200333 while (len) {
334 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300335 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200336 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800337 }
Pierre Ossman76591502008-07-21 00:32:11 +0200338
339 *buf = scratch & 0xFF;
340
341 buf++;
342 scratch >>= 8;
343 chunk--;
344 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800345 }
346 }
Pierre Ossman76591502008-07-21 00:32:11 +0200347
348 sg_miter_stop(&host->sg_miter);
349
350 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100351}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800352
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100353static void sdhci_write_block_pio(struct sdhci_host *host)
354{
Pierre Ossman76591502008-07-21 00:32:11 +0200355 unsigned long flags;
356 size_t blksize, len, chunk;
357 u32 scratch;
358 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100359
360 DBG("PIO writing\n");
361
362 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200363 chunk = 0;
364 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100365
Pierre Ossman76591502008-07-21 00:32:11 +0200366 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100367
368 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200369 if (!sg_miter_next(&host->sg_miter))
370 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100371
Pierre Ossman76591502008-07-21 00:32:11 +0200372 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200373
Pierre Ossman76591502008-07-21 00:32:11 +0200374 blksize -= len;
375 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100376
Pierre Ossman76591502008-07-21 00:32:11 +0200377 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100378
Pierre Ossman76591502008-07-21 00:32:11 +0200379 while (len) {
380 scratch |= (u32)*buf << (chunk * 8);
381
382 buf++;
383 chunk++;
384 len--;
385
386 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300387 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200388 chunk = 0;
389 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100390 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100391 }
392 }
Pierre Ossman76591502008-07-21 00:32:11 +0200393
394 sg_miter_stop(&host->sg_miter);
395
396 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100397}
398
399static void sdhci_transfer_pio(struct sdhci_host *host)
400{
401 u32 mask;
402
403 BUG_ON(!host->data);
404
Pierre Ossman76591502008-07-21 00:32:11 +0200405 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100406 return;
407
408 if (host->data->flags & MMC_DATA_READ)
409 mask = SDHCI_DATA_AVAILABLE;
410 else
411 mask = SDHCI_SPACE_AVAILABLE;
412
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200413 /*
414 * Some controllers (JMicron JMB38x) mess up the buffer bits
415 * for transfers < 4 bytes. As long as it is just one block,
416 * we can ignore the bits.
417 */
418 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
419 (host->data->blocks == 1))
420 mask = ~0;
421
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300422 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300423 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
424 udelay(100);
425
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100426 if (host->data->flags & MMC_DATA_READ)
427 sdhci_read_block_pio(host);
428 else
429 sdhci_write_block_pio(host);
430
Pierre Ossman76591502008-07-21 00:32:11 +0200431 host->blocks--;
432 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100433 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100434 }
435
436 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800437}
438
Pierre Ossman2134a922008-06-28 18:28:51 +0200439static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
440{
441 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800442 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200443}
444
445static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
446{
Cong Wang482fce92011-11-27 13:27:00 +0800447 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200448 local_irq_restore(*flags);
449}
450
Ben Dooks118cd172010-03-05 13:43:26 -0800451static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
452{
Ben Dooks9e506f32010-03-05 13:43:29 -0800453 __le32 *dataddr = (__le32 __force *)(desc + 4);
454 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800455
Ben Dooks9e506f32010-03-05 13:43:29 -0800456 /* SDHCI specification says ADMA descriptors should be 4 byte
457 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800458
Ben Dooks9e506f32010-03-05 13:43:29 -0800459 cmdlen[0] = cpu_to_le16(cmd);
460 cmdlen[1] = cpu_to_le16(len);
461
462 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800463}
464
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200465static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200466 struct mmc_data *data)
467{
468 int direction;
469
470 u8 *desc;
471 u8 *align;
472 dma_addr_t addr;
473 dma_addr_t align_addr;
474 int len, offset;
475
476 struct scatterlist *sg;
477 int i;
478 char *buffer;
479 unsigned long flags;
480
481 /*
482 * The spec does not specify endianness of descriptor table.
483 * We currently guess that it is LE.
484 */
485
486 if (data->flags & MMC_DATA_READ)
487 direction = DMA_FROM_DEVICE;
488 else
489 direction = DMA_TO_DEVICE;
490
Pierre Ossman2134a922008-06-28 18:28:51 +0200491 host->align_addr = dma_map_single(mmc_dev(host->mmc),
492 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700493 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200494 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200495 BUG_ON(host->align_addr & 0x3);
496
497 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
498 data->sg, data->sg_len, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200499 if (host->sg_count == 0)
500 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200501
502 desc = host->adma_desc;
503 align = host->align_buffer;
504
505 align_addr = host->align_addr;
506
507 for_each_sg(data->sg, sg, host->sg_count, i) {
508 addr = sg_dma_address(sg);
509 len = sg_dma_len(sg);
510
511 /*
512 * The SDHCI specification states that ADMA
513 * addresses must be 32-bit aligned. If they
514 * aren't, then we use a bounce buffer for
515 * the (up to three) bytes that screw up the
516 * alignment.
517 */
518 offset = (4 - (addr & 0x3)) & 0x3;
519 if (offset) {
520 if (data->flags & MMC_DATA_WRITE) {
521 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200522 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200523 memcpy(align, buffer, offset);
524 sdhci_kunmap_atomic(buffer, &flags);
525 }
526
Ben Dooks118cd172010-03-05 13:43:26 -0800527 /* tran, valid */
528 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200529
530 BUG_ON(offset > 65536);
531
Pierre Ossman2134a922008-06-28 18:28:51 +0200532 align += 4;
533 align_addr += 4;
534
535 desc += 8;
536
537 addr += offset;
538 len -= offset;
539 }
540
Pierre Ossman2134a922008-06-28 18:28:51 +0200541 BUG_ON(len > 65536);
542
Ben Dooks118cd172010-03-05 13:43:26 -0800543 /* tran, valid */
544 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200545 desc += 8;
546
547 /*
548 * If this triggers then we have a calculation bug
549 * somewhere. :/
550 */
Russell Kingd1e49f72014-04-25 12:58:34 +0100551 WARN_ON((desc - host->adma_desc) > ADMA_SIZE);
Pierre Ossman2134a922008-06-28 18:28:51 +0200552 }
553
Thomas Abraham70764a92010-05-26 14:42:04 -0700554 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
555 /*
556 * Mark the last descriptor as the terminating descriptor
557 */
558 if (desc != host->adma_desc) {
559 desc -= 8;
560 desc[0] |= 0x2; /* end */
561 }
562 } else {
563 /*
564 * Add a terminating entry.
565 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200566
Thomas Abraham70764a92010-05-26 14:42:04 -0700567 /* nop, end, valid */
568 sdhci_set_adma_desc(desc, 0, 0, 0x3);
569 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200570
571 /*
572 * Resync align buffer as we might have changed it.
573 */
574 if (data->flags & MMC_DATA_WRITE) {
575 dma_sync_single_for_device(mmc_dev(host->mmc),
576 host->align_addr, 128 * 4, direction);
577 }
578
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200579 return 0;
580
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200581unmap_align:
582 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
583 128 * 4, direction);
584fail:
585 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200586}
587
588static void sdhci_adma_table_post(struct sdhci_host *host,
589 struct mmc_data *data)
590{
591 int direction;
592
593 struct scatterlist *sg;
594 int i, size;
595 u8 *align;
596 char *buffer;
597 unsigned long flags;
Russell Kingde0b65a2014-04-25 12:58:29 +0100598 bool has_unaligned;
Pierre Ossman2134a922008-06-28 18:28:51 +0200599
600 if (data->flags & MMC_DATA_READ)
601 direction = DMA_FROM_DEVICE;
602 else
603 direction = DMA_TO_DEVICE;
604
Pierre Ossman2134a922008-06-28 18:28:51 +0200605 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
606 128 * 4, direction);
607
Russell Kingde0b65a2014-04-25 12:58:29 +0100608 /* Do a quick scan of the SG list for any unaligned mappings */
609 has_unaligned = false;
610 for_each_sg(data->sg, sg, host->sg_count, i)
611 if (sg_dma_address(sg) & 3) {
612 has_unaligned = true;
613 break;
614 }
615
616 if (has_unaligned && data->flags & MMC_DATA_READ) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200617 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
618 data->sg_len, direction);
619
620 align = host->align_buffer;
621
622 for_each_sg(data->sg, sg, host->sg_count, i) {
623 if (sg_dma_address(sg) & 0x3) {
624 size = 4 - (sg_dma_address(sg) & 0x3);
625
626 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200627 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200628 memcpy(buffer, align, size);
629 sdhci_kunmap_atomic(buffer, &flags);
630
631 align += 4;
632 }
633 }
634 }
635
636 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
637 data->sg_len, direction);
638}
639
Andrei Warkentina3c77782011-04-11 16:13:42 -0500640static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800641{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700642 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500643 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700644 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800645
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200646 /*
647 * If the host controller provides us with an incorrect timeout
648 * value, just skip the check and use 0xE. The hardware may take
649 * longer to time out, but that's much better than having a too-short
650 * timeout value.
651 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200652 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200653 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200654
Andrei Warkentina3c77782011-04-11 16:13:42 -0500655 /* Unspecified timeout, assume max */
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100656 if (!data && !cmd->busy_timeout)
Andrei Warkentina3c77782011-04-11 16:13:42 -0500657 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800658
Andrei Warkentina3c77782011-04-11 16:13:42 -0500659 /* timeout in us */
660 if (!data)
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100661 target_timeout = cmd->busy_timeout * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300662 else {
663 target_timeout = data->timeout_ns / 1000;
664 if (host->clock)
665 target_timeout += data->timeout_clks / host->clock;
666 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700667
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700668 /*
669 * Figure out needed cycles.
670 * We do this in steps in order to fit inside a 32 bit int.
671 * The first step is the minimum timeout, which will have a
672 * minimum resolution of 6 bits:
673 * (1) 2^13*1000 > 2^22,
674 * (2) host->timeout_clk < 2^16
675 * =>
676 * (1) / (2) > 2^6
677 */
678 count = 0;
679 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
680 while (current_timeout < target_timeout) {
681 count++;
682 current_timeout <<= 1;
683 if (count >= 0xF)
684 break;
685 }
686
687 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400688 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
689 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700690 count = 0xE;
691 }
692
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200693 return count;
694}
695
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300696static void sdhci_set_transfer_irqs(struct sdhci_host *host)
697{
698 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
699 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
700
701 if (host->flags & SDHCI_REQ_USE_DMA)
Russell Kingb537f942014-04-25 12:56:01 +0100702 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300703 else
Russell Kingb537f942014-04-25 12:56:01 +0100704 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
705
706 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
707 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300708}
709
Aisheng Dongb45e6682014-08-27 15:26:29 +0800710static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200711{
712 u8 count;
Aisheng Dongb45e6682014-08-27 15:26:29 +0800713
714 if (host->ops->set_timeout) {
715 host->ops->set_timeout(host, cmd);
716 } else {
717 count = sdhci_calc_timeout(host, cmd);
718 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
719 }
720}
721
722static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
723{
Pierre Ossman2134a922008-06-28 18:28:51 +0200724 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500725 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200726 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200727
728 WARN_ON(host->data);
729
Aisheng Dongb45e6682014-08-27 15:26:29 +0800730 if (data || (cmd->flags & MMC_RSP_BUSY))
731 sdhci_set_timeout(host, cmd);
Andrei Warkentina3c77782011-04-11 16:13:42 -0500732
733 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200734 return;
735
736 /* Sanity checks */
737 BUG_ON(data->blksz * data->blocks > 524288);
738 BUG_ON(data->blksz > host->mmc->max_blk_size);
739 BUG_ON(data->blocks > 65535);
740
741 host->data = data;
742 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400743 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200744
Richard Röjforsa13abc72009-09-22 16:45:30 -0700745 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100746 host->flags |= SDHCI_REQ_USE_DMA;
747
Pierre Ossman2134a922008-06-28 18:28:51 +0200748 /*
749 * FIXME: This doesn't account for merging when mapping the
750 * scatterlist.
751 */
752 if (host->flags & SDHCI_REQ_USE_DMA) {
753 int broken, i;
754 struct scatterlist *sg;
755
756 broken = 0;
757 if (host->flags & SDHCI_USE_ADMA) {
758 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
759 broken = 1;
760 } else {
761 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
762 broken = 1;
763 }
764
765 if (unlikely(broken)) {
766 for_each_sg(data->sg, sg, data->sg_len, i) {
767 if (sg->length & 0x3) {
768 DBG("Reverting to PIO because of "
769 "transfer size (%d)\n",
770 sg->length);
771 host->flags &= ~SDHCI_REQ_USE_DMA;
772 break;
773 }
774 }
775 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100776 }
777
778 /*
779 * The assumption here being that alignment is the same after
780 * translation to device address space.
781 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200782 if (host->flags & SDHCI_REQ_USE_DMA) {
783 int broken, i;
784 struct scatterlist *sg;
785
786 broken = 0;
787 if (host->flags & SDHCI_USE_ADMA) {
788 /*
789 * As we use 3 byte chunks to work around
790 * alignment problems, we need to check this
791 * quirk.
792 */
793 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
794 broken = 1;
795 } else {
796 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
797 broken = 1;
798 }
799
800 if (unlikely(broken)) {
801 for_each_sg(data->sg, sg, data->sg_len, i) {
802 if (sg->offset & 0x3) {
803 DBG("Reverting to PIO because of "
804 "bad alignment\n");
805 host->flags &= ~SDHCI_REQ_USE_DMA;
806 break;
807 }
808 }
809 }
810 }
811
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200812 if (host->flags & SDHCI_REQ_USE_DMA) {
813 if (host->flags & SDHCI_USE_ADMA) {
814 ret = sdhci_adma_table_pre(host, data);
815 if (ret) {
816 /*
817 * This only happens when someone fed
818 * us an invalid request.
819 */
820 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200821 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200822 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300823 sdhci_writel(host, host->adma_addr,
824 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200825 }
826 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300827 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200828
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300829 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200830 data->sg, data->sg_len,
831 (data->flags & MMC_DATA_READ) ?
832 DMA_FROM_DEVICE :
833 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300834 if (sg_cnt == 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200835 /*
836 * This only happens when someone fed
837 * us an invalid request.
838 */
839 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200840 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200841 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200842 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300843 sdhci_writel(host, sg_dma_address(data->sg),
844 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200845 }
846 }
847 }
848
Pierre Ossman2134a922008-06-28 18:28:51 +0200849 /*
850 * Always adjust the DMA selection as some controllers
851 * (e.g. JMicron) can't do PIO properly when the selection
852 * is ADMA.
853 */
854 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300855 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200856 ctrl &= ~SDHCI_CTRL_DMA_MASK;
857 if ((host->flags & SDHCI_REQ_USE_DMA) &&
858 (host->flags & SDHCI_USE_ADMA))
859 ctrl |= SDHCI_CTRL_ADMA32;
860 else
861 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300862 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100863 }
864
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200865 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200866 int flags;
867
868 flags = SG_MITER_ATOMIC;
869 if (host->data->flags & MMC_DATA_READ)
870 flags |= SG_MITER_TO_SG;
871 else
872 flags |= SG_MITER_FROM_SG;
873 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200874 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800875 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700876
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300877 sdhci_set_transfer_irqs(host);
878
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400879 /* Set the DMA boundary value and block size */
880 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
881 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300882 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700883}
884
885static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500886 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700887{
888 u16 mode;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500889 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700890
Dong Aisheng2b558c12013-10-30 22:09:48 +0800891 if (data == NULL) {
892 /* clear Auto CMD settings for no data CMDs */
893 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
894 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
895 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700896 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800897 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700898
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200899 WARN_ON(!host->data);
900
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700901 mode = SDHCI_TRNS_BLK_CNT_EN;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500902 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
903 mode |= SDHCI_TRNS_MULTI;
904 /*
905 * If we are sending CMD23, CMD12 never gets sent
906 * on successful completion (so no Auto-CMD12).
907 */
908 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
909 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500910 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
911 mode |= SDHCI_TRNS_AUTO_CMD23;
912 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
913 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700914 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500915
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700916 if (data->flags & MMC_DATA_READ)
917 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100918 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700919 mode |= SDHCI_TRNS_DMA;
920
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300921 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800922}
923
924static void sdhci_finish_data(struct sdhci_host *host)
925{
926 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800927
928 BUG_ON(!host->data);
929
930 data = host->data;
931 host->data = NULL;
932
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100933 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200934 if (host->flags & SDHCI_USE_ADMA)
935 sdhci_adma_table_post(host, data);
936 else {
937 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
938 data->sg_len, (data->flags & MMC_DATA_READ) ?
939 DMA_FROM_DEVICE : DMA_TO_DEVICE);
940 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800941 }
942
943 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200944 * The specification states that the block count register must
945 * be updated, but it does not specify at what point in the
946 * data flow. That makes the register entirely useless to read
947 * back so we have to assume that nothing made it to the card
948 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800949 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200950 if (data->error)
951 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800952 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200953 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800954
Andrei Warkentine89d4562011-05-23 15:06:37 -0500955 /*
956 * Need to send CMD12 if -
957 * a) open-ended multiblock transfer (no CMD23)
958 * b) error in multiblock transfer
959 */
960 if (data->stop &&
961 (data->error ||
962 !host->mrq->sbc)) {
963
Pierre Ossmand129bce2006-03-24 03:18:17 -0800964 /*
965 * The controller needs a reset of internal state machines
966 * upon error conditions.
967 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200968 if (data->error) {
Russell King03231f92014-04-25 12:57:12 +0100969 sdhci_do_reset(host, SDHCI_RESET_CMD);
970 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800971 }
972
973 sdhci_send_command(host, data->stop);
974 } else
975 tasklet_schedule(&host->finish_tasklet);
976}
977
Dong Aishengc0e551292013-09-13 19:11:31 +0800978void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800979{
980 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700981 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700982 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800983
984 WARN_ON(host->cmd);
985
Pierre Ossmand129bce2006-03-24 03:18:17 -0800986 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700987 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700988
989 mask = SDHCI_CMD_INHIBIT;
990 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
991 mask |= SDHCI_DATA_INHIBIT;
992
993 /* We shouldn't wait for data inihibit for stop commands, even
994 though they might use busy signaling */
995 if (host->mrq->data && (cmd == host->mrq->data->stop))
996 mask &= ~SDHCI_DATA_INHIBIT;
997
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300998 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700999 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301000 pr_err("%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001001 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001002 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001003 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001004 tasklet_schedule(&host->finish_tasklet);
1005 return;
1006 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001007 timeout--;
1008 mdelay(1);
1009 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001010
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001011 timeout = jiffies;
Ulf Hansson1d4d7742014-01-08 15:06:08 +01001012 if (!cmd->data && cmd->busy_timeout > 9000)
1013 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001014 else
1015 timeout += 10 * HZ;
1016 mod_timer(&host->timer, timeout);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001017
1018 host->cmd = cmd;
Chanho Mine99783a2014-08-30 12:40:40 +09001019 host->busy_handle = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001020
Andrei Warkentina3c77782011-04-11 16:13:42 -05001021 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001022
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001023 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001024
Andrei Warkentine89d4562011-05-23 15:06:37 -05001025 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001026
Pierre Ossmand129bce2006-03-24 03:18:17 -08001027 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301028 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001029 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001030 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001031 tasklet_schedule(&host->finish_tasklet);
1032 return;
1033 }
1034
1035 if (!(cmd->flags & MMC_RSP_PRESENT))
1036 flags = SDHCI_CMD_RESP_NONE;
1037 else if (cmd->flags & MMC_RSP_136)
1038 flags = SDHCI_CMD_RESP_LONG;
1039 else if (cmd->flags & MMC_RSP_BUSY)
1040 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1041 else
1042 flags = SDHCI_CMD_RESP_SHORT;
1043
1044 if (cmd->flags & MMC_RSP_CRC)
1045 flags |= SDHCI_CMD_CRC;
1046 if (cmd->flags & MMC_RSP_OPCODE)
1047 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301048
1049 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301050 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1051 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001052 flags |= SDHCI_CMD_DATA;
1053
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001054 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001055}
Dong Aishengc0e551292013-09-13 19:11:31 +08001056EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001057
1058static void sdhci_finish_command(struct sdhci_host *host)
1059{
1060 int i;
1061
1062 BUG_ON(host->cmd == NULL);
1063
1064 if (host->cmd->flags & MMC_RSP_PRESENT) {
1065 if (host->cmd->flags & MMC_RSP_136) {
1066 /* CRC is stripped so we need to do some shifting. */
1067 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001068 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001069 SDHCI_RESPONSE + (3-i)*4) << 8;
1070 if (i != 3)
1071 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001072 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001073 SDHCI_RESPONSE + (3-i)*4-1);
1074 }
1075 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001076 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001077 }
1078 }
1079
Pierre Ossman17b04292007-07-22 22:18:46 +02001080 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001081
Andrei Warkentine89d4562011-05-23 15:06:37 -05001082 /* Finished CMD23, now send actual command. */
1083 if (host->cmd == host->mrq->sbc) {
1084 host->cmd = NULL;
1085 sdhci_send_command(host, host->mrq->cmd);
1086 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001087
Andrei Warkentine89d4562011-05-23 15:06:37 -05001088 /* Processed actual command. */
1089 if (host->data && host->data_early)
1090 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001091
Andrei Warkentine89d4562011-05-23 15:06:37 -05001092 if (!host->cmd->data)
1093 tasklet_schedule(&host->finish_tasklet);
1094
1095 host->cmd = NULL;
1096 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001097}
1098
Kevin Liu52983382013-01-31 11:31:37 +08001099static u16 sdhci_get_preset_value(struct sdhci_host *host)
1100{
Russell Kingd975f122014-04-25 12:59:31 +01001101 u16 preset = 0;
Kevin Liu52983382013-01-31 11:31:37 +08001102
Russell Kingd975f122014-04-25 12:59:31 +01001103 switch (host->timing) {
1104 case MMC_TIMING_UHS_SDR12:
Kevin Liu52983382013-01-31 11:31:37 +08001105 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1106 break;
Russell Kingd975f122014-04-25 12:59:31 +01001107 case MMC_TIMING_UHS_SDR25:
Kevin Liu52983382013-01-31 11:31:37 +08001108 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1109 break;
Russell Kingd975f122014-04-25 12:59:31 +01001110 case MMC_TIMING_UHS_SDR50:
Kevin Liu52983382013-01-31 11:31:37 +08001111 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1112 break;
Russell Kingd975f122014-04-25 12:59:31 +01001113 case MMC_TIMING_UHS_SDR104:
1114 case MMC_TIMING_MMC_HS200:
Kevin Liu52983382013-01-31 11:31:37 +08001115 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1116 break;
Russell Kingd975f122014-04-25 12:59:31 +01001117 case MMC_TIMING_UHS_DDR50:
Kevin Liu52983382013-01-31 11:31:37 +08001118 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1119 break;
1120 default:
1121 pr_warn("%s: Invalid UHS-I mode selected\n",
1122 mmc_hostname(host->mmc));
1123 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1124 break;
1125 }
1126 return preset;
1127}
1128
Russell King17710592014-04-25 12:58:55 +01001129void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001130{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301131 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001132 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301133 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001134 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001135
Russell King1650d0c2014-04-25 12:58:50 +01001136 host->mmc->actual_clock = 0;
1137
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001138 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001139
1140 if (clock == 0)
Russell King373073e2014-04-25 12:58:45 +01001141 return;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001142
Zhangfei Gao85105c52010-08-06 07:10:01 +08001143 if (host->version >= SDHCI_SPEC_300) {
Russell Kingda91a8f2014-04-25 13:00:12 +01001144 if (host->preset_enabled) {
Kevin Liu52983382013-01-31 11:31:37 +08001145 u16 pre_val;
1146
1147 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1148 pre_val = sdhci_get_preset_value(host);
1149 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1150 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1151 if (host->clk_mul &&
1152 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1153 clk = SDHCI_PROG_CLOCK_MODE;
1154 real_div = div + 1;
1155 clk_mul = host->clk_mul;
1156 } else {
1157 real_div = max_t(int, 1, div << 1);
1158 }
1159 goto clock_set;
1160 }
1161
Arindam Nathc3ed3872011-05-05 12:19:06 +05301162 /*
1163 * Check if the Host Controller supports Programmable Clock
1164 * Mode.
1165 */
1166 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001167 for (div = 1; div <= 1024; div++) {
1168 if ((host->max_clk * host->clk_mul / div)
1169 <= clock)
1170 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001171 }
Kevin Liu52983382013-01-31 11:31:37 +08001172 /*
1173 * Set Programmable Clock Mode in the Clock
1174 * Control register.
1175 */
1176 clk = SDHCI_PROG_CLOCK_MODE;
1177 real_div = div;
1178 clk_mul = host->clk_mul;
1179 div--;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301180 } else {
1181 /* Version 3.00 divisors must be a multiple of 2. */
1182 if (host->max_clk <= clock)
1183 div = 1;
1184 else {
1185 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1186 div += 2) {
1187 if ((host->max_clk / div) <= clock)
1188 break;
1189 }
1190 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001191 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301192 div >>= 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001193 }
1194 } else {
1195 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001196 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001197 if ((host->max_clk / div) <= clock)
1198 break;
1199 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001200 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301201 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001202 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001203
Kevin Liu52983382013-01-31 11:31:37 +08001204clock_set:
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001205 if (real_div)
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001206 host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301207 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001208 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1209 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001210 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001211 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001212
Chris Ball27f6cb12009-09-22 16:45:31 -07001213 /* Wait max 20 ms */
1214 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001215 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001216 & SDHCI_CLOCK_INT_STABLE)) {
1217 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301218 pr_err("%s: Internal clock never "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001219 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001220 sdhci_dumpregs(host);
1221 return;
1222 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001223 timeout--;
1224 mdelay(1);
1225 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001226
1227 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001228 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001229}
Russell King17710592014-04-25 12:58:55 +01001230EXPORT_SYMBOL_GPL(sdhci_set_clock);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001231
Russell King24fbb3c2014-04-25 13:00:06 +01001232static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1233 unsigned short vdd)
Pierre Ossman146ad662006-06-30 02:22:23 -07001234{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001235 struct mmc_host *mmc = host->mmc;
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001236 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001237
Tim Kryger52221612014-06-25 00:25:34 -07001238 if (!IS_ERR(mmc->supply.vmmc)) {
1239 spin_unlock_irq(&host->lock);
Markus Mayer4e743f12014-07-03 13:27:42 -07001240 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
Tim Kryger52221612014-06-25 00:25:34 -07001241 spin_lock_irq(&host->lock);
1242 return;
1243 }
1244
Russell King24fbb3c2014-04-25 13:00:06 +01001245 if (mode != MMC_POWER_OFF) {
1246 switch (1 << vdd) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001247 case MMC_VDD_165_195:
1248 pwr = SDHCI_POWER_180;
1249 break;
1250 case MMC_VDD_29_30:
1251 case MMC_VDD_30_31:
1252 pwr = SDHCI_POWER_300;
1253 break;
1254 case MMC_VDD_32_33:
1255 case MMC_VDD_33_34:
1256 pwr = SDHCI_POWER_330;
1257 break;
1258 default:
1259 BUG();
1260 }
1261 }
1262
1263 if (host->pwr == pwr)
Russell Kinge921a8b2014-04-25 13:00:01 +01001264 return;
Pierre Ossman146ad662006-06-30 02:22:23 -07001265
Pierre Ossmanae628902009-05-03 20:45:03 +02001266 host->pwr = pwr;
1267
1268 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001269 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001270 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1271 sdhci_runtime_pm_bus_off(host);
Russell King24fbb3c2014-04-25 13:00:06 +01001272 vdd = 0;
Russell Kinge921a8b2014-04-25 13:00:01 +01001273 } else {
1274 /*
1275 * Spec says that we should clear the power reg before setting
1276 * a new value. Some controllers don't seem to like this though.
1277 */
1278 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1279 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001280
Russell Kinge921a8b2014-04-25 13:00:01 +01001281 /*
1282 * At least the Marvell CaFe chip gets confused if we set the
1283 * voltage and set turn on power at the same time, so set the
1284 * voltage first.
1285 */
1286 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1287 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001288
Russell Kinge921a8b2014-04-25 13:00:01 +01001289 pwr |= SDHCI_POWER_ON;
1290
Pierre Ossmanae628902009-05-03 20:45:03 +02001291 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1292
Russell Kinge921a8b2014-04-25 13:00:01 +01001293 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1294 sdhci_runtime_pm_bus_on(host);
Andres Salomone08c1692008-07-04 10:00:03 -07001295
Russell Kinge921a8b2014-04-25 13:00:01 +01001296 /*
1297 * Some controllers need an extra 10ms delay of 10ms before
1298 * they can apply clock after applying power
1299 */
1300 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1301 mdelay(10);
1302 }
Pierre Ossman146ad662006-06-30 02:22:23 -07001303}
1304
Pierre Ossmand129bce2006-03-24 03:18:17 -08001305/*****************************************************************************\
1306 * *
1307 * MMC callbacks *
1308 * *
1309\*****************************************************************************/
1310
1311static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1312{
1313 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001314 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001315 unsigned long flags;
Aaron Lu473b0952012-07-03 17:27:49 +08001316 u32 tuning_opcode;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001317
1318 host = mmc_priv(mmc);
1319
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001320 sdhci_runtime_pm_get(host);
1321
Pierre Ossmand129bce2006-03-24 03:18:17 -08001322 spin_lock_irqsave(&host->lock, flags);
1323
1324 WARN_ON(host->mrq != NULL);
1325
Pierre Ossmanf9134312008-12-21 17:01:48 +01001326#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001327 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001328#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001329
1330 /*
1331 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1332 * requests if Auto-CMD12 is enabled.
1333 */
1334 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001335 if (mrq->stop) {
1336 mrq->data->stop = NULL;
1337 mrq->stop = NULL;
1338 }
1339 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001340
1341 host->mrq = mrq;
1342
Shawn Guo505a8682012-12-11 15:23:42 +08001343 /*
1344 * Firstly check card presence from cd-gpio. The return could
1345 * be one of the following possibilities:
1346 * negative: cd-gpio is not available
1347 * zero: cd-gpio is used, and card is removed
1348 * one: cd-gpio is used, and card is present
1349 */
1350 present = mmc_gpio_get_cd(host->mmc);
1351 if (present < 0) {
1352 /* If polling, assume that the card is always present. */
1353 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1354 present = 1;
1355 else
1356 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1357 SDHCI_CARD_PRESENT;
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +08001358 }
1359
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001360 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001361 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001362 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301363 } else {
1364 u32 present_state;
1365
1366 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1367 /*
1368 * Check if the re-tuning timer has already expired and there
1369 * is no on-going data transfer. If so, we need to execute
1370 * tuning procedure before sending command.
1371 */
1372 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1373 !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
Chris Ball14efd952012-11-05 14:29:49 -05001374 if (mmc->card) {
1375 /* eMMC uses cmd21 but sd and sdio use cmd19 */
1376 tuning_opcode =
1377 mmc->card->type == MMC_TYPE_MMC ?
1378 MMC_SEND_TUNING_BLOCK_HS200 :
1379 MMC_SEND_TUNING_BLOCK;
Chuansheng Liu63c21182013-11-05 14:52:45 +08001380
1381 /* Here we need to set the host->mrq to NULL,
1382 * in case the pending finish_tasklet
1383 * finishes it incorrectly.
1384 */
1385 host->mrq = NULL;
1386
Chris Ball14efd952012-11-05 14:29:49 -05001387 spin_unlock_irqrestore(&host->lock, flags);
1388 sdhci_execute_tuning(mmc, tuning_opcode);
1389 spin_lock_irqsave(&host->lock, flags);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301390
Chris Ball14efd952012-11-05 14:29:49 -05001391 /* Restore original mmc_request structure */
1392 host->mrq = mrq;
1393 }
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301394 }
1395
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001396 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001397 sdhci_send_command(host, mrq->sbc);
1398 else
1399 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301400 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001401
Pierre Ossman5f25a662006-10-04 02:15:39 -07001402 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001403 spin_unlock_irqrestore(&host->lock, flags);
1404}
1405
Russell King2317f562014-04-25 12:57:07 +01001406void sdhci_set_bus_width(struct sdhci_host *host, int width)
1407{
1408 u8 ctrl;
1409
1410 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1411 if (width == MMC_BUS_WIDTH_8) {
1412 ctrl &= ~SDHCI_CTRL_4BITBUS;
1413 if (host->version >= SDHCI_SPEC_300)
1414 ctrl |= SDHCI_CTRL_8BITBUS;
1415 } else {
1416 if (host->version >= SDHCI_SPEC_300)
1417 ctrl &= ~SDHCI_CTRL_8BITBUS;
1418 if (width == MMC_BUS_WIDTH_4)
1419 ctrl |= SDHCI_CTRL_4BITBUS;
1420 else
1421 ctrl &= ~SDHCI_CTRL_4BITBUS;
1422 }
1423 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1424}
1425EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1426
Russell King96d7b782014-04-25 12:59:26 +01001427void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1428{
1429 u16 ctrl_2;
1430
1431 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1432 /* Select Bus Speed Mode for host */
1433 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1434 if ((timing == MMC_TIMING_MMC_HS200) ||
1435 (timing == MMC_TIMING_UHS_SDR104))
1436 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1437 else if (timing == MMC_TIMING_UHS_SDR12)
1438 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1439 else if (timing == MMC_TIMING_UHS_SDR25)
1440 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1441 else if (timing == MMC_TIMING_UHS_SDR50)
1442 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1443 else if ((timing == MMC_TIMING_UHS_DDR50) ||
1444 (timing == MMC_TIMING_MMC_DDR52))
1445 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1446 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1447}
1448EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1449
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001450static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001451{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001452 unsigned long flags;
1453 u8 ctrl;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001454 struct mmc_host *mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001455
Pierre Ossmand129bce2006-03-24 03:18:17 -08001456 spin_lock_irqsave(&host->lock, flags);
1457
Adrian Hunterceb61432011-12-27 15:48:41 +02001458 if (host->flags & SDHCI_DEVICE_DEAD) {
1459 spin_unlock_irqrestore(&host->lock, flags);
Tim Kryger3a48edc2014-06-13 10:13:56 -07001460 if (!IS_ERR(mmc->supply.vmmc) &&
1461 ios->power_mode == MMC_POWER_OFF)
Markus Mayer4e743f12014-07-03 13:27:42 -07001462 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Adrian Hunterceb61432011-12-27 15:48:41 +02001463 return;
1464 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001465
Pierre Ossmand129bce2006-03-24 03:18:17 -08001466 /*
1467 * Reset the chip on each power off.
1468 * Should clear out any weird states.
1469 */
1470 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001471 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001472 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001473 }
1474
Kevin Liu52983382013-01-31 11:31:37 +08001475 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001476 (ios->power_mode == MMC_POWER_UP) &&
1477 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001478 sdhci_enable_preset_value(host, false);
1479
Russell King373073e2014-04-25 12:58:45 +01001480 if (!ios->clock || ios->clock != host->clock) {
Russell King17710592014-04-25 12:58:55 +01001481 host->ops->set_clock(host, ios->clock);
Russell King373073e2014-04-25 12:58:45 +01001482 host->clock = ios->clock;
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001483
1484 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1485 host->clock) {
1486 host->timeout_clk = host->mmc->actual_clock ?
1487 host->mmc->actual_clock / 1000 :
1488 host->clock / 1000;
1489 host->mmc->max_busy_timeout =
1490 host->ops->get_max_timeout_count ?
1491 host->ops->get_max_timeout_count(host) :
1492 1 << 27;
1493 host->mmc->max_busy_timeout /= host->timeout_clk;
1494 }
Russell King373073e2014-04-25 12:58:45 +01001495 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001496
Russell King24fbb3c2014-04-25 13:00:06 +01001497 sdhci_set_power(host, ios->power_mode, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001498
Philip Rakity643a81f2010-09-23 08:24:32 -07001499 if (host->ops->platform_send_init_74_clocks)
1500 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1501
Russell King2317f562014-04-25 12:57:07 +01001502 host->ops->set_bus_width(host, ios->bus_width);
Philip Rakity15ec4462010-11-19 16:48:39 -05001503
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001504 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001505
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001506 if ((ios->timing == MMC_TIMING_SD_HS ||
1507 ios->timing == MMC_TIMING_MMC_HS)
1508 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001509 ctrl |= SDHCI_CTRL_HISPD;
1510 else
1511 ctrl &= ~SDHCI_CTRL_HISPD;
1512
Arindam Nathd6d50a12011-05-05 12:18:59 +05301513 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301514 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301515
1516 /* In case of UHS-I modes, set High Speed Enable */
Girish K S069c9f12012-01-06 09:56:39 +05301517 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
Seungwon Jeonbb8175a2014-03-14 21:12:48 +09001518 (ios->timing == MMC_TIMING_MMC_DDR52) ||
Girish K S069c9f12012-01-06 09:56:39 +05301519 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301520 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1521 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001522 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301523 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301524
Russell Kingda91a8f2014-04-25 13:00:12 +01001525 if (!host->preset_enabled) {
Arindam Nath758535c2011-05-05 12:19:00 +05301526 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301527 /*
1528 * We only need to set Driver Strength if the
1529 * preset value enable is not set.
1530 */
Russell Kingda91a8f2014-04-25 13:00:12 +01001531 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301532 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1533 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1534 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1535 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1536 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1537
1538 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301539 } else {
1540 /*
1541 * According to SDHC Spec v3.00, if the Preset Value
1542 * Enable in the Host Control 2 register is set, we
1543 * need to reset SD Clock Enable before changing High
1544 * Speed Enable to avoid generating clock gliches.
1545 */
Arindam Nath758535c2011-05-05 12:19:00 +05301546
1547 /* Reset SD Clock Enable */
1548 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1549 clk &= ~SDHCI_CLOCK_CARD_EN;
1550 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1551
1552 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1553
1554 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001555 host->ops->set_clock(host, host->clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301556 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301557
Arindam Nath49c468f2011-05-05 12:19:01 +05301558 /* Reset SD Clock Enable */
1559 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1560 clk &= ~SDHCI_CLOCK_CARD_EN;
1561 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1562
Russell King96d7b782014-04-25 12:59:26 +01001563 host->ops->set_uhs_signaling(host, ios->timing);
Russell Kingd975f122014-04-25 12:59:31 +01001564 host->timing = ios->timing;
Arindam Nath49c468f2011-05-05 12:19:01 +05301565
Kevin Liu52983382013-01-31 11:31:37 +08001566 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1567 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1568 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1569 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1570 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1571 (ios->timing == MMC_TIMING_UHS_DDR50))) {
1572 u16 preset;
1573
1574 sdhci_enable_preset_value(host, true);
1575 preset = sdhci_get_preset_value(host);
1576 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1577 >> SDHCI_PRESET_DRV_SHIFT;
1578 }
1579
Arindam Nath49c468f2011-05-05 12:19:01 +05301580 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001581 host->ops->set_clock(host, host->clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301582 } else
1583 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301584
Leandro Dorileob8352262007-07-25 23:47:04 +02001585 /*
1586 * Some (ENE) controllers go apeshit on some ios operation,
1587 * signalling timeout and CRC errors even on CMD0. Resetting
1588 * it on each ios seems to solve the problem.
1589 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001590 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Russell King03231f92014-04-25 12:57:12 +01001591 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
Leandro Dorileob8352262007-07-25 23:47:04 +02001592
Pierre Ossman5f25a662006-10-04 02:15:39 -07001593 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001594 spin_unlock_irqrestore(&host->lock, flags);
1595}
1596
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001597static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1598{
1599 struct sdhci_host *host = mmc_priv(mmc);
1600
1601 sdhci_runtime_pm_get(host);
1602 sdhci_do_set_ios(host, ios);
1603 sdhci_runtime_pm_put(host);
1604}
1605
Kevin Liu94144a42013-02-28 17:35:53 +08001606static int sdhci_do_get_cd(struct sdhci_host *host)
1607{
1608 int gpio_cd = mmc_gpio_get_cd(host->mmc);
1609
1610 if (host->flags & SDHCI_DEVICE_DEAD)
1611 return 0;
1612
1613 /* If polling/nonremovable, assume that the card is always present. */
1614 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
1615 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
1616 return 1;
1617
1618 /* Try slot gpio detect */
1619 if (!IS_ERR_VALUE(gpio_cd))
1620 return !!gpio_cd;
1621
1622 /* Host native card detect */
1623 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1624}
1625
1626static int sdhci_get_cd(struct mmc_host *mmc)
1627{
1628 struct sdhci_host *host = mmc_priv(mmc);
1629 int ret;
1630
1631 sdhci_runtime_pm_get(host);
1632 ret = sdhci_do_get_cd(host);
1633 sdhci_runtime_pm_put(host);
1634 return ret;
1635}
1636
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001637static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001638{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001639 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001640 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001641
Pierre Ossmand129bce2006-03-24 03:18:17 -08001642 spin_lock_irqsave(&host->lock, flags);
1643
Pierre Ossman1e728592008-04-16 19:13:13 +02001644 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001645 is_readonly = 0;
1646 else if (host->ops->get_ro)
1647 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001648 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001649 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1650 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001651
1652 spin_unlock_irqrestore(&host->lock, flags);
1653
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001654 /* This quirk needs to be replaced by a callback-function later */
1655 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1656 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001657}
1658
Takashi Iwai82b0e232011-04-21 20:26:38 +02001659#define SAMPLE_COUNT 5
1660
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001661static int sdhci_do_get_ro(struct sdhci_host *host)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001662{
Takashi Iwai82b0e232011-04-21 20:26:38 +02001663 int i, ro_count;
1664
Takashi Iwai82b0e232011-04-21 20:26:38 +02001665 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001666 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001667
1668 ro_count = 0;
1669 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001670 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001671 if (++ro_count > SAMPLE_COUNT / 2)
1672 return 1;
1673 }
1674 msleep(30);
1675 }
1676 return 0;
1677}
1678
Adrian Hunter20758b62011-08-29 16:42:12 +03001679static void sdhci_hw_reset(struct mmc_host *mmc)
1680{
1681 struct sdhci_host *host = mmc_priv(mmc);
1682
1683 if (host->ops && host->ops->hw_reset)
1684 host->ops->hw_reset(host);
1685}
1686
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001687static int sdhci_get_ro(struct mmc_host *mmc)
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001688{
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001689 struct sdhci_host *host = mmc_priv(mmc);
1690 int ret;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001691
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001692 sdhci_runtime_pm_get(host);
1693 ret = sdhci_do_get_ro(host);
1694 sdhci_runtime_pm_put(host);
1695 return ret;
1696}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001697
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001698static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1699{
Russell Kingbe138552014-04-25 12:55:56 +01001700 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
Russell Kingef104332014-04-25 12:55:41 +01001701 if (enable)
Russell Kingb537f942014-04-25 12:56:01 +01001702 host->ier |= SDHCI_INT_CARD_INT;
Russell Kingef104332014-04-25 12:55:41 +01001703 else
Russell Kingb537f942014-04-25 12:56:01 +01001704 host->ier &= ~SDHCI_INT_CARD_INT;
1705
1706 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1707 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell Kingef104332014-04-25 12:55:41 +01001708 mmiowb();
1709 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001710}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001711
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001712static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1713{
1714 struct sdhci_host *host = mmc_priv(mmc);
1715 unsigned long flags;
1716
Russell Kingef104332014-04-25 12:55:41 +01001717 sdhci_runtime_pm_get(host);
1718
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001719 spin_lock_irqsave(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001720 if (enable)
1721 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1722 else
1723 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1724
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001725 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001726 spin_unlock_irqrestore(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001727
1728 sdhci_runtime_pm_put(host);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001729}
1730
Philip Rakity6231f3d2012-07-23 15:56:23 -07001731static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
Fabio Estevam21f59982013-02-14 10:35:03 -02001732 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001733{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001734 struct mmc_host *mmc = host->mmc;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001735 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001736 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001737
1738 /*
1739 * Signal Voltage Switching is only applicable for Host Controllers
1740 * v3.00 and above.
1741 */
1742 if (host->version < SDHCI_SPEC_300)
1743 return 0;
1744
Philip Rakity6231f3d2012-07-23 15:56:23 -07001745 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001746
Fabio Estevam21f59982013-02-14 10:35:03 -02001747 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001748 case MMC_SIGNAL_VOLTAGE_330:
1749 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1750 ctrl &= ~SDHCI_CTRL_VDD_180;
1751 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1752
Tim Kryger3a48edc2014-06-13 10:13:56 -07001753 if (!IS_ERR(mmc->supply.vqmmc)) {
1754 ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
1755 3600000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001756 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001757 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
1758 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001759 return -EIO;
1760 }
1761 }
1762 /* Wait for 5ms */
1763 usleep_range(5000, 5500);
1764
1765 /* 3.3V regulator output should be stable within 5 ms */
1766 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1767 if (!(ctrl & SDHCI_CTRL_VDD_180))
1768 return 0;
1769
Joe Perches66061102014-09-12 14:56:56 -07001770 pr_warn("%s: 3.3V regulator output did not became stable\n",
1771 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001772
1773 return -EAGAIN;
1774 case MMC_SIGNAL_VOLTAGE_180:
Tim Kryger3a48edc2014-06-13 10:13:56 -07001775 if (!IS_ERR(mmc->supply.vqmmc)) {
1776 ret = regulator_set_voltage(mmc->supply.vqmmc,
Kevin Liu20b92a32012-12-17 19:29:26 +08001777 1700000, 1950000);
1778 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001779 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
1780 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001781 return -EIO;
1782 }
1783 }
1784
1785 /*
1786 * Enable 1.8V Signal Enable in the Host Control2
1787 * register
1788 */
1789 ctrl |= SDHCI_CTRL_VDD_180;
1790 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1791
Kevin Liu20b92a32012-12-17 19:29:26 +08001792 /* 1.8V regulator output should be stable within 5 ms */
1793 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1794 if (ctrl & SDHCI_CTRL_VDD_180)
1795 return 0;
1796
Joe Perches66061102014-09-12 14:56:56 -07001797 pr_warn("%s: 1.8V regulator output did not became stable\n",
1798 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001799
1800 return -EAGAIN;
1801 case MMC_SIGNAL_VOLTAGE_120:
Tim Kryger3a48edc2014-06-13 10:13:56 -07001802 if (!IS_ERR(mmc->supply.vqmmc)) {
1803 ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
1804 1300000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001805 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001806 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
1807 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001808 return -EIO;
1809 }
1810 }
1811 return 0;
1812 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301813 /* No signal voltage switch required */
1814 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001815 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301816}
1817
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001818static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
Fabio Estevam21f59982013-02-14 10:35:03 -02001819 struct mmc_ios *ios)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001820{
1821 struct sdhci_host *host = mmc_priv(mmc);
1822 int err;
1823
1824 if (host->version < SDHCI_SPEC_300)
1825 return 0;
1826 sdhci_runtime_pm_get(host);
Fabio Estevam21f59982013-02-14 10:35:03 -02001827 err = sdhci_do_start_signal_voltage_switch(host, ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001828 sdhci_runtime_pm_put(host);
1829 return err;
1830}
1831
Kevin Liu20b92a32012-12-17 19:29:26 +08001832static int sdhci_card_busy(struct mmc_host *mmc)
1833{
1834 struct sdhci_host *host = mmc_priv(mmc);
1835 u32 present_state;
1836
1837 sdhci_runtime_pm_get(host);
1838 /* Check whether DAT[3:0] is 0000 */
1839 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1840 sdhci_runtime_pm_put(host);
1841
1842 return !(present_state & SDHCI_DATA_LVL_MASK);
1843}
1844
Girish K S069c9f12012-01-06 09:56:39 +05301845static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301846{
Russell King4b6f37d2014-04-25 12:59:36 +01001847 struct sdhci_host *host = mmc_priv(mmc);
Arindam Nathb513ea22011-05-05 12:19:04 +05301848 u16 ctrl;
Arindam Nathb513ea22011-05-05 12:19:04 +05301849 int tuning_loop_counter = MAX_TUNING_LOOP;
Arindam Nathb513ea22011-05-05 12:19:04 +05301850 int err = 0;
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001851 unsigned long flags;
Arindam Nathb513ea22011-05-05 12:19:04 +05301852
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001853 sdhci_runtime_pm_get(host);
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001854 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301855
Arindam Nathb513ea22011-05-05 12:19:04 +05301856 /*
Girish K S069c9f12012-01-06 09:56:39 +05301857 * The Host Controller needs tuning only in case of SDR104 mode
1858 * and for SDR50 mode when Use Tuning for SDR50 is set in the
Arindam Nathb513ea22011-05-05 12:19:04 +05301859 * Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301860 * If the Host Controller supports the HS200 mode then the
1861 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301862 */
Russell King4b6f37d2014-04-25 12:59:36 +01001863 switch (host->timing) {
1864 case MMC_TIMING_MMC_HS200:
1865 case MMC_TIMING_UHS_SDR104:
1866 break;
Girish K S069c9f12012-01-06 09:56:39 +05301867
Russell King4b6f37d2014-04-25 12:59:36 +01001868 case MMC_TIMING_UHS_SDR50:
1869 if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
1870 host->flags & SDHCI_SDR104_NEEDS_TUNING)
1871 break;
1872 /* FALLTHROUGH */
1873
1874 default:
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001875 spin_unlock_irqrestore(&host->lock, flags);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001876 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05301877 return 0;
1878 }
1879
Dong Aisheng45251812013-09-13 19:11:30 +08001880 if (host->ops->platform_execute_tuning) {
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001881 spin_unlock_irqrestore(&host->lock, flags);
Dong Aisheng45251812013-09-13 19:11:30 +08001882 err = host->ops->platform_execute_tuning(host, opcode);
1883 sdhci_runtime_pm_put(host);
1884 return err;
1885 }
1886
Russell King4b6f37d2014-04-25 12:59:36 +01001887 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1888 ctrl |= SDHCI_CTRL_EXEC_TUNING;
Arindam Nathb513ea22011-05-05 12:19:04 +05301889 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1890
1891 /*
1892 * As per the Host Controller spec v3.00, tuning command
1893 * generates Buffer Read Ready interrupt, so enable that.
1894 *
1895 * Note: The spec clearly says that when tuning sequence
1896 * is being performed, the controller does not generate
1897 * interrupts other than Buffer Read Ready interrupt. But
1898 * to make sure we don't hit a controller bug, we _only_
1899 * enable Buffer Read Ready interrupt here.
1900 */
Russell Kingb537f942014-04-25 12:56:01 +01001901 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
1902 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
Arindam Nathb513ea22011-05-05 12:19:04 +05301903
1904 /*
1905 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1906 * of loops reaches 40 times or a timeout of 150ms occurs.
1907 */
Arindam Nathb513ea22011-05-05 12:19:04 +05301908 do {
1909 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001910 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301911
Girish K S069c9f12012-01-06 09:56:39 +05301912 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301913 cmd.arg = 0;
1914 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1915 cmd.retries = 0;
1916 cmd.data = NULL;
1917 cmd.error = 0;
1918
Al Cooper7ce45e92014-05-09 11:34:07 -04001919 if (tuning_loop_counter-- == 0)
1920 break;
1921
Arindam Nathb513ea22011-05-05 12:19:04 +05301922 mrq.cmd = &cmd;
1923 host->mrq = &mrq;
1924
1925 /*
1926 * In response to CMD19, the card sends 64 bytes of tuning
1927 * block to the Host Controller. So we set the block size
1928 * to 64 here.
1929 */
Girish K S069c9f12012-01-06 09:56:39 +05301930 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1931 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1932 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1933 SDHCI_BLOCK_SIZE);
1934 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1935 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1936 SDHCI_BLOCK_SIZE);
1937 } else {
1938 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1939 SDHCI_BLOCK_SIZE);
1940 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301941
1942 /*
1943 * The tuning block is sent by the card to the host controller.
1944 * So we set the TRNS_READ bit in the Transfer Mode register.
1945 * This also takes care of setting DMA Enable and Multi Block
1946 * Select in the same register to 0.
1947 */
1948 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1949
1950 sdhci_send_command(host, &cmd);
1951
1952 host->cmd = NULL;
1953 host->mrq = NULL;
1954
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001955 spin_unlock_irqrestore(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301956 /* Wait for Buffer Read Ready interrupt */
1957 wait_event_interruptible_timeout(host->buf_ready_int,
1958 (host->tuning_done == 1),
1959 msecs_to_jiffies(50));
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001960 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301961
1962 if (!host->tuning_done) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301963 pr_info(DRIVER_NAME ": Timeout waiting for "
Arindam Nathb513ea22011-05-05 12:19:04 +05301964 "Buffer Read Ready interrupt during tuning "
1965 "procedure, falling back to fixed sampling "
1966 "clock\n");
1967 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1968 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1969 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1970 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1971
1972 err = -EIO;
1973 goto out;
1974 }
1975
1976 host->tuning_done = 0;
1977
1978 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Nick Sanders197160d2014-05-06 18:52:38 -07001979
1980 /* eMMC spec does not require a delay between tuning cycles */
1981 if (opcode == MMC_SEND_TUNING_BLOCK)
1982 mdelay(1);
Arindam Nathb513ea22011-05-05 12:19:04 +05301983 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1984
1985 /*
1986 * The Host Driver has exhausted the maximum number of loops allowed,
1987 * so use fixed sampling frequency.
1988 */
Al Cooper7ce45e92014-05-09 11:34:07 -04001989 if (tuning_loop_counter < 0) {
Arindam Nathb513ea22011-05-05 12:19:04 +05301990 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1991 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Al Cooper7ce45e92014-05-09 11:34:07 -04001992 }
1993 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1994 pr_info(DRIVER_NAME ": Tuning procedure"
1995 " failed, falling back to fixed sampling"
1996 " clock\n");
Dong Aisheng114f2bf2013-10-18 19:48:45 +08001997 err = -EIO;
Arindam Nathb513ea22011-05-05 12:19:04 +05301998 }
1999
2000out:
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302001 /*
2002 * If this is the very first time we are here, we start the retuning
2003 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
2004 * flag won't be set, we check this condition before actually starting
2005 * the timer.
2006 */
2007 if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
2008 (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
Aaron Lu973905f2012-07-04 13:29:09 +08002009 host->flags |= SDHCI_USING_RETUNING_TIMER;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302010 mod_timer(&host->tuning_timer, jiffies +
2011 host->tuning_count * HZ);
2012 /* Tuning mode 1 limits the maximum data length to 4MB */
2013 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
Arend van Spriel2bc02482014-01-04 13:51:26 +01002014 } else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302015 host->flags &= ~SDHCI_NEEDS_RETUNING;
2016 /* Reload the new initial value for timer */
Arend van Spriel2bc02482014-01-04 13:51:26 +01002017 mod_timer(&host->tuning_timer, jiffies +
2018 host->tuning_count * HZ);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302019 }
2020
2021 /*
2022 * In case tuning fails, host controllers which support re-tuning can
2023 * try tuning again at a later time, when the re-tuning timer expires.
2024 * So for these controllers, we return 0. Since there might be other
2025 * controllers who do not have this capability, we return error for
Aaron Lu973905f2012-07-04 13:29:09 +08002026 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
2027 * a retuning timer to do the retuning for the card.
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302028 */
Aaron Lu973905f2012-07-04 13:29:09 +08002029 if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302030 err = 0;
2031
Russell Kingb537f942014-04-25 12:56:01 +01002032 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2033 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002034 spin_unlock_irqrestore(&host->lock, flags);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002035 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302036
2037 return err;
2038}
2039
Kevin Liu52983382013-01-31 11:31:37 +08002040
2041static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302042{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302043 /* Host Controller v3.00 defines preset value registers */
2044 if (host->version < SDHCI_SPEC_300)
2045 return;
2046
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302047 /*
2048 * We only enable or disable Preset Value if they are not already
2049 * enabled or disabled respectively. Otherwise, we bail out.
2050 */
Russell Kingda91a8f2014-04-25 13:00:12 +01002051 if (host->preset_enabled != enable) {
2052 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2053
2054 if (enable)
2055 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2056 else
2057 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2058
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302059 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Russell Kingda91a8f2014-04-25 13:00:12 +01002060
2061 if (enable)
2062 host->flags |= SDHCI_PV_ENABLED;
2063 else
2064 host->flags &= ~SDHCI_PV_ENABLED;
2065
2066 host->preset_enabled = enable;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302067 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002068}
2069
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002070static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002071{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002072 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002073 unsigned long flags;
2074
Christian Daudt722e1282013-06-20 14:26:36 -07002075 /* First check if client has provided their own card event */
2076 if (host->ops->card_event)
2077 host->ops->card_event(host);
2078
Pierre Ossmand129bce2006-03-24 03:18:17 -08002079 spin_lock_irqsave(&host->lock, flags);
2080
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002081 /* Check host->mrq first in case we are runtime suspended */
Shawn Guo9668d762013-06-09 19:49:24 +08002082 if (host->mrq && !sdhci_do_get_cd(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302083 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002084 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302085 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002086 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002087
Russell King03231f92014-04-25 12:57:12 +01002088 sdhci_do_reset(host, SDHCI_RESET_CMD);
2089 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002090
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002091 host->mrq->cmd->error = -ENOMEDIUM;
2092 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002093 }
2094
2095 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002096}
2097
2098static const struct mmc_host_ops sdhci_ops = {
2099 .request = sdhci_request,
2100 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002101 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002102 .get_ro = sdhci_get_ro,
2103 .hw_reset = sdhci_hw_reset,
2104 .enable_sdio_irq = sdhci_enable_sdio_irq,
2105 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
2106 .execute_tuning = sdhci_execute_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002107 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002108 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002109};
2110
2111/*****************************************************************************\
2112 * *
2113 * Tasklets *
2114 * *
2115\*****************************************************************************/
2116
Pierre Ossmand129bce2006-03-24 03:18:17 -08002117static void sdhci_tasklet_finish(unsigned long param)
2118{
2119 struct sdhci_host *host;
2120 unsigned long flags;
2121 struct mmc_request *mrq;
2122
2123 host = (struct sdhci_host*)param;
2124
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002125 spin_lock_irqsave(&host->lock, flags);
2126
Chris Ball0c9c99a2011-04-27 17:35:31 -04002127 /*
2128 * If this tasklet gets rescheduled while running, it will
2129 * be run again afterwards but without any active request.
2130 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002131 if (!host->mrq) {
2132 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002133 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002134 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002135
2136 del_timer(&host->timer);
2137
2138 mrq = host->mrq;
2139
Pierre Ossmand129bce2006-03-24 03:18:17 -08002140 /*
2141 * The controller needs a reset of internal state machines
2142 * upon error conditions.
2143 */
Pierre Ossman1e728592008-04-16 19:13:13 +02002144 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01002145 ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman1e728592008-04-16 19:13:13 +02002146 (mrq->data && (mrq->data->error ||
2147 (mrq->data->stop && mrq->data->stop->error))) ||
2148 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002149
2150 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002151 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002152 /* This is to force an update */
Russell King17710592014-04-25 12:58:55 +01002153 host->ops->set_clock(host, host->clock);
Pierre Ossman645289d2006-06-30 02:22:33 -07002154
2155 /* Spec says we should do both at the same time, but Ricoh
2156 controllers do not like that. */
Russell King03231f92014-04-25 12:57:12 +01002157 sdhci_do_reset(host, SDHCI_RESET_CMD);
2158 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002159 }
2160
2161 host->mrq = NULL;
2162 host->cmd = NULL;
2163 host->data = NULL;
2164
Pierre Ossmanf9134312008-12-21 17:01:48 +01002165#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08002166 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002167#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08002168
Pierre Ossman5f25a662006-10-04 02:15:39 -07002169 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002170 spin_unlock_irqrestore(&host->lock, flags);
2171
2172 mmc_request_done(host->mmc, mrq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002173 sdhci_runtime_pm_put(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002174}
2175
2176static void sdhci_timeout_timer(unsigned long data)
2177{
2178 struct sdhci_host *host;
2179 unsigned long flags;
2180
2181 host = (struct sdhci_host*)data;
2182
2183 spin_lock_irqsave(&host->lock, flags);
2184
2185 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302186 pr_err("%s: Timeout waiting for hardware "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01002187 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002188 sdhci_dumpregs(host);
2189
2190 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002191 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002192 sdhci_finish_data(host);
2193 } else {
2194 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002195 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002196 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002197 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002198
2199 tasklet_schedule(&host->finish_tasklet);
2200 }
2201 }
2202
Pierre Ossman5f25a662006-10-04 02:15:39 -07002203 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002204 spin_unlock_irqrestore(&host->lock, flags);
2205}
2206
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302207static void sdhci_tuning_timer(unsigned long data)
2208{
2209 struct sdhci_host *host;
2210 unsigned long flags;
2211
2212 host = (struct sdhci_host *)data;
2213
2214 spin_lock_irqsave(&host->lock, flags);
2215
2216 host->flags |= SDHCI_NEEDS_RETUNING;
2217
2218 spin_unlock_irqrestore(&host->lock, flags);
2219}
2220
Pierre Ossmand129bce2006-03-24 03:18:17 -08002221/*****************************************************************************\
2222 * *
2223 * Interrupt handling *
2224 * *
2225\*****************************************************************************/
2226
2227static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2228{
2229 BUG_ON(intmask == 0);
2230
2231 if (!host->cmd) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302232 pr_err("%s: Got command interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002233 "though no command operation was in progress.\n",
2234 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002235 sdhci_dumpregs(host);
2236 return;
2237 }
2238
Pierre Ossman43b58b32007-07-25 23:15:27 +02002239 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002240 host->cmd->error = -ETIMEDOUT;
2241 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
2242 SDHCI_INT_INDEX))
2243 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002244
Pierre Ossmane8095172008-07-25 01:09:08 +02002245 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002246 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002247 return;
2248 }
2249
2250 /*
2251 * The host can send and interrupt when the busy state has
2252 * ended, allowing us to wait without wasting CPU cycles.
2253 * Unfortunately this is overloaded on the "data complete"
2254 * interrupt, so we need to take some care when handling
2255 * it.
2256 *
2257 * Note: The 1.0 specification is a bit ambiguous about this
2258 * feature so there might be some problems with older
2259 * controllers.
2260 */
2261 if (host->cmd->flags & MMC_RSP_BUSY) {
2262 if (host->cmd->data)
2263 DBG("Cannot wait for busy signal when also "
2264 "doing a data transfer");
Chanho Mine99783a2014-08-30 12:40:40 +09002265 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
2266 && !host->busy_handle) {
2267 /* Mark that command complete before busy is ended */
2268 host->busy_handle = 1;
Pierre Ossmane8095172008-07-25 01:09:08 +02002269 return;
Chanho Mine99783a2014-08-30 12:40:40 +09002270 }
Ben Dooksf9454052009-02-20 20:33:08 +03002271
2272 /* The controller does not support the end-of-busy IRQ,
2273 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02002274 }
2275
2276 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002277 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002278}
2279
George G. Davis0957c332010-02-18 12:32:12 -05002280#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01002281static void sdhci_show_adma_error(struct sdhci_host *host)
2282{
2283 const char *name = mmc_hostname(host->mmc);
2284 u8 *desc = host->adma_desc;
2285 __le32 *dma;
2286 __le16 *len;
2287 u8 attr;
2288
2289 sdhci_dumpregs(host);
2290
2291 while (true) {
2292 dma = (__le32 *)(desc + 4);
2293 len = (__le16 *)(desc + 2);
2294 attr = *desc;
2295
2296 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2297 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
2298
2299 desc += 8;
2300
2301 if (attr & 2)
2302 break;
2303 }
2304}
2305#else
2306static void sdhci_show_adma_error(struct sdhci_host *host) { }
2307#endif
2308
Pierre Ossmand129bce2006-03-24 03:18:17 -08002309static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2310{
Girish K S069c9f12012-01-06 09:56:39 +05302311 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002312 BUG_ON(intmask == 0);
2313
Arindam Nathb513ea22011-05-05 12:19:04 +05302314 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2315 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302316 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2317 if (command == MMC_SEND_TUNING_BLOCK ||
2318 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302319 host->tuning_done = 1;
2320 wake_up(&host->buf_ready_int);
2321 return;
2322 }
2323 }
2324
Pierre Ossmand129bce2006-03-24 03:18:17 -08002325 if (!host->data) {
2326 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002327 * The "data complete" interrupt is also used to
2328 * indicate that a busy state has ended. See comment
2329 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002330 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002331 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002332 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2333 host->cmd->error = -ETIMEDOUT;
2334 tasklet_schedule(&host->finish_tasklet);
2335 return;
2336 }
Pierre Ossmane8095172008-07-25 01:09:08 +02002337 if (intmask & SDHCI_INT_DATA_END) {
Chanho Mine99783a2014-08-30 12:40:40 +09002338 /*
2339 * Some cards handle busy-end interrupt
2340 * before the command completed, so make
2341 * sure we do things in the proper order.
2342 */
2343 if (host->busy_handle)
2344 sdhci_finish_command(host);
2345 else
2346 host->busy_handle = 1;
Pierre Ossmane8095172008-07-25 01:09:08 +02002347 return;
2348 }
2349 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002350
Girish K Sa3c76eb2011-10-11 11:44:09 +05302351 pr_err("%s: Got data interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002352 "though no data operation was in progress.\n",
2353 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002354 sdhci_dumpregs(host);
2355
2356 return;
2357 }
2358
2359 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002360 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002361 else if (intmask & SDHCI_INT_DATA_END_BIT)
2362 host->data->error = -EILSEQ;
2363 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2364 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2365 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002366 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002367 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302368 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002369 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002370 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002371 if (host->ops->adma_workaround)
2372 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002373 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002374
Pierre Ossman17b04292007-07-22 22:18:46 +02002375 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002376 sdhci_finish_data(host);
2377 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002378 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002379 sdhci_transfer_pio(host);
2380
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002381 /*
2382 * We currently don't do anything fancy with DMA
2383 * boundaries, but as we can't disable the feature
2384 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002385 *
2386 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2387 * should return a valid address to continue from, but as
2388 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002389 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002390 if (intmask & SDHCI_INT_DMA_END) {
2391 u32 dmastart, dmanow;
2392 dmastart = sg_dma_address(host->data->sg);
2393 dmanow = dmastart + host->data->bytes_xfered;
2394 /*
2395 * Force update to the next DMA block boundary.
2396 */
2397 dmanow = (dmanow &
2398 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2399 SDHCI_DEFAULT_BOUNDARY_SIZE;
2400 host->data->bytes_xfered = dmanow - dmastart;
2401 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2402 " next 0x%08x\n",
2403 mmc_hostname(host->mmc), dmastart,
2404 host->data->bytes_xfered, dmanow);
2405 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2406 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002407
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002408 if (intmask & SDHCI_INT_DATA_END) {
2409 if (host->cmd) {
2410 /*
2411 * Data managed to finish before the
2412 * command completed. Make sure we do
2413 * things in the proper order.
2414 */
2415 host->data_early = 1;
2416 } else {
2417 sdhci_finish_data(host);
2418 }
2419 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002420 }
2421}
2422
David Howells7d12e782006-10-05 14:55:46 +01002423static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002424{
Russell King781e9892014-04-25 12:55:46 +01002425 irqreturn_t result = IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002426 struct sdhci_host *host = dev_id;
Russell King41005002014-04-25 12:55:36 +01002427 u32 intmask, mask, unexpected = 0;
Russell King781e9892014-04-25 12:55:46 +01002428 int max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002429
2430 spin_lock(&host->lock);
2431
Russell Kingbe138552014-04-25 12:55:56 +01002432 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002433 spin_unlock(&host->lock);
Adrian Hunter655bca72014-03-11 10:09:36 +02002434 return IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002435 }
2436
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002437 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Mark Lord62df67a52007-03-06 13:30:13 +01002438 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002439 result = IRQ_NONE;
2440 goto out;
2441 }
2442
Russell King41005002014-04-25 12:55:36 +01002443 do {
2444 /* Clear selected interrupts. */
2445 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2446 SDHCI_INT_BUS_POWER);
2447 sdhci_writel(host, mask, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002448
Russell King41005002014-04-25 12:55:36 +01002449 DBG("*** %s got interrupt: 0x%08x\n",
2450 mmc_hostname(host->mmc), intmask);
2451
2452 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2453 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2454 SDHCI_CARD_PRESENT;
2455
2456 /*
2457 * There is a observation on i.mx esdhc. INSERT
2458 * bit will be immediately set again when it gets
2459 * cleared, if a card is inserted. We have to mask
2460 * the irq to prevent interrupt storm which will
2461 * freeze the system. And the REMOVE gets the
2462 * same situation.
2463 *
2464 * More testing are needed here to ensure it works
2465 * for other platforms though.
2466 */
Russell Kingb537f942014-04-25 12:56:01 +01002467 host->ier &= ~(SDHCI_INT_CARD_INSERT |
2468 SDHCI_INT_CARD_REMOVE);
2469 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
2470 SDHCI_INT_CARD_INSERT;
2471 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2472 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell King41005002014-04-25 12:55:36 +01002473
2474 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2475 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Russell King3560db82014-04-25 12:55:51 +01002476
2477 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2478 SDHCI_INT_CARD_REMOVE);
2479 result = IRQ_WAKE_THREAD;
Russell King41005002014-04-25 12:55:36 +01002480 }
2481
2482 if (intmask & SDHCI_INT_CMD_MASK)
2483 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2484
2485 if (intmask & SDHCI_INT_DATA_MASK)
2486 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2487
2488 if (intmask & SDHCI_INT_BUS_POWER)
2489 pr_err("%s: Card is consuming too much power!\n",
2490 mmc_hostname(host->mmc));
2491
Russell King781e9892014-04-25 12:55:46 +01002492 if (intmask & SDHCI_INT_CARD_INT) {
2493 sdhci_enable_sdio_irq_nolock(host, false);
2494 host->thread_isr |= SDHCI_INT_CARD_INT;
2495 result = IRQ_WAKE_THREAD;
2496 }
Russell King41005002014-04-25 12:55:36 +01002497
2498 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2499 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2500 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2501 SDHCI_INT_CARD_INT);
2502
2503 if (intmask) {
2504 unexpected |= intmask;
2505 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2506 }
2507
Russell King781e9892014-04-25 12:55:46 +01002508 if (result == IRQ_NONE)
2509 result = IRQ_HANDLED;
Russell King41005002014-04-25 12:55:36 +01002510
2511 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Russell King41005002014-04-25 12:55:36 +01002512 } while (intmask && --max_loops);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002513out:
2514 spin_unlock(&host->lock);
2515
Alexander Stein6379b232012-03-14 09:52:10 +01002516 if (unexpected) {
2517 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2518 mmc_hostname(host->mmc), unexpected);
2519 sdhci_dumpregs(host);
2520 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002521
Pierre Ossmand129bce2006-03-24 03:18:17 -08002522 return result;
2523}
2524
Russell King781e9892014-04-25 12:55:46 +01002525static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2526{
2527 struct sdhci_host *host = dev_id;
2528 unsigned long flags;
2529 u32 isr;
2530
2531 spin_lock_irqsave(&host->lock, flags);
2532 isr = host->thread_isr;
2533 host->thread_isr = 0;
2534 spin_unlock_irqrestore(&host->lock, flags);
2535
Russell King3560db82014-04-25 12:55:51 +01002536 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2537 sdhci_card_event(host->mmc);
2538 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
2539 }
2540
Russell King781e9892014-04-25 12:55:46 +01002541 if (isr & SDHCI_INT_CARD_INT) {
2542 sdio_run_irqs(host->mmc);
2543
2544 spin_lock_irqsave(&host->lock, flags);
2545 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2546 sdhci_enable_sdio_irq_nolock(host, true);
2547 spin_unlock_irqrestore(&host->lock, flags);
2548 }
2549
2550 return isr ? IRQ_HANDLED : IRQ_NONE;
2551}
2552
Pierre Ossmand129bce2006-03-24 03:18:17 -08002553/*****************************************************************************\
2554 * *
2555 * Suspend/resume *
2556 * *
2557\*****************************************************************************/
2558
2559#ifdef CONFIG_PM
Kevin Liuad080d72013-01-05 17:21:33 +08002560void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2561{
2562 u8 val;
2563 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2564 | SDHCI_WAKE_ON_INT;
2565
2566 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2567 val |= mask ;
2568 /* Avoid fake wake up */
2569 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2570 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2571 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2572}
2573EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2574
Fabio Estevam0b10f472014-08-30 14:53:13 -03002575static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
Kevin Liuad080d72013-01-05 17:21:33 +08002576{
2577 u8 val;
2578 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2579 | SDHCI_WAKE_ON_INT;
2580
2581 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2582 val &= ~mask;
2583 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2584}
Pierre Ossmand129bce2006-03-24 03:18:17 -08002585
Manuel Lauss29495aa2011-11-03 11:09:45 +01002586int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002587{
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002588 sdhci_disable_card_detection(host);
2589
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302590 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002591 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Aaron Luc6ced0d2011-12-28 11:11:12 +08002592 del_timer_sync(&host->tuning_timer);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302593 host->flags &= ~SDHCI_NEEDS_RETUNING;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302594 }
2595
Kevin Liuad080d72013-01-05 17:21:33 +08002596 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell Kingb537f942014-04-25 12:56:01 +01002597 host->ier = 0;
2598 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
2599 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002600 free_irq(host->irq, host);
2601 } else {
2602 sdhci_enable_irq_wakeups(host);
2603 enable_irq_wake(host->irq);
2604 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002605 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002606}
2607
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002608EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002609
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002610int sdhci_resume_host(struct sdhci_host *host)
2611{
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002612 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002613
Richard Röjforsa13abc72009-09-22 16:45:30 -07002614 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002615 if (host->ops->enable_dma)
2616 host->ops->enable_dma(host);
2617 }
2618
Kevin Liuad080d72013-01-05 17:21:33 +08002619 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell King781e9892014-04-25 12:55:46 +01002620 ret = request_threaded_irq(host->irq, sdhci_irq,
2621 sdhci_thread_irq, IRQF_SHARED,
2622 mmc_hostname(host->mmc), host);
Kevin Liuad080d72013-01-05 17:21:33 +08002623 if (ret)
2624 return ret;
2625 } else {
2626 sdhci_disable_irq_wakeups(host);
2627 disable_irq_wake(host->irq);
2628 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002629
Adrian Hunter6308d292012-02-07 14:48:54 +02002630 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2631 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2632 /* Card keeps power but host controller does not */
2633 sdhci_init(host, 0);
2634 host->pwr = 0;
2635 host->clock = 0;
2636 sdhci_do_set_ios(host, &host->mmc->ios);
2637 } else {
2638 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2639 mmiowb();
2640 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002641
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002642 sdhci_enable_card_detection(host);
2643
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302644 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002645 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302646 host->flags |= SDHCI_NEEDS_RETUNING;
2647
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002648 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002649}
2650
2651EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002652#endif /* CONFIG_PM */
2653
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002654#ifdef CONFIG_PM_RUNTIME
2655
2656static int sdhci_runtime_pm_get(struct sdhci_host *host)
2657{
2658 return pm_runtime_get_sync(host->mmc->parent);
2659}
2660
2661static int sdhci_runtime_pm_put(struct sdhci_host *host)
2662{
2663 pm_runtime_mark_last_busy(host->mmc->parent);
2664 return pm_runtime_put_autosuspend(host->mmc->parent);
2665}
2666
Adrian Hunterf0710a52013-05-06 12:17:32 +03002667static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2668{
2669 if (host->runtime_suspended || host->bus_on)
2670 return;
2671 host->bus_on = true;
2672 pm_runtime_get_noresume(host->mmc->parent);
2673}
2674
2675static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2676{
2677 if (host->runtime_suspended || !host->bus_on)
2678 return;
2679 host->bus_on = false;
2680 pm_runtime_put_noidle(host->mmc->parent);
2681}
2682
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002683int sdhci_runtime_suspend_host(struct sdhci_host *host)
2684{
2685 unsigned long flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002686
2687 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002688 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002689 del_timer_sync(&host->tuning_timer);
2690 host->flags &= ~SDHCI_NEEDS_RETUNING;
2691 }
2692
2693 spin_lock_irqsave(&host->lock, flags);
Russell Kingb537f942014-04-25 12:56:01 +01002694 host->ier &= SDHCI_INT_CARD_INT;
2695 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2696 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002697 spin_unlock_irqrestore(&host->lock, flags);
2698
Russell King781e9892014-04-25 12:55:46 +01002699 synchronize_hardirq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002700
2701 spin_lock_irqsave(&host->lock, flags);
2702 host->runtime_suspended = true;
2703 spin_unlock_irqrestore(&host->lock, flags);
2704
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002705 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002706}
2707EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2708
2709int sdhci_runtime_resume_host(struct sdhci_host *host)
2710{
2711 unsigned long flags;
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002712 int host_flags = host->flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002713
2714 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2715 if (host->ops->enable_dma)
2716 host->ops->enable_dma(host);
2717 }
2718
2719 sdhci_init(host, 0);
2720
2721 /* Force clock and power re-program */
2722 host->pwr = 0;
2723 host->clock = 0;
2724 sdhci_do_set_ios(host, &host->mmc->ios);
2725
2726 sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
Kevin Liu52983382013-01-31 11:31:37 +08002727 if ((host_flags & SDHCI_PV_ENABLED) &&
2728 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2729 spin_lock_irqsave(&host->lock, flags);
2730 sdhci_enable_preset_value(host, true);
2731 spin_unlock_irqrestore(&host->lock, flags);
2732 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002733
2734 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002735 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002736 host->flags |= SDHCI_NEEDS_RETUNING;
2737
2738 spin_lock_irqsave(&host->lock, flags);
2739
2740 host->runtime_suspended = false;
2741
2742 /* Enable SDIO IRQ */
Russell Kingef104332014-04-25 12:55:41 +01002743 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002744 sdhci_enable_sdio_irq_nolock(host, true);
2745
2746 /* Enable Card Detection */
2747 sdhci_enable_card_detection(host);
2748
2749 spin_unlock_irqrestore(&host->lock, flags);
2750
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002751 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002752}
2753EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2754
2755#endif
2756
Pierre Ossmand129bce2006-03-24 03:18:17 -08002757/*****************************************************************************\
2758 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002759 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002760 * *
2761\*****************************************************************************/
2762
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002763struct sdhci_host *sdhci_alloc_host(struct device *dev,
2764 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002765{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002766 struct mmc_host *mmc;
2767 struct sdhci_host *host;
2768
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002769 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002770
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002771 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002772 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002773 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002774
2775 host = mmc_priv(mmc);
2776 host->mmc = mmc;
2777
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002778 return host;
2779}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002780
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002781EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002782
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002783int sdhci_add_host(struct sdhci_host *host)
2784{
2785 struct mmc_host *mmc;
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002786 u32 caps[2] = {0, 0};
Arindam Nathf2119df2011-05-05 12:18:57 +05302787 u32 max_current_caps;
2788 unsigned int ocr_avail;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002789 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002790
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002791 WARN_ON(host == NULL);
2792 if (host == NULL)
2793 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002794
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002795 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002796
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002797 if (debug_quirks)
2798 host->quirks = debug_quirks;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002799 if (debug_quirks2)
2800 host->quirks2 = debug_quirks2;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002801
Russell King03231f92014-04-25 12:57:12 +01002802 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand96649e2006-06-30 02:22:30 -07002803
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002804 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002805 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2806 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002807 if (host->version > SDHCI_SPEC_300) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302808 pr_err("%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002809 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02002810 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002811 }
2812
Arindam Nathf2119df2011-05-05 12:18:57 +05302813 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002814 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002815
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002816 if (host->version >= SDHCI_SPEC_300)
2817 caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2818 host->caps1 :
2819 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Arindam Nathf2119df2011-05-05 12:18:57 +05302820
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002821 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002822 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302823 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002824 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002825 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002826 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002827
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002828 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002829 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002830 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002831 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002832 }
2833
Arindam Nathf2119df2011-05-05 12:18:57 +05302834 if ((host->version >= SDHCI_SPEC_200) &&
2835 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002836 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002837
2838 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2839 (host->flags & SDHCI_USE_ADMA)) {
2840 DBG("Disabling ADMA as it is marked broken\n");
2841 host->flags &= ~SDHCI_USE_ADMA;
2842 }
2843
Richard Röjforsa13abc72009-09-22 16:45:30 -07002844 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002845 if (host->ops->enable_dma) {
2846 if (host->ops->enable_dma(host)) {
Joe Perches66061102014-09-12 14:56:56 -07002847 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002848 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002849 host->flags &=
2850 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002851 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002852 }
2853 }
2854
Pierre Ossman2134a922008-06-28 18:28:51 +02002855 if (host->flags & SDHCI_USE_ADMA) {
2856 /*
2857 * We need to allocate descriptors for all sg entries
2858 * (128) and potentially one alignment transfer for
2859 * each of those entries.
2860 */
Markus Mayer4e743f12014-07-03 13:27:42 -07002861 host->adma_desc = dma_alloc_coherent(mmc_dev(mmc),
Russell Kingd1e49f72014-04-25 12:58:34 +01002862 ADMA_SIZE, &host->adma_addr,
2863 GFP_KERNEL);
Pierre Ossman2134a922008-06-28 18:28:51 +02002864 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2865 if (!host->adma_desc || !host->align_buffer) {
Markus Mayer4e743f12014-07-03 13:27:42 -07002866 dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
Russell Kingd1e49f72014-04-25 12:58:34 +01002867 host->adma_desc, host->adma_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02002868 kfree(host->align_buffer);
Joe Perches66061102014-09-12 14:56:56 -07002869 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
Pierre Ossman2134a922008-06-28 18:28:51 +02002870 mmc_hostname(mmc));
2871 host->flags &= ~SDHCI_USE_ADMA;
Russell Kingd1e49f72014-04-25 12:58:34 +01002872 host->adma_desc = NULL;
2873 host->align_buffer = NULL;
2874 } else if (host->adma_addr & 3) {
Joe Perches66061102014-09-12 14:56:56 -07002875 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
2876 mmc_hostname(mmc));
Russell Kingd1e49f72014-04-25 12:58:34 +01002877 host->flags &= ~SDHCI_USE_ADMA;
Markus Mayer4e743f12014-07-03 13:27:42 -07002878 dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
Russell Kingd1e49f72014-04-25 12:58:34 +01002879 host->adma_desc, host->adma_addr);
2880 kfree(host->align_buffer);
2881 host->adma_desc = NULL;
2882 host->align_buffer = NULL;
Pierre Ossman2134a922008-06-28 18:28:51 +02002883 }
2884 }
2885
Pierre Ossman76591502008-07-21 00:32:11 +02002886 /*
2887 * If we use DMA, then it's up to the caller to set the DMA
2888 * mask, but PIO does not need the hw shim so we set a new
2889 * mask here in that case.
2890 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002891 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002892 host->dma_mask = DMA_BIT_MASK(64);
Markus Mayer4e743f12014-07-03 13:27:42 -07002893 mmc_dev(mmc)->dma_mask = &host->dma_mask;
Pierre Ossman76591502008-07-21 00:32:11 +02002894 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002895
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002896 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302897 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002898 >> SDHCI_CLOCK_BASE_SHIFT;
2899 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302900 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002901 >> SDHCI_CLOCK_BASE_SHIFT;
2902
Pierre Ossmand129bce2006-03-24 03:18:17 -08002903 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002904 if (host->max_clk == 0 || host->quirks &
2905 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002906 if (!host->ops->get_max_clock) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302907 pr_err("%s: Hardware doesn't specify base clock "
Ben Dooks4240ff02009-03-17 00:13:57 +03002908 "frequency.\n", mmc_hostname(mmc));
2909 return -ENODEV;
2910 }
2911 host->max_clk = host->ops->get_max_clock(host);
2912 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002913
2914 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302915 * In case of Host Controller v3.00, find out whether clock
2916 * multiplier is supported.
2917 */
2918 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2919 SDHCI_CLOCK_MUL_SHIFT;
2920
2921 /*
2922 * In case the value in Clock Multiplier is 0, then programmable
2923 * clock mode is not supported, otherwise the actual clock
2924 * multiplier is one more than the value of Clock Multiplier
2925 * in the Capabilities Register.
2926 */
2927 if (host->clk_mul)
2928 host->clk_mul += 1;
2929
2930 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002931 * Set host parameters.
2932 */
2933 mmc->ops = &sdhci_ops;
Arindam Nathc3ed3872011-05-05 12:19:06 +05302934 mmc->f_max = host->max_clk;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07002935 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07002936 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05302937 else if (host->version >= SDHCI_SPEC_300) {
2938 if (host->clk_mul) {
2939 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2940 mmc->f_max = host->max_clk * host->clk_mul;
2941 } else
2942 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2943 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04002944 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05002945
Aisheng Dong28aab052014-08-27 15:26:31 +08002946 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2947 host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
2948 SDHCI_TIMEOUT_CLK_SHIFT;
2949 if (host->timeout_clk == 0) {
2950 if (host->ops->get_timeout_clock) {
2951 host->timeout_clk =
2952 host->ops->get_timeout_clock(host);
2953 } else {
2954 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
2955 mmc_hostname(mmc));
2956 return -ENODEV;
2957 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03002958 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03002959
Aisheng Dong28aab052014-08-27 15:26:31 +08002960 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
2961 host->timeout_clk *= 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03002962
Aisheng Dong28aab052014-08-27 15:26:31 +08002963 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
Aisheng Donga6ff5ae2014-08-27 15:26:27 +08002964 host->ops->get_max_timeout_count(host) : 1 << 27;
Aisheng Dong28aab052014-08-27 15:26:31 +08002965 mmc->max_busy_timeout /= host->timeout_clk;
2966 }
Adrian Hunter58d12462011-06-28 17:16:03 +03002967
Andrei Warkentine89d4562011-05-23 15:06:37 -05002968 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
Russell King781e9892014-04-25 12:55:46 +01002969 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
Andrei Warkentine89d4562011-05-23 15:06:37 -05002970
2971 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
2972 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002973
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002974 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002975 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002976 ((host->flags & SDHCI_USE_ADMA) ||
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002977 !(host->flags & SDHCI_USE_SDMA))) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002978 host->flags |= SDHCI_AUTO_CMD23;
2979 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
2980 } else {
2981 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
2982 }
2983
Philip Rakity15ec4462010-11-19 16:48:39 -05002984 /*
2985 * A controller may support 8-bit width, but the board itself
2986 * might not have the pins brought out. Boards that support
2987 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2988 * their platform code before calling sdhci_add_host(), and we
2989 * won't assume 8-bit width for hosts without that CAP.
2990 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002991 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05002992 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002993
Jerry Huang63ef5d82012-10-25 13:47:19 +08002994 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
2995 mmc->caps &= ~MMC_CAP_CMD23;
2996
Arindam Nathf2119df2011-05-05 12:18:57 +05302997 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04002998 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01002999
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01003000 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Markus Mayer4e743f12014-07-03 13:27:42 -07003001 !(mmc->caps & MMC_CAP_NONREMOVABLE))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03003002 mmc->caps |= MMC_CAP_NEEDS_POLL;
3003
Tim Kryger3a48edc2014-06-13 10:13:56 -07003004 /* If there are external regulators, get them */
3005 if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
3006 return -EPROBE_DEFER;
3007
Philip Rakity6231f3d2012-07-23 15:56:23 -07003008 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003009 if (!IS_ERR(mmc->supply.vqmmc)) {
3010 ret = regulator_enable(mmc->supply.vqmmc);
3011 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3012 1950000))
Kevin Liu8363c372012-11-17 17:55:51 -05003013 caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
3014 SDHCI_SUPPORT_SDR50 |
3015 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04003016 if (ret) {
3017 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3018 mmc_hostname(mmc), ret);
Tim Kryger3a48edc2014-06-13 10:13:56 -07003019 mmc->supply.vqmmc = NULL;
Chris Balla3361ab2013-03-11 17:51:53 -04003020 }
Kevin Liu8363c372012-11-17 17:55:51 -05003021 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07003022
Daniel Drake6a661802012-11-25 13:01:19 -05003023 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
3024 caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3025 SDHCI_SUPPORT_DDR50);
3026
Al Cooper4188bba2012-03-16 15:54:17 -04003027 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3028 if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3029 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303030 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3031
3032 /* SDR104 supports also implies SDR50 support */
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003033 if (caps[1] & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303034 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003035 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3036 * field can be promoted to support HS200.
3037 */
Chuanxiao.Dongadc82852014-08-19 11:02:41 +08003038 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200)) {
David Cohen13868bf2013-10-29 10:58:26 -07003039 mmc->caps2 |= MMC_CAP2_HS200;
Chuanxiao.Dongadc82852014-08-19 11:02:41 +08003040 if (IS_ERR(mmc->supply.vqmmc) ||
3041 !regulator_is_supported_voltage
3042 (mmc->supply.vqmmc, 1100000, 1300000))
3043 mmc->caps2 &= ~MMC_CAP2_HS200_1_2V_SDR;
3044 }
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003045 } else if (caps[1] & SDHCI_SUPPORT_SDR50)
Arindam Nathf2119df2011-05-05 12:18:57 +05303046 mmc->caps |= MMC_CAP_UHS_SDR50;
3047
Micky Ching9107ebb2014-02-21 18:40:35 +08003048 if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
3049 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303050 mmc->caps |= MMC_CAP_UHS_DDR50;
3051
Girish K S069c9f12012-01-06 09:56:39 +05303052 /* Does the host need tuning for SDR50? */
Arindam Nathb513ea22011-05-05 12:19:04 +05303053 if (caps[1] & SDHCI_USE_SDR50_TUNING)
3054 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3055
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003056 /* Does the host need tuning for SDR104 / HS200? */
Girish K S069c9f12012-01-06 09:56:39 +05303057 if (mmc->caps2 & MMC_CAP2_HS200)
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003058 host->flags |= SDHCI_SDR104_NEEDS_TUNING;
Girish K S069c9f12012-01-06 09:56:39 +05303059
Arindam Nathd6d50a12011-05-05 12:18:59 +05303060 /* Driver Type(s) (A, C, D) supported by the host */
3061 if (caps[1] & SDHCI_DRIVER_TYPE_A)
3062 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3063 if (caps[1] & SDHCI_DRIVER_TYPE_C)
3064 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3065 if (caps[1] & SDHCI_DRIVER_TYPE_D)
3066 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3067
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303068 /* Initial value for re-tuning timer count */
3069 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3070 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3071
3072 /*
3073 * In case Re-tuning Timer is not disabled, the actual value of
3074 * re-tuning timer will be 2 ^ (n - 1).
3075 */
3076 if (host->tuning_count)
3077 host->tuning_count = 1 << (host->tuning_count - 1);
3078
3079 /* Re-tuning mode supported by the Host Controller */
3080 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3081 SDHCI_RETUNING_MODE_SHIFT;
3082
Takashi Iwai8f230f42010-12-08 10:04:30 +01003083 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003084
Arindam Nathf2119df2011-05-05 12:18:57 +05303085 /*
3086 * According to SD Host Controller spec v3.00, if the Host System
3087 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3088 * the value is meaningful only if Voltage Support in the Capabilities
3089 * register is set. The actual current value is 4 times the register
3090 * value.
3091 */
3092 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Tim Kryger3a48edc2014-06-13 10:13:56 -07003093 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
Chuanxiao.Dongae906032014-08-01 14:00:13 +08003094 int curr = regulator_get_current_limit(mmc->supply.vmmc);
Philip Rakitybad37e12012-05-27 18:36:44 -07003095 if (curr > 0) {
3096
3097 /* convert to SDHCI_MAX_CURRENT format */
3098 curr = curr/1000; /* convert to mA */
3099 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3100
3101 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3102 max_current_caps =
3103 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3104 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3105 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3106 }
3107 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303108
3109 if (caps[0] & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003110 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303111
Aaron Lu55c46652012-07-04 13:31:48 +08003112 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303113 SDHCI_MAX_CURRENT_330_MASK) >>
3114 SDHCI_MAX_CURRENT_330_SHIFT) *
3115 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303116 }
3117 if (caps[0] & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003118 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303119
Aaron Lu55c46652012-07-04 13:31:48 +08003120 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303121 SDHCI_MAX_CURRENT_300_MASK) >>
3122 SDHCI_MAX_CURRENT_300_SHIFT) *
3123 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303124 }
3125 if (caps[0] & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003126 ocr_avail |= MMC_VDD_165_195;
3127
Aaron Lu55c46652012-07-04 13:31:48 +08003128 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303129 SDHCI_MAX_CURRENT_180_MASK) >>
3130 SDHCI_MAX_CURRENT_180_SHIFT) *
3131 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303132 }
3133
Tim Kryger52221612014-06-25 00:25:34 -07003134 /* If OCR set by external regulators, use it instead */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003135 if (mmc->ocr_avail)
Tim Kryger52221612014-06-25 00:25:34 -07003136 ocr_avail = mmc->ocr_avail;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003137
Haijun Zhangc0b887b2013-08-26 09:19:23 +08003138 if (host->ocr_mask)
Tim Kryger3a48edc2014-06-13 10:13:56 -07003139 ocr_avail &= host->ocr_mask;
Haijun Zhangc0b887b2013-08-26 09:19:23 +08003140
Takashi Iwai8f230f42010-12-08 10:04:30 +01003141 mmc->ocr_avail = ocr_avail;
3142 mmc->ocr_avail_sdio = ocr_avail;
3143 if (host->ocr_avail_sdio)
3144 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3145 mmc->ocr_avail_sd = ocr_avail;
3146 if (host->ocr_avail_sd)
3147 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3148 else /* normal SD controllers don't support 1.8V */
3149 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3150 mmc->ocr_avail_mmc = ocr_avail;
3151 if (host->ocr_avail_mmc)
3152 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003153
3154 if (mmc->ocr_avail == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303155 pr_err("%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01003156 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003157 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07003158 }
3159
Pierre Ossmand129bce2006-03-24 03:18:17 -08003160 spin_lock_init(&host->lock);
3161
3162 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003163 * Maximum number of segments. Depends on if the hardware
3164 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003165 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003166 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003167 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003168 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003169 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003170 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04003171 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003172
3173 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01003174 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01003175 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08003176 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003177 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003178
3179 /*
3180 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003181 * of bytes. When doing hardware scatter/gather, each entry cannot
3182 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003183 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003184 if (host->flags & SDHCI_USE_ADMA) {
3185 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3186 mmc->max_seg_size = 65535;
3187 else
3188 mmc->max_seg_size = 65536;
3189 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003190 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003191 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003192
3193 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003194 * Maximum block size. This varies from controller to controller and
3195 * is specified in the capabilities register.
3196 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003197 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3198 mmc->max_blk_size = 2;
3199 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05303200 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003201 SDHCI_MAX_BLOCK_SHIFT;
3202 if (mmc->max_blk_size >= 3) {
Joe Perches66061102014-09-12 14:56:56 -07003203 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
3204 mmc_hostname(mmc));
Anton Vorontsov0633f652009-03-17 00:14:03 +03003205 mmc->max_blk_size = 0;
3206 }
3207 }
3208
3209 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003210
3211 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003212 * Maximum block count.
3213 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003214 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003215
3216 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003217 * Init tasklets.
3218 */
Pierre Ossmand129bce2006-03-24 03:18:17 -08003219 tasklet_init(&host->finish_tasklet,
3220 sdhci_tasklet_finish, (unsigned long)host);
3221
Al Viroe4cad1b2006-10-10 22:47:07 +01003222 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003223
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303224 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathb513ea22011-05-05 12:19:04 +05303225 init_waitqueue_head(&host->buf_ready_int);
3226
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303227 /* Initialize re-tuning timer */
3228 init_timer(&host->tuning_timer);
3229 host->tuning_timer.data = (unsigned long)host;
3230 host->tuning_timer.function = sdhci_tuning_timer;
3231 }
3232
Shawn Guo2af502c2013-07-05 14:38:55 +08003233 sdhci_init(host, 0);
3234
Russell King781e9892014-04-25 12:55:46 +01003235 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3236 IRQF_SHARED, mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003237 if (ret) {
3238 pr_err("%s: Failed to request IRQ %d: %d\n",
3239 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003240 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003241 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003242
Pierre Ossmand129bce2006-03-24 03:18:17 -08003243#ifdef CONFIG_MMC_DEBUG
3244 sdhci_dumpregs(host);
3245#endif
3246
Pierre Ossmanf9134312008-12-21 17:01:48 +01003247#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01003248 snprintf(host->led_name, sizeof(host->led_name),
3249 "%s::", mmc_hostname(mmc));
3250 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003251 host->led.brightness = LED_OFF;
3252 host->led.default_trigger = mmc_hostname(mmc);
3253 host->led.brightness_set = sdhci_led_control;
3254
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003255 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003256 if (ret) {
3257 pr_err("%s: Failed to register LED device: %d\n",
3258 mmc_hostname(mmc), ret);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003259 goto reset;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003260 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003261#endif
3262
Pierre Ossman5f25a662006-10-04 02:15:39 -07003263 mmiowb();
3264
Pierre Ossmand129bce2006-03-24 03:18:17 -08003265 mmc_add_host(mmc);
3266
Girish K Sa3c76eb2011-10-11 11:44:09 +05303267 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003268 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07003269 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
3270 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003271
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003272 sdhci_enable_card_detection(host);
3273
Pierre Ossmand129bce2006-03-24 03:18:17 -08003274 return 0;
3275
Pierre Ossmanf9134312008-12-21 17:01:48 +01003276#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003277reset:
Russell King03231f92014-04-25 12:57:12 +01003278 sdhci_do_reset(host, SDHCI_RESET_ALL);
Russell Kingb537f942014-04-25 12:56:01 +01003279 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3280 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003281 free_irq(host->irq, host);
3282#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003283untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003284 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003285
3286 return ret;
3287}
3288
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003289EXPORT_SYMBOL_GPL(sdhci_add_host);
3290
Pierre Ossman1e728592008-04-16 19:13:13 +02003291void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003292{
Tim Kryger3a48edc2014-06-13 10:13:56 -07003293 struct mmc_host *mmc = host->mmc;
Pierre Ossman1e728592008-04-16 19:13:13 +02003294 unsigned long flags;
3295
3296 if (dead) {
3297 spin_lock_irqsave(&host->lock, flags);
3298
3299 host->flags |= SDHCI_DEVICE_DEAD;
3300
3301 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303302 pr_err("%s: Controller removed during "
Markus Mayer4e743f12014-07-03 13:27:42 -07003303 " transfer!\n", mmc_hostname(mmc));
Pierre Ossman1e728592008-04-16 19:13:13 +02003304
3305 host->mrq->cmd->error = -ENOMEDIUM;
3306 tasklet_schedule(&host->finish_tasklet);
3307 }
3308
3309 spin_unlock_irqrestore(&host->lock, flags);
3310 }
3311
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003312 sdhci_disable_card_detection(host);
3313
Markus Mayer4e743f12014-07-03 13:27:42 -07003314 mmc_remove_host(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003315
Pierre Ossmanf9134312008-12-21 17:01:48 +01003316#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003317 led_classdev_unregister(&host->led);
3318#endif
3319
Pierre Ossman1e728592008-04-16 19:13:13 +02003320 if (!dead)
Russell King03231f92014-04-25 12:57:12 +01003321 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003322
Russell Kingb537f942014-04-25 12:56:01 +01003323 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3324 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003325 free_irq(host->irq, host);
3326
3327 del_timer_sync(&host->timer);
3328
Pierre Ossmand129bce2006-03-24 03:18:17 -08003329 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003330
Tim Kryger3a48edc2014-06-13 10:13:56 -07003331 if (!IS_ERR(mmc->supply.vmmc))
3332 regulator_disable(mmc->supply.vmmc);
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003333
Tim Kryger3a48edc2014-06-13 10:13:56 -07003334 if (!IS_ERR(mmc->supply.vqmmc))
3335 regulator_disable(mmc->supply.vqmmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07003336
Russell Kingd1e49f72014-04-25 12:58:34 +01003337 if (host->adma_desc)
Markus Mayer4e743f12014-07-03 13:27:42 -07003338 dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
Russell Kingd1e49f72014-04-25 12:58:34 +01003339 host->adma_desc, host->adma_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02003340 kfree(host->align_buffer);
3341
3342 host->adma_desc = NULL;
3343 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003344}
3345
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003346EXPORT_SYMBOL_GPL(sdhci_remove_host);
3347
3348void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003349{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003350 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003351}
3352
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003353EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003354
3355/*****************************************************************************\
3356 * *
3357 * Driver init/exit *
3358 * *
3359\*****************************************************************************/
3360
3361static int __init sdhci_drv_init(void)
3362{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303363 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003364 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303365 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003366
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003367 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003368}
3369
3370static void __exit sdhci_drv_exit(void)
3371{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003372}
3373
3374module_init(sdhci_drv_init);
3375module_exit(sdhci_drv_exit);
3376
Pierre Ossmandf673b22006-06-30 02:22:31 -07003377module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003378module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003379
Pierre Ossman32710e82009-04-08 20:14:54 +02003380MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003381MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003382MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003383
Pierre Ossmandf673b22006-06-30 02:22:31 -07003384MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003385MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");