blob: fdbbff547106e42dfa2098c05a90d646f179b4f0 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 *
Paul Mundtf43dc232011-01-13 15:06:28 +09005 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01006 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09007 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090016 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090018#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19#define SUPPORT_SYSRQ
20#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#undef DEBUG
23
Paul Mundt85f094e2008-04-25 16:04:20 +090024#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010025#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090026#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010027#include <linux/cpufreq.h>
28#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090029#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000030#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010031#include <linux/err.h>
32#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010033#include <linux/init.h>
34#include <linux/interrupt.h>
35#include <linux/ioport.h>
Ulrich Hechtb96408b2018-02-15 13:02:41 +010036#include <linux/ktime.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010037#include <linux/major.h>
38#include <linux/module.h>
39#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010040#include <linux/of.h>
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +020041#include <linux/of_device.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010042#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/scatterlist.h>
45#include <linux/serial.h>
46#include <linux/serial_sci.h>
47#include <linux/sh_dma.h>
48#include <linux/slab.h>
49#include <linux/string.h>
50#include <linux/sysrq.h>
51#include <linux/timer.h>
52#include <linux/tty.h>
53#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090054
55#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090056#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080057#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020059#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "sh-sci.h"
61
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010062/* Offsets into the sci_port->irqs array */
63enum {
64 SCIx_ERI_IRQ,
65 SCIx_RXI_IRQ,
66 SCIx_TXI_IRQ,
67 SCIx_BRI_IRQ,
68 SCIx_NR_IRQS,
69
70 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
71};
72
73#define SCIx_IRQ_IS_MUXED(port) \
74 ((port)->irqs[SCIx_ERI_IRQ] == \
75 (port)->irqs[SCIx_RXI_IRQ]) || \
76 ((port)->irqs[SCIx_ERI_IRQ] && \
77 ((port)->irqs[SCIx_RXI_IRQ] < 0))
78
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010079enum SCI_CLKS {
80 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010081 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010082 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
83 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010084 SCI_NUM_CLKS
85};
86
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010087/* Bit x set means sampling rate x + 1 is supported */
88#define SCI_SR(x) BIT((x) - 1)
89#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
90
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010091#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
92 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
93 SCI_SR(19) | SCI_SR(27)
94
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010095#define min_sr(_port) ffs((_port)->sampling_rate_mask)
96#define max_sr(_port) fls((_port)->sampling_rate_mask)
97
98/* Iterate over all supported sampling rates, from high to low */
99#define for_each_sr(_sr, _port) \
100 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
101 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
102
Laurent Pincharte095ee62017-01-11 16:43:34 +0200103struct plat_sci_reg {
104 u8 offset, size;
105};
106
107struct sci_port_params {
108 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200109 unsigned int fifosize;
110 unsigned int overrun_reg;
111 unsigned int overrun_mask;
112 unsigned int sampling_rate_mask;
113 unsigned int error_mask;
114 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200115};
116
Paul Mundte108b2c2006-09-27 16:32:13 +0900117struct sci_port {
118 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
Paul Mundtce6738b2011-01-19 15:24:40 +0900120 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200121 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200122 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100123 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900124 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200125 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900126
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100127 /* Clocks */
128 struct clk *clks[SCI_NUM_CLKS];
129 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900130
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100131 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900132 char *irqstr[SCIx_NR_IRQS];
133
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900134 struct dma_chan *chan_tx;
135 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900136
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900137#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900138 dma_cookie_t cookie_tx;
139 dma_cookie_t cookie_rx[2];
140 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200141 dma_addr_t tx_dma_addr;
142 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900143 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200144 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900145 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 struct work_struct work_tx;
Ulrich Hechtb96408b2018-02-15 13:02:41 +0100147 struct hrtimer rx_timer;
148 unsigned int rx_timeout; /* microseconds */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900149#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100150 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100151 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100152 struct timer_list rx_fifo_timer;
153 int rx_fifo_timeout;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +0200154 u16 hscif_tot;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200155
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200156 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200157 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900158};
159
Paul Mundte108b2c2006-09-27 16:32:13 +0900160#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
161
162static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static struct uart_driver sci_uart_driver;
164
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900165static inline struct sci_port *
166to_sci_port(struct uart_port *uart)
167{
168 return container_of(uart, struct sci_port, port);
169}
170
Laurent Pincharte095ee62017-01-11 16:43:34 +0200171static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900172 /*
173 * Common SCI definitions, dependent on the port's regshift
174 * value.
175 */
176 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200177 .regs = {
178 [SCSMR] = { 0x00, 8 },
179 [SCBRR] = { 0x01, 8 },
180 [SCSCR] = { 0x02, 8 },
181 [SCxTDR] = { 0x03, 8 },
182 [SCxSR] = { 0x04, 8 },
183 [SCxRDR] = { 0x05, 8 },
184 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200185 .fifosize = 1,
186 .overrun_reg = SCxSR,
187 .overrun_mask = SCI_ORER,
188 .sampling_rate_mask = SCI_SR(32),
189 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
190 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900191 },
192
193 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200194 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900195 */
196 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200197 .regs = {
198 [SCSMR] = { 0x00, 8 },
199 [SCBRR] = { 0x02, 8 },
200 [SCSCR] = { 0x04, 8 },
201 [SCxTDR] = { 0x06, 8 },
202 [SCxSR] = { 0x08, 16 },
203 [SCxRDR] = { 0x0a, 8 },
204 [SCFCR] = { 0x0c, 8 },
205 [SCFDR] = { 0x0e, 16 },
206 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200207 .fifosize = 1,
208 .overrun_reg = SCxSR,
209 .overrun_mask = SCI_ORER,
210 .sampling_rate_mask = SCI_SR(32),
211 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
212 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900213 },
214
215 /*
216 * Common SCIFA definitions.
217 */
218 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200219 .regs = {
220 [SCSMR] = { 0x00, 16 },
221 [SCBRR] = { 0x04, 8 },
222 [SCSCR] = { 0x08, 16 },
223 [SCxTDR] = { 0x20, 8 },
224 [SCxSR] = { 0x14, 16 },
225 [SCxRDR] = { 0x24, 8 },
226 [SCFCR] = { 0x18, 16 },
227 [SCFDR] = { 0x1c, 16 },
228 [SCPCR] = { 0x30, 16 },
229 [SCPDR] = { 0x34, 16 },
230 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200231 .fifosize = 64,
232 .overrun_reg = SCxSR,
233 .overrun_mask = SCIFA_ORER,
234 .sampling_rate_mask = SCI_SR_SCIFAB,
235 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
236 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900237 },
238
239 /*
240 * Common SCIFB definitions.
241 */
242 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200243 .regs = {
244 [SCSMR] = { 0x00, 16 },
245 [SCBRR] = { 0x04, 8 },
246 [SCSCR] = { 0x08, 16 },
247 [SCxTDR] = { 0x40, 8 },
248 [SCxSR] = { 0x14, 16 },
249 [SCxRDR] = { 0x60, 8 },
250 [SCFCR] = { 0x18, 16 },
251 [SCTFDR] = { 0x38, 16 },
252 [SCRFDR] = { 0x3c, 16 },
253 [SCPCR] = { 0x30, 16 },
254 [SCPDR] = { 0x34, 16 },
255 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200256 .fifosize = 256,
257 .overrun_reg = SCxSR,
258 .overrun_mask = SCIFA_ORER,
259 .sampling_rate_mask = SCI_SR_SCIFAB,
260 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
261 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900262 },
263
264 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100265 * Common SH-2(A) SCIF definitions for ports with FIFO data
266 * count registers.
267 */
268 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200269 .regs = {
270 [SCSMR] = { 0x00, 16 },
271 [SCBRR] = { 0x04, 8 },
272 [SCSCR] = { 0x08, 16 },
273 [SCxTDR] = { 0x0c, 8 },
274 [SCxSR] = { 0x10, 16 },
275 [SCxRDR] = { 0x14, 8 },
276 [SCFCR] = { 0x18, 16 },
277 [SCFDR] = { 0x1c, 16 },
278 [SCSPTR] = { 0x20, 16 },
279 [SCLSR] = { 0x24, 16 },
280 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200281 .fifosize = 16,
282 .overrun_reg = SCLSR,
283 .overrun_mask = SCLSR_ORER,
284 .sampling_rate_mask = SCI_SR(32),
285 .error_mask = SCIF_DEFAULT_ERROR_MASK,
286 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100287 },
288
289 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900290 * Common SH-3 SCIF definitions.
291 */
292 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200293 .regs = {
294 [SCSMR] = { 0x00, 8 },
295 [SCBRR] = { 0x02, 8 },
296 [SCSCR] = { 0x04, 8 },
297 [SCxTDR] = { 0x06, 8 },
298 [SCxSR] = { 0x08, 16 },
299 [SCxRDR] = { 0x0a, 8 },
300 [SCFCR] = { 0x0c, 8 },
301 [SCFDR] = { 0x0e, 16 },
302 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200303 .fifosize = 16,
304 .overrun_reg = SCLSR,
305 .overrun_mask = SCLSR_ORER,
306 .sampling_rate_mask = SCI_SR(32),
307 .error_mask = SCIF_DEFAULT_ERROR_MASK,
308 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900309 },
310
311 /*
312 * Common SH-4(A) SCIF(B) definitions.
313 */
314 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200315 .regs = {
316 [SCSMR] = { 0x00, 16 },
317 [SCBRR] = { 0x04, 8 },
318 [SCSCR] = { 0x08, 16 },
319 [SCxTDR] = { 0x0c, 8 },
320 [SCxSR] = { 0x10, 16 },
321 [SCxRDR] = { 0x14, 8 },
322 [SCFCR] = { 0x18, 16 },
323 [SCFDR] = { 0x1c, 16 },
324 [SCSPTR] = { 0x20, 16 },
325 [SCLSR] = { 0x24, 16 },
326 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200327 .fifosize = 16,
328 .overrun_reg = SCLSR,
329 .overrun_mask = SCLSR_ORER,
330 .sampling_rate_mask = SCI_SR(32),
331 .error_mask = SCIF_DEFAULT_ERROR_MASK,
332 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100333 },
334
335 /*
336 * Common SCIF definitions for ports with a Baud Rate Generator for
337 * External Clock (BRG).
338 */
339 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200340 .regs = {
341 [SCSMR] = { 0x00, 16 },
342 [SCBRR] = { 0x04, 8 },
343 [SCSCR] = { 0x08, 16 },
344 [SCxTDR] = { 0x0c, 8 },
345 [SCxSR] = { 0x10, 16 },
346 [SCxRDR] = { 0x14, 8 },
347 [SCFCR] = { 0x18, 16 },
348 [SCFDR] = { 0x1c, 16 },
349 [SCSPTR] = { 0x20, 16 },
350 [SCLSR] = { 0x24, 16 },
351 [SCDL] = { 0x30, 16 },
352 [SCCKS] = { 0x34, 16 },
353 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200354 .fifosize = 16,
355 .overrun_reg = SCLSR,
356 .overrun_mask = SCLSR_ORER,
357 .sampling_rate_mask = SCI_SR(32),
358 .error_mask = SCIF_DEFAULT_ERROR_MASK,
359 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200360 },
361
362 /*
363 * Common HSCIF definitions.
364 */
365 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200366 .regs = {
367 [SCSMR] = { 0x00, 16 },
368 [SCBRR] = { 0x04, 8 },
369 [SCSCR] = { 0x08, 16 },
370 [SCxTDR] = { 0x0c, 8 },
371 [SCxSR] = { 0x10, 16 },
372 [SCxRDR] = { 0x14, 8 },
373 [SCFCR] = { 0x18, 16 },
374 [SCFDR] = { 0x1c, 16 },
375 [SCSPTR] = { 0x20, 16 },
376 [SCLSR] = { 0x24, 16 },
377 [HSSRR] = { 0x40, 16 },
378 [SCDL] = { 0x30, 16 },
379 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100380 [HSRTRGR] = { 0x54, 16 },
381 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200382 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200383 .fifosize = 128,
384 .overrun_reg = SCLSR,
385 .overrun_mask = SCLSR_ORER,
386 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
387 .error_mask = SCIF_DEFAULT_ERROR_MASK,
388 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900389 },
390
391 /*
392 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
393 * register.
394 */
395 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200396 .regs = {
397 [SCSMR] = { 0x00, 16 },
398 [SCBRR] = { 0x04, 8 },
399 [SCSCR] = { 0x08, 16 },
400 [SCxTDR] = { 0x0c, 8 },
401 [SCxSR] = { 0x10, 16 },
402 [SCxRDR] = { 0x14, 8 },
403 [SCFCR] = { 0x18, 16 },
404 [SCFDR] = { 0x1c, 16 },
405 [SCLSR] = { 0x24, 16 },
406 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200407 .fifosize = 16,
408 .overrun_reg = SCLSR,
409 .overrun_mask = SCLSR_ORER,
410 .sampling_rate_mask = SCI_SR(32),
411 .error_mask = SCIF_DEFAULT_ERROR_MASK,
412 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900413 },
414
415 /*
416 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
417 * count registers.
418 */
419 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200420 .regs = {
421 [SCSMR] = { 0x00, 16 },
422 [SCBRR] = { 0x04, 8 },
423 [SCSCR] = { 0x08, 16 },
424 [SCxTDR] = { 0x0c, 8 },
425 [SCxSR] = { 0x10, 16 },
426 [SCxRDR] = { 0x14, 8 },
427 [SCFCR] = { 0x18, 16 },
428 [SCFDR] = { 0x1c, 16 },
429 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
430 [SCRFDR] = { 0x20, 16 },
431 [SCSPTR] = { 0x24, 16 },
432 [SCLSR] = { 0x28, 16 },
433 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200434 .fifosize = 16,
435 .overrun_reg = SCLSR,
436 .overrun_mask = SCLSR_ORER,
437 .sampling_rate_mask = SCI_SR(32),
438 .error_mask = SCIF_DEFAULT_ERROR_MASK,
439 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900440 },
441
442 /*
443 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
444 * registers.
445 */
446 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200447 .regs = {
448 [SCSMR] = { 0x00, 16 },
449 [SCBRR] = { 0x04, 8 },
450 [SCSCR] = { 0x08, 16 },
451 [SCxTDR] = { 0x20, 8 },
452 [SCxSR] = { 0x14, 16 },
453 [SCxRDR] = { 0x24, 8 },
454 [SCFCR] = { 0x18, 16 },
455 [SCFDR] = { 0x1c, 16 },
456 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100457 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200458 .overrun_reg = SCxSR,
459 .overrun_mask = SCIFA_ORER,
460 .sampling_rate_mask = SCI_SR(16),
461 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
462 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900463 },
464};
465
Laurent Pincharte095ee62017-01-11 16:43:34 +0200466#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900467
Paul Mundt61a69762011-06-14 12:40:19 +0900468/*
469 * The "offset" here is rather misleading, in that it refers to an enum
470 * value relative to the port mapping rather than the fixed offset
471 * itself, which needs to be manually retrieved from the platform's
472 * register map for the given port.
473 */
474static unsigned int sci_serial_in(struct uart_port *p, int offset)
475{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200476 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900477
478 if (reg->size == 8)
479 return ioread8(p->membase + (reg->offset << p->regshift));
480 else if (reg->size == 16)
481 return ioread16(p->membase + (reg->offset << p->regshift));
482 else
483 WARN(1, "Invalid register access\n");
484
485 return 0;
486}
487
488static void sci_serial_out(struct uart_port *p, int offset, int value)
489{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200490 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900491
492 if (reg->size == 8)
493 iowrite8(value, p->membase + (reg->offset << p->regshift));
494 else if (reg->size == 16)
495 iowrite16(value, p->membase + (reg->offset << p->regshift));
496 else
497 WARN(1, "Invalid register access\n");
498}
499
Paul Mundt23241d42011-06-28 13:55:31 +0900500static void sci_port_enable(struct sci_port *sci_port)
501{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100502 unsigned int i;
503
Paul Mundt23241d42011-06-28 13:55:31 +0900504 if (!sci_port->port.dev)
505 return;
506
507 pm_runtime_get_sync(sci_port->port.dev);
508
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100509 for (i = 0; i < SCI_NUM_CLKS; i++) {
510 clk_prepare_enable(sci_port->clks[i]);
511 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
512 }
513 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900514}
515
516static void sci_port_disable(struct sci_port *sci_port)
517{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100518 unsigned int i;
519
Paul Mundt23241d42011-06-28 13:55:31 +0900520 if (!sci_port->port.dev)
521 return;
522
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100523 for (i = SCI_NUM_CLKS; i-- > 0; )
524 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900525
526 pm_runtime_put_sync(sci_port->port.dev);
527}
528
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200529static inline unsigned long port_rx_irq_mask(struct uart_port *port)
530{
531 /*
532 * Not all ports (such as SCIFA) will support REIE. Rather than
533 * special-casing the port type, we check the port initialization
534 * IRQ enable mask to see whether the IRQ is desired at all. If
535 * it's unset, it's logically inferred that there's no point in
536 * testing for it.
537 */
538 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
539}
540
541static void sci_start_tx(struct uart_port *port)
542{
543 struct sci_port *s = to_sci_port(port);
544 unsigned short ctrl;
545
546#ifdef CONFIG_SERIAL_SH_SCI_DMA
547 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
548 u16 new, scr = serial_port_in(port, SCSCR);
549 if (s->chan_tx)
550 new = scr | SCSCR_TDRQE;
551 else
552 new = scr & ~SCSCR_TDRQE;
553 if (new != scr)
554 serial_port_out(port, SCSCR, new);
555 }
556
557 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
558 dma_submit_error(s->cookie_tx)) {
559 s->cookie_tx = 0;
560 schedule_work(&s->work_tx);
561 }
562#endif
563
564 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
565 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
566 ctrl = serial_port_in(port, SCSCR);
567 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
568 }
569}
570
571static void sci_stop_tx(struct uart_port *port)
572{
573 unsigned short ctrl;
574
575 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
576 ctrl = serial_port_in(port, SCSCR);
577
578 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
579 ctrl &= ~SCSCR_TDRQE;
580
581 ctrl &= ~SCSCR_TIE;
582
583 serial_port_out(port, SCSCR, ctrl);
584}
585
586static void sci_start_rx(struct uart_port *port)
587{
588 unsigned short ctrl;
589
590 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
591
592 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
593 ctrl &= ~SCSCR_RDRQE;
594
595 serial_port_out(port, SCSCR, ctrl);
596}
597
598static void sci_stop_rx(struct uart_port *port)
599{
600 unsigned short ctrl;
601
602 ctrl = serial_port_in(port, SCSCR);
603
604 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
605 ctrl &= ~SCSCR_RDRQE;
606
607 ctrl &= ~port_rx_irq_mask(port);
608
609 serial_port_out(port, SCSCR, ctrl);
610}
611
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200612static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
613{
614 if (port->type == PORT_SCI) {
615 /* Just store the mask */
616 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200617 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200618 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
619 /* Only clear the status bits we want to clear */
620 serial_port_out(port, SCxSR,
621 serial_port_in(port, SCxSR) & mask);
622 } else {
623 /* Store the mask, clear parity/framing errors */
624 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
625 }
626}
627
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100628#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
629 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900630
631#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900632static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 unsigned short status;
635 int c;
636
Paul Mundte108b2c2006-09-27 16:32:13 +0900637 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900638 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200640 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 continue;
642 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500643 break;
644 } while (1);
645
646 if (!(status & SCxSR_RDxF(port)))
647 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900648
Paul Mundtb12bb292012-03-30 19:50:15 +0900649 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900650
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900651 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900652 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200653 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
655 return c;
656}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900657#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900659static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 unsigned short status;
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900664 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 } while (!(status & SCxSR_TDxE(port)));
666
Paul Mundtb12bb292012-03-30 19:50:15 +0900667 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200668 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100670#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
671 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Paul Mundt61a69762011-06-14 12:40:19 +0900673static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900674{
Paul Mundt61a69762011-06-14 12:40:19 +0900675 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900676
Paul Mundt61a69762011-06-14 12:40:19 +0900677 /*
678 * Use port-specific handler if provided.
679 */
680 if (s->cfg->ops && s->cfg->ops->init_pins) {
681 s->cfg->ops->init_pins(port, cflag);
682 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200685 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200686 u16 data = serial_port_in(port, SCPDR);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200687 u16 ctrl = serial_port_in(port, SCPCR);
688
689 /* Enable RXD and TXD pin functions */
690 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200691 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200692 /* RTS# is output, active low, unless autorts */
693 if (!(port->mctrl & TIOCM_RTS)) {
694 ctrl |= SCPCR_RTSC;
695 data |= SCPDR_RTSD;
696 } else if (!s->autorts) {
697 ctrl |= SCPCR_RTSC;
698 data &= ~SCPDR_RTSD;
699 } else {
700 /* Enable RTS# pin function */
701 ctrl &= ~SCPCR_RTSC;
702 }
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200703 /* Enable CTS# pin function */
704 ctrl &= ~SCPCR_CTSC;
705 }
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200706 serial_port_out(port, SCPDR, data);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200707 serial_port_out(port, SCPCR, ctrl);
708 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200709 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800710
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200711 /* RTS# is always output; and active low, unless autorts */
712 status |= SCSPTR_RTSIO;
713 if (!(port->mctrl & TIOCM_RTS))
714 status |= SCSPTR_RTSDT;
715 else if (!s->autorts)
716 status &= ~SCSPTR_RTSDT;
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200717 /* CTS# and SCK are inputs */
718 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
719 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900720 }
Paul Mundtd5701642008-12-16 20:07:27 +0900721}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900723static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900724{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200725 struct sci_port *s = to_sci_port(port);
726 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200727 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900728
729 reg = sci_getreg(port, SCTFDR);
730 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200731 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900732
733 reg = sci_getreg(port, SCFDR);
734 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900735 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900736
Paul Mundtb12bb292012-03-30 19:50:15 +0900737 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900738}
739
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900740static int sci_txroom(struct uart_port *port)
741{
Paul Mundt72b294c2011-06-14 17:38:19 +0900742 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900743}
744
745static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900746{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200747 struct sci_port *s = to_sci_port(port);
748 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200749 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900750
751 reg = sci_getreg(port, SCRFDR);
752 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200753 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900754
755 reg = sci_getreg(port, SCFDR);
756 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200757 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900758
Paul Mundtb12bb292012-03-30 19:50:15 +0900759 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900760}
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762/* ********************************************************************** *
763 * the interrupt related routines *
764 * ********************************************************************** */
765
766static void sci_transmit_chars(struct uart_port *port)
767{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700768 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 unsigned short status;
771 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900772 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Paul Mundtb12bb292012-03-30 19:50:15 +0900774 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900776 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900777 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900778 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900779 else
Paul Mundt8e698612009-06-24 19:44:32 +0900780 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900781 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 return;
783 }
784
Paul Mundt72b294c2011-06-14 17:38:19 +0900785 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
787 do {
788 unsigned char c;
789
790 if (port->x_char) {
791 c = port->x_char;
792 port->x_char = 0;
793 } else if (!uart_circ_empty(xmit) && !stopped) {
794 c = xmit->buf[xmit->tail];
795 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
796 } else {
797 break;
798 }
799
Paul Mundtb12bb292012-03-30 19:50:15 +0900800 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
802 port->icount.tx++;
803 } while (--count > 0);
804
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200805 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
808 uart_write_wakeup(port);
809 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100810 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900812 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900814 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900815 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200816 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Paul Mundt8e698612009-06-24 19:44:32 +0900819 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900820 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 }
822}
823
824/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900825#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900827static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828{
Jiri Slaby227434f2013-01-03 15:53:01 +0100829 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 int i, count, copied = 0;
831 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800832 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Paul Mundtb12bb292012-03-30 19:50:15 +0900834 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if (!(status & SCxSR_RDxF(port)))
836 return;
837
838 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100840 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 /* If for any reason we can't copy more data, we're done! */
843 if (count == 0)
844 break;
845
846 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900847 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200848 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900850 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100851 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900853 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900854 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900855
Paul Mundtb12bb292012-03-30 19:50:15 +0900856 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100857 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 count--; i--;
859 continue;
860 }
861
862 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900863 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800864 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900865 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900866 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900867 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800868 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900869 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900870 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800871 } else
872 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900873
Jiri Slaby92a19f92013-01-03 15:53:03 +0100874 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 }
876 }
877
Paul Mundtb12bb292012-03-30 19:50:15 +0900878 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200879 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 copied += count;
882 port->icount.rx += count;
883 }
884
885 if (copied) {
886 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100887 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 } else {
Ulrich Hecht78420552018-02-15 13:02:27 +0100889 /* TTY buffers full; read from RX reg to prevent lockup */
890 serial_port_in(port, SCxRDR);
Paul Mundtb12bb292012-03-30 19:50:15 +0900891 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200892 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 }
894}
895
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900896static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897{
898 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900899 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100900 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900901 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100903 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200904 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100905 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900906
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100907 /* overrun error */
908 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
909 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900910
Joe Perches9b971cd2014-03-11 10:10:46 -0700911 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 }
913
Paul Mundte108b2c2006-09-27 16:32:13 +0900914 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200915 /* frame error */
916 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900917
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200918 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
919 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900920
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200921 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 }
923
Paul Mundte108b2c2006-09-27 16:32:13 +0900924 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900926 port->icount.parity++;
927
Jiri Slaby92a19f92013-01-03 15:53:03 +0100928 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900929 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900930
Joe Perches9b971cd2014-03-11 10:10:46 -0700931 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 }
933
Alan Cox33f0f882006-01-09 20:54:13 -0800934 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100935 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 return copied;
938}
939
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900940static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900941{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100942 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900943 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200944 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200945 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200946 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900947
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200948 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900949 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900950 return 0;
951
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200952 status = serial_port_in(port, s->params->overrun_reg);
953 if (status & s->params->overrun_mask) {
954 status &= ~s->params->overrun_mask;
955 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900956
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900957 port->icount.overrun++;
958
Jiri Slaby92a19f92013-01-03 15:53:03 +0100959 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100960 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900961
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900962 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900963 copied++;
964 }
965
966 return copied;
967}
968
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900969static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
971 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900972 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100973 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900975 if (uart_handle_break(port))
976 return 0;
977
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200978 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900979 port->icount.brk++;
980
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100982 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800983 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900984
985 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 }
987
Alan Cox33f0f882006-01-09 20:54:13 -0800988 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100989 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900990
Paul Mundtd830fa42008-12-16 19:29:38 +0900991 copied += sci_handle_fifo_overrun(port);
992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 return copied;
994}
995
Ulrich Hechta380ed42017-02-02 18:10:16 +0100996static int scif_set_rtrg(struct uart_port *port, int rx_trig)
997{
998 unsigned int bits;
999
1000 if (rx_trig < 1)
1001 rx_trig = 1;
1002 if (rx_trig >= port->fifosize)
1003 rx_trig = port->fifosize;
1004
1005 /* HSCIF can be set to an arbitrary level. */
1006 if (sci_getreg(port, HSRTRGR)->size) {
1007 serial_port_out(port, HSRTRGR, rx_trig);
1008 return rx_trig;
1009 }
1010
1011 switch (port->type) {
1012 case PORT_SCIF:
1013 if (rx_trig < 4) {
1014 bits = 0;
1015 rx_trig = 1;
1016 } else if (rx_trig < 8) {
1017 bits = SCFCR_RTRG0;
1018 rx_trig = 4;
1019 } else if (rx_trig < 14) {
1020 bits = SCFCR_RTRG1;
1021 rx_trig = 8;
1022 } else {
1023 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1024 rx_trig = 14;
1025 }
1026 break;
1027 case PORT_SCIFA:
1028 case PORT_SCIFB:
1029 if (rx_trig < 16) {
1030 bits = 0;
1031 rx_trig = 1;
1032 } else if (rx_trig < 32) {
1033 bits = SCFCR_RTRG0;
1034 rx_trig = 16;
1035 } else if (rx_trig < 48) {
1036 bits = SCFCR_RTRG1;
1037 rx_trig = 32;
1038 } else {
1039 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1040 rx_trig = 48;
1041 }
1042 break;
1043 default:
1044 WARN(1, "unknown FIFO configuration");
1045 return 1;
1046 }
1047
1048 serial_port_out(port, SCFCR,
1049 (serial_port_in(port, SCFCR) &
1050 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1051
1052 return rx_trig;
1053}
1054
Ulrich Hecht03940372017-02-03 11:38:18 +01001055static int scif_rtrg_enabled(struct uart_port *port)
1056{
1057 if (sci_getreg(port, HSRTRGR)->size)
1058 return serial_port_in(port, HSRTRGR) != 0;
1059 else
1060 return (serial_port_in(port, SCFCR) &
1061 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1062}
1063
Kees Cooke99e88a2017-10-16 14:43:17 -07001064static void rx_fifo_timer_fn(struct timer_list *t)
Ulrich Hecht03940372017-02-03 11:38:18 +01001065{
Kees Cooke99e88a2017-10-16 14:43:17 -07001066 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
Ulrich Hecht03940372017-02-03 11:38:18 +01001067 struct uart_port *port = &s->port;
1068
1069 dev_dbg(port->dev, "Rx timed out\n");
1070 scif_set_rtrg(port, 1);
1071}
1072
Ulrich Hecht5d231882017-02-03 11:38:19 +01001073static ssize_t rx_trigger_show(struct device *dev,
1074 struct device_attribute *attr,
1075 char *buf)
1076{
1077 struct uart_port *port = dev_get_drvdata(dev);
1078 struct sci_port *sci = to_sci_port(port);
1079
1080 return sprintf(buf, "%d\n", sci->rx_trigger);
1081}
1082
1083static ssize_t rx_trigger_store(struct device *dev,
1084 struct device_attribute *attr,
1085 const char *buf,
1086 size_t count)
1087{
1088 struct uart_port *port = dev_get_drvdata(dev);
1089 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001090 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001091 long r;
1092
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001093 ret = kstrtol(buf, 0, &r);
1094 if (ret)
1095 return ret;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001096
Ulrich Hecht5d231882017-02-03 11:38:19 +01001097 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001098 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1099 scif_set_rtrg(port, 1);
1100
Ulrich Hecht5d231882017-02-03 11:38:19 +01001101 return count;
1102}
1103
1104static DEVICE_ATTR(rx_fifo_trigger, 0644, rx_trigger_show, rx_trigger_store);
1105
1106static ssize_t rx_fifo_timeout_show(struct device *dev,
1107 struct device_attribute *attr,
1108 char *buf)
1109{
1110 struct uart_port *port = dev_get_drvdata(dev);
1111 struct sci_port *sci = to_sci_port(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001112 int v;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001113
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001114 if (port->type == PORT_HSCIF)
1115 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1116 else
1117 v = sci->rx_fifo_timeout;
1118
1119 return sprintf(buf, "%d\n", v);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001120}
1121
1122static ssize_t rx_fifo_timeout_store(struct device *dev,
1123 struct device_attribute *attr,
1124 const char *buf,
1125 size_t count)
1126{
1127 struct uart_port *port = dev_get_drvdata(dev);
1128 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001129 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001130 long r;
1131
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001132 ret = kstrtol(buf, 0, &r);
1133 if (ret)
1134 return ret;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001135
1136 if (port->type == PORT_HSCIF) {
1137 if (r < 0 || r > 3)
1138 return -EINVAL;
1139 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1140 } else {
1141 sci->rx_fifo_timeout = r;
1142 scif_set_rtrg(port, 1);
1143 if (r > 0)
Kees Cooke99e88a2017-10-16 14:43:17 -07001144 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001145 }
1146
Ulrich Hecht5d231882017-02-03 11:38:19 +01001147 return count;
1148}
1149
Joe Perchesb6b996b2017-12-19 10:15:07 -08001150static DEVICE_ATTR_RW(rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001151
1152
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001153#ifdef CONFIG_SERIAL_SH_SCI_DMA
1154static void sci_dma_tx_complete(void *arg)
1155{
1156 struct sci_port *s = arg;
1157 struct uart_port *port = &s->port;
1158 struct circ_buf *xmit = &port->state->xmit;
1159 unsigned long flags;
1160
1161 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1162
1163 spin_lock_irqsave(&port->lock, flags);
1164
1165 xmit->tail += s->tx_dma_len;
1166 xmit->tail &= UART_XMIT_SIZE - 1;
1167
1168 port->icount.tx += s->tx_dma_len;
1169
1170 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1171 uart_write_wakeup(port);
1172
1173 if (!uart_circ_empty(xmit)) {
1174 s->cookie_tx = 0;
1175 schedule_work(&s->work_tx);
1176 } else {
1177 s->cookie_tx = -EINVAL;
1178 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1179 u16 ctrl = serial_port_in(port, SCSCR);
1180 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1181 }
1182 }
1183
1184 spin_unlock_irqrestore(&port->lock, flags);
1185}
1186
1187/* Locking: called with port lock held */
1188static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1189{
1190 struct uart_port *port = &s->port;
1191 struct tty_port *tport = &port->state->port;
1192 int copied;
1193
1194 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001195 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001196 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001197
1198 port->icount.rx += copied;
1199
1200 return copied;
1201}
1202
1203static int sci_dma_rx_find_active(struct sci_port *s)
1204{
1205 unsigned int i;
1206
1207 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1208 if (s->active_rx == s->cookie_rx[i])
1209 return i;
1210
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001211 return -1;
1212}
1213
1214static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1215{
1216 struct dma_chan *chan = s->chan_rx;
1217 struct uart_port *port = &s->port;
1218 unsigned long flags;
1219
1220 spin_lock_irqsave(&port->lock, flags);
1221 s->chan_rx = NULL;
1222 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1223 spin_unlock_irqrestore(&port->lock, flags);
1224 dmaengine_terminate_all(chan);
1225 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1226 sg_dma_address(&s->sg_rx[0]));
1227 dma_release_channel(chan);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01001228 if (enable_pio) {
1229 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001230 sci_start_rx(port);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01001231 spin_unlock_irqrestore(&port->lock, flags);
1232 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001233}
1234
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001235static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1236{
1237 long sec = usec / 1000000;
1238 long nsec = (usec % 1000000) * 1000;
1239 ktime_t t = ktime_set(sec, nsec);
1240
1241 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1242}
1243
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001244static void sci_dma_rx_complete(void *arg)
1245{
1246 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001247 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001248 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001249 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001250 unsigned long flags;
1251 int active, count = 0;
1252
1253 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1254 s->active_rx);
1255
1256 spin_lock_irqsave(&port->lock, flags);
1257
1258 active = sci_dma_rx_find_active(s);
1259 if (active >= 0)
1260 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1261
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001262 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001263
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001264 if (count)
1265 tty_flip_buffer_push(&port->state->port);
1266
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001267 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1268 DMA_DEV_TO_MEM,
1269 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1270 if (!desc)
1271 goto fail;
1272
1273 desc->callback = sci_dma_rx_complete;
1274 desc->callback_param = s;
1275 s->cookie_rx[active] = dmaengine_submit(desc);
1276 if (dma_submit_error(s->cookie_rx[active]))
1277 goto fail;
1278
1279 s->active_rx = s->cookie_rx[!active];
1280
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001281 dma_async_issue_pending(chan);
1282
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001283 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001284 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1285 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001286 return;
1287
1288fail:
1289 spin_unlock_irqrestore(&port->lock, flags);
1290 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1291 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001292}
1293
1294static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1295{
1296 struct dma_chan *chan = s->chan_tx;
1297 struct uart_port *port = &s->port;
1298 unsigned long flags;
1299
1300 spin_lock_irqsave(&port->lock, flags);
1301 s->chan_tx = NULL;
1302 s->cookie_tx = -EINVAL;
1303 spin_unlock_irqrestore(&port->lock, flags);
1304 dmaengine_terminate_all(chan);
1305 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1306 DMA_TO_DEVICE);
1307 dma_release_channel(chan);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01001308 if (enable_pio) {
1309 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001310 sci_start_tx(port);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01001311 spin_unlock_irqrestore(&port->lock, flags);
1312 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001313}
1314
1315static void sci_submit_rx(struct sci_port *s)
1316{
1317 struct dma_chan *chan = s->chan_rx;
1318 int i;
1319
1320 for (i = 0; i < 2; i++) {
1321 struct scatterlist *sg = &s->sg_rx[i];
1322 struct dma_async_tx_descriptor *desc;
1323
1324 desc = dmaengine_prep_slave_sg(chan,
1325 sg, 1, DMA_DEV_TO_MEM,
1326 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1327 if (!desc)
1328 goto fail;
1329
1330 desc->callback = sci_dma_rx_complete;
1331 desc->callback_param = s;
1332 s->cookie_rx[i] = dmaengine_submit(desc);
1333 if (dma_submit_error(s->cookie_rx[i]))
1334 goto fail;
1335
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001336 }
1337
1338 s->active_rx = s->cookie_rx[0];
1339
1340 dma_async_issue_pending(chan);
1341 return;
1342
1343fail:
1344 if (i)
1345 dmaengine_terminate_all(chan);
1346 for (i = 0; i < 2; i++)
1347 s->cookie_rx[i] = -EINVAL;
1348 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001349 sci_rx_dma_release(s, true);
1350}
1351
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001352static void work_fn_tx(struct work_struct *work)
1353{
1354 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1355 struct dma_async_tx_descriptor *desc;
1356 struct dma_chan *chan = s->chan_tx;
1357 struct uart_port *port = &s->port;
1358 struct circ_buf *xmit = &port->state->xmit;
1359 dma_addr_t buf;
1360
1361 /*
1362 * DMA is idle now.
1363 * Port xmit buffer is already mapped, and it is one page... Just adjust
1364 * offsets and lengths. Since it is a circular buffer, we have to
1365 * transmit till the end, and then the rest. Take the port lock to get a
1366 * consistent xmit buffer state.
1367 */
1368 spin_lock_irq(&port->lock);
1369 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1370 s->tx_dma_len = min_t(unsigned int,
1371 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1372 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1373 spin_unlock_irq(&port->lock);
1374
1375 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1376 DMA_MEM_TO_DEV,
1377 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1378 if (!desc) {
1379 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1380 /* switch to PIO */
1381 sci_tx_dma_release(s, true);
1382 return;
1383 }
1384
1385 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1386 DMA_TO_DEVICE);
1387
1388 spin_lock_irq(&port->lock);
1389 desc->callback = sci_dma_tx_complete;
1390 desc->callback_param = s;
1391 spin_unlock_irq(&port->lock);
1392 s->cookie_tx = dmaengine_submit(desc);
1393 if (dma_submit_error(s->cookie_tx)) {
1394 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1395 /* switch to PIO */
1396 sci_tx_dma_release(s, true);
1397 return;
1398 }
1399
1400 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1401 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1402
1403 dma_async_issue_pending(chan);
1404}
1405
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001406static enum hrtimer_restart rx_timer_fn(struct hrtimer *t)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001407{
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001408 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001409 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001410 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001411 struct dma_tx_state state;
1412 enum dma_status status;
1413 unsigned long flags;
1414 unsigned int read;
1415 int active, count;
1416 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001417
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001418 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001419
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001420 spin_lock_irqsave(&port->lock, flags);
1421
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001422 active = sci_dma_rx_find_active(s);
1423 if (active < 0) {
1424 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001425 return HRTIMER_NORESTART;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001426 }
1427
1428 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001429 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001430 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001431 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1432 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001433
1434 /* Let packet complete handler take care of the packet */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001435 return HRTIMER_NORESTART;
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001436 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001437
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001438 dmaengine_pause(chan);
1439
1440 /*
1441 * sometimes DMA transfer doesn't stop even if it is stopped and
1442 * data keeps on coming until transaction is complete so check
1443 * for DMA_COMPLETE again
1444 * Let packet complete handler take care of the packet
1445 */
1446 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1447 if (status == DMA_COMPLETE) {
1448 spin_unlock_irqrestore(&port->lock, flags);
1449 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001450 return HRTIMER_NORESTART;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001451 }
1452
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001453 /* Handle incomplete DMA receive */
1454 dmaengine_terminate_all(s->chan_rx);
1455 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001456
1457 if (read) {
1458 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1459 if (count)
1460 tty_flip_buffer_push(&port->state->port);
1461 }
1462
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001463 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1464 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001465
1466 /* Direct new serial port interrupts back to CPU */
1467 scr = serial_port_in(port, SCSCR);
1468 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1469 scr &= ~SCSCR_RDRQE;
1470 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1471 }
1472 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1473
1474 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001475
1476 return HRTIMER_NORESTART;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001477}
1478
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001479static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001480 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001481{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001482 struct dma_chan *chan;
1483 struct dma_slave_config cfg;
1484 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001485
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001486 chan = dma_request_slave_channel(port->dev,
1487 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001488 if (!chan) {
Geert Uytterhoeven9b7becf2017-05-22 15:15:02 +02001489 dev_warn(port->dev, "dma_request_slave_channel failed\n");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001490 return NULL;
1491 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001492
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001493 memset(&cfg, 0, sizeof(cfg));
1494 cfg.direction = dir;
1495 if (dir == DMA_MEM_TO_DEV) {
1496 cfg.dst_addr = port->mapbase +
1497 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1498 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1499 } else {
1500 cfg.src_addr = port->mapbase +
1501 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1502 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1503 }
1504
1505 ret = dmaengine_slave_config(chan, &cfg);
1506 if (ret) {
1507 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1508 dma_release_channel(chan);
1509 return NULL;
1510 }
1511
1512 return chan;
1513}
1514
1515static void sci_request_dma(struct uart_port *port)
1516{
1517 struct sci_port *s = to_sci_port(port);
1518 struct dma_chan *chan;
1519
1520 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1521
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001522 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001523 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001524
1525 s->cookie_tx = -EINVAL;
Andy Lowe74647792017-09-22 20:29:30 +02001526
1527 /*
1528 * Don't request a dma channel if no channel was specified
1529 * in the device tree.
1530 */
1531 if (!of_find_property(port->dev->of_node, "dmas", NULL))
1532 return;
1533
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001534 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001535 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1536 if (chan) {
1537 s->chan_tx = chan;
1538 /* UART circular tx buffer is an aligned page. */
1539 s->tx_dma_addr = dma_map_single(chan->device->dev,
1540 port->state->xmit.buf,
1541 UART_XMIT_SIZE,
1542 DMA_TO_DEVICE);
1543 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1544 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1545 dma_release_channel(chan);
1546 s->chan_tx = NULL;
1547 } else {
1548 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1549 __func__, UART_XMIT_SIZE,
1550 port->state->xmit.buf, &s->tx_dma_addr);
1551 }
1552
1553 INIT_WORK(&s->work_tx, work_fn_tx);
1554 }
1555
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001556 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001557 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1558 if (chan) {
1559 unsigned int i;
1560 dma_addr_t dma;
1561 void *buf;
1562
1563 s->chan_rx = chan;
1564
1565 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1566 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1567 &dma, GFP_KERNEL);
1568 if (!buf) {
1569 dev_warn(port->dev,
1570 "Failed to allocate Rx dma buffer, using PIO\n");
1571 dma_release_channel(chan);
1572 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001573 return;
1574 }
1575
1576 for (i = 0; i < 2; i++) {
1577 struct scatterlist *sg = &s->sg_rx[i];
1578
1579 sg_init_table(sg, 1);
1580 s->rx_buf[i] = buf;
1581 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001582 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001583
1584 buf += s->buf_len_rx;
1585 dma += s->buf_len_rx;
1586 }
1587
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001588 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1589 s->rx_timer.function = rx_timer_fn;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001590
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001591 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1592 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001593 }
1594}
1595
1596static void sci_free_dma(struct uart_port *port)
1597{
1598 struct sci_port *s = to_sci_port(port);
1599
1600 if (s->chan_tx)
1601 sci_tx_dma_release(s, false);
1602 if (s->chan_rx)
1603 sci_rx_dma_release(s, false);
1604}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001605
1606static void sci_flush_buffer(struct uart_port *port)
1607{
1608 /*
1609 * In uart_flush_buffer(), the xmit circular buffer has just been
1610 * cleared, so we have to reset tx_dma_len accordingly.
1611 */
1612 to_sci_port(port)->tx_dma_len = 0;
1613}
1614#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001615static inline void sci_request_dma(struct uart_port *port)
1616{
1617}
1618
1619static inline void sci_free_dma(struct uart_port *port)
1620{
1621}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001622
1623#define sci_flush_buffer NULL
1624#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001625
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001626static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001628 struct uart_port *port = ptr;
1629 struct sci_port *s = to_sci_port(port);
1630
Ulrich Hecht03940372017-02-03 11:38:18 +01001631#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001632 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001633 u16 scr = serial_port_in(port, SCSCR);
1634 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001635
1636 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001637 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001638 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001639 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001640 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001641 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001642 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001643 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001644 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001645 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001646 serial_port_out(port, SCxSR,
1647 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001648 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001649 jiffies, s->rx_timeout);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001650 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001651
1652 return IRQ_HANDLED;
1653 }
1654#endif
1655
Ulrich Hecht03940372017-02-03 11:38:18 +01001656 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1657 if (!scif_rtrg_enabled(port))
1658 scif_set_rtrg(port, s->rx_trigger);
1659
1660 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001661 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
Ulrich Hecht03940372017-02-03 11:38:18 +01001662 }
1663
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 /* I think sci_receive_chars has to be called irrespective
1665 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1666 * to be disabled?
1667 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001668 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
1670 return IRQ_HANDLED;
1671}
1672
David Howells7d12e782006-10-05 14:55:46 +01001673static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674{
1675 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001676 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Stuart Menefyfd78a762009-07-29 23:01:24 +09001678 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001680 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
1682 return IRQ_HANDLED;
1683}
1684
David Howells7d12e782006-10-05 14:55:46 +01001685static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686{
1687 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001688 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
1690 /* Handle errors */
1691 if (port->type == PORT_SCI) {
1692 if (sci_handle_errors(port)) {
1693 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001694 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001695 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 }
1697 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001698 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001699 if (!s->chan_rx)
1700 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 }
1702
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001703 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
1705 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001706 if (!s->chan_tx)
1707 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
1709 return IRQ_HANDLED;
1710}
1711
David Howells7d12e782006-10-05 14:55:46 +01001712static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713{
1714 struct uart_port *port = ptr;
1715
1716 /* Handle BREAKs */
1717 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001718 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
1720 return IRQ_HANDLED;
1721}
1722
David Howells7d12e782006-10-05 14:55:46 +01001723static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001725 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001726 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001727 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001728 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
Paul Mundtb12bb292012-03-30 19:50:15 +09001730 ssr_status = serial_port_in(port, SCxSR);
1731 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001732 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001733 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001734 else if (sci_getreg(port, s->params->overrun_reg)->size)
1735 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001736
Paul Mundtf43dc232011-01-13 15:06:28 +09001737 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
1739 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001740 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001741 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001742 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001743
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001744 /*
1745 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1746 * DR flags
1747 */
1748 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001749 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001750 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001751
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001753 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001754 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001755
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001757 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001758 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001760 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001761 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001762 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001763 ret = IRQ_HANDLED;
1764 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001765
Michael Trimarchia8884e32008-10-31 16:10:23 +09001766 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767}
1768
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001769static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001770 const char *desc;
1771 irq_handler_t handler;
1772} sci_irq_desc[] = {
1773 /*
1774 * Split out handlers, the default case.
1775 */
1776 [SCIx_ERI_IRQ] = {
1777 .desc = "rx err",
1778 .handler = sci_er_interrupt,
1779 },
1780
1781 [SCIx_RXI_IRQ] = {
1782 .desc = "rx full",
1783 .handler = sci_rx_interrupt,
1784 },
1785
1786 [SCIx_TXI_IRQ] = {
1787 .desc = "tx empty",
1788 .handler = sci_tx_interrupt,
1789 },
1790
1791 [SCIx_BRI_IRQ] = {
1792 .desc = "break",
1793 .handler = sci_br_interrupt,
1794 },
1795
1796 /*
1797 * Special muxed handler.
1798 */
1799 [SCIx_MUX_IRQ] = {
1800 .desc = "mux",
1801 .handler = sci_mpxed_interrupt,
1802 },
1803};
1804
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805static int sci_request_irq(struct sci_port *port)
1806{
Paul Mundt9174fc82011-06-28 15:25:36 +09001807 struct uart_port *up = &port->port;
1808 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Paul Mundt9174fc82011-06-28 15:25:36 +09001810 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001811 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001812 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001813
Paul Mundt9174fc82011-06-28 15:25:36 +09001814 if (SCIx_IRQ_IS_MUXED(port)) {
1815 i = SCIx_MUX_IRQ;
1816 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001817 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001818 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001819
Paul Mundt0e8963d2012-05-18 18:21:06 +09001820 /*
1821 * Certain port types won't support all of the
1822 * available interrupt sources.
1823 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001824 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001825 continue;
1826 }
1827
Paul Mundt9174fc82011-06-28 15:25:36 +09001828 desc = sci_irq_desc + i;
1829 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1830 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001831 if (!port->irqstr[j]) {
1832 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001833 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001834 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001835
Paul Mundt9174fc82011-06-28 15:25:36 +09001836 ret = request_irq(irq, desc->handler, up->irqflags,
1837 port->irqstr[j], port);
1838 if (unlikely(ret)) {
1839 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1840 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 }
1842 }
1843
1844 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001845
1846out_noirq:
1847 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001848 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001849
1850out_nomem:
1851 while (--j >= 0)
1852 kfree(port->irqstr[j]);
1853
1854 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855}
1856
1857static void sci_free_irq(struct sci_port *port)
1858{
1859 int i;
1860
Paul Mundt9174fc82011-06-28 15:25:36 +09001861 /*
1862 * Intentionally in reverse order so we iterate over the muxed
1863 * IRQ first.
1864 */
1865 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001866 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001867
1868 /*
1869 * Certain port types won't support all of the available
1870 * interrupt sources.
1871 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001872 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001873 continue;
1874
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001875 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001876 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
Paul Mundt9174fc82011-06-28 15:25:36 +09001878 if (SCIx_IRQ_IS_MUXED(port)) {
1879 /* If there's only one IRQ, we're done. */
1880 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 }
1882 }
1883}
1884
1885static unsigned int sci_tx_empty(struct uart_port *port)
1886{
Paul Mundtb12bb292012-03-30 19:50:15 +09001887 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001888 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001889
1890 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891}
1892
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001893static void sci_set_rts(struct uart_port *port, bool state)
1894{
1895 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1896 u16 data = serial_port_in(port, SCPDR);
1897
1898 /* Active low */
1899 if (state)
1900 data &= ~SCPDR_RTSD;
1901 else
1902 data |= SCPDR_RTSD;
1903 serial_port_out(port, SCPDR, data);
1904
1905 /* RTS# is output */
1906 serial_port_out(port, SCPCR,
1907 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1908 } else if (sci_getreg(port, SCSPTR)->size) {
1909 u16 ctrl = serial_port_in(port, SCSPTR);
1910
1911 /* Active low */
1912 if (state)
1913 ctrl &= ~SCSPTR_RTSDT;
1914 else
1915 ctrl |= SCSPTR_RTSDT;
1916 serial_port_out(port, SCSPTR, ctrl);
1917 }
1918}
1919
1920static bool sci_get_cts(struct uart_port *port)
1921{
1922 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1923 /* Active low */
1924 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1925 } else if (sci_getreg(port, SCSPTR)->size) {
1926 /* Active low */
1927 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1928 }
1929
1930 return true;
1931}
1932
Paul Mundtcdf7c422011-11-24 20:18:32 +09001933/*
1934 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1935 * CTS/RTS is supported in hardware by at least one port and controlled
1936 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1937 * handled via the ->init_pins() op, which is a bit of a one-way street,
1938 * lacking any ability to defer pin control -- this will later be
1939 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001940 *
1941 * Other modes (such as loopback) are supported generically on certain
1942 * port types, but not others. For these it's sufficient to test for the
1943 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001944 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1946{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001947 struct sci_port *s = to_sci_port(port);
1948
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001949 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001950 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001951
1952 /*
1953 * Standard loopback mode for SCFCR ports.
1954 */
1955 reg = sci_getreg(port, SCFCR);
1956 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001957 serial_port_out(port, SCFCR,
1958 serial_port_in(port, SCFCR) |
1959 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001960 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001961
1962 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001963
Laurent Pinchart97ed9792017-01-11 16:43:39 +02001964 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001965 return;
1966
1967 if (!(mctrl & TIOCM_RTS)) {
1968 /* Disable Auto RTS */
1969 serial_port_out(port, SCFCR,
1970 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1971
1972 /* Clear RTS */
1973 sci_set_rts(port, 0);
1974 } else if (s->autorts) {
1975 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1976 /* Enable RTS# pin function */
1977 serial_port_out(port, SCPCR,
1978 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1979 }
1980
1981 /* Enable Auto RTS */
1982 serial_port_out(port, SCFCR,
1983 serial_port_in(port, SCFCR) | SCFCR_MCE);
1984 } else {
1985 /* Set RTS */
1986 sci_set_rts(port, 1);
1987 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988}
1989
1990static unsigned int sci_get_mctrl(struct uart_port *port)
1991{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001992 struct sci_port *s = to_sci_port(port);
1993 struct mctrl_gpios *gpios = s->gpios;
1994 unsigned int mctrl = 0;
1995
1996 mctrl_gpio_get(gpios, &mctrl);
1997
Paul Mundtcdf7c422011-11-24 20:18:32 +09001998 /*
1999 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002000 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002001 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002002 if (s->autorts) {
2003 if (sci_get_cts(port))
2004 mctrl |= TIOCM_CTS;
2005 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002006 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002007 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002008 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
2009 mctrl |= TIOCM_DSR;
2010 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
2011 mctrl |= TIOCM_CAR;
2012
2013 return mctrl;
2014}
2015
2016static void sci_enable_ms(struct uart_port *port)
2017{
2018 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019}
2020
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021static void sci_break_ctl(struct uart_port *port, int break_state)
2022{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002023 unsigned short scscr, scsptr;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002024 unsigned long flags;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002025
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002026 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02002027 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002028 /*
2029 * Not supported by hardware. Most parts couple break and rx
2030 * interrupts together, with break detection always enabled.
2031 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002032 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002033 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002034
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002035 spin_lock_irqsave(&port->lock, flags);
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002036 scsptr = serial_port_in(port, SCSPTR);
2037 scscr = serial_port_in(port, SCSCR);
2038
2039 if (break_state == -1) {
2040 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2041 scscr &= ~SCSCR_TE;
2042 } else {
2043 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2044 scscr |= SCSCR_TE;
2045 }
2046
2047 serial_port_out(port, SCSPTR, scsptr);
2048 serial_port_out(port, SCSCR, scscr);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002049 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050}
2051
2052static int sci_startup(struct uart_port *port)
2053{
Magnus Damma5660ad2009-01-21 15:14:38 +00002054 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002055 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002057 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2058
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002059 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002060
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002061 ret = sci_request_irq(s);
2062 if (unlikely(ret < 0)) {
2063 sci_free_dma(port);
2064 return ret;
2065 }
2066
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 return 0;
2068}
2069
2070static void sci_shutdown(struct uart_port *port)
2071{
Magnus Damma5660ad2009-01-21 15:14:38 +00002072 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002073 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002074 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002076 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2077
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002078 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002079 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2080
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002081 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002083 sci_stop_tx(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002084 /*
2085 * Stop RX and TX, disable related interrupts, keep clock source
2086 * and HSCIF TOT bits
2087 */
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002088 scr = serial_port_in(port, SCSCR);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002089 serial_port_out(port, SCSCR, scr &
2090 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002091 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002092
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002093#ifdef CONFIG_SERIAL_SH_SCI_DMA
2094 if (s->chan_rx) {
2095 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2096 port->line);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002097 hrtimer_cancel(&s->rx_timer);
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002098 }
2099#endif
2100
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002102 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103}
2104
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002105static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2106 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002107{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002108 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002109 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002110 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002111
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002112 if (s->port.type != PORT_HSCIF)
2113 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002114
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002115 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002116 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2117 if (abs(err) >= abs(min_err))
2118 continue;
2119
2120 min_err = err;
2121 *srr = sr - 1;
2122
2123 if (!err)
2124 break;
2125 }
2126
2127 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2128 *srr + 1);
2129 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002130}
2131
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002132static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2133 unsigned long freq, unsigned int *dlr,
2134 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002135{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002136 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002137 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002138
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002139 if (s->port.type != PORT_HSCIF)
2140 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002141
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002142 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002143 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2144 dl = clamp(dl, 1U, 65535U);
2145
2146 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2147 if (abs(err) >= abs(min_err))
2148 continue;
2149
2150 min_err = err;
2151 *dlr = dl;
2152 *srr = sr - 1;
2153
2154 if (!err)
2155 break;
2156 }
2157
2158 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2159 min_err, *dlr, *srr + 1);
2160 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002161}
2162
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002163/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002164static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2165 unsigned int *brr, unsigned int *srr,
2166 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002167{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002168 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002169 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002170 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002171
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002172 if (s->port.type != PORT_HSCIF)
2173 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002174
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002175 /*
2176 * Find the combination of sample rate and clock select with the
2177 * smallest deviation from the desired baud rate.
2178 * Prefer high sample rates to maximise the receive margin.
2179 *
2180 * M: Receive margin (%)
2181 * N: Ratio of bit rate to clock (N = sampling rate)
2182 * D: Clock duty (D = 0 to 1.0)
2183 * L: Frame length (L = 9 to 12)
2184 * F: Absolute value of clock frequency deviation
2185 *
2186 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2187 * (|D - 0.5| / N * (1 + F))|
2188 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2189 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002190 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002191 for (c = 0; c <= 3; c++) {
2192 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002193 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002194
2195 /*
2196 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002197 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002198 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002199 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002200 *
2201 * Watch out for overflow when calculating the desired
2202 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002203 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002204 if (bps > UINT_MAX / prediv)
2205 break;
2206
2207 scrate = prediv * bps;
2208 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002209 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002210
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002211 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002212 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002213 continue;
2214
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002215 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002216 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002217 *srr = sr - 1;
2218 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002219
2220 if (!err)
2221 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002222 }
2223 }
2224
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002225found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002226 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2227 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002228 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002229}
2230
Magnus Damm1ba76222011-08-03 03:47:36 +00002231static void sci_reset(struct uart_port *port)
2232{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002233 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002234 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002235 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002236
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002237 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002238
Paul Mundt0979e0e2011-11-24 18:35:49 +09002239 reg = sci_getreg(port, SCFCR);
2240 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002241 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002242
2243 sci_clear_SCxSR(port,
2244 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2245 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002246 if (sci_getreg(port, SCLSR)->size) {
2247 status = serial_port_in(port, SCLSR);
2248 status &= ~(SCLSR_TO | SCLSR_ORER);
2249 serial_port_out(port, SCLSR, status);
2250 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002251
Ulrich Hecht03940372017-02-03 11:38:18 +01002252 if (s->rx_trigger > 1) {
2253 if (s->rx_fifo_timeout) {
2254 scif_set_rtrg(port, 1);
Kees Cooke99e88a2017-10-16 14:43:17 -07002255 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hecht03940372017-02-03 11:38:18 +01002256 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002257 if (port->type == PORT_SCIFA ||
2258 port->type == PORT_SCIFB)
2259 scif_set_rtrg(port, 1);
2260 else
2261 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002262 }
2263 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002264}
2265
Alan Cox606d0992006-12-08 02:38:45 -08002266static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2267 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268{
Ulrich Hecht03940372017-02-03 11:38:18 +01002269 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002270 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2271 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002272 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002273 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002274 int min_err = INT_MAX, err;
2275 unsigned long max_freq = 0;
2276 int best_clk = -1;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002277 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002279 if ((termios->c_cflag & CSIZE) == CS7)
2280 smr_val |= SCSMR_CHR;
2281 if (termios->c_cflag & PARENB)
2282 smr_val |= SCSMR_PE;
2283 if (termios->c_cflag & PARODD)
2284 smr_val |= SCSMR_PE | SCSMR_ODD;
2285 if (termios->c_cflag & CSTOPB)
2286 smr_val |= SCSMR_STOP;
2287
Magnus Damm154280f2009-12-22 03:37:28 +00002288 /*
2289 * earlyprintk comes here early on with port->uartclk set to zero.
2290 * the clock framework is not up and running at this point so here
2291 * we assume that 115200 is the maximum baud rate. please note that
2292 * the baud rate is not programmed during earlyprintk - it is assumed
2293 * that the previous boot loader has enabled required clocks and
2294 * setup the baud rate generator hardware for us already.
2295 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002296 if (!port->uartclk) {
2297 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2298 goto done;
2299 }
Magnus Damm154280f2009-12-22 03:37:28 +00002300
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002301 for (i = 0; i < SCI_NUM_CLKS; i++)
2302 max_freq = max(max_freq, s->clk_rates[i]);
2303
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002304 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002305 if (!baud)
2306 goto done;
2307
2308 /*
2309 * There can be multiple sources for the sampling clock. Find the one
2310 * that gives us the smallest deviation from the desired baud rate.
2311 */
2312
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002313 /* Optional Undivided External Clock */
2314 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2315 port->type != PORT_SCIFB) {
2316 err = sci_sck_calc(s, baud, &srr1);
2317 if (abs(err) < abs(min_err)) {
2318 best_clk = SCI_SCK;
2319 scr_val = SCSCR_CKE1;
2320 sccks = SCCKS_CKS;
2321 min_err = err;
2322 srr = srr1;
2323 if (!err)
2324 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002325 }
2326 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002328 /* Optional BRG Frequency Divided External Clock */
2329 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2330 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2331 &srr1);
2332 if (abs(err) < abs(min_err)) {
2333 best_clk = SCI_SCIF_CLK;
2334 scr_val = SCSCR_CKE1;
2335 sccks = 0;
2336 min_err = err;
2337 dl = dl1;
2338 srr = srr1;
2339 if (!err)
2340 goto done;
2341 }
2342 }
2343
2344 /* Optional BRG Frequency Divided Internal Clock */
2345 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2346 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2347 &srr1);
2348 if (abs(err) < abs(min_err)) {
2349 best_clk = SCI_BRG_INT;
2350 scr_val = SCSCR_CKE1;
2351 sccks = SCCKS_XIN;
2352 min_err = err;
2353 dl = dl1;
2354 srr = srr1;
2355 if (!min_err)
2356 goto done;
2357 }
2358 }
2359
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002360 /* Divided Functional Clock using standard Bit Rate Register */
2361 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2362 if (abs(err) < abs(min_err)) {
2363 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002364 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002365 min_err = err;
2366 brr = brr1;
2367 srr = srr1;
2368 cks = cks1;
2369 }
2370
2371done:
2372 if (best_clk >= 0)
2373 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2374 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375
Paul Mundt23241d42011-06-28 13:55:31 +09002376 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002377
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002378 /*
2379 * Program the optional External Baud Rate Generator (BRG) first.
2380 * It controls the mux to select (H)SCK or frequency divided clock.
2381 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002382 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2383 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002384 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002385 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002386
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002387 spin_lock_irqsave(&port->lock, flags);
2388
Magnus Damm1ba76222011-08-03 03:47:36 +00002389 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002390
Paul Mundte108b2c2006-09-27 16:32:13 +09002391 uart_update_timeout(port, termios->c_cflag, baud);
2392
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002393 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002394 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2395 switch (srr + 1) {
2396 case 5: smr_val |= SCSMR_SRC_5; break;
2397 case 7: smr_val |= SCSMR_SRC_7; break;
2398 case 11: smr_val |= SCSMR_SRC_11; break;
2399 case 13: smr_val |= SCSMR_SRC_13; break;
2400 case 16: smr_val |= SCSMR_SRC_16; break;
2401 case 17: smr_val |= SCSMR_SRC_17; break;
2402 case 19: smr_val |= SCSMR_SRC_19; break;
2403 case 27: smr_val |= SCSMR_SRC_27; break;
2404 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002405 smr_val |= cks;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002406 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002407 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002408 serial_port_out(port, SCBRR, brr);
2409 if (sci_getreg(port, HSSRR)->size)
2410 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2411
2412 /* Wait one bit interval */
2413 udelay((1000000 + (baud - 1)) / baud);
2414 } else {
2415 /* Don't touch the bit rate configuration */
2416 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002417 smr_val |= serial_port_in(port, SCSMR) &
2418 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002419 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002420 serial_port_out(port, SCSMR, smr_val);
2421 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422
Paul Mundtd5701642008-12-16 20:07:27 +09002423 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002424
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002425 port->status &= ~UPSTAT_AUTOCTS;
2426 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002427 reg = sci_getreg(port, SCFCR);
2428 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002429 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002430
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002431 if ((port->flags & UPF_HARD_FLOW) &&
2432 (termios->c_cflag & CRTSCTS)) {
2433 /* There is no CTS interrupt to restart the hardware */
2434 port->status |= UPSTAT_AUTOCTS;
2435 /* MCE is enabled when RTS is raised */
2436 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002437 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002438
2439 /*
2440 * As we've done a sci_reset() above, ensure we don't
2441 * interfere with the FIFOs while toggling MCE. As the
2442 * reset values could still be set, simply mask them out.
2443 */
2444 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2445
Paul Mundtb12bb292012-03-30 19:50:15 +09002446 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002447 }
Geert Uytterhoeven5f768952017-03-28 11:13:45 +02002448 if (port->flags & UPF_HARD_FLOW) {
2449 /* Refresh (Auto) RTS */
2450 sci_set_mctrl(port, port->mctrl);
2451 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002452
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002453 scr_val |= SCSCR_RE | SCSCR_TE |
2454 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002455 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002456 if ((srr + 1 == 5) &&
2457 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2458 /*
2459 * In asynchronous mode, when the sampling rate is 1/5, first
2460 * received data may become invalid on some SCIFA and SCIFB.
2461 * To avoid this problem wait more than 1 serial data time (1
2462 * bit time x serial data number) after setting SCSCR.RE = 1.
2463 */
2464 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2465 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002467 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002468 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002469 * See serial_core.c::uart_update_timeout().
2470 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2471 * function calculates 1 jiffie for the data plus 5 jiffies for the
2472 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2473 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2474 * value obtained by this formula is too small. Therefore, if the value
2475 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002476 */
Ulrich Hecht03940372017-02-03 11:38:18 +01002477 /* byte size and parity */
2478 switch (termios->c_cflag & CSIZE) {
2479 case CS5:
2480 bits = 7;
2481 break;
2482 case CS6:
2483 bits = 8;
2484 break;
2485 case CS7:
2486 bits = 9;
2487 break;
2488 default:
2489 bits = 10;
2490 break;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002491 }
Ulrich Hecht03940372017-02-03 11:38:18 +01002492
2493 if (termios->c_cflag & CSTOPB)
2494 bits++;
2495 if (termios->c_cflag & PARENB)
2496 bits++;
2497
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002498 s->rx_frame = (10000 * bits) / (baud / 100);
Ulrich Hecht03940372017-02-03 11:38:18 +01002499#ifdef CONFIG_SERIAL_SH_SCI_DMA
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002500 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
2501 if (s->rx_timeout < 20)
2502 s->rx_timeout = 20;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002503#endif
2504
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002506 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002507
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002508 spin_unlock_irqrestore(&port->lock, flags);
2509
Paul Mundt23241d42011-06-28 13:55:31 +09002510 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002511
2512 if (UART_ENABLE_MS(port, termios->c_cflag))
2513 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514}
2515
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002516static void sci_pm(struct uart_port *port, unsigned int state,
2517 unsigned int oldstate)
2518{
2519 struct sci_port *sci_port = to_sci_port(port);
2520
2521 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002522 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002523 sci_port_disable(sci_port);
2524 break;
2525 default:
2526 sci_port_enable(sci_port);
2527 break;
2528 }
2529}
2530
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531static const char *sci_type(struct uart_port *port)
2532{
2533 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002534 case PORT_IRDA:
2535 return "irda";
2536 case PORT_SCI:
2537 return "sci";
2538 case PORT_SCIF:
2539 return "scif";
2540 case PORT_SCIFA:
2541 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002542 case PORT_SCIFB:
2543 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002544 case PORT_HSCIF:
2545 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546 }
2547
Paul Mundtfa439722008-09-04 18:53:58 +09002548 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549}
2550
Paul Mundtf6e94952011-01-21 15:25:36 +09002551static int sci_remap_port(struct uart_port *port)
2552{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002553 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002554
2555 /*
2556 * Nothing to do if there's already an established membase.
2557 */
2558 if (port->membase)
2559 return 0;
2560
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002561 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002562 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002563 if (unlikely(!port->membase)) {
2564 dev_err(port->dev, "can't remap port#%d\n", port->line);
2565 return -ENXIO;
2566 }
2567 } else {
2568 /*
2569 * For the simple (and majority of) cases where we don't
2570 * need to do any remapping, just cast the cookie
2571 * directly.
2572 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002573 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002574 }
2575
2576 return 0;
2577}
2578
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579static void sci_release_port(struct uart_port *port)
2580{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002581 struct sci_port *sport = to_sci_port(port);
2582
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002583 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002584 iounmap(port->membase);
2585 port->membase = NULL;
2586 }
2587
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002588 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589}
2590
2591static int sci_request_port(struct uart_port *port)
2592{
Paul Mundte2651642011-01-20 21:24:03 +09002593 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002594 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002595 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002597 res = request_mem_region(port->mapbase, sport->reg_size,
2598 dev_name(port->dev));
2599 if (unlikely(res == NULL)) {
2600 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002601 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002602 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603
Paul Mundtf6e94952011-01-21 15:25:36 +09002604 ret = sci_remap_port(port);
2605 if (unlikely(ret != 0)) {
2606 release_resource(res);
2607 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002608 }
Paul Mundte2651642011-01-20 21:24:03 +09002609
2610 return 0;
2611}
2612
2613static void sci_config_port(struct uart_port *port, int flags)
2614{
2615 if (flags & UART_CONFIG_TYPE) {
2616 struct sci_port *sport = to_sci_port(port);
2617
2618 port->type = sport->cfg->type;
2619 sci_request_port(port);
2620 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621}
2622
2623static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2624{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625 if (ser->baud_base < 2400)
2626 /* No paper tape reader for Mitch.. */
2627 return -EINVAL;
2628
2629 return 0;
2630}
2631
Julia Lawall069a47e2016-09-01 19:51:35 +02002632static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 .tx_empty = sci_tx_empty,
2634 .set_mctrl = sci_set_mctrl,
2635 .get_mctrl = sci_get_mctrl,
2636 .start_tx = sci_start_tx,
2637 .stop_tx = sci_stop_tx,
2638 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002639 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640 .break_ctl = sci_break_ctl,
2641 .startup = sci_startup,
2642 .shutdown = sci_shutdown,
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02002643 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002645 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 .type = sci_type,
2647 .release_port = sci_release_port,
2648 .request_port = sci_request_port,
2649 .config_port = sci_config_port,
2650 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002651#ifdef CONFIG_CONSOLE_POLL
2652 .poll_get_char = sci_poll_get_char,
2653 .poll_put_char = sci_poll_put_char,
2654#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655};
2656
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002657static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2658{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002659 const char *clk_names[] = {
2660 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002661 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002662 [SCI_BRG_INT] = "brg_int",
2663 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002664 };
2665 struct clk *clk;
2666 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002667
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002668 if (sci_port->cfg->type == PORT_HSCIF)
2669 clk_names[SCI_SCK] = "hsck";
2670
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002671 for (i = 0; i < SCI_NUM_CLKS; i++) {
2672 clk = devm_clk_get(dev, clk_names[i]);
2673 if (PTR_ERR(clk) == -EPROBE_DEFER)
2674 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002675
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002676 if (IS_ERR(clk) && i == SCI_FCK) {
2677 /*
2678 * "fck" used to be called "sci_ick", and we need to
2679 * maintain DT backward compatibility.
2680 */
2681 clk = devm_clk_get(dev, "sci_ick");
2682 if (PTR_ERR(clk) == -EPROBE_DEFER)
2683 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002684
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002685 if (!IS_ERR(clk))
2686 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002687
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002688 /*
2689 * Not all SH platforms declare a clock lookup entry
2690 * for SCI devices, in which case we need to get the
2691 * global "peripheral_clk" clock.
2692 */
2693 clk = devm_clk_get(dev, "peripheral_clk");
2694 if (!IS_ERR(clk))
2695 goto found;
2696
2697 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2698 PTR_ERR(clk));
2699 return PTR_ERR(clk);
2700 }
2701
2702found:
2703 if (IS_ERR(clk))
2704 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2705 PTR_ERR(clk));
2706 else
2707 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2708 clk, clk);
2709 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2710 }
2711 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002712}
2713
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002714static const struct sci_port_params *
2715sci_probe_regmap(const struct plat_sci_port *cfg)
2716{
2717 unsigned int regtype;
2718
2719 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2720 return &sci_port_params[cfg->regtype];
2721
2722 switch (cfg->type) {
2723 case PORT_SCI:
2724 regtype = SCIx_SCI_REGTYPE;
2725 break;
2726 case PORT_IRDA:
2727 regtype = SCIx_IRDA_REGTYPE;
2728 break;
2729 case PORT_SCIFA:
2730 regtype = SCIx_SCIFA_REGTYPE;
2731 break;
2732 case PORT_SCIFB:
2733 regtype = SCIx_SCIFB_REGTYPE;
2734 break;
2735 case PORT_SCIF:
2736 /*
2737 * The SH-4 is a bit of a misnomer here, although that's
2738 * where this particular port layout originated. This
2739 * configuration (or some slight variation thereof)
2740 * remains the dominant model for all SCIFs.
2741 */
2742 regtype = SCIx_SH4_SCIF_REGTYPE;
2743 break;
2744 case PORT_HSCIF:
2745 regtype = SCIx_HSCIF_REGTYPE;
2746 break;
2747 default:
2748 pr_err("Can't probe register map for given port\n");
2749 return NULL;
2750 }
2751
2752 return &sci_port_params[regtype];
2753}
2754
Bill Pemberton9671f092012-11-19 13:21:50 -05002755static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002756 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002757 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002758{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002759 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002760 const struct resource *res;
2761 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002762 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002763
Paul Mundt50f09592011-12-02 20:09:48 +09002764 sci_port->cfg = p;
2765
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002766 port->ops = &sci_uart_ops;
2767 port->iotype = UPIO_MEM;
2768 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002769
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002770 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2771 if (res == NULL)
2772 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002773
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002774 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002775 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002776
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002777 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2778 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002779
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002780 /* The SCI generates several interrupts. They can be muxed together or
2781 * connected to different interrupt lines. In the muxed case only one
2782 * interrupt resource is specified. In the non-muxed case three or four
2783 * interrupt resources are specified, as the BRI interrupt is optional.
2784 */
2785 if (sci_port->irqs[0] < 0)
2786 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002787
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002788 if (sci_port->irqs[1] < 0) {
2789 sci_port->irqs[1] = sci_port->irqs[0];
2790 sci_port->irqs[2] = sci_port->irqs[0];
2791 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002792 }
2793
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002794 sci_port->params = sci_probe_regmap(p);
2795 if (unlikely(sci_port->params == NULL))
2796 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002797
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002798 switch (p->type) {
2799 case PORT_SCIFB:
2800 sci_port->rx_trigger = 48;
2801 break;
2802 case PORT_HSCIF:
2803 sci_port->rx_trigger = 64;
2804 break;
2805 case PORT_SCIFA:
2806 sci_port->rx_trigger = 32;
2807 break;
2808 case PORT_SCIF:
2809 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2810 /* RX triggering not implemented for this IP */
2811 sci_port->rx_trigger = 1;
2812 else
2813 sci_port->rx_trigger = 8;
2814 break;
2815 default:
2816 sci_port->rx_trigger = 1;
2817 break;
2818 }
2819
Ulrich Hecht03940372017-02-03 11:38:18 +01002820 sci_port->rx_fifo_timeout = 0;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002821 sci_port->hscif_tot = 0;
Ulrich Hecht03940372017-02-03 11:38:18 +01002822
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002823 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2824 * match the SoC datasheet, this should be investigated. Let platform
2825 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002826 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002827 sci_port->sampling_rate_mask = p->sampling_rate
2828 ? SCI_SR(p->sampling_rate)
2829 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002830
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002831 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002832 ret = sci_init_clocks(sci_port, &dev->dev);
2833 if (ret < 0)
2834 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002835
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002836 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002837
2838 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002839 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002840
Paul Mundtce6738b2011-01-19 15:24:40 +09002841 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002842 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002843 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002844
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002845 if (port->type == PORT_SCI) {
2846 if (sci_port->reg_size >= 0x20)
2847 port->regshift = 2;
2848 else
2849 port->regshift = 1;
2850 }
2851
Paul Mundtce6738b2011-01-19 15:24:40 +09002852 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002853 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002854 * for the multi-IRQ ports, which is where we are primarily
2855 * concerned with the shutdown path synchronization.
2856 *
2857 * For the muxed case there's nothing more to do.
2858 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002859 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002860 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002861
Paul Mundt61a69762011-06-14 12:40:19 +09002862 port->serial_in = sci_serial_in;
2863 port->serial_out = sci_serial_out;
2864
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002865 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002866}
2867
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002868static void sci_cleanup_single(struct sci_port *port)
2869{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002870 pm_runtime_disable(port->port.dev);
2871}
2872
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002873#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2874 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002875static void serial_console_putchar(struct uart_port *port, int ch)
2876{
2877 sci_poll_put_char(port, ch);
2878}
2879
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880/*
2881 * Print a string to the serial port trying not to disturb
2882 * any possible real use of the port...
2883 */
2884static void serial_console_write(struct console *co, const char *s,
2885 unsigned count)
2886{
Paul Mundt906b17d2011-01-21 16:19:53 +09002887 struct sci_port *sci_port = &sci_ports[co->index];
2888 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002889 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002890 unsigned long flags;
2891 int locked = 1;
2892
2893 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002894#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002895 if (port->sysrq)
2896 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002897 else
2898#endif
2899 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002900 locked = spin_trylock(&port->lock);
2901 else
2902 spin_lock(&port->lock);
2903
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002904 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002905 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002906 ctrl_temp = SCSCR_RE | SCSCR_TE |
2907 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002908 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002909 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002910
Magnus Damm501b8252009-01-21 15:14:30 +00002911 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002912
2913 /* wait until fifo is empty and last bit has been transmitted */
2914 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002915 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002916 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002917
2918 /* restore the SCSCR */
2919 serial_port_out(port, SCSCR, ctrl);
2920
2921 if (locked)
2922 spin_unlock(&port->lock);
2923 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924}
2925
Bill Pemberton9671f092012-11-19 13:21:50 -05002926static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002928 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002929 struct uart_port *port;
2930 int baud = 115200;
2931 int bits = 8;
2932 int parity = 'n';
2933 int flow = 'n';
2934 int ret;
2935
Paul Mundte108b2c2006-09-27 16:32:13 +09002936 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002937 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002938 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002939 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002940 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002941
Paul Mundt906b17d2011-01-21 16:19:53 +09002942 sci_port = &sci_ports[co->index];
2943 port = &sci_port->port;
2944
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002945 /*
2946 * Refuse to handle uninitialized ports.
2947 */
2948 if (!port->ops)
2949 return -ENODEV;
2950
Paul Mundtf6e94952011-01-21 15:25:36 +09002951 ret = sci_remap_port(port);
2952 if (unlikely(ret != 0))
2953 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002954
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 if (options)
2956 uart_parse_options(options, &baud, &parity, &bits, &flow);
2957
Paul Mundtab7cfb52011-06-01 14:47:42 +09002958 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959}
2960
2961static struct console serial_console = {
2962 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002963 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 .write = serial_console_write,
2965 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002966 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002968 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969};
2970
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002971static struct console early_serial_console = {
2972 .name = "early_ttySC",
2973 .write = serial_console_write,
2974 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002975 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002976};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002977
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002978static char early_serial_buf[32];
2979
Bill Pemberton9671f092012-11-19 13:21:50 -05002980static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002981{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002982 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002983
2984 if (early_serial_console.data)
2985 return -EEXIST;
2986
2987 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002988
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002989 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002990
2991 serial_console_setup(&early_serial_console, early_serial_buf);
2992
2993 if (!strstr(early_serial_buf, "keep"))
2994 early_serial_console.flags |= CON_BOOT;
2995
2996 register_console(&early_serial_console);
2997 return 0;
2998}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002999
3000#define SCI_CONSOLE (&serial_console)
3001
Paul Mundtecdf8a42011-01-21 00:05:48 +09003002#else
Bill Pemberton9671f092012-11-19 13:21:50 -05003003static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003004{
3005 return -EINVAL;
3006}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003008#define SCI_CONSOLE NULL
3009
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003010#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003011
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003012static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
Sjoerd Simons352b9262017-04-20 14:13:01 +02003014static DEFINE_MUTEX(sci_uart_registration_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015static struct uart_driver sci_uart_driver = {
3016 .owner = THIS_MODULE,
3017 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003018 .dev_name = "ttySC",
3019 .major = SCI_MAJOR,
3020 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09003021 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022 .cons = SCI_CONSOLE,
3023};
3024
Paul Mundt54507f62009-05-08 23:48:33 +09003025static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00003026{
Paul Mundtd535a232011-01-19 17:19:35 +09003027 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00003028
Paul Mundtd535a232011-01-19 17:19:35 +09003029 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00003030
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003031 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09003032
Ulrich Hecht5d231882017-02-03 11:38:19 +01003033 if (port->port.fifosize > 1) {
3034 sysfs_remove_file(&dev->dev.kobj,
3035 &dev_attr_rx_fifo_trigger.attr);
3036 }
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003037 if (port->port.type == PORT_SCIFA || port->port.type == PORT_SCIFB ||
3038 port->port.type == PORT_HSCIF) {
Ulrich Hecht5d231882017-02-03 11:38:19 +01003039 sysfs_remove_file(&dev->dev.kobj,
3040 &dev_attr_rx_fifo_timeout.attr);
3041 }
3042
Magnus Damme552de22009-01-21 15:13:42 +00003043 return 0;
3044}
3045
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003046
3047#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3048#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3049#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003050
3051static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003052 /* SoC-specific types */
3053 {
3054 .compatible = "renesas,scif-r7s72100",
3055 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3056 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01003057 /* Family-specific types */
3058 {
3059 .compatible = "renesas,rcar-gen1-scif",
3060 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3061 }, {
3062 .compatible = "renesas,rcar-gen2-scif",
3063 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3064 }, {
3065 .compatible = "renesas,rcar-gen3-scif",
3066 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3067 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003068 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003069 {
3070 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003071 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003072 }, {
3073 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003074 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003075 }, {
3076 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003077 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003078 }, {
3079 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003080 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003081 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003082 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003083 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003084 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003085 /* Terminator */
3086 },
3087};
3088MODULE_DEVICE_TABLE(of, of_sci_match);
3089
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003090static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3091 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003092{
3093 struct device_node *np = pdev->dev.of_node;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003094 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003095 struct sci_port *sp;
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003096 const void *data;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003097 int id;
3098
3099 if (!IS_ENABLED(CONFIG_OF) || !np)
3100 return NULL;
3101
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003102 data = of_device_get_match_data(&pdev->dev);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003103
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003104 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003105 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003106 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003107
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003108 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003109 id = of_alias_get_id(np, "serial");
3110 if (id < 0) {
3111 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3112 return NULL;
3113 }
Geert Uytterhoeven090fa4b2018-02-23 14:38:35 +01003114 if (id >= ARRAY_SIZE(sci_ports)) {
3115 dev_err(&pdev->dev, "serial%d out of range\n", id);
3116 return NULL;
3117 }
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003118
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003119 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003120 *dev_id = id;
3121
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003122 p->type = SCI_OF_TYPE(data);
3123 p->regtype = SCI_OF_REGTYPE(data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003124
Sergei Shtylyov43c61282017-08-13 22:11:24 +03003125 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003126
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003127 return p;
3128}
3129
Bill Pemberton9671f092012-11-19 13:21:50 -05003130static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003131 unsigned int index,
3132 struct plat_sci_port *p,
3133 struct sci_port *sciport)
3134{
Magnus Damm0ee70712009-01-21 15:13:50 +00003135 int ret;
3136
3137 /* Sanity check */
3138 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003139 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003140 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003141 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003142 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003143 }
3144
Sjoerd Simons352b9262017-04-20 14:13:01 +02003145 mutex_lock(&sci_uart_registration_lock);
3146 if (!sci_uart_driver.state) {
3147 ret = uart_register_driver(&sci_uart_driver);
3148 if (ret) {
3149 mutex_unlock(&sci_uart_registration_lock);
3150 return ret;
3151 }
3152 }
3153 mutex_unlock(&sci_uart_registration_lock);
3154
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003155 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003156 if (ret)
3157 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003158
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003159 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
3160 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
3161 return PTR_ERR(sciport->gpios);
3162
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003163 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003164 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3165 UART_GPIO_CTS)) ||
3166 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3167 UART_GPIO_RTS))) {
3168 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3169 return -EINVAL;
3170 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003171 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003172 }
3173
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003174 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3175 if (ret) {
3176 sci_cleanup_single(sciport);
3177 return ret;
3178 }
3179
3180 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003181}
3182
Bill Pemberton9671f092012-11-19 13:21:50 -05003183static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003185 struct plat_sci_port *p;
3186 struct sci_port *sp;
3187 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003188 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003189
Paul Mundtecdf8a42011-01-21 00:05:48 +09003190 /*
3191 * If we've come here via earlyprintk initialization, head off to
3192 * the special early probe. We don't have sufficient device state
3193 * to make it beyond this yet.
3194 */
3195 if (is_early_platform_device(dev))
3196 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003197
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003198 if (dev->dev.of_node) {
3199 p = sci_parse_dt(dev, &dev_id);
3200 if (p == NULL)
3201 return -EINVAL;
3202 } else {
3203 p = dev->dev.platform_data;
3204 if (p == NULL) {
3205 dev_err(&dev->dev, "no platform data supplied\n");
3206 return -EINVAL;
3207 }
3208
3209 dev_id = dev->id;
3210 }
3211
3212 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003213 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003214
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003215 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003216 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003217 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003218
Ulrich Hecht5d231882017-02-03 11:38:19 +01003219 if (sp->port.fifosize > 1) {
3220 ret = sysfs_create_file(&dev->dev.kobj,
3221 &dev_attr_rx_fifo_trigger.attr);
3222 if (ret)
3223 return ret;
3224 }
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003225 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3226 sp->port.type == PORT_HSCIF) {
Ulrich Hecht5d231882017-02-03 11:38:19 +01003227 ret = sysfs_create_file(&dev->dev.kobj,
3228 &dev_attr_rx_fifo_timeout.attr);
3229 if (ret) {
3230 if (sp->port.fifosize > 1) {
3231 sysfs_remove_file(&dev->dev.kobj,
3232 &dev_attr_rx_fifo_trigger.attr);
3233 }
3234 return ret;
3235 }
3236 }
3237
Linus Torvalds1da177e2005-04-16 15:20:36 -07003238#ifdef CONFIG_SH_STANDARD_BIOS
3239 sh_bios_gdb_detach();
3240#endif
3241
Paul Mundte108b2c2006-09-27 16:32:13 +09003242 return 0;
3243}
3244
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003245static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003246{
Paul Mundtd535a232011-01-19 17:19:35 +09003247 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003248
Paul Mundtd535a232011-01-19 17:19:35 +09003249 if (sport)
3250 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003251
3252 return 0;
3253}
3254
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003255static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003256{
Paul Mundtd535a232011-01-19 17:19:35 +09003257 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003258
Paul Mundtd535a232011-01-19 17:19:35 +09003259 if (sport)
3260 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003261
3262 return 0;
3263}
3264
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003265static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003266
Paul Mundte108b2c2006-09-27 16:32:13 +09003267static struct platform_driver sci_driver = {
3268 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003269 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003270 .driver = {
3271 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003272 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003273 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003274 },
3275};
3276
3277static int __init sci_init(void)
3278{
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003279 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003280
Sjoerd Simons352b9262017-04-20 14:13:01 +02003281 return platform_driver_register(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003282}
3283
3284static void __exit sci_exit(void)
3285{
Paul Mundte108b2c2006-09-27 16:32:13 +09003286 platform_driver_unregister(&sci_driver);
Sjoerd Simons352b9262017-04-20 14:13:01 +02003287
3288 if (sci_uart_driver.state)
3289 uart_unregister_driver(&sci_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290}
3291
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003292#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3293early_platform_init_buffer("earlyprintk", &sci_driver,
3294 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3295#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003296#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
Matthias Kaehlckedd076cf2017-10-09 18:26:22 -07003297static struct plat_sci_port port_cfg __initdata;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003298
3299static int __init early_console_setup(struct earlycon_device *device,
3300 int type)
3301{
3302 if (!device->port.membase)
3303 return -ENODEV;
3304
3305 device->port.serial_in = sci_serial_in;
3306 device->port.serial_out = sci_serial_out;
3307 device->port.type = type;
3308 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003309 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003310 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003311 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003312 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3313 sci_serial_out(&sci_ports[0].port, SCSCR,
3314 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003315
3316 device->con->write = serial_console_write;
3317 return 0;
3318}
3319static int __init sci_early_console_setup(struct earlycon_device *device,
3320 const char *opt)
3321{
3322 return early_console_setup(device, PORT_SCI);
3323}
3324static int __init scif_early_console_setup(struct earlycon_device *device,
3325 const char *opt)
3326{
3327 return early_console_setup(device, PORT_SCIF);
3328}
3329static int __init scifa_early_console_setup(struct earlycon_device *device,
3330 const char *opt)
3331{
3332 return early_console_setup(device, PORT_SCIFA);
3333}
3334static int __init scifb_early_console_setup(struct earlycon_device *device,
3335 const char *opt)
3336{
3337 return early_console_setup(device, PORT_SCIFB);
3338}
3339static int __init hscif_early_console_setup(struct earlycon_device *device,
3340 const char *opt)
3341{
3342 return early_console_setup(device, PORT_HSCIF);
3343}
3344
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003345OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003346OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003347OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003348OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003349OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3350#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3351
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352module_init(sci_init);
3353module_exit(sci_exit);
3354
Paul Mundte108b2c2006-09-27 16:32:13 +09003355MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003356MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003357MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003358MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");