blob: 19198312e14297537ff48a9219407fe25c189160 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020047#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080048#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050049#include <linux/clocksource.h>
50#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010051#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050052
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
Laura Abbott7f80f512017-05-08 15:58:35 -070056#include <asm/set_memory.h>
Guneshwor Singh50279d92016-08-04 15:46:03 +053057#include <asm/cpufeature.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080061#include <sound/hdaudio.h>
62#include <sound/hda_i915.h>
Takashi Iwai91219472012-04-26 12:13:25 +020063#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020064#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020065#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include "hda_codec.h"
Dylan Reid05e84872014-02-28 15:41:22 -080067#include "hda_controller.h"
Imre Deak347de1f2015-01-08 17:54:15 +020068#include "hda_intel.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Libin Yang785d8c42015-05-12 09:43:22 +080070#define CREATE_TRACE_POINTS
71#include "hda_intel_trace.h"
72
Takashi Iwaib6050ef2014-06-26 16:50:16 +020073/* position fix mode */
74enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
Takashi Iwaif87e7f22017-03-29 08:46:00 +020080 POS_FIX_SKL,
Takashi Iwaib6050ef2014-06-26 16:50:16 +020081};
82
Takashi Iwai9a34af42014-06-26 17:19:20 +020083/* Defines for ATI HD Audio support in SB450 south bridge */
84#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
85#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
86
87/* Defines for Nvidia HDA support */
88#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
89#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
90#define NVIDIA_HDA_ISTRM_COH 0x4d
91#define NVIDIA_HDA_OSTRM_COH 0x4c
92#define NVIDIA_HDA_ENABLE_COHBIT 0x01
93
94/* Defines for Intel SCH HDA snoop control */
Libin Yang66394842016-01-29 20:39:09 +080095#define INTEL_HDA_CGCTL 0x48
96#define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
Takashi Iwai9a34af42014-06-26 17:19:20 +020097#define INTEL_SCH_HDA_DEVC 0x78
98#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
99
100/* Define IN stream 0 FIFO size offset in VIA controller */
101#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
102/* Define VIA HD Audio Device ID*/
103#define VIA_HDAC_DEVICE_ID 0x3288
104
Takashi Iwai33124922014-06-26 17:28:06 +0200105/* max number of SDs */
106/* ICH, ATI and VIA have 4 playback and 4 capture */
107#define ICH6_NUM_CAPTURE 4
108#define ICH6_NUM_PLAYBACK 4
109
110/* ULI has 6 playback and 5 capture */
111#define ULI_NUM_CAPTURE 5
112#define ULI_NUM_PLAYBACK 6
113
114/* ATI HDMI may have up to 8 playbacks and 0 capture */
115#define ATIHDMI_NUM_CAPTURE 0
116#define ATIHDMI_NUM_PLAYBACK 8
117
118/* TERA has 4 playback and 3 capture */
119#define TERA_NUM_CAPTURE 3
120#define TERA_NUM_PLAYBACK 4
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100123static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
124static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +1030125static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100126static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +0200127static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +0200128static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100129static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100130static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +0200131static int jackpoll_ms[SNDRV_CARDS];
Takashi Iwai41438f12017-01-12 17:13:21 +0100132static int single_cmd = -1;
Takashi Iwai716238552009-09-28 13:14:04 +0200133static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200134#ifdef CONFIG_SND_HDA_PATCH_LOADER
135static char *patch[SNDRV_CARDS];
136#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100137#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200138static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100139 CONFIG_SND_HDA_INPUT_BEEP_MODE};
140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100142module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100144module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100146module_param_array(enable, bool, NULL, 0444);
147MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
148module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100150module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +0200151MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200152 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
Takashi Iwai555e2192008-06-10 17:53:34 +0200153module_param_array(bdl_pos_adj, int, NULL, 0644);
154MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100155module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100156MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100157module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100158MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200159module_param_array(jackpoll_ms, int, NULL, 0444);
160MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai41438f12017-01-12 17:13:21 +0100161module_param(single_cmd, bint, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200162MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
163 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100164module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100165MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200166#ifdef CONFIG_SND_HDA_PATCH_LOADER
167module_param_array(patch, charp, NULL, 0444);
168MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
169#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100170#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200171module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100172MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200173 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100174#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100175
Takashi Iwai83012a72012-08-24 18:38:08 +0200176#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200177static int param_set_xint(const char *val, const struct kernel_param *kp);
Luis R. Rodriguez9c278472015-05-27 11:09:38 +0930178static const struct kernel_param_ops param_ops_xint = {
Takashi Iwai65fcd412012-08-14 17:13:32 +0200179 .set = param_set_xint,
180 .get = param_get_int,
181};
182#define param_check_xint param_check_int
183
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100184static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200185module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100186MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
187 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Takashi Iwai40088dc2018-03-12 13:55:48 +0100189static bool pm_blacklist = true;
190module_param(pm_blacklist, bool, 0644);
191MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");
192
Takashi Iwaidee1b662007-08-13 16:10:30 +0200193/* reset the HD-audio controller in power save mode.
194 * this may give more power-saving, but will take longer time to
195 * wake up.
196 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200197static bool power_save_controller = 1;
198module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200199MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Dylan Reide62a42a2014-02-28 15:41:19 -0800200#else
Takashi Iwaibb573922015-02-20 09:26:04 +0100201#define power_save 0
Takashi Iwai83012a72012-08-24 18:38:08 +0200202#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200203
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100204static int align_buffer_size = -1;
205module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500206MODULE_PARM_DESC(align_buffer_size,
207 "Force buffer and period sizes to be multiple of 128 bytes.");
208
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200209#ifdef CONFIG_X86
Takashi Iwai7c732012014-11-25 12:54:16 +0100210static int hda_snoop = -1;
211module_param_named(snoop, hda_snoop, bint, 0444);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200212MODULE_PARM_DESC(snoop, "Enable/disable snooping");
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200213#else
214#define hda_snoop true
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200215#endif
216
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218MODULE_LICENSE("GPL");
219MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
220 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700221 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200222 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100223 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100224 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100225 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700226 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800227 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700228 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800229 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700230 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800231 "{Intel, WPT_LP},"
James Ralstonc8b00fd2014-10-13 15:22:03 -0700232 "{Intel, SPT},"
Devin Rylesb4565912014-11-07 18:02:47 -0500233 "{Intel, SPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800234 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700235 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100236 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200237 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200238 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200239 "{ATI, RS600},"
Felix Kuehling5b15c95f2006-10-16 12:49:47 +0200240 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200241 "{ATI, RS780},"
242 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100243 "{ATI, RV630},"
244 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100245 "{ATI, RV670},"
246 "{ATI, RV635},"
247 "{ATI, RV620},"
248 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200249 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200250 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200251 "{SiS, SIS966},"
252 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253MODULE_DESCRIPTION("Intel HDA driver");
254
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200255#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
Takashi Iwaif8f1bec2014-02-06 18:14:03 +0100256#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200257#define SUPPORT_VGA_SWITCHEROO
258#endif
259#endif
260
261
Takashi Iwaicb53c622007-08-10 17:21:45 +0200262/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200265/* driver types */
266enum {
267 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800268 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100269 AZX_DRIVER_SCH,
Takashi Iwaia4b47932017-06-14 07:26:00 +0200270 AZX_DRIVER_SKL,
Takashi Iwaifab12852013-11-05 17:54:05 +0100271 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200272 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200273 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800274 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200275 AZX_DRIVER_VIA,
276 AZX_DRIVER_SIS,
277 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200278 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200279 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200280 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200281 AZX_DRIVER_CTHDA,
Takashi Iwaic563f472014-08-06 14:27:42 +0200282 AZX_DRIVER_CMEDIA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100283 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200284 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200285};
286
Takashi Iwai37e661e2014-11-25 11:28:07 +0100287#define azx_get_snoop_type(chip) \
288 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
289#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
290
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100291/* quirks for old Intel chipsets */
292#define AZX_DCAPS_INTEL_ICH \
Takashi Iwai103884a2014-12-03 09:56:20 +0100293 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100294
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100295/* quirks for Intel PCH */
Takashi Iwai66032492015-12-01 16:49:35 +0100296#define AZX_DCAPS_INTEL_PCH_BASE \
Takashi Iwai103884a2014-12-03 09:56:20 +0100297 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaibcb337d2015-12-17 08:31:45 +0100298 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100299
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200300/* PCH up to IVB; no runtime PM; bind with i915 gfx */
Takashi Iwai66032492015-12-01 16:49:35 +0100301#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200302 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
Takashi Iwai9477c582011-05-25 09:11:37 +0200303
Takashi Iwai55913112015-12-10 13:03:29 +0100304/* PCH for HSW/BDW; with runtime PM */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200305/* no i915 binding for this as HSW/BDW has another controller for HDMI */
Takashi Iwai66032492015-12-01 16:49:35 +0100306#define AZX_DCAPS_INTEL_PCH \
307 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
308
309/* HSW HDMI */
Takashi Iwai33499a12013-11-05 17:34:46 +0100310#define AZX_DCAPS_INTEL_HASWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100311 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200312 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
313 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwai33499a12013-11-05 17:34:46 +0100314
Libin Yang54a04052014-06-09 15:28:59 +0800315/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
316#define AZX_DCAPS_INTEL_BROADWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100317 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200318 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
319 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
Libin Yang54a04052014-06-09 15:28:59 +0800320
Mengdong Lin40cc2392015-04-21 13:12:23 +0800321#define AZX_DCAPS_INTEL_BAYTRAIL \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200322 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
323 AZX_DCAPS_I915_POWERWELL)
Mengdong Lin40cc2392015-04-21 13:12:23 +0800324
Libin Yang2d846c72015-04-07 20:32:20 +0800325#define AZX_DCAPS_INTEL_BRASWELL \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200326 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
327 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
Libin Yang2d846c72015-04-07 20:32:20 +0800328
Libin Yangd6795822014-12-19 08:44:31 +0800329#define AZX_DCAPS_INTEL_SKYLAKE \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200330 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
331 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
Libin Yang2d846c72015-04-07 20:32:20 +0800332 AZX_DCAPS_I915_POWERWELL)
Libin Yangd6795822014-12-19 08:44:31 +0800333
Lu, Hanc87693d2015-11-19 23:25:12 +0800334#define AZX_DCAPS_INTEL_BROXTON \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200335 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
336 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
Lu, Hanc87693d2015-11-19 23:25:12 +0800337 AZX_DCAPS_I915_POWERWELL)
338
Takashi Iwai9477c582011-05-25 09:11:37 +0200339/* quirks for ATI SB / AMD Hudson */
340#define AZX_DCAPS_PRESET_ATI_SB \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100341 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
342 AZX_DCAPS_SNOOP_TYPE(ATI))
Takashi Iwai9477c582011-05-25 09:11:37 +0200343
344/* quirks for ATI/AMD HDMI */
345#define AZX_DCAPS_PRESET_ATI_HDMI \
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +1100346 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
347 AZX_DCAPS_NO_MSI64)
Takashi Iwai9477c582011-05-25 09:11:37 +0200348
Takashi Iwai37e661e2014-11-25 11:28:07 +0100349/* quirks for ATI HDMI with snoop off */
350#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
351 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
352
Takashi Iwai9477c582011-05-25 09:11:37 +0200353/* quirks for Nvidia */
354#define AZX_DCAPS_PRESET_NVIDIA \
Ard Biesheuvel3ab75112016-10-17 17:23:59 +0100355 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100356 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
Takashi Iwai9477c582011-05-25 09:11:37 +0200357
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200358#define AZX_DCAPS_PRESET_CTHDA \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100359 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaicadd16e2015-10-27 14:21:51 +0100360 AZX_DCAPS_NO_64BIT |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100361 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200362
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200363/*
Lukas Wunner2b760d82015-09-04 20:49:36 +0200364 * vga_switcheroo support
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200365 */
366#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200367#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
368#else
369#define use_vga_switcheroo(chip) 0
370#endif
371
Libin Yang03b135c2015-06-03 09:30:15 +0800372#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
373 ((pci)->device == 0x0c0c) || \
374 ((pci)->device == 0x0d0c) || \
375 ((pci)->device == 0x160c))
376
Takashi Iwai7e31a012016-02-22 15:18:13 +0100377#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
Takashi Iwaia8d7bde2018-03-21 10:06:13 +0100378#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
Lu, Han7c23b7c2015-12-07 15:59:13 +0800379
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100380static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800382 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100383 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaia4b47932017-06-14 07:26:00 +0200384 [AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
Takashi Iwaifab12852013-11-05 17:54:05 +0100385 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200386 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200387 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800388 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
390 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200391 [AZX_DRIVER_ULI] = "HDA ULI M5461",
392 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200393 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200394 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200395 [AZX_DRIVER_CTHDA] = "HDA Creative",
Takashi Iwaic563f472014-08-06 14:27:42 +0200396 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100397 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200398};
399
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200400#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100401static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200402{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100403 int pages;
404
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200405 if (azx_snoop(chip))
406 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100407 if (!dmab || !dmab->area || !dmab->bytes)
408 return;
409
410#ifdef CONFIG_SND_DMA_SGBUF
411 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
412 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +0100413 if (chip->driver_type == AZX_DRIVER_CMEDIA)
414 return; /* deal with only CORB/RIRB buffers */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200415 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100416 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200417 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100418 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
419 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200420 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100421#endif
422
423 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
424 if (on)
425 set_memory_wc((unsigned long)dmab->area, pages);
426 else
427 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200428}
429
430static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
431 bool on)
432{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100433 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200434}
435static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100436 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200437{
438 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100439 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200440 azx_dev->wc_marked = on;
441 }
442}
443#else
444/* NOP for other archs */
445static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
446 bool on)
447{
448}
449static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100450 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200451{
452}
453#endif
454
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200455static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100456
Takashi Iwaicb53c622007-08-10 17:21:45 +0200457/*
458 * initialize the PCI registers
459 */
460/* update bits in a PCI register byte */
461static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
462 unsigned char mask, unsigned char val)
463{
464 unsigned char data;
465
466 pci_read_config_byte(pci, reg, &data);
467 data &= ~mask;
468 data |= (val & mask);
469 pci_write_config_byte(pci, reg, data);
470}
471
472static void azx_init_pci(struct azx *chip)
473{
Takashi Iwai37e661e2014-11-25 11:28:07 +0100474 int snoop_type = azx_get_snoop_type(chip);
475
Takashi Iwaicb53c622007-08-10 17:21:45 +0200476 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
477 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
478 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +0100479 * codecs.
480 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +0200481 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -0700482 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100483 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200484 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200485 }
Takashi Iwaicb53c622007-08-10 17:21:45 +0200486
Takashi Iwai9477c582011-05-25 09:11:37 +0200487 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
488 * we need to enable snoop.
489 */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100490 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100491 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
492 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200493 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200494 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
495 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200496 }
497
498 /* For NVIDIA HDA, enable snoop */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100499 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100500 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
501 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 update_pci_byte(chip->pci,
503 NVIDIA_HDA_TRANSREG_ADDR,
504 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700505 update_pci_byte(chip->pci,
506 NVIDIA_HDA_ISTRM_COH,
507 0x01, NVIDIA_HDA_ENABLE_COHBIT);
508 update_pci_byte(chip->pci,
509 NVIDIA_HDA_OSTRM_COH,
510 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +0200511 }
512
513 /* Enable SCH/PCH snoop if needed */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100514 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200515 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100516 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200517 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
518 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
519 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
520 if (!azx_snoop(chip))
521 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
522 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100523 pci_read_config_word(chip->pci,
524 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100525 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100526 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
527 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
528 "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +0200529 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530}
531
Lu, Han7c23b7c2015-12-07 15:59:13 +0800532/*
533 * In BXT-P A0, HD-Audio DMA requests is later than expected,
534 * and makes an audio stream sensitive to system latencies when
535 * 24/32 bits are playing.
536 * Adjusting threshold of DMA fifo to force the DMA request
537 * sooner to improve latency tolerance at the expense of power.
538 */
539static void bxt_reduce_dma_latency(struct azx *chip)
540{
541 u32 val;
542
Takashi Iwai70eafad2017-03-29 08:39:19 +0200543 val = azx_readl(chip, VS_EM4L);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800544 val &= (0x3 << 20);
Takashi Iwai70eafad2017-03-29 08:39:19 +0200545 azx_writel(chip, VS_EM4L, val);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800546}
547
Libin Yang1f9d3d92017-04-06 19:18:21 +0800548/*
549 * ML_LCAP bits:
550 * bit 0: 6 MHz Supported
551 * bit 1: 12 MHz Supported
552 * bit 2: 24 MHz Supported
553 * bit 3: 48 MHz Supported
554 * bit 4: 96 MHz Supported
555 * bit 5: 192 MHz Supported
556 */
557static int intel_get_lctl_scf(struct azx *chip)
558{
559 struct hdac_bus *bus = azx_bus(chip);
560 static int preferred_bits[] = { 2, 3, 1, 4, 5 };
561 u32 val, t;
562 int i;
563
564 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
565
566 for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
567 t = preferred_bits[i];
568 if (val & (1 << t))
569 return t;
570 }
571
572 dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
573 return 0;
574}
575
576static int intel_ml_lctl_set_power(struct azx *chip, int state)
577{
578 struct hdac_bus *bus = azx_bus(chip);
579 u32 val;
580 int timeout;
581
582 /*
583 * the codecs are sharing the first link setting by default
584 * If other links are enabled for stream, they need similar fix
585 */
586 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
587 val &= ~AZX_MLCTL_SPA;
588 val |= state << AZX_MLCTL_SPA_SHIFT;
589 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
590 /* wait for CPA */
591 timeout = 50;
592 while (timeout) {
593 if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
594 AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
595 return 0;
596 timeout--;
597 udelay(10);
598 }
599
600 return -1;
601}
602
603static void intel_init_lctl(struct azx *chip)
604{
605 struct hdac_bus *bus = azx_bus(chip);
606 u32 val;
607 int ret;
608
609 /* 0. check lctl register value is correct or not */
610 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
611 /* if SCF is already set, let's use it */
612 if ((val & ML_LCTL_SCF_MASK) != 0)
613 return;
614
615 /*
616 * Before operating on SPA, CPA must match SPA.
617 * Any deviation may result in undefined behavior.
618 */
619 if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
620 ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
621 return;
622
623 /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
624 ret = intel_ml_lctl_set_power(chip, 0);
625 udelay(100);
626 if (ret)
627 goto set_spa;
628
629 /* 2. update SCF to select a properly audio clock*/
630 val &= ~ML_LCTL_SCF_MASK;
631 val |= intel_get_lctl_scf(chip);
632 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
633
634set_spa:
635 /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
636 intel_ml_lctl_set_power(chip, 1);
637 udelay(100);
638}
639
Lu, Han0a673522015-05-05 09:05:48 +0800640static void hda_intel_init_chip(struct azx *chip, bool full_reset)
641{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800642 struct hdac_bus *bus = azx_bus(chip);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800643 struct pci_dev *pci = chip->pci;
Libin Yang66394842016-01-29 20:39:09 +0800644 u32 val;
Lu, Han0a673522015-05-05 09:05:48 +0800645
646 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800647 snd_hdac_set_codec_wakeup(bus, true);
Takashi Iwaia4b47932017-06-14 07:26:00 +0200648 if (chip->driver_type == AZX_DRIVER_SKL) {
Libin Yang66394842016-01-29 20:39:09 +0800649 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
650 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
651 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
652 }
Lu, Han0a673522015-05-05 09:05:48 +0800653 azx_init_chip(chip, full_reset);
Takashi Iwaia4b47932017-06-14 07:26:00 +0200654 if (chip->driver_type == AZX_DRIVER_SKL) {
Libin Yang66394842016-01-29 20:39:09 +0800655 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
656 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
657 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
658 }
Lu, Han0a673522015-05-05 09:05:48 +0800659 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800660 snd_hdac_set_codec_wakeup(bus, false);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800661
662 /* reduce dma latency to avoid noise */
Takashi Iwai7e31a012016-02-22 15:18:13 +0100663 if (IS_BXT(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800664 bxt_reduce_dma_latency(chip);
Libin Yang1f9d3d92017-04-06 19:18:21 +0800665
666 if (bus->mlcap != NULL)
667 intel_init_lctl(chip);
Lu, Han0a673522015-05-05 09:05:48 +0800668}
669
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200670/* calculate runtime delay from LPIB */
671static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
672 unsigned int pos)
673{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200674 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200675 int stream = substream->stream;
676 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
677 int delay;
678
679 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
680 delay = pos - lpib_pos;
681 else
682 delay = lpib_pos - pos;
683 if (delay < 0) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200684 if (delay >= azx_dev->core.delay_negative_threshold)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200685 delay = 0;
686 else
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200687 delay += azx_dev->core.bufsize;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200688 }
689
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200690 if (delay >= azx_dev->core.period_bytes) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200691 dev_info(chip->card->dev,
692 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200693 delay, azx_dev->core.period_bytes);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200694 delay = 0;
695 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
696 chip->get_delay[stream] = NULL;
697 }
698
699 return bytes_to_frames(substream->runtime, delay);
700}
701
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200702static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
703
Dylan Reid7ca954a2014-02-28 15:41:28 -0800704/* called from IRQ */
705static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
706{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200707 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800708 int ok;
709
710 ok = azx_position_ok(chip, azx_dev);
711 if (ok == 1) {
712 azx_dev->irq_pending = 0;
713 return ok;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100714 } else if (ok == 0) {
Dylan Reid7ca954a2014-02-28 15:41:28 -0800715 /* bogus IRQ, process it later */
716 azx_dev->irq_pending = 1;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100717 schedule_work(&hda->irq_pending_work);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800718 }
719 return 0;
720}
721
Mengdong Lin17eccb22015-04-29 17:43:29 +0800722/* Enable/disable i915 display power for the link */
723static int azx_intel_link_power(struct azx *chip, bool enable)
724{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800725 struct hdac_bus *bus = azx_bus(chip);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800726
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800727 return snd_hdac_display_power(bus, enable);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800728}
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730/*
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200731 * Check whether the current DMA position is acceptable for updating
732 * periods. Returns non-zero if it's OK.
733 *
734 * Many HD-audio controllers appear pretty inaccurate about
735 * the update-IRQ timing. The IRQ is issued before actually the
736 * data is processed. So, we need to process it afterwords in a
737 * workqueue.
738 */
739static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
740{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200741 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200742 int stream = substream->stream;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200743 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200744 unsigned int pos;
745
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200746 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
747 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200748 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200749
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200750 if (chip->get_position[stream])
751 pos = chip->get_position[stream](chip, azx_dev);
752 else { /* use the position buffer as default */
753 pos = azx_get_pos_posbuf(chip, azx_dev);
754 if (!pos || pos == (u32)-1) {
755 dev_info(chip->card->dev,
756 "Invalid position buffer, using LPIB read method instead.\n");
757 chip->get_position[stream] = azx_get_pos_lpib;
Takashi Iwaiccc98862015-04-14 22:06:53 +0200758 if (chip->get_position[0] == azx_get_pos_lpib &&
759 chip->get_position[1] == azx_get_pos_lpib)
760 azx_bus(chip)->use_posbuf = false;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200761 pos = azx_get_pos_lpib(chip, azx_dev);
762 chip->get_delay[stream] = NULL;
763 } else {
764 chip->get_position[stream] = azx_get_pos_posbuf;
765 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
766 chip->get_delay[stream] = azx_get_delay_from_lpib;
767 }
768 }
769
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200770 if (pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200771 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200772
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200773 if (WARN_ONCE(!azx_dev->core.period_bytes,
Takashi Iwaid6d8bf52010-02-12 18:17:06 +0100774 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200775 return -1; /* this shouldn't happen! */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200776 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
777 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200778 /* NG - it's below the first next period boundary */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100779 return chip->bdl_pos_adj ? 0 : -1;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200780 azx_dev->core.start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200781 return 1; /* OK, it's fine */
782}
783
784/*
785 * The work for pending PCM period updates.
786 */
787static void azx_irq_pending_work(struct work_struct *work)
788{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200789 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
790 struct azx *chip = &hda->chip;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200791 struct hdac_bus *bus = azx_bus(chip);
792 struct hdac_stream *s;
793 int pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200794
Takashi Iwai9a34af42014-06-26 17:19:20 +0200795 if (!hda->irq_pending_warned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100796 dev_info(chip->card->dev,
797 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
798 chip->card->number);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200799 hda->irq_pending_warned = 1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200800 }
801
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200802 for (;;) {
803 pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200804 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200805 list_for_each_entry(s, &bus->stream_list, list) {
806 struct azx_dev *azx_dev = stream_to_azx_dev(s);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200807 if (!azx_dev->irq_pending ||
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200808 !s->substream ||
809 !s->running)
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200810 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200811 ok = azx_position_ok(chip, azx_dev);
812 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200813 azx_dev->irq_pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200814 spin_unlock(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200815 snd_pcm_period_elapsed(s->substream);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200816 spin_lock(&bus->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200817 } else if (ok < 0) {
818 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200819 } else
820 pending++;
821 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200822 spin_unlock_irq(&bus->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200823 if (!pending)
824 return;
Takashi Iwai08af4952010-08-03 14:39:04 +0200825 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200826 }
827}
828
829/* clear irq_pending flags and assure no on-going workq */
830static void azx_clear_irq_pending(struct azx *chip)
831{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200832 struct hdac_bus *bus = azx_bus(chip);
833 struct hdac_stream *s;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200834
Takashi Iwaia41d1222015-04-14 22:13:18 +0200835 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200836 list_for_each_entry(s, &bus->stream_list, list) {
837 struct azx_dev *azx_dev = stream_to_azx_dev(s);
838 azx_dev->irq_pending = 0;
839 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200840 spin_unlock_irq(&bus->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841}
842
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200843static int azx_acquire_irq(struct azx *chip, int do_disconnect)
844{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200845 struct hdac_bus *bus = azx_bus(chip);
846
Takashi Iwai437a5a42006-11-21 12:14:23 +0100847 if (request_irq(chip->pci->irq, azx_interrupt,
848 chip->msi ? 0 : IRQF_SHARED,
Heiner Kallweitde653602015-12-22 19:09:05 +0100849 chip->card->irq_descr, chip)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100850 dev_err(chip->card->dev,
851 "unable to grab IRQ %d, disabling device\n",
852 chip->pci->irq);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200853 if (do_disconnect)
854 snd_card_disconnect(chip->card);
855 return -1;
856 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200857 bus->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +0100858 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200859 return 0;
860}
861
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200862/* get the current DMA position with correction on VIA chips */
863static unsigned int azx_via_get_position(struct azx *chip,
864 struct azx_dev *azx_dev)
865{
866 unsigned int link_pos, mini_pos, bound_pos;
867 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
868 unsigned int fifo_size;
869
Takashi Iwai1604eee2015-04-16 12:14:17 +0200870 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200871 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200872 /* Playback, no problem using link position */
873 return link_pos;
874 }
875
876 /* Capture */
877 /* For new chipset,
878 * use mod to get the DMA position just like old chipset
879 */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200880 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
881 mod_dma_pos %= azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200882
883 /* azx_dev->fifo_size can't get FIFO size of in stream.
884 * Get from base address + offset.
885 */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200886 fifo_size = readw(azx_bus(chip)->remap_addr +
887 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200888
889 if (azx_dev->insufficient) {
890 /* Link position never gather than FIFO size */
891 if (link_pos <= fifo_size)
892 return 0;
893
894 azx_dev->insufficient = 0;
895 }
896
897 if (link_pos <= fifo_size)
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200898 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200899 else
900 mini_pos = link_pos - fifo_size;
901
902 /* Find nearest previous boudary */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200903 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
904 mod_link_pos = link_pos % azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200905 if (mod_link_pos >= fifo_size)
906 bound_pos = link_pos - mod_link_pos;
907 else if (mod_dma_pos >= mod_mini_pos)
908 bound_pos = mini_pos - mod_mini_pos;
909 else {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200910 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
911 if (bound_pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200912 bound_pos = 0;
913 }
914
915 /* Calculate real DMA position we want */
916 return bound_pos + mod_dma_pos;
917}
918
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200919static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
920 struct azx_dev *azx_dev)
921{
922 return _snd_hdac_chip_readl(azx_bus(chip),
923 AZX_REG_VS_SDXDPIB_XBASE +
924 (AZX_REG_VS_SDXDPIB_XINTERVAL *
925 azx_dev->core.index));
926}
927
928/* get the current DMA position with correction on SKL+ chips */
929static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
930{
931 /* DPIB register gives a more accurate position for playback */
932 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
933 return azx_skl_get_dpib_pos(chip, azx_dev);
934
935 /* For capture, we need to read posbuf, but it requires a delay
936 * for the possible boundary overlap; the read of DPIB fetches the
937 * actual posbuf
938 */
939 udelay(20);
940 azx_skl_get_dpib_pos(chip, azx_dev);
941 return azx_get_pos_posbuf(chip, azx_dev);
942}
943
Takashi Iwai83012a72012-08-24 18:38:08 +0200944#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200945static DEFINE_MUTEX(card_list_lock);
946static LIST_HEAD(card_list);
947
948static void azx_add_card_list(struct azx *chip)
949{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200950 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200951 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200952 list_add(&hda->list, &card_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200953 mutex_unlock(&card_list_lock);
954}
955
956static void azx_del_card_list(struct azx *chip)
957{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200958 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200959 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200960 list_del_init(&hda->list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200961 mutex_unlock(&card_list_lock);
962}
963
964/* trigger power-save check at writing parameter */
965static int param_set_xint(const char *val, const struct kernel_param *kp)
966{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200967 struct hda_intel *hda;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200968 struct azx *chip;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200969 int prev = power_save;
970 int ret = param_set_int(val, kp);
971
972 if (ret || prev == power_save)
973 return ret;
974
975 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200976 list_for_each_entry(hda, &card_list, list) {
977 chip = &hda->chip;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200978 if (!hda->probe_continued || chip->disabled)
Takashi Iwai65fcd412012-08-14 17:13:32 +0200979 continue;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200980 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200981 }
982 mutex_unlock(&card_list_lock);
983 return 0;
984}
985#else
986#define azx_add_card_list(chip) /* NOP */
987#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +0200988#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100989
Lukas Wunner8cd1b5b2018-03-29 21:35:54 +0200990#ifdef CONFIG_PM_SLEEP
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100991/*
992 * power management
993 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200994static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200996 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200997 struct azx *chip;
998 struct hda_intel *hda;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200999 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001001 if (!card)
1002 return 0;
1003
1004 chip = card->private_data;
1005 hda = container_of(chip, struct hda_intel, chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001006 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001007 return 0;
1008
Takashi Iwaia41d1222015-04-14 22:13:18 +02001009 bus = azx_bus(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +01001010 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001011 azx_clear_irq_pending(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001012 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04001013 azx_enter_link_reset(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001014 if (bus->irq >= 0) {
1015 free_irq(bus->irq, chip);
1016 bus->irq = -1;
Takashi Iwai30b35392006-10-11 18:52:53 +02001017 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001018
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001019 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001020 pci_disable_msi(chip->pci);
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02001021 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08001022 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001023 snd_hdac_display_power(bus, false);
Libin Yang785d8c42015-05-12 09:43:22 +08001024
1025 trace_azx_suspend(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 return 0;
1027}
1028
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001029static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001031 struct pci_dev *pci = to_pci_dev(dev);
1032 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001033 struct azx *chip;
1034 struct hda_intel *hda;
Takashi Iwaia52ff342016-08-04 22:38:36 +02001035 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001037 if (!card)
1038 return 0;
1039
1040 chip = card->private_data;
1041 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001042 bus = azx_bus(chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001043 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001044 return 0;
1045
Takashi Iwaia52ff342016-08-04 22:38:36 +02001046 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1047 snd_hdac_display_power(bus, true);
1048 if (hda->need_i915_power)
1049 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001050 }
Takashi Iwaia52ff342016-08-04 22:38:36 +02001051
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001052 if (chip->msi)
1053 if (pci_enable_msi(pci) < 0)
1054 chip->msi = 0;
1055 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001056 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001057 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001058
Lu, Han0a673522015-05-05 09:05:48 +08001059 hda_intel_init_chip(chip, true);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001060
Takashi Iwaia52ff342016-08-04 22:38:36 +02001061 /* power down again for link-controlled chips */
1062 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1063 !hda->need_i915_power)
1064 snd_hdac_display_power(bus, false);
1065
Takashi Iwai421a1252005-11-17 16:11:09 +01001066 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Libin Yang785d8c42015-05-12 09:43:22 +08001067
1068 trace_azx_resume(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 return 0;
1070}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001071
Xiong Zhang3e6db332015-12-18 13:29:18 +08001072/* put codec down to D3 at hibernation for Intel SKL+;
1073 * otherwise BIOS may still access the codec and screw up the driver
1074 */
Xiong Zhang3e6db332015-12-18 13:29:18 +08001075static int azx_freeze_noirq(struct device *dev)
1076{
Takashi Iwaia4b47932017-06-14 07:26:00 +02001077 struct snd_card *card = dev_get_drvdata(dev);
1078 struct azx *chip = card->private_data;
Xiong Zhang3e6db332015-12-18 13:29:18 +08001079 struct pci_dev *pci = to_pci_dev(dev);
1080
Takashi Iwaia4b47932017-06-14 07:26:00 +02001081 if (chip->driver_type == AZX_DRIVER_SKL)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001082 pci_set_power_state(pci, PCI_D3hot);
1083
1084 return 0;
1085}
1086
1087static int azx_thaw_noirq(struct device *dev)
1088{
Takashi Iwaia4b47932017-06-14 07:26:00 +02001089 struct snd_card *card = dev_get_drvdata(dev);
1090 struct azx *chip = card->private_data;
Xiong Zhang3e6db332015-12-18 13:29:18 +08001091 struct pci_dev *pci = to_pci_dev(dev);
1092
Takashi Iwaia4b47932017-06-14 07:26:00 +02001093 if (chip->driver_type == AZX_DRIVER_SKL)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001094 pci_set_power_state(pci, PCI_D0);
1095
1096 return 0;
1097}
1098#endif /* CONFIG_PM_SLEEP */
1099
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01001100#ifdef CONFIG_PM
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001101static int azx_runtime_suspend(struct device *dev)
1102{
1103 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001104 struct azx *chip;
1105 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001106
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001107 if (!card)
1108 return 0;
1109
1110 chip = card->private_data;
1111 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001112 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001113 return 0;
1114
Takashi Iwai364aa712015-02-19 16:51:17 +01001115 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001116 return 0;
1117
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001118 /* enable controller wake up event */
1119 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1120 STATESTS_INT_MASK);
1121
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001122 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +01001123 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001124 azx_clear_irq_pending(chip);
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02001125 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08001126 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001127 snd_hdac_display_power(azx_bus(chip), false);
Mengdong Line4d9e512014-07-03 17:02:23 +08001128
Libin Yang785d8c42015-05-12 09:43:22 +08001129 trace_azx_runtime_suspend(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001130 return 0;
1131}
1132
1133static int azx_runtime_resume(struct device *dev)
1134{
1135 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001136 struct azx *chip;
1137 struct hda_intel *hda;
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001138 struct hdac_bus *bus;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001139 struct hda_codec *codec;
1140 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001141
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001142 if (!card)
1143 return 0;
1144
1145 chip = card->private_data;
1146 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001147 bus = azx_bus(chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001148 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001149 return 0;
1150
Takashi Iwai364aa712015-02-19 16:51:17 +01001151 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001152 return 0;
1153
David Henningsson033ea342015-07-16 10:39:24 +02001154 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Takashi Iwaia52ff342016-08-04 22:38:36 +02001155 snd_hdac_display_power(bus, true);
1156 if (hda->need_i915_power)
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001157 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001158 }
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001159
1160 /* Read STATESTS before controller reset */
1161 status = azx_readw(chip, STATESTS);
1162
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001163 azx_init_pci(chip);
Lu, Han0a673522015-05-05 09:05:48 +08001164 hda_intel_init_chip(chip, true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001165
Takashi Iwaia41d1222015-04-14 22:13:18 +02001166 if (status) {
1167 list_for_each_codec(codec, &chip->bus)
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001168 if (status & (1 << codec->addr))
Takashi Iwai2f35c632015-02-27 22:43:26 +01001169 schedule_delayed_work(&codec->jackpoll_work,
1170 codec->jackpoll_interval);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001171 }
1172
1173 /* disable controller Wake Up event*/
1174 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1175 ~STATESTS_INT_MASK);
1176
Takashi Iwaia52ff342016-08-04 22:38:36 +02001177 /* power down again for link-controlled chips */
1178 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1179 !hda->need_i915_power)
1180 snd_hdac_display_power(bus, false);
1181
Libin Yang785d8c42015-05-12 09:43:22 +08001182 trace_azx_runtime_resume(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001183 return 0;
1184}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001185
1186static int azx_runtime_idle(struct device *dev)
1187{
1188 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001189 struct azx *chip;
1190 struct hda_intel *hda;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001191
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001192 if (!card)
1193 return 0;
1194
1195 chip = card->private_data;
1196 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001197 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001198 return 0;
1199
Takashi Iwai55ed9cd2015-02-19 17:35:32 +01001200 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
U. Artie Eoff342e8442015-07-28 13:29:56 -07001201 azx_bus(chip)->codec_powered || !chip->running)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001202 return -EBUSY;
1203
1204 return 0;
1205}
1206
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001207static const struct dev_pm_ops azx_pm = {
1208 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001209#ifdef CONFIG_PM_SLEEP
1210 .freeze_noirq = azx_freeze_noirq,
1211 .thaw_noirq = azx_thaw_noirq,
1212#endif
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001213 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001214};
1215
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001216#define AZX_PM_OPS &azx_pm
1217#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001218#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001219#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
1221
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001222static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001223
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001224#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05001225static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001226
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001227static void azx_vs_set_state(struct pci_dev *pci,
1228 enum vga_switcheroo_state state)
1229{
1230 struct snd_card *card = pci_get_drvdata(pci);
1231 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001232 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Lukas Wunner07f4f972018-03-03 10:53:24 +01001233 struct hda_codec *codec;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001234 bool disabled;
1235
Takashi Iwai9a34af42014-06-26 17:19:20 +02001236 wait_for_completion(&hda->probe_wait);
1237 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001238 return;
1239
1240 disabled = (state == VGA_SWITCHEROO_OFF);
1241 if (chip->disabled == disabled)
1242 return;
1243
Takashi Iwaia41d1222015-04-14 22:13:18 +02001244 if (!hda->probe_continued) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001245 chip->disabled = disabled;
1246 if (!disabled) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001247 dev_info(chip->card->dev,
1248 "Start delayed initialization\n");
Takashi Iwai5c906802013-05-30 22:07:09 +08001249 if (azx_probe_continue(chip) < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001250 dev_err(chip->card->dev, "initialization error\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001251 hda->init_failed = true;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001252 }
1253 }
1254 } else {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001255 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
Takashi Iwai4e76a882014-02-25 12:21:03 +01001256 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001257 if (disabled) {
Lukas Wunner07f4f972018-03-03 10:53:24 +01001258 list_for_each_codec(codec, &chip->bus) {
1259 pm_runtime_suspend(hda_codec_dev(codec));
1260 pm_runtime_disable(hda_codec_dev(codec));
1261 }
1262 pm_runtime_suspend(card->dev);
1263 pm_runtime_disable(card->dev);
Lukas Wunner2b760d82015-09-04 20:49:36 +02001264 /* when we get suspended by vga_switcheroo we end up in D3cold,
Dave Airlie246efa42013-07-29 15:19:29 +10001265 * however we have no ACPI handle, so pci/acpi can't put us there,
1266 * put ourselves there */
1267 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001268 chip->disabled = true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001269 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwai4e76a882014-02-25 12:21:03 +01001270 dev_warn(chip->card->dev,
1271 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001272 } else {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001273 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001274 chip->disabled = false;
Lukas Wunner07f4f972018-03-03 10:53:24 +01001275 pm_runtime_enable(card->dev);
1276 list_for_each_codec(codec, &chip->bus) {
1277 pm_runtime_enable(hda_codec_dev(codec));
1278 pm_runtime_resume(hda_codec_dev(codec));
1279 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001280 }
1281 }
1282}
1283
1284static bool azx_vs_can_switch(struct pci_dev *pci)
1285{
1286 struct snd_card *card = pci_get_drvdata(pci);
1287 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001288 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001289
Takashi Iwai9a34af42014-06-26 17:19:20 +02001290 wait_for_completion(&hda->probe_wait);
1291 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001292 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001293 if (chip->disabled || !hda->probe_continued)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001294 return true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001295 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001296 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001297 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001298 return true;
1299}
1300
Bill Pembertone23e7a12012-12-06 12:35:10 -05001301static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001302{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001303 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001304 struct pci_dev *p = get_bound_vga(chip->pci);
1305 if (p) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001306 dev_info(chip->card->dev,
Lukas Wunner2b760d82015-09-04 20:49:36 +02001307 "Handle vga_switcheroo audio client\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001308 hda->use_vga_switcheroo = 1;
Lukas Wunner07f4f972018-03-03 10:53:24 +01001309 chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001310 pci_dev_put(p);
1311 }
1312}
1313
1314static const struct vga_switcheroo_client_ops azx_vs_ops = {
1315 .set_gpu_state = azx_vs_set_state,
1316 .can_switch = azx_vs_can_switch,
1317};
1318
Bill Pembertone23e7a12012-12-06 12:35:10 -05001319static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001320{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001321 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Jim Qu4aaf4482018-07-17 16:20:50 +08001322 struct pci_dev *p;
Takashi Iwai128960a2012-10-12 17:28:18 +02001323 int err;
1324
Takashi Iwai9a34af42014-06-26 17:19:20 +02001325 if (!hda->use_vga_switcheroo)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001326 return 0;
Jim Qu4aaf4482018-07-17 16:20:50 +08001327
1328 p = get_bound_vga(chip->pci);
1329 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
1330 pci_dev_put(p);
1331
Takashi Iwai128960a2012-10-12 17:28:18 +02001332 if (err < 0)
1333 return err;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001334 hda->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10001335
Takashi Iwai128960a2012-10-12 17:28:18 +02001336 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001337}
1338#else
1339#define init_vga_switcheroo(chip) /* NOP */
1340#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001341#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001342#endif /* SUPPORT_VGA_SWITCHER */
1343
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001344/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 * destructor
1346 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001347static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001349 struct pci_dev *pci = chip->pci;
Mengdong Lina07187c2014-06-26 18:45:16 +08001350 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001351 struct hdac_bus *bus = azx_bus(chip);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001352
Takashi Iwai364aa712015-02-19 16:51:17 +01001353 if (azx_has_pm_runtime(chip) && chip->running)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001354 pm_runtime_get_noresume(&pci->dev);
1355
Takashi Iwai65fcd412012-08-14 17:13:32 +02001356 azx_del_card_list(chip);
1357
Takashi Iwai9a34af42014-06-26 17:19:20 +02001358 hda->init_failed = 1; /* to be sure */
1359 complete_all(&hda->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001360
Takashi Iwai9a34af42014-06-26 17:19:20 +02001361 if (use_vga_switcheroo(hda)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001362 if (chip->disabled && hda->probe_continued)
1363 snd_hda_unlock_devices(&chip->bus);
Lukas Wunner07f4f972018-03-03 10:53:24 +01001364 if (hda->vga_switcheroo_registered)
Takashi Iwai128960a2012-10-12 17:28:18 +02001365 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001366 }
1367
Takashi Iwaia41d1222015-04-14 22:13:18 +02001368 if (bus->chip_init) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001369 azx_clear_irq_pending(chip);
Takashi Iwai7833c3f2015-04-14 18:13:13 +02001370 azx_stop_all_streams(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001371 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 }
1373
Takashi Iwaia41d1222015-04-14 22:13:18 +02001374 if (bus->irq >= 0)
1375 free_irq(bus->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001376 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001377 pci_disable_msi(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001378 iounmap(bus->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
Dylan Reid67908992014-02-28 15:41:23 -08001380 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001381 azx_free_streams(chip);
1382 snd_hdac_bus_exit(bus);
1383
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001384 if (chip->region_requested)
1385 pci_release_regions(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001386
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 pci_disable_device(chip->pci);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001388#ifdef CONFIG_SND_HDA_PATCH_LOADER
Markus Elfringf0acd282014-11-17 10:44:33 +01001389 release_firmware(chip->fw);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001390#endif
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001391
Wang Xingchao99a20082013-05-30 22:07:10 +08001392 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Mengdong Lin795614d2015-04-29 17:43:36 +08001393 if (hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001394 snd_hdac_display_power(bus, false);
Wang Xingchao99a20082013-05-30 22:07:10 +08001395 }
Takashi Iwaifc182822017-07-04 16:04:38 +02001396 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
Takashi Iwaifcc88d92017-06-28 12:54:53 +02001397 snd_hdac_i915_exit(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001398 kfree(hda);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
1400 return 0;
1401}
1402
Takashi Iwaia41d1222015-04-14 22:13:18 +02001403static int azx_dev_disconnect(struct snd_device *device)
1404{
1405 struct azx *chip = device->device_data;
1406
1407 chip->bus.shutdown = 1;
1408 return 0;
1409}
1410
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001411static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412{
1413 return azx_free(device->device_data);
1414}
1415
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001416#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417/*
Lukas Wunner2b760d82015-09-04 20:49:36 +02001418 * Check of disabled HDMI controller by vga_switcheroo
Takashi Iwai91219472012-04-26 12:13:25 +02001419 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001420static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001421{
1422 struct pci_dev *p;
1423
1424 /* check only discrete GPU */
1425 switch (pci->vendor) {
1426 case PCI_VENDOR_ID_ATI:
1427 case PCI_VENDOR_ID_AMD:
1428 case PCI_VENDOR_ID_NVIDIA:
1429 if (pci->devfn == 1) {
1430 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1431 pci->bus->number, 0);
1432 if (p) {
Jim Qub6d7b362018-07-16 14:06:34 +08001433 if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
Takashi Iwai91219472012-04-26 12:13:25 +02001434 return p;
1435 pci_dev_put(p);
1436 }
1437 }
1438 break;
1439 }
1440 return NULL;
1441}
1442
Bill Pembertone23e7a12012-12-06 12:35:10 -05001443static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001444{
1445 bool vga_inactive = false;
1446 struct pci_dev *p = get_bound_vga(pci);
1447
1448 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02001449 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02001450 vga_inactive = true;
1451 pci_dev_put(p);
1452 }
1453 return vga_inactive;
1454}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001455#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02001456
1457/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001458 * white/black-listing for position_fix
1459 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001460static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001461 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1462 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01001463 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001464 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04001465 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04001466 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04001467 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01001468 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04001469 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04001470 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01001471 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02001472 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04001473 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04001474 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001475 {}
1476};
1477
Bill Pembertone23e7a12012-12-06 12:35:10 -05001478static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01001479{
1480 const struct snd_pci_quirk *q;
1481
Takashi Iwaic673ba12009-03-17 07:49:14 +01001482 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02001483 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001484 case POS_FIX_LPIB:
1485 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02001486 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001487 case POS_FIX_COMBO:
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001488 case POS_FIX_SKL:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001489 return fix;
1490 }
1491
Takashi Iwaic673ba12009-03-17 07:49:14 +01001492 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1493 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001494 dev_info(chip->card->dev,
1495 "position_fix set to %d for device %04x:%04x\n",
1496 q->value, q->subvendor, q->subdevice);
Takashi Iwaic673ba12009-03-17 07:49:14 +01001497 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01001498 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02001499
1500 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai26f05712015-12-17 08:29:53 +01001501 if (chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001502 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02001503 return POS_FIX_VIACOMBO;
1504 }
Takashi Iwai9477c582011-05-25 09:11:37 +02001505 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001506 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
Takashi Iwai9477c582011-05-25 09:11:37 +02001507 return POS_FIX_LPIB;
1508 }
Takashi Iwaia4b47932017-06-14 07:26:00 +02001509 if (chip->driver_type == AZX_DRIVER_SKL) {
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001510 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1511 return POS_FIX_SKL;
1512 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01001513 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01001514}
1515
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001516static void assign_position_fix(struct azx *chip, int fix)
1517{
1518 static azx_get_pos_callback_t callbacks[] = {
1519 [POS_FIX_AUTO] = NULL,
1520 [POS_FIX_LPIB] = azx_get_pos_lpib,
1521 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1522 [POS_FIX_VIACOMBO] = azx_via_get_position,
1523 [POS_FIX_COMBO] = azx_get_pos_lpib,
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001524 [POS_FIX_SKL] = azx_get_pos_skl,
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001525 };
1526
1527 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1528
1529 /* combo mode uses LPIB only for playback */
1530 if (fix == POS_FIX_COMBO)
1531 chip->get_position[1] = NULL;
1532
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001533 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001534 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1535 chip->get_delay[0] = chip->get_delay[1] =
1536 azx_get_delay_from_lpib;
1537 }
1538
1539}
1540
Takashi Iwai3372a152007-02-01 15:46:50 +01001541/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001542 * black-lists for probe_mask
1543 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001544static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02001545 /* Thinkpad often breaks the controller communication when accessing
1546 * to the non-working (or non-existing) modem codec slot.
1547 */
1548 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1549 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1550 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01001551 /* broken BIOS */
1552 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01001553 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1554 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001555 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03001556 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001557 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02001558 /* WinFast VP200 H (Teradici) user reported broken communication */
1559 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02001560 {}
1561};
1562
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001563#define AZX_FORCE_CODEC_MASK 0x100
1564
Bill Pembertone23e7a12012-12-06 12:35:10 -05001565static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001566{
1567 const struct snd_pci_quirk *q;
1568
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001569 chip->codec_probe_mask = probe_mask[dev];
1570 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001571 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1572 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001573 dev_info(chip->card->dev,
1574 "probe_mask set to 0x%x for device %04x:%04x\n",
1575 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001576 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001577 }
1578 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001579
1580 /* check forced option */
1581 if (chip->codec_probe_mask != -1 &&
1582 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001583 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001584 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001585 (int)azx_bus(chip)->codec_mask);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001586 }
Takashi Iwai669ba272007-08-17 09:17:36 +02001587}
1588
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001589/*
Takashi Iwai716238552009-09-28 13:14:04 +02001590 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001591 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001592static struct snd_pci_quirk msi_black_list[] = {
David Henningsson693e0cb2013-12-12 09:52:03 +01001593 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1594 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1595 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1596 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
Takashi Iwai9dc83982009-12-22 08:15:01 +01001597 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01001598 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01001599 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02001600 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01001601 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02001602 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001603 {}
1604};
1605
Bill Pembertone23e7a12012-12-06 12:35:10 -05001606static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001607{
1608 const struct snd_pci_quirk *q;
1609
Takashi Iwai716238552009-09-28 13:14:04 +02001610 if (enable_msi >= 0) {
1611 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001612 return;
Takashi Iwai716238552009-09-28 13:14:04 +02001613 }
1614 chip->msi = 1; /* enable MSI as default */
1615 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001616 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001617 dev_info(chip->card->dev,
1618 "msi for device %04x:%04x set to %d\n",
1619 q->subvendor, q->subdevice, q->value);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001620 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001621 return;
1622 }
1623
1624 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02001625 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001626 dev_info(chip->card->dev, "Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001627 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001628 }
1629}
1630
Takashi Iwaia1585d72011-12-14 09:27:04 +01001631/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001632static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01001633{
Takashi Iwai7c732012014-11-25 12:54:16 +01001634 int snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001635
Takashi Iwai7c732012014-11-25 12:54:16 +01001636 if (snoop >= 0) {
1637 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1638 snoop ? "snoop" : "non-snoop");
1639 chip->snoop = snoop;
1640 return;
1641 }
1642
1643 snoop = true;
Takashi Iwai37e661e2014-11-25 11:28:07 +01001644 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1645 chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwaia1585d72011-12-14 09:27:04 +01001646 /* force to non-snoop mode for a new VIA controller
1647 * when BIOS is set
1648 */
Takashi Iwai7c732012014-11-25 12:54:16 +01001649 u8 val;
1650 pci_read_config_byte(chip->pci, 0x42, &val);
David Wangaf52f992018-04-16 17:48:09 +08001651 if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
1652 chip->pci->revision == 0x20))
Takashi Iwai7c732012014-11-25 12:54:16 +01001653 snoop = false;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001654 }
1655
Takashi Iwai37e661e2014-11-25 11:28:07 +01001656 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1657 snoop = false;
1658
Takashi Iwai7c732012014-11-25 12:54:16 +01001659 chip->snoop = snoop;
1660 if (!snoop)
1661 dev_info(chip->card->dev, "Force to non-snoop mode\n");
Takashi Iwaia1585d72011-12-14 09:27:04 +01001662}
Takashi Iwai669ba272007-08-17 09:17:36 +02001663
Wang Xingchao99a20082013-05-30 22:07:10 +08001664static void azx_probe_work(struct work_struct *work)
1665{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001666 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1667 azx_probe_continue(&hda->chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08001668}
Wang Xingchao99a20082013-05-30 22:07:10 +08001669
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001670static int default_bdl_pos_adj(struct azx *chip)
1671{
Takashi Iwai2cf721d2015-12-10 16:49:36 +01001672 /* some exceptions: Atoms seem problematic with value 1 */
1673 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1674 switch (chip->pci->device) {
1675 case 0x0f04: /* Baytrail */
1676 case 0x2284: /* Braswell */
1677 return 32;
1678 }
1679 }
1680
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001681 switch (chip->driver_type) {
1682 case AZX_DRIVER_ICH:
1683 case AZX_DRIVER_PCH:
1684 return 1;
1685 default:
1686 return 32;
1687 }
1688}
1689
Takashi Iwai669ba272007-08-17 09:17:36 +02001690/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 * constructor
1692 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001693static const struct hdac_io_ops pci_hda_io_ops;
1694static const struct hda_controller_ops pci_hda_ops;
1695
Bill Pembertone23e7a12012-12-06 12:35:10 -05001696static int azx_create(struct snd_card *card, struct pci_dev *pci,
1697 int dev, unsigned int driver_caps,
1698 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001700 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001701 .dev_disconnect = azx_dev_disconnect,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 .dev_free = azx_dev_free,
1703 };
Mengdong Lina07187c2014-06-26 18:45:16 +08001704 struct hda_intel *hda;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001705 struct azx *chip;
1706 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707
1708 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001709
Pavel Machek927fc862006-08-31 17:03:43 +02001710 err = pci_enable_device(pci);
1711 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 return err;
1713
Mengdong Lina07187c2014-06-26 18:45:16 +08001714 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1715 if (!hda) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 pci_disable_device(pci);
1717 return -ENOMEM;
1718 }
1719
Mengdong Lina07187c2014-06-26 18:45:16 +08001720 chip = &hda->chip;
Ingo Molnar62932df2006-01-16 16:34:20 +01001721 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 chip->card = card;
1723 chip->pci = pci;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001724 chip->ops = &pci_hda_ops;
Takashi Iwai9477c582011-05-25 09:11:37 +02001725 chip->driver_caps = driver_caps;
1726 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001727 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02001728 chip->dev_index = dev;
Dylan Reid749ee282014-02-28 15:41:18 -08001729 chip->jackpoll_ms = jackpoll_ms;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001730 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001731 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1732 INIT_LIST_HEAD(&hda->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001733 init_vga_switcheroo(chip);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001734 init_completion(&hda->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001736 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001737
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001738 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001739
Takashi Iwai41438f12017-01-12 17:13:21 +01001740 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1741 chip->fallback_to_single_cmd = 1;
1742 else /* explicitly set to single_cmd or not */
1743 chip->single_cmd = single_cmd;
1744
Takashi Iwaia1585d72011-12-14 09:27:04 +01001745 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02001746
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001747 if (bdl_pos_adj[dev] < 0)
1748 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1749 else
1750 chip->bdl_pos_adj = bdl_pos_adj[dev];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02001751
Takashi Iwaia8d7bde2018-03-21 10:06:13 +01001752 /* Workaround for a communication error on CFL (bko#199007) */
1753 if (IS_CFL(pci))
1754 chip->polling_mode = 1;
1755
Takashi Iwaia41d1222015-04-14 22:13:18 +02001756 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1757 if (err < 0) {
1758 kfree(hda);
1759 pci_disable_device(pci);
1760 return err;
1761 }
1762
Takashi Iwai7d9a1802015-12-17 08:23:39 +01001763 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1764 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1765 chip->bus.needs_damn_long_delay = 1;
1766 }
1767
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001768 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1769 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001770 dev_err(card->dev, "Error creating device [card]!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001771 azx_free(chip);
1772 return err;
1773 }
1774
Wang Xingchao99a20082013-05-30 22:07:10 +08001775 /* continue probing in work context as may trigger request module */
Takashi Iwai9a34af42014-06-26 17:19:20 +02001776 INIT_WORK(&hda->probe_work, azx_probe_work);
Wang Xingchao99a20082013-05-30 22:07:10 +08001777
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001778 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08001779
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001780 return 0;
1781}
1782
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001783static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001784{
1785 int dev = chip->dev_index;
1786 struct pci_dev *pci = chip->pci;
1787 struct snd_card *card = chip->card;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001788 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001789 int err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001790 unsigned short gcap;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001791 unsigned int dma_bits = 64;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001792
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001793#if BITS_PER_LONG != 64
1794 /* Fix up base address on ULI M5461 */
1795 if (chip->driver_type == AZX_DRIVER_ULI) {
1796 u16 tmp3;
1797 pci_read_config_word(pci, 0x40, &tmp3);
1798 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1799 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1800 }
1801#endif
1802
Pavel Machek927fc862006-08-31 17:03:43 +02001803 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001804 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001806 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Takashi Iwaia41d1222015-04-14 22:13:18 +02001808 bus->addr = pci_resource_start(pci, 0);
1809 bus->remap_addr = pci_ioremap_bar(pci, 0);
1810 if (bus->remap_addr == NULL) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001811 dev_err(card->dev, "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001812 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 }
1814
Takashi Iwaia4b47932017-06-14 07:26:00 +02001815 if (chip->driver_type == AZX_DRIVER_SKL)
Guneshwor Singh50279d92016-08-04 15:46:03 +05301816 snd_hdac_bus_parse_capabilities(bus);
1817
1818 /*
1819 * Some Intel CPUs has always running timer (ART) feature and
1820 * controller may have Global time sync reporting capability, so
1821 * check both of these before declaring synchronized time reporting
1822 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1823 */
1824 chip->gts_present = false;
1825
1826#ifdef CONFIG_X86
1827 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1828 chip->gts_present = true;
1829#endif
1830
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001831 if (chip->msi) {
1832 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1833 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1834 pci->no_64bit_msi = true;
1835 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001836 if (pci_enable_msi(pci) < 0)
1837 chip->msi = 0;
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001838 }
Stephen Hemminger7376d012006-08-21 19:17:46 +02001839
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001840 if (azx_acquire_irq(chip, 0) < 0)
1841 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
1843 pci_set_master(pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001844 synchronize_irq(bus->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845
Tobin Davisbcd72002008-01-15 11:23:55 +01001846 gcap = azx_readw(chip, GCAP);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001847 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01001848
Takashi Iwai413cbf42014-10-01 10:30:53 +02001849 /* AMD devices support 40 or 48bit DMA, take the safe one */
1850 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1851 dma_bits = 40;
1852
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001853 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02001854 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001855 struct pci_dev *p_smbus;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001856 dma_bits = 40;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001857 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1858 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1859 NULL);
1860 if (p_smbus) {
1861 if (p_smbus->revision < 0x30)
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001862 gcap &= ~AZX_GCAP_64OK;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001863 pci_dev_put(p_smbus);
1864 }
1865 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01001866
Ard Biesheuvel3ab75112016-10-17 17:23:59 +01001867 /* NVidia hardware normally only supports up to 40 bits of DMA */
1868 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1869 dma_bits = 40;
1870
Takashi Iwai9477c582011-05-25 09:11:37 +02001871 /* disable 64bit DMA address on some devices */
1872 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001873 dev_dbg(card->dev, "Disabling 64bit DMA\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001874 gcap &= ~AZX_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02001875 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01001876
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001877 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001878 if (align_buffer_size >= 0)
1879 chip->align_buffer_size = !!align_buffer_size;
1880 else {
Takashi Iwai103884a2014-12-03 09:56:20 +01001881 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001882 chip->align_buffer_size = 0;
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001883 else
1884 chip->align_buffer_size = 1;
1885 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001886
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001887 /* allow 64bit DMA address if supported by H/W */
Takashi Iwai413cbf42014-10-01 10:30:53 +02001888 if (!(gcap & AZX_GCAP_64OK))
1889 dma_bits = 32;
Quentin Lambert412b9792015-04-15 16:10:17 +02001890 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1891 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
Takashi Iwai413cbf42014-10-01 10:30:53 +02001892 } else {
Quentin Lambert412b9792015-04-15 16:10:17 +02001893 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1894 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01001895 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001896
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001897 /* read number of streams from GCAP register instead of using
1898 * hardcoded value
1899 */
1900 chip->capture_streams = (gcap >> 8) & 0x0f;
1901 chip->playback_streams = (gcap >> 12) & 0x0f;
1902 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001903 /* gcap didn't give any info, switching to old method */
1904
1905 switch (chip->driver_type) {
1906 case AZX_DRIVER_ULI:
1907 chip->playback_streams = ULI_NUM_PLAYBACK;
1908 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001909 break;
1910 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08001911 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01001912 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1913 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001914 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01001915 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01001916 default:
1917 chip->playback_streams = ICH6_NUM_PLAYBACK;
1918 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001919 break;
1920 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001921 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001922 chip->capture_index_offset = 0;
1923 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001924 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001925
Jaroslav Kyseladf56c3d2017-02-15 17:09:43 +01001926 /* sanity check for the SDxCTL.STRM field overflow */
1927 if (chip->num_streams > 15 &&
1928 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1929 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1930 "forcing separate stream tags", chip->num_streams);
1931 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1932 }
1933
Takashi Iwaia41d1222015-04-14 22:13:18 +02001934 /* initialize streams */
1935 err = azx_init_streams(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001936 if (err < 0)
1937 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938
1939 err = azx_alloc_stream_pages(chip);
1940 if (err < 0)
1941 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001944 azx_init_pci(chip);
Mengdong Line4d9e512014-07-03 17:02:23 +08001945
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001946 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1947 snd_hdac_i915_set_bclk(bus);
Mengdong Line4d9e512014-07-03 17:02:23 +08001948
Lu, Han0a673522015-05-05 09:05:48 +08001949 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
1951 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +02001952 if (!azx_bus(chip)->codec_mask) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001953 dev_err(card->dev, "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001954 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 }
1956
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001957 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02001958 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1959 sizeof(card->shortname));
1960 snprintf(card->longname, sizeof(card->longname),
1961 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001962 card->shortname, bus->addr, bus->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001963
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965}
1966
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001967#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001968/* callback from request_firmware_nowait() */
1969static void azx_firmware_cb(const struct firmware *fw, void *context)
1970{
1971 struct snd_card *card = context;
1972 struct azx *chip = card->private_data;
1973 struct pci_dev *pci = chip->pci;
1974
1975 if (!fw) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001976 dev_err(card->dev, "Cannot load firmware, aborting\n");
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001977 goto error;
1978 }
1979
1980 chip->fw = fw;
1981 if (!chip->disabled) {
1982 /* continue probing */
1983 if (azx_probe_continue(chip))
1984 goto error;
1985 }
1986 return; /* OK */
1987
1988 error:
1989 snd_card_free(card);
1990 pci_set_drvdata(pci, NULL);
1991}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001992#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001993
Dylan Reid40830812014-02-28 15:41:13 -08001994/*
1995 * HDA controller ops.
1996 */
1997
1998/* PCI register access. */
Dylan Reiddb291e32014-03-02 20:44:01 -08001999static void pci_azx_writel(u32 value, u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002000{
2001 writel(value, addr);
2002}
2003
Dylan Reiddb291e32014-03-02 20:44:01 -08002004static u32 pci_azx_readl(u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002005{
2006 return readl(addr);
2007}
2008
Dylan Reiddb291e32014-03-02 20:44:01 -08002009static void pci_azx_writew(u16 value, u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002010{
2011 writew(value, addr);
2012}
2013
Dylan Reiddb291e32014-03-02 20:44:01 -08002014static u16 pci_azx_readw(u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002015{
2016 return readw(addr);
2017}
2018
Dylan Reiddb291e32014-03-02 20:44:01 -08002019static void pci_azx_writeb(u8 value, u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002020{
2021 writeb(value, addr);
2022}
2023
Dylan Reiddb291e32014-03-02 20:44:01 -08002024static u8 pci_azx_readb(u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002025{
2026 return readb(addr);
2027}
2028
Dylan Reidf46ea602014-02-28 15:41:16 -08002029static int disable_msi_reset_irq(struct azx *chip)
2030{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002031 struct hdac_bus *bus = azx_bus(chip);
Dylan Reidf46ea602014-02-28 15:41:16 -08002032 int err;
2033
Takashi Iwaia41d1222015-04-14 22:13:18 +02002034 free_irq(bus->irq, chip);
2035 bus->irq = -1;
Dylan Reidf46ea602014-02-28 15:41:16 -08002036 pci_disable_msi(chip->pci);
2037 chip->msi = 0;
2038 err = azx_acquire_irq(chip, 1);
2039 if (err < 0)
2040 return err;
2041
2042 return 0;
2043}
2044
Dylan Reidb419b352014-02-28 15:41:20 -08002045/* DMA page allocation helpers. */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002046static int dma_alloc_pages(struct hdac_bus *bus,
Dylan Reidb419b352014-02-28 15:41:20 -08002047 int type,
2048 size_t size,
2049 struct snd_dma_buffer *buf)
2050{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002051 struct azx *chip = bus_to_azx(bus);
Dylan Reidb419b352014-02-28 15:41:20 -08002052 int err;
2053
2054 err = snd_dma_alloc_pages(type,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002055 bus->dev,
Dylan Reidb419b352014-02-28 15:41:20 -08002056 size, buf);
2057 if (err < 0)
2058 return err;
2059 mark_pages_wc(chip, buf, true);
2060 return 0;
2061}
2062
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002063static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reidb419b352014-02-28 15:41:20 -08002064{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002065 struct azx *chip = bus_to_azx(bus);
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002066
Dylan Reidb419b352014-02-28 15:41:20 -08002067 mark_pages_wc(chip, buf, false);
2068 snd_dma_free_pages(buf);
2069}
2070
2071static int substream_alloc_pages(struct azx *chip,
2072 struct snd_pcm_substream *substream,
2073 size_t size)
2074{
2075 struct azx_dev *azx_dev = get_azx_dev(substream);
2076 int ret;
2077
2078 mark_runtime_wc(chip, azx_dev, substream, false);
Dylan Reidb419b352014-02-28 15:41:20 -08002079 ret = snd_pcm_lib_malloc_pages(substream, size);
2080 if (ret < 0)
2081 return ret;
2082 mark_runtime_wc(chip, azx_dev, substream, true);
2083 return 0;
2084}
2085
2086static int substream_free_pages(struct azx *chip,
2087 struct snd_pcm_substream *substream)
2088{
2089 struct azx_dev *azx_dev = get_azx_dev(substream);
2090 mark_runtime_wc(chip, azx_dev, substream, false);
2091 return snd_pcm_lib_free_pages(substream);
2092}
2093
Dylan Reid8769b272014-02-28 15:41:21 -08002094static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2095 struct vm_area_struct *area)
2096{
2097#ifdef CONFIG_X86
2098 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2099 struct azx *chip = apcm->chip;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +01002100 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
Dylan Reid8769b272014-02-28 15:41:21 -08002101 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2102#endif
2103}
2104
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002105static const struct hdac_io_ops pci_hda_io_ops = {
Dylan Reid778bde62014-03-02 20:44:00 -08002106 .reg_writel = pci_azx_writel,
2107 .reg_readl = pci_azx_readl,
2108 .reg_writew = pci_azx_writew,
2109 .reg_readw = pci_azx_readw,
2110 .reg_writeb = pci_azx_writeb,
2111 .reg_readb = pci_azx_readb,
Dylan Reidb419b352014-02-28 15:41:20 -08002112 .dma_alloc_pages = dma_alloc_pages,
2113 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002114};
2115
2116static const struct hda_controller_ops pci_hda_ops = {
2117 .disable_msi_reset_irq = disable_msi_reset_irq,
Dylan Reidb419b352014-02-28 15:41:20 -08002118 .substream_alloc_pages = substream_alloc_pages,
2119 .substream_free_pages = substream_free_pages,
Dylan Reid8769b272014-02-28 15:41:21 -08002120 .pcm_mmap_prepare = pcm_mmap_prepare,
Dylan Reid7ca954a2014-02-28 15:41:28 -08002121 .position_check = azx_position_check,
Mengdong Lin17eccb22015-04-29 17:43:29 +08002122 .link_power = azx_intel_link_power,
Dylan Reid40830812014-02-28 15:41:13 -08002123};
2124
Bill Pembertone23e7a12012-12-06 12:35:10 -05002125static int azx_probe(struct pci_dev *pci,
2126 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002128 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002129 struct snd_card *card;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002130 struct hda_intel *hda;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002131 struct azx *chip;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002132 bool schedule_probe;
Pavel Machek927fc862006-08-31 17:03:43 +02002133 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002135 if (dev >= SNDRV_CARDS)
2136 return -ENODEV;
2137 if (!enable[dev]) {
2138 dev++;
2139 return -ENOENT;
2140 }
2141
Takashi Iwai60c57722014-01-29 14:20:19 +01002142 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2143 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002144 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002145 dev_err(&pci->dev, "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002146 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 }
2148
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002149 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002150 if (err < 0)
2151 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002152 card->private_data = chip;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002153 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002154
2155 pci_set_drvdata(pci, card);
2156
2157 err = register_vga_switcheroo(chip);
2158 if (err < 0) {
Lukas Wunner2b760d82015-09-04 20:49:36 +02002159 dev_err(card->dev, "Error registering vga_switcheroo client\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002160 goto out_free;
2161 }
2162
2163 if (check_hdmi_disabled(pci)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002164 dev_info(card->dev, "VGA controller is disabled\n");
2165 dev_info(card->dev, "Delaying initialization\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002166 chip->disabled = true;
2167 }
2168
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002169 schedule_probe = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170
Takashi Iwai4918cda2012-08-09 12:33:28 +02002171#ifdef CONFIG_SND_HDA_PATCH_LOADER
2172 if (patch[dev] && *patch[dev]) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002173 dev_info(card->dev, "Applying patch firmware '%s'\n",
2174 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02002175 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2176 &pci->dev, GFP_KERNEL, card,
2177 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002178 if (err < 0)
2179 goto out_free;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002180 schedule_probe = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02002181 }
2182#endif /* CONFIG_SND_HDA_PATCH_LOADER */
2183
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002184#ifndef CONFIG_SND_HDA_I915
Takashi Iwai6ee8eeb2015-12-09 07:13:48 +01002185 if (CONTROLLER_IN_GPU(pci))
2186 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
Wang Xingchao99a20082013-05-30 22:07:10 +08002187#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08002188
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002189 if (schedule_probe)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002190 schedule_work(&hda->probe_work);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002191
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002192 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01002193 if (chip->disabled)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002194 complete_all(&hda->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002195 return 0;
2196
2197out_free:
2198 snd_card_free(card);
2199 return err;
2200}
2201
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002202#ifdef CONFIG_PM
2203/* On some boards setting power_save to a non 0 value leads to clicking /
2204 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
2205 * figure out how to avoid these sounds, but that is not always feasible.
2206 * So we keep a list of devices where we disable powersaving as its known
2207 * to causes problems on these devices.
2208 */
2209static struct snd_pci_quirk power_save_blacklist[] = {
2210 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2211 SND_PCI_QUIRK(0x1849, 0x0c0c, "Asrock B85M-ITX", 0),
2212 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
Hans de Goede45e5fbc2018-05-23 15:27:05 +02002213 SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
2214 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002215 SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
Hans de Goedeb529ef22018-05-23 15:27:03 +02002216 /* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
2217 SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
Hans de Goede38d9c122018-05-23 15:27:04 +02002218 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2219 /* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
2220 SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
Hans de Goedef91f1802018-05-13 14:48:13 +01002221 /* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
2222 SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
Hans de Goededd6dd532018-05-23 15:27:02 +02002223 /* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
2224 SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
Hans de Goedec8beccc12018-05-08 09:27:46 +02002225 /* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
2226 SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002227 /* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
2228 SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2229 {}
2230};
2231#endif /* CONFIG_PM */
2232
Dylan Reide62a42a2014-02-28 15:41:19 -08002233/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2234static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2235 [AZX_DRIVER_NVIDIA] = 8,
2236 [AZX_DRIVER_TERA] = 1,
2237};
2238
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002239static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002240{
Takashi Iwai9a34af42014-06-26 17:19:20 +02002241 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002242 struct hdac_bus *bus = azx_bus(chip);
Wang Xingchaoc67e2222013-05-30 22:07:08 +08002243 struct pci_dev *pci = chip->pci;
Lukas Wunner07f4f972018-03-03 10:53:24 +01002244 struct hda_codec *codec;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002245 int dev = chip->dev_index;
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002246 int val;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002247 int err;
2248
Takashi Iwaia41d1222015-04-14 22:13:18 +02002249 hda->probe_continued = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002250
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002251 /* bind with i915 if needed */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002252 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002253 err = snd_hdac_i915_init(bus);
Takashi Iwai535115b2015-06-12 07:53:58 +02002254 if (err < 0) {
2255 /* if the controller is bound only with HDMI/DP
2256 * (for HSW and BDW), we need to abort the probe;
2257 * for other chips, still continue probing as other
2258 * codecs can be on the same link.
2259 */
Takashi Iwaibed2e982016-01-20 15:00:26 +01002260 if (CONTROLLER_IN_GPU(pci)) {
2261 dev_err(chip->card->dev,
2262 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
Takashi Iwai535115b2015-06-12 07:53:58 +02002263 goto out_free;
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002264 } else {
2265 /* don't bother any longer */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002266 chip->driver_caps &=
2267 ~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002268 }
Takashi Iwai535115b2015-06-12 07:53:58 +02002269 }
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002270 }
2271
2272 /* Request display power well for the HDA controller or codec. For
2273 * Haswell/Broadwell, both the display HDA controller and codec need
2274 * this power. For other platforms, like Baytrail/Braswell, only the
2275 * display codec needs the power and it can be released after probe.
2276 */
2277 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2278 /* HSW/BDW controllers need this power */
2279 if (CONTROLLER_IN_GPU(pci))
2280 hda->need_i915_power = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002281
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002282 err = snd_hdac_display_power(bus, true);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002283 if (err < 0) {
2284 dev_err(chip->card->dev,
2285 "Cannot turn on display power on i915\n");
Mengdong Lin795614d2015-04-29 17:43:36 +08002286 goto i915_power_fail;
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002287 }
Wang Xingchao99a20082013-05-30 22:07:10 +08002288 }
2289
Takashi Iwai5c906802013-05-30 22:07:09 +08002290 err = azx_first_init(chip);
2291 if (err < 0)
2292 goto out_free;
2293
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002294#ifdef CONFIG_SND_HDA_INPUT_BEEP
2295 chip->beep_mode = beep_mode[dev];
2296#endif
2297
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +01002299 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2300 if (err < 0)
2301 goto out_free;
2302
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002303#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02002304 if (chip->fw) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02002305 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
Takashi Iwai4918cda2012-08-09 12:33:28 +02002306 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002307 if (err < 0)
2308 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002309#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02002310 release_firmware(chip->fw); /* no longer needed */
2311 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002312#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002313 }
2314#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002315 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002316 err = azx_codec_configure(chip);
2317 if (err < 0)
2318 goto out_free;
2319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002321 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002322 if (err < 0)
2323 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
Takashi Iwaicb53c622007-08-10 17:21:45 +02002325 chip->running = 1;
Takashi Iwai65fcd412012-08-14 17:13:32 +02002326 azx_add_card_list(chip);
Lukas Wunner07f4f972018-03-03 10:53:24 +01002327
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002328 val = power_save;
2329#ifdef CONFIG_PM
Takashi Iwai40088dc2018-03-12 13:55:48 +01002330 if (pm_blacklist) {
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002331 const struct snd_pci_quirk *q;
2332
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002333 q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
2334 if (q && val) {
2335 dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
2336 q->subvendor, q->subdevice);
2337 val = 0;
2338 }
2339 }
2340#endif /* CONFIG_PM */
Lukas Wunner07f4f972018-03-03 10:53:24 +01002341 /*
2342 * The discrete GPU cannot power down unless the HDA controller runtime
2343 * suspends, so activate runtime PM on codecs even if power_save == 0.
2344 */
2345 if (use_vga_switcheroo(hda))
2346 list_for_each_codec(codec, &chip->bus)
2347 codec->auto_runtime_pm = 1;
2348
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002349 snd_hda_set_power_save(&chip->bus, val * 1000);
Lukas Wunner07f4f972018-03-03 10:53:24 +01002350 if (azx_has_pm_runtime(chip))
Ville Syrjälä30ff5952016-02-26 19:39:57 +02002351 pm_runtime_put_autosuspend(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002353out_free:
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002354 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08002355 && !hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002356 snd_hdac_display_power(bus, false);
Mengdong Lin795614d2015-04-29 17:43:36 +08002357
2358i915_power_fail:
Takashi Iwai88d071f2013-12-02 11:12:28 +01002359 if (err < 0)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002360 hda->init_failed = 1;
2361 complete_all(&hda->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002362 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363}
2364
Bill Pembertone23e7a12012-12-06 12:35:10 -05002365static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366{
Takashi Iwai91219472012-04-26 12:13:25 +02002367 struct snd_card *card = pci_get_drvdata(pci);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002368 struct azx *chip;
2369 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002370
Takashi Iwai991f86d2016-01-20 17:19:02 +01002371 if (card) {
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002372 /* cancel the pending probing work */
Takashi Iwai991f86d2016-01-20 17:19:02 +01002373 chip = card->private_data;
2374 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002375 /* FIXME: below is an ugly workaround.
2376 * Both device_release_driver() and driver_probe_device()
2377 * take *both* the device's and its parent's lock before
2378 * calling the remove() and probe() callbacks. The codec
2379 * probe takes the locks of both the codec itself and its
2380 * parent, i.e. the PCI controller dev. Meanwhile, when
2381 * the PCI controller is unbound, it takes its lock, too
2382 * ==> ouch, a deadlock!
2383 * As a workaround, we unlock temporarily here the controller
2384 * device during cancel_work_sync() call.
2385 */
2386 device_unlock(&pci->dev);
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002387 cancel_work_sync(&hda->probe_work);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002388 device_lock(&pci->dev);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002389
Takashi Iwai91219472012-04-26 12:13:25 +02002390 snd_card_free(card);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002391 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392}
2393
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002394static void azx_shutdown(struct pci_dev *pci)
2395{
2396 struct snd_card *card = pci_get_drvdata(pci);
2397 struct azx *chip;
2398
2399 if (!card)
2400 return;
2401 chip = card->private_data;
2402 if (chip && chip->running)
2403 azx_stop_chip(chip);
2404}
2405
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406/* PCI IDs */
Benoit Taine6f51f6c2014-05-22 17:08:54 +02002407static const struct pci_device_id azx_ids[] = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002408 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002409 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002410 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07002411 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002412 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002413 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002414 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002415 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaide5d0ad2015-02-25 07:53:31 +01002416 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08002417 /* Lynx Point */
2418 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002419 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai77f078002014-05-23 09:02:44 +02002420 /* 9 Series */
2421 { PCI_DEVICE(0x8086, 0x8ca0),
2422 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08002423 /* Wellsburg */
2424 { PCI_DEVICE(0x8086, 0x8d20),
2425 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2426 { PCI_DEVICE(0x8086, 0x8d21),
2427 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002428 /* Lewisburg */
2429 { PCI_DEVICE(0x8086, 0xa1f0),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002430 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002431 { PCI_DEVICE(0x8086, 0xa270),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002432 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
James Ralston144dad92012-08-09 09:38:59 -07002433 /* Lynx Point-LP */
2434 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002435 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002436 /* Lynx Point-LP */
2437 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002438 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08002439 /* Wildcat Point-LP */
2440 { PCI_DEVICE(0x8086, 0x9ca0),
2441 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralstonc8b00fd2014-10-13 15:22:03 -07002442 /* Sunrise Point */
2443 { PCI_DEVICE(0x8086, 0xa170),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002444 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Devin Rylesb4565912014-11-07 18:02:47 -05002445 /* Sunrise Point-LP */
2446 { PCI_DEVICE(0x8086, 0x9d70),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002447 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302448 /* Kabylake */
2449 { PCI_DEVICE(0x8086, 0xa171),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002450 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302451 /* Kabylake-LP */
2452 { PCI_DEVICE(0x8086, 0x9d71),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002453 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul68581072016-06-29 10:27:52 +05302454 /* Kabylake-H */
2455 { PCI_DEVICE(0x8086, 0xa2f0),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002456 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Megha Deye79b0002017-06-14 09:51:56 +05302457 /* Coffelake */
2458 { PCI_DEVICE(0x8086, 0xa348),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002459 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
Guneshwor Singh2357f6f2017-08-05 14:05:46 +05302460 /* Cannonlake */
2461 { PCI_DEVICE(0x8086, 0x9dc8),
2462 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
Guneshwor Singh491f8332018-03-13 16:40:08 +05302463 /* Icelake */
2464 { PCI_DEVICE(0x8086, 0x34c8),
2465 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
Lu, Hanc87693d2015-11-19 23:25:12 +08002466 /* Broxton-P(Apollolake) */
2467 { PCI_DEVICE(0x8086, 0x5a98),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002468 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Lu, Han9859a972016-04-20 10:08:43 +08002469 /* Broxton-T */
2470 { PCI_DEVICE(0x8086, 0x1a98),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002471 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Vinod Koul44b46d72017-02-25 04:12:40 +05302472 /* Gemini-Lake */
2473 { PCI_DEVICE(0x8086, 0x3198),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002474 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002475 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08002476 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002477 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002478 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002479 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08002480 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002481 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Mengdong Lin862d7612014-01-08 15:55:14 -05002482 /* Broadwell */
2483 { PCI_DEVICE(0x8086, 0x160c),
Libin Yang54a04052014-06-09 15:28:59 +08002484 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05002485 /* 5 Series/3400 */
2486 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01002487 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002488 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02002489 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwai66032492015-12-01 16:49:35 +01002490 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002491 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00002492 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwai66032492015-12-01 16:49:35 +01002493 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08002494 /* BayTrail */
2495 { PCI_DEVICE(0x8086, 0x0f04),
Mengdong Lin40cc2392015-04-21 13:12:23 +08002496 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
Libin Yangf31b2ff2014-08-04 09:22:44 +08002497 /* Braswell */
2498 { PCI_DEVICE(0x8086, 0x2284),
Libin Yang2d846c72015-04-07 20:32:20 +08002499 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002500 /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002501 { PCI_DEVICE(0x8086, 0x2668),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002502 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2503 /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002504 { PCI_DEVICE(0x8086, 0x27d8),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002505 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2506 /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002507 { PCI_DEVICE(0x8086, 0x269a),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002508 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2509 /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002510 { PCI_DEVICE(0x8086, 0x284b),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002511 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2512 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002513 { PCI_DEVICE(0x8086, 0x293e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002514 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2515 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002516 { PCI_DEVICE(0x8086, 0x293f),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002517 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2518 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002519 { PCI_DEVICE(0x8086, 0x3a3e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002520 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2521 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002522 { PCI_DEVICE(0x8086, 0x3a6e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002523 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002524 /* Generic Intel */
2525 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2526 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2527 .class_mask = 0xffffff,
Takashi Iwai103884a2014-12-03 09:56:20 +01002528 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02002529 /* ATI SB 450/600/700/800/900 */
2530 { PCI_DEVICE(0x1002, 0x437b),
2531 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2532 { PCI_DEVICE(0x1002, 0x4383),
2533 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2534 /* AMD Hudson */
2535 { PCI_DEVICE(0x1022, 0x780d),
2536 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Vijendar Mukunda9ceace32017-11-23 20:07:00 +05302537 /* AMD Raven */
2538 { PCI_DEVICE(0x1022, 0x15e3),
Kai-Heng Feng1adca4b2018-06-28 15:28:24 +08002539 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
2540 AZX_DCAPS_PM_RUNTIME },
Takashi Iwai87218e92008-02-21 08:13:11 +01002541 /* ATI HDMI */
Maruthi Srinivas Bayyavarapufd483312016-08-03 16:46:39 +05302542 { PCI_DEVICE(0x1002, 0x0002),
2543 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Alex Deucher650474f2015-06-24 14:37:18 -04002544 { PCI_DEVICE(0x1002, 0x1308),
2545 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302546 { PCI_DEVICE(0x1002, 0x157a),
2547 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Awais Belald716fb02016-07-12 15:21:28 +05002548 { PCI_DEVICE(0x1002, 0x15b3),
2549 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002550 { PCI_DEVICE(0x1002, 0x793b),
2551 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2552 { PCI_DEVICE(0x1002, 0x7919),
2553 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2554 { PCI_DEVICE(0x1002, 0x960f),
2555 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2556 { PCI_DEVICE(0x1002, 0x970f),
2557 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Alex Deucher650474f2015-06-24 14:37:18 -04002558 { PCI_DEVICE(0x1002, 0x9840),
2559 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002560 { PCI_DEVICE(0x1002, 0xaa00),
2561 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2562 { PCI_DEVICE(0x1002, 0xaa08),
2563 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2564 { PCI_DEVICE(0x1002, 0xaa10),
2565 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2566 { PCI_DEVICE(0x1002, 0xaa18),
2567 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2568 { PCI_DEVICE(0x1002, 0xaa20),
2569 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2570 { PCI_DEVICE(0x1002, 0xaa28),
2571 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2572 { PCI_DEVICE(0x1002, 0xaa30),
2573 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2574 { PCI_DEVICE(0x1002, 0xaa38),
2575 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2576 { PCI_DEVICE(0x1002, 0xaa40),
2577 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2578 { PCI_DEVICE(0x1002, 0xaa48),
2579 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01002580 { PCI_DEVICE(0x1002, 0xaa50),
2581 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2582 { PCI_DEVICE(0x1002, 0xaa58),
2583 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2584 { PCI_DEVICE(0x1002, 0xaa60),
2585 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2586 { PCI_DEVICE(0x1002, 0xaa68),
2587 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2588 { PCI_DEVICE(0x1002, 0xaa80),
2589 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2590 { PCI_DEVICE(0x1002, 0xaa88),
2591 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2592 { PCI_DEVICE(0x1002, 0xaa90),
2593 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2594 { PCI_DEVICE(0x1002, 0xaa98),
2595 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08002596 { PCI_DEVICE(0x1002, 0x9902),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002597 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002598 { PCI_DEVICE(0x1002, 0xaaa0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002599 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002600 { PCI_DEVICE(0x1002, 0xaaa8),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002601 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002602 { PCI_DEVICE(0x1002, 0xaab0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002603 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302604 { PCI_DEVICE(0x1002, 0xaac0),
2605 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai0fa372b2015-05-27 16:17:19 +02002606 { PCI_DEVICE(0x1002, 0xaac8),
2607 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302608 { PCI_DEVICE(0x1002, 0xaad8),
2609 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2610 { PCI_DEVICE(0x1002, 0xaae8),
2611 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu8eb22212016-03-31 18:10:03 +05302612 { PCI_DEVICE(0x1002, 0xaae0),
2613 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2614 { PCI_DEVICE(0x1002, 0xaaf0),
2615 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai87218e92008-02-21 08:13:11 +01002616 /* VIA VT8251/VT8237A */
Takashi Iwai26f05712015-12-17 08:29:53 +01002617 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08002618 /* VIA GFX VT7122/VX900 */
2619 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2620 /* VIA GFX VT6122/VX11 */
2621 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01002622 /* SIS966 */
2623 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2624 /* ULI M5461 */
2625 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2626 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002627 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2628 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2629 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002630 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002631 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02002632 { PCI_DEVICE(0x6549, 0x1200),
2633 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07002634 { PCI_DEVICE(0x6549, 0x2200),
2635 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002636 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02002637 /* CTHDA chips */
2638 { PCI_DEVICE(0x1102, 0x0010),
2639 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2640 { PCI_DEVICE(0x1102, 0x0012),
2641 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai8eeaa2f2014-02-10 09:48:47 +01002642#if !IS_ENABLED(CONFIG_SND_CTXFI)
Takashi Iwai313f6e22009-05-18 12:40:52 +02002643 /* the following entry conflicts with snd-ctxfi driver,
2644 * as ctxfi driver mutates from HD-audio to native mode with
2645 * a special command sequence.
2646 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002647 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2648 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2649 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002650 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002651 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002652#else
2653 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02002654 { PCI_DEVICE(0x1102, 0x0009),
2655 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002656 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002657#endif
Takashi Iwaic563f472014-08-06 14:27:42 +02002658 /* CM8888 */
2659 { PCI_DEVICE(0x13f6, 0x5011),
2660 .driver_data = AZX_DRIVER_CMEDIA |
Takashi Iwai37e661e2014-11-25 11:28:07 +01002661 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002662 /* Vortex86MX */
2663 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01002664 /* VMware HDAudio */
2665 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002666 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002667 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2668 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2669 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002670 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08002671 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2672 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2673 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002674 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675 { 0, }
2676};
2677MODULE_DEVICE_TABLE(pci, azx_ids);
2678
2679/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002680static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002681 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 .id_table = azx_ids,
2683 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002684 .remove = azx_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002685 .shutdown = azx_shutdown,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002686 .driver = {
2687 .pm = AZX_PM_OPS,
2688 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689};
2690
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002691module_pci_driver(azx_driver);