blob: 433a2df9edad2b3f5463fedee96e64ad0e33c056 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020047#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080048#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050049#include <linux/clocksource.h>
50#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010051#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050052
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
Laura Abbott7f80f512017-05-08 15:58:35 -070056#include <asm/set_memory.h>
Guneshwor Singh50279d92016-08-04 15:46:03 +053057#include <asm/cpufeature.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080061#include <sound/hdaudio.h>
62#include <sound/hda_i915.h>
Takashi Iwai91219472012-04-26 12:13:25 +020063#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020064#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020065#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include "hda_codec.h"
Dylan Reid05e84872014-02-28 15:41:22 -080067#include "hda_controller.h"
Imre Deak347de1f2015-01-08 17:54:15 +020068#include "hda_intel.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Libin Yang785d8c42015-05-12 09:43:22 +080070#define CREATE_TRACE_POINTS
71#include "hda_intel_trace.h"
72
Takashi Iwaib6050ef2014-06-26 16:50:16 +020073/* position fix mode */
74enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
Takashi Iwaif87e7f22017-03-29 08:46:00 +020080 POS_FIX_SKL,
Takashi Iwaib6050ef2014-06-26 16:50:16 +020081};
82
Takashi Iwai9a34af42014-06-26 17:19:20 +020083/* Defines for ATI HD Audio support in SB450 south bridge */
84#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
85#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
86
87/* Defines for Nvidia HDA support */
88#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
89#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
90#define NVIDIA_HDA_ISTRM_COH 0x4d
91#define NVIDIA_HDA_OSTRM_COH 0x4c
92#define NVIDIA_HDA_ENABLE_COHBIT 0x01
93
94/* Defines for Intel SCH HDA snoop control */
Libin Yang66394842016-01-29 20:39:09 +080095#define INTEL_HDA_CGCTL 0x48
96#define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
Takashi Iwai9a34af42014-06-26 17:19:20 +020097#define INTEL_SCH_HDA_DEVC 0x78
98#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
99
100/* Define IN stream 0 FIFO size offset in VIA controller */
101#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
102/* Define VIA HD Audio Device ID*/
103#define VIA_HDAC_DEVICE_ID 0x3288
104
Takashi Iwai33124922014-06-26 17:28:06 +0200105/* max number of SDs */
106/* ICH, ATI and VIA have 4 playback and 4 capture */
107#define ICH6_NUM_CAPTURE 4
108#define ICH6_NUM_PLAYBACK 4
109
110/* ULI has 6 playback and 5 capture */
111#define ULI_NUM_CAPTURE 5
112#define ULI_NUM_PLAYBACK 6
113
114/* ATI HDMI may have up to 8 playbacks and 0 capture */
115#define ATIHDMI_NUM_CAPTURE 0
116#define ATIHDMI_NUM_PLAYBACK 8
117
118/* TERA has 4 playback and 3 capture */
119#define TERA_NUM_CAPTURE 3
120#define TERA_NUM_PLAYBACK 4
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100123static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
124static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +1030125static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100126static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +0200127static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +0200128static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100129static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100130static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +0200131static int jackpoll_ms[SNDRV_CARDS];
Takashi Iwai41438f12017-01-12 17:13:21 +0100132static int single_cmd = -1;
Takashi Iwai716238552009-09-28 13:14:04 +0200133static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200134#ifdef CONFIG_SND_HDA_PATCH_LOADER
135static char *patch[SNDRV_CARDS];
136#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100137#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200138static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100139 CONFIG_SND_HDA_INPUT_BEEP_MODE};
140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100142module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100144module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100146module_param_array(enable, bool, NULL, 0444);
147MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
148module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100150module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +0200151MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200152 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
Takashi Iwai555e2192008-06-10 17:53:34 +0200153module_param_array(bdl_pos_adj, int, NULL, 0644);
154MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100155module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100156MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100157module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100158MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200159module_param_array(jackpoll_ms, int, NULL, 0444);
160MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai41438f12017-01-12 17:13:21 +0100161module_param(single_cmd, bint, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200162MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
163 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100164module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100165MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200166#ifdef CONFIG_SND_HDA_PATCH_LOADER
167module_param_array(patch, charp, NULL, 0444);
168MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
169#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100170#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200171module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100172MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200173 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100174#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100175
Takashi Iwai83012a72012-08-24 18:38:08 +0200176#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200177static int param_set_xint(const char *val, const struct kernel_param *kp);
Luis R. Rodriguez9c278472015-05-27 11:09:38 +0930178static const struct kernel_param_ops param_ops_xint = {
Takashi Iwai65fcd412012-08-14 17:13:32 +0200179 .set = param_set_xint,
180 .get = param_get_int,
181};
182#define param_check_xint param_check_int
183
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100184static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200185module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100186MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
187 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Takashi Iwaidee1b662007-08-13 16:10:30 +0200189/* reset the HD-audio controller in power save mode.
190 * this may give more power-saving, but will take longer time to
191 * wake up.
192 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200193static bool power_save_controller = 1;
194module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200195MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Dylan Reide62a42a2014-02-28 15:41:19 -0800196#else
Takashi Iwaibb573922015-02-20 09:26:04 +0100197#define power_save 0
Takashi Iwai83012a72012-08-24 18:38:08 +0200198#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200199
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100200static int align_buffer_size = -1;
201module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500202MODULE_PARM_DESC(align_buffer_size,
203 "Force buffer and period sizes to be multiple of 128 bytes.");
204
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200205#ifdef CONFIG_X86
Takashi Iwai7c732012014-11-25 12:54:16 +0100206static int hda_snoop = -1;
207module_param_named(snoop, hda_snoop, bint, 0444);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200208MODULE_PARM_DESC(snoop, "Enable/disable snooping");
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200209#else
210#define hda_snoop true
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200211#endif
212
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214MODULE_LICENSE("GPL");
215MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
216 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700217 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200218 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100219 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100220 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100221 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700222 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800223 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700224 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800225 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700226 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800227 "{Intel, WPT_LP},"
James Ralstonc8b00fd2014-10-13 15:22:03 -0700228 "{Intel, SPT},"
Devin Rylesb4565912014-11-07 18:02:47 -0500229 "{Intel, SPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800230 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700231 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100232 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200233 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200234 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200235 "{ATI, RS600},"
Felix Kuehling5b15c95f2006-10-16 12:49:47 +0200236 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200237 "{ATI, RS780},"
238 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100239 "{ATI, RV630},"
240 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100241 "{ATI, RV670},"
242 "{ATI, RV635},"
243 "{ATI, RV620},"
244 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200245 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200246 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200247 "{SiS, SIS966},"
248 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249MODULE_DESCRIPTION("Intel HDA driver");
250
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200251#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
Takashi Iwaif8f1bec2014-02-06 18:14:03 +0100252#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200253#define SUPPORT_VGA_SWITCHEROO
254#endif
255#endif
256
257
Takashi Iwaicb53c622007-08-10 17:21:45 +0200258/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200261/* driver types */
262enum {
263 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800264 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100265 AZX_DRIVER_SCH,
Takashi Iwaifab12852013-11-05 17:54:05 +0100266 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200268 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800269 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200270 AZX_DRIVER_VIA,
271 AZX_DRIVER_SIS,
272 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200273 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200274 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200275 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200276 AZX_DRIVER_CTHDA,
Takashi Iwaic563f472014-08-06 14:27:42 +0200277 AZX_DRIVER_CMEDIA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100278 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200279 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200280};
281
Takashi Iwai37e661e2014-11-25 11:28:07 +0100282#define azx_get_snoop_type(chip) \
283 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
284#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
285
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100286/* quirks for old Intel chipsets */
287#define AZX_DCAPS_INTEL_ICH \
Takashi Iwai103884a2014-12-03 09:56:20 +0100288 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100289
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100290/* quirks for Intel PCH */
Takashi Iwai66032492015-12-01 16:49:35 +0100291#define AZX_DCAPS_INTEL_PCH_BASE \
Takashi Iwai103884a2014-12-03 09:56:20 +0100292 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaibcb337d2015-12-17 08:31:45 +0100293 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100294
Takashi Iwai55913112015-12-10 13:03:29 +0100295/* PCH up to IVB; no runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100296#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai55913112015-12-10 13:03:29 +0100297 (AZX_DCAPS_INTEL_PCH_BASE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200298
Takashi Iwai55913112015-12-10 13:03:29 +0100299/* PCH for HSW/BDW; with runtime PM */
Takashi Iwai66032492015-12-01 16:49:35 +0100300#define AZX_DCAPS_INTEL_PCH \
301 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
302
303/* HSW HDMI */
Takashi Iwai33499a12013-11-05 17:34:46 +0100304#define AZX_DCAPS_INTEL_HASWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100305 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100306 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
307 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwai33499a12013-11-05 17:34:46 +0100308
Libin Yang54a04052014-06-09 15:28:59 +0800309/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
310#define AZX_DCAPS_INTEL_BROADWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100311 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100312 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
313 AZX_DCAPS_SNOOP_TYPE(SCH))
Libin Yang54a04052014-06-09 15:28:59 +0800314
Mengdong Lin40cc2392015-04-21 13:12:23 +0800315#define AZX_DCAPS_INTEL_BAYTRAIL \
316 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)
317
Libin Yang2d846c72015-04-07 20:32:20 +0800318#define AZX_DCAPS_INTEL_BRASWELL \
319 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)
320
Libin Yangd6795822014-12-19 08:44:31 +0800321#define AZX_DCAPS_INTEL_SKYLAKE \
Libin Yang2d846c72015-04-07 20:32:20 +0800322 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
323 AZX_DCAPS_I915_POWERWELL)
Libin Yangd6795822014-12-19 08:44:31 +0800324
Lu, Hanc87693d2015-11-19 23:25:12 +0800325#define AZX_DCAPS_INTEL_BROXTON \
326 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
327 AZX_DCAPS_I915_POWERWELL)
328
Takashi Iwai9477c582011-05-25 09:11:37 +0200329/* quirks for ATI SB / AMD Hudson */
330#define AZX_DCAPS_PRESET_ATI_SB \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100331 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
332 AZX_DCAPS_SNOOP_TYPE(ATI))
Takashi Iwai9477c582011-05-25 09:11:37 +0200333
334/* quirks for ATI/AMD HDMI */
335#define AZX_DCAPS_PRESET_ATI_HDMI \
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +1100336 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
337 AZX_DCAPS_NO_MSI64)
Takashi Iwai9477c582011-05-25 09:11:37 +0200338
Takashi Iwai37e661e2014-11-25 11:28:07 +0100339/* quirks for ATI HDMI with snoop off */
340#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
341 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
342
Takashi Iwai9477c582011-05-25 09:11:37 +0200343/* quirks for Nvidia */
344#define AZX_DCAPS_PRESET_NVIDIA \
Ard Biesheuvel3ab75112016-10-17 17:23:59 +0100345 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100346 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
Takashi Iwai9477c582011-05-25 09:11:37 +0200347
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200348#define AZX_DCAPS_PRESET_CTHDA \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100349 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaicadd16e2015-10-27 14:21:51 +0100350 AZX_DCAPS_NO_64BIT |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100351 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200352
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200353/*
Lukas Wunner2b760d82015-09-04 20:49:36 +0200354 * vga_switcheroo support
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200355 */
356#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200357#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
358#else
359#define use_vga_switcheroo(chip) 0
360#endif
361
Libin Yang03b135c2015-06-03 09:30:15 +0800362#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
363 ((pci)->device == 0x0c0c) || \
364 ((pci)->device == 0x0d0c) || \
365 ((pci)->device == 0x160c))
366
Takashi Iwai7e31a012016-02-22 15:18:13 +0100367#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
368#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
Vinod Koul35639a0e2016-06-09 11:32:14 +0530369#define IS_KBL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa171)
370#define IS_KBL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d71)
Vinod Koul68581072016-06-29 10:27:52 +0530371#define IS_KBL_H(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa2f0)
Takashi Iwai7e31a012016-02-22 15:18:13 +0100372#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
Takashi Iwaic7ecb902017-06-14 07:37:14 +0200373#define IS_BXT_T(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x1a98)
Subhransu S. Prusty12ee40222017-04-12 09:54:00 +0530374#define IS_GLK(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x3198)
Megha Deye79b0002017-06-14 09:51:56 +0530375#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
Takashi Iwaic7ecb902017-06-14 07:37:14 +0200376#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci) || \
377 IS_BXT_T(pci) || IS_KBL(pci) || IS_KBL_LP(pci) || \
378 IS_KBL_H(pci) || IS_GLK(pci) || IS_CFL(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800379
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100380static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800382 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100383 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaifab12852013-11-05 17:54:05 +0100384 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200385 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200386 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800387 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200388 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
389 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200390 [AZX_DRIVER_ULI] = "HDA ULI M5461",
391 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200392 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200393 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200394 [AZX_DRIVER_CTHDA] = "HDA Creative",
Takashi Iwaic563f472014-08-06 14:27:42 +0200395 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100396 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200397};
398
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200399#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100400static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200401{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100402 int pages;
403
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200404 if (azx_snoop(chip))
405 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100406 if (!dmab || !dmab->area || !dmab->bytes)
407 return;
408
409#ifdef CONFIG_SND_DMA_SGBUF
410 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
411 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +0100412 if (chip->driver_type == AZX_DRIVER_CMEDIA)
413 return; /* deal with only CORB/RIRB buffers */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200414 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100415 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200416 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100417 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
418 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200419 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100420#endif
421
422 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
423 if (on)
424 set_memory_wc((unsigned long)dmab->area, pages);
425 else
426 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200427}
428
429static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
430 bool on)
431{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100432 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200433}
434static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100435 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200436{
437 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100438 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200439 azx_dev->wc_marked = on;
440 }
441}
442#else
443/* NOP for other archs */
444static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
445 bool on)
446{
447}
448static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100449 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200450{
451}
452#endif
453
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200454static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100455
Takashi Iwaicb53c622007-08-10 17:21:45 +0200456/*
457 * initialize the PCI registers
458 */
459/* update bits in a PCI register byte */
460static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
461 unsigned char mask, unsigned char val)
462{
463 unsigned char data;
464
465 pci_read_config_byte(pci, reg, &data);
466 data &= ~mask;
467 data |= (val & mask);
468 pci_write_config_byte(pci, reg, data);
469}
470
471static void azx_init_pci(struct azx *chip)
472{
Takashi Iwai37e661e2014-11-25 11:28:07 +0100473 int snoop_type = azx_get_snoop_type(chip);
474
Takashi Iwaicb53c622007-08-10 17:21:45 +0200475 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
476 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
477 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +0100478 * codecs.
479 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +0200480 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -0700481 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100482 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200483 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200484 }
Takashi Iwaicb53c622007-08-10 17:21:45 +0200485
Takashi Iwai9477c582011-05-25 09:11:37 +0200486 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
487 * we need to enable snoop.
488 */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100489 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100490 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
491 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200492 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200493 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
494 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200495 }
496
497 /* For NVIDIA HDA, enable snoop */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100498 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100499 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
500 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200501 update_pci_byte(chip->pci,
502 NVIDIA_HDA_TRANSREG_ADDR,
503 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700504 update_pci_byte(chip->pci,
505 NVIDIA_HDA_ISTRM_COH,
506 0x01, NVIDIA_HDA_ENABLE_COHBIT);
507 update_pci_byte(chip->pci,
508 NVIDIA_HDA_OSTRM_COH,
509 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +0200510 }
511
512 /* Enable SCH/PCH snoop if needed */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100513 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200514 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100515 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200516 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
517 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
518 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
519 if (!azx_snoop(chip))
520 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
521 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100522 pci_read_config_word(chip->pci,
523 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100524 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100525 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
526 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
527 "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +0200528 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529}
530
Lu, Han7c23b7c2015-12-07 15:59:13 +0800531/*
532 * In BXT-P A0, HD-Audio DMA requests is later than expected,
533 * and makes an audio stream sensitive to system latencies when
534 * 24/32 bits are playing.
535 * Adjusting threshold of DMA fifo to force the DMA request
536 * sooner to improve latency tolerance at the expense of power.
537 */
538static void bxt_reduce_dma_latency(struct azx *chip)
539{
540 u32 val;
541
Takashi Iwai70eafad2017-03-29 08:39:19 +0200542 val = azx_readl(chip, VS_EM4L);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800543 val &= (0x3 << 20);
Takashi Iwai70eafad2017-03-29 08:39:19 +0200544 azx_writel(chip, VS_EM4L, val);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800545}
546
Libin Yang1f9d3d92017-04-06 19:18:21 +0800547/*
548 * ML_LCAP bits:
549 * bit 0: 6 MHz Supported
550 * bit 1: 12 MHz Supported
551 * bit 2: 24 MHz Supported
552 * bit 3: 48 MHz Supported
553 * bit 4: 96 MHz Supported
554 * bit 5: 192 MHz Supported
555 */
556static int intel_get_lctl_scf(struct azx *chip)
557{
558 struct hdac_bus *bus = azx_bus(chip);
559 static int preferred_bits[] = { 2, 3, 1, 4, 5 };
560 u32 val, t;
561 int i;
562
563 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
564
565 for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
566 t = preferred_bits[i];
567 if (val & (1 << t))
568 return t;
569 }
570
571 dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
572 return 0;
573}
574
575static int intel_ml_lctl_set_power(struct azx *chip, int state)
576{
577 struct hdac_bus *bus = azx_bus(chip);
578 u32 val;
579 int timeout;
580
581 /*
582 * the codecs are sharing the first link setting by default
583 * If other links are enabled for stream, they need similar fix
584 */
585 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
586 val &= ~AZX_MLCTL_SPA;
587 val |= state << AZX_MLCTL_SPA_SHIFT;
588 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
589 /* wait for CPA */
590 timeout = 50;
591 while (timeout) {
592 if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
593 AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
594 return 0;
595 timeout--;
596 udelay(10);
597 }
598
599 return -1;
600}
601
602static void intel_init_lctl(struct azx *chip)
603{
604 struct hdac_bus *bus = azx_bus(chip);
605 u32 val;
606 int ret;
607
608 /* 0. check lctl register value is correct or not */
609 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
610 /* if SCF is already set, let's use it */
611 if ((val & ML_LCTL_SCF_MASK) != 0)
612 return;
613
614 /*
615 * Before operating on SPA, CPA must match SPA.
616 * Any deviation may result in undefined behavior.
617 */
618 if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
619 ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
620 return;
621
622 /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
623 ret = intel_ml_lctl_set_power(chip, 0);
624 udelay(100);
625 if (ret)
626 goto set_spa;
627
628 /* 2. update SCF to select a properly audio clock*/
629 val &= ~ML_LCTL_SCF_MASK;
630 val |= intel_get_lctl_scf(chip);
631 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
632
633set_spa:
634 /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
635 intel_ml_lctl_set_power(chip, 1);
636 udelay(100);
637}
638
Lu, Han0a673522015-05-05 09:05:48 +0800639static void hda_intel_init_chip(struct azx *chip, bool full_reset)
640{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800641 struct hdac_bus *bus = azx_bus(chip);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800642 struct pci_dev *pci = chip->pci;
Libin Yang66394842016-01-29 20:39:09 +0800643 u32 val;
Lu, Han0a673522015-05-05 09:05:48 +0800644
645 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800646 snd_hdac_set_codec_wakeup(bus, true);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100647 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800648 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
649 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
650 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
651 }
Lu, Han0a673522015-05-05 09:05:48 +0800652 azx_init_chip(chip, full_reset);
Takashi Iwai7e31a012016-02-22 15:18:13 +0100653 if (IS_SKL_PLUS(pci)) {
Libin Yang66394842016-01-29 20:39:09 +0800654 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
655 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
656 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
657 }
Lu, Han0a673522015-05-05 09:05:48 +0800658 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800659 snd_hdac_set_codec_wakeup(bus, false);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800660
661 /* reduce dma latency to avoid noise */
Takashi Iwai7e31a012016-02-22 15:18:13 +0100662 if (IS_BXT(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800663 bxt_reduce_dma_latency(chip);
Libin Yang1f9d3d92017-04-06 19:18:21 +0800664
665 if (bus->mlcap != NULL)
666 intel_init_lctl(chip);
Lu, Han0a673522015-05-05 09:05:48 +0800667}
668
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200669/* calculate runtime delay from LPIB */
670static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
671 unsigned int pos)
672{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200673 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200674 int stream = substream->stream;
675 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
676 int delay;
677
678 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
679 delay = pos - lpib_pos;
680 else
681 delay = lpib_pos - pos;
682 if (delay < 0) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200683 if (delay >= azx_dev->core.delay_negative_threshold)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200684 delay = 0;
685 else
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200686 delay += azx_dev->core.bufsize;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200687 }
688
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200689 if (delay >= azx_dev->core.period_bytes) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200690 dev_info(chip->card->dev,
691 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200692 delay, azx_dev->core.period_bytes);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200693 delay = 0;
694 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
695 chip->get_delay[stream] = NULL;
696 }
697
698 return bytes_to_frames(substream->runtime, delay);
699}
700
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200701static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
702
Dylan Reid7ca954a2014-02-28 15:41:28 -0800703/* called from IRQ */
704static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
705{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200706 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800707 int ok;
708
709 ok = azx_position_ok(chip, azx_dev);
710 if (ok == 1) {
711 azx_dev->irq_pending = 0;
712 return ok;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100713 } else if (ok == 0) {
Dylan Reid7ca954a2014-02-28 15:41:28 -0800714 /* bogus IRQ, process it later */
715 azx_dev->irq_pending = 1;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100716 schedule_work(&hda->irq_pending_work);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800717 }
718 return 0;
719}
720
Mengdong Lin17eccb22015-04-29 17:43:29 +0800721/* Enable/disable i915 display power for the link */
722static int azx_intel_link_power(struct azx *chip, bool enable)
723{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800724 struct hdac_bus *bus = azx_bus(chip);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800725
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800726 return snd_hdac_display_power(bus, enable);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729/*
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200730 * Check whether the current DMA position is acceptable for updating
731 * periods. Returns non-zero if it's OK.
732 *
733 * Many HD-audio controllers appear pretty inaccurate about
734 * the update-IRQ timing. The IRQ is issued before actually the
735 * data is processed. So, we need to process it afterwords in a
736 * workqueue.
737 */
738static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
739{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200740 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200741 int stream = substream->stream;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200742 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200743 unsigned int pos;
744
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200745 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
746 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200747 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200748
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200749 if (chip->get_position[stream])
750 pos = chip->get_position[stream](chip, azx_dev);
751 else { /* use the position buffer as default */
752 pos = azx_get_pos_posbuf(chip, azx_dev);
753 if (!pos || pos == (u32)-1) {
754 dev_info(chip->card->dev,
755 "Invalid position buffer, using LPIB read method instead.\n");
756 chip->get_position[stream] = azx_get_pos_lpib;
Takashi Iwaiccc98862015-04-14 22:06:53 +0200757 if (chip->get_position[0] == azx_get_pos_lpib &&
758 chip->get_position[1] == azx_get_pos_lpib)
759 azx_bus(chip)->use_posbuf = false;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200760 pos = azx_get_pos_lpib(chip, azx_dev);
761 chip->get_delay[stream] = NULL;
762 } else {
763 chip->get_position[stream] = azx_get_pos_posbuf;
764 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
765 chip->get_delay[stream] = azx_get_delay_from_lpib;
766 }
767 }
768
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200769 if (pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200770 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200771
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200772 if (WARN_ONCE(!azx_dev->core.period_bytes,
Takashi Iwaid6d8bf52010-02-12 18:17:06 +0100773 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200774 return -1; /* this shouldn't happen! */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200775 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
776 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200777 /* NG - it's below the first next period boundary */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100778 return chip->bdl_pos_adj ? 0 : -1;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200779 azx_dev->core.start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200780 return 1; /* OK, it's fine */
781}
782
783/*
784 * The work for pending PCM period updates.
785 */
786static void azx_irq_pending_work(struct work_struct *work)
787{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200788 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
789 struct azx *chip = &hda->chip;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200790 struct hdac_bus *bus = azx_bus(chip);
791 struct hdac_stream *s;
792 int pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200793
Takashi Iwai9a34af42014-06-26 17:19:20 +0200794 if (!hda->irq_pending_warned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100795 dev_info(chip->card->dev,
796 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
797 chip->card->number);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200798 hda->irq_pending_warned = 1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200799 }
800
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200801 for (;;) {
802 pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200803 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200804 list_for_each_entry(s, &bus->stream_list, list) {
805 struct azx_dev *azx_dev = stream_to_azx_dev(s);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200806 if (!azx_dev->irq_pending ||
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200807 !s->substream ||
808 !s->running)
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200809 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200810 ok = azx_position_ok(chip, azx_dev);
811 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200812 azx_dev->irq_pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200813 spin_unlock(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200814 snd_pcm_period_elapsed(s->substream);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200815 spin_lock(&bus->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200816 } else if (ok < 0) {
817 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200818 } else
819 pending++;
820 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200821 spin_unlock_irq(&bus->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200822 if (!pending)
823 return;
Takashi Iwai08af4952010-08-03 14:39:04 +0200824 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200825 }
826}
827
828/* clear irq_pending flags and assure no on-going workq */
829static void azx_clear_irq_pending(struct azx *chip)
830{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200831 struct hdac_bus *bus = azx_bus(chip);
832 struct hdac_stream *s;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200833
Takashi Iwaia41d1222015-04-14 22:13:18 +0200834 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200835 list_for_each_entry(s, &bus->stream_list, list) {
836 struct azx_dev *azx_dev = stream_to_azx_dev(s);
837 azx_dev->irq_pending = 0;
838 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200839 spin_unlock_irq(&bus->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840}
841
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200842static int azx_acquire_irq(struct azx *chip, int do_disconnect)
843{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200844 struct hdac_bus *bus = azx_bus(chip);
845
Takashi Iwai437a5a42006-11-21 12:14:23 +0100846 if (request_irq(chip->pci->irq, azx_interrupt,
847 chip->msi ? 0 : IRQF_SHARED,
Heiner Kallweitde653602015-12-22 19:09:05 +0100848 chip->card->irq_descr, chip)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100849 dev_err(chip->card->dev,
850 "unable to grab IRQ %d, disabling device\n",
851 chip->pci->irq);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200852 if (do_disconnect)
853 snd_card_disconnect(chip->card);
854 return -1;
855 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200856 bus->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +0100857 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200858 return 0;
859}
860
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200861/* get the current DMA position with correction on VIA chips */
862static unsigned int azx_via_get_position(struct azx *chip,
863 struct azx_dev *azx_dev)
864{
865 unsigned int link_pos, mini_pos, bound_pos;
866 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
867 unsigned int fifo_size;
868
Takashi Iwai1604eee2015-04-16 12:14:17 +0200869 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200870 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200871 /* Playback, no problem using link position */
872 return link_pos;
873 }
874
875 /* Capture */
876 /* For new chipset,
877 * use mod to get the DMA position just like old chipset
878 */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200879 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
880 mod_dma_pos %= azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200881
882 /* azx_dev->fifo_size can't get FIFO size of in stream.
883 * Get from base address + offset.
884 */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200885 fifo_size = readw(azx_bus(chip)->remap_addr +
886 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200887
888 if (azx_dev->insufficient) {
889 /* Link position never gather than FIFO size */
890 if (link_pos <= fifo_size)
891 return 0;
892
893 azx_dev->insufficient = 0;
894 }
895
896 if (link_pos <= fifo_size)
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200897 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200898 else
899 mini_pos = link_pos - fifo_size;
900
901 /* Find nearest previous boudary */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200902 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
903 mod_link_pos = link_pos % azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200904 if (mod_link_pos >= fifo_size)
905 bound_pos = link_pos - mod_link_pos;
906 else if (mod_dma_pos >= mod_mini_pos)
907 bound_pos = mini_pos - mod_mini_pos;
908 else {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200909 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
910 if (bound_pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200911 bound_pos = 0;
912 }
913
914 /* Calculate real DMA position we want */
915 return bound_pos + mod_dma_pos;
916}
917
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200918static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
919 struct azx_dev *azx_dev)
920{
921 return _snd_hdac_chip_readl(azx_bus(chip),
922 AZX_REG_VS_SDXDPIB_XBASE +
923 (AZX_REG_VS_SDXDPIB_XINTERVAL *
924 azx_dev->core.index));
925}
926
927/* get the current DMA position with correction on SKL+ chips */
928static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
929{
930 /* DPIB register gives a more accurate position for playback */
931 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
932 return azx_skl_get_dpib_pos(chip, azx_dev);
933
934 /* For capture, we need to read posbuf, but it requires a delay
935 * for the possible boundary overlap; the read of DPIB fetches the
936 * actual posbuf
937 */
938 udelay(20);
939 azx_skl_get_dpib_pos(chip, azx_dev);
940 return azx_get_pos_posbuf(chip, azx_dev);
941}
942
Takashi Iwai83012a72012-08-24 18:38:08 +0200943#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200944static DEFINE_MUTEX(card_list_lock);
945static LIST_HEAD(card_list);
946
947static void azx_add_card_list(struct azx *chip)
948{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200949 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200950 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200951 list_add(&hda->list, &card_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200952 mutex_unlock(&card_list_lock);
953}
954
955static void azx_del_card_list(struct azx *chip)
956{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200957 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200958 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200959 list_del_init(&hda->list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200960 mutex_unlock(&card_list_lock);
961}
962
963/* trigger power-save check at writing parameter */
964static int param_set_xint(const char *val, const struct kernel_param *kp)
965{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200966 struct hda_intel *hda;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200967 struct azx *chip;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200968 int prev = power_save;
969 int ret = param_set_int(val, kp);
970
971 if (ret || prev == power_save)
972 return ret;
973
974 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200975 list_for_each_entry(hda, &card_list, list) {
976 chip = &hda->chip;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200977 if (!hda->probe_continued || chip->disabled)
Takashi Iwai65fcd412012-08-14 17:13:32 +0200978 continue;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200979 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200980 }
981 mutex_unlock(&card_list_lock);
982 return 0;
983}
984#else
985#define azx_add_card_list(chip) /* NOP */
986#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +0200987#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100988
Takashi Iwai7ccbde52012-08-14 18:10:09 +0200989#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100990/*
991 * power management
992 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200993static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200995 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200996 struct azx *chip;
997 struct hda_intel *hda;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200998 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001000 if (!card)
1001 return 0;
1002
1003 chip = card->private_data;
1004 hda = container_of(chip, struct hda_intel, chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001005 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001006 return 0;
1007
Takashi Iwaia41d1222015-04-14 22:13:18 +02001008 bus = azx_bus(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +01001009 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001010 azx_clear_irq_pending(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001011 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04001012 azx_enter_link_reset(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001013 if (bus->irq >= 0) {
1014 free_irq(bus->irq, chip);
1015 bus->irq = -1;
Takashi Iwai30b35392006-10-11 18:52:53 +02001016 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001017
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001018 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001019 pci_disable_msi(chip->pci);
Mengdong Lin795614d2015-04-29 17:43:36 +08001020 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
1021 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001022 snd_hdac_display_power(bus, false);
Libin Yang785d8c42015-05-12 09:43:22 +08001023
1024 trace_azx_suspend(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 return 0;
1026}
1027
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001028static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001030 struct pci_dev *pci = to_pci_dev(dev);
1031 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001032 struct azx *chip;
1033 struct hda_intel *hda;
Takashi Iwaia52ff342016-08-04 22:38:36 +02001034 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001036 if (!card)
1037 return 0;
1038
1039 chip = card->private_data;
1040 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001041 bus = azx_bus(chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001042 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001043 return 0;
1044
Takashi Iwaia52ff342016-08-04 22:38:36 +02001045 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1046 snd_hdac_display_power(bus, true);
1047 if (hda->need_i915_power)
1048 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001049 }
Takashi Iwaia52ff342016-08-04 22:38:36 +02001050
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001051 if (chip->msi)
1052 if (pci_enable_msi(pci) < 0)
1053 chip->msi = 0;
1054 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001055 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001056 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001057
Lu, Han0a673522015-05-05 09:05:48 +08001058 hda_intel_init_chip(chip, true);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001059
Takashi Iwaia52ff342016-08-04 22:38:36 +02001060 /* power down again for link-controlled chips */
1061 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1062 !hda->need_i915_power)
1063 snd_hdac_display_power(bus, false);
1064
Takashi Iwai421a1252005-11-17 16:11:09 +01001065 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Libin Yang785d8c42015-05-12 09:43:22 +08001066
1067 trace_azx_resume(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 return 0;
1069}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001070#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
1071
Xiong Zhang3e6db332015-12-18 13:29:18 +08001072#ifdef CONFIG_PM_SLEEP
1073/* put codec down to D3 at hibernation for Intel SKL+;
1074 * otherwise BIOS may still access the codec and screw up the driver
1075 */
Xiong Zhang3e6db332015-12-18 13:29:18 +08001076static int azx_freeze_noirq(struct device *dev)
1077{
1078 struct pci_dev *pci = to_pci_dev(dev);
1079
1080 if (IS_SKL_PLUS(pci))
1081 pci_set_power_state(pci, PCI_D3hot);
1082
1083 return 0;
1084}
1085
1086static int azx_thaw_noirq(struct device *dev)
1087{
1088 struct pci_dev *pci = to_pci_dev(dev);
1089
1090 if (IS_SKL_PLUS(pci))
1091 pci_set_power_state(pci, PCI_D0);
1092
1093 return 0;
1094}
1095#endif /* CONFIG_PM_SLEEP */
1096
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01001097#ifdef CONFIG_PM
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001098static int azx_runtime_suspend(struct device *dev)
1099{
1100 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001101 struct azx *chip;
1102 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001103
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001104 if (!card)
1105 return 0;
1106
1107 chip = card->private_data;
1108 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001109 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001110 return 0;
1111
Takashi Iwai364aa712015-02-19 16:51:17 +01001112 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001113 return 0;
1114
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001115 /* enable controller wake up event */
1116 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1117 STATESTS_INT_MASK);
1118
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001119 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +01001120 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001121 azx_clear_irq_pending(chip);
Mengdong Lin795614d2015-04-29 17:43:36 +08001122 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
1123 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001124 snd_hdac_display_power(azx_bus(chip), false);
Mengdong Line4d9e512014-07-03 17:02:23 +08001125
Libin Yang785d8c42015-05-12 09:43:22 +08001126 trace_azx_runtime_suspend(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001127 return 0;
1128}
1129
1130static int azx_runtime_resume(struct device *dev)
1131{
1132 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001133 struct azx *chip;
1134 struct hda_intel *hda;
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001135 struct hdac_bus *bus;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001136 struct hda_codec *codec;
1137 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001138
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001139 if (!card)
1140 return 0;
1141
1142 chip = card->private_data;
1143 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001144 bus = azx_bus(chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001145 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001146 return 0;
1147
Takashi Iwai364aa712015-02-19 16:51:17 +01001148 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001149 return 0;
1150
David Henningsson033ea342015-07-16 10:39:24 +02001151 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Takashi Iwaia52ff342016-08-04 22:38:36 +02001152 snd_hdac_display_power(bus, true);
1153 if (hda->need_i915_power)
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001154 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001155 }
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001156
1157 /* Read STATESTS before controller reset */
1158 status = azx_readw(chip, STATESTS);
1159
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001160 azx_init_pci(chip);
Lu, Han0a673522015-05-05 09:05:48 +08001161 hda_intel_init_chip(chip, true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001162
Takashi Iwaia41d1222015-04-14 22:13:18 +02001163 if (status) {
1164 list_for_each_codec(codec, &chip->bus)
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001165 if (status & (1 << codec->addr))
Takashi Iwai2f35c632015-02-27 22:43:26 +01001166 schedule_delayed_work(&codec->jackpoll_work,
1167 codec->jackpoll_interval);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001168 }
1169
1170 /* disable controller Wake Up event*/
1171 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1172 ~STATESTS_INT_MASK);
1173
Takashi Iwaia52ff342016-08-04 22:38:36 +02001174 /* power down again for link-controlled chips */
1175 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1176 !hda->need_i915_power)
1177 snd_hdac_display_power(bus, false);
1178
Libin Yang785d8c42015-05-12 09:43:22 +08001179 trace_azx_runtime_resume(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001180 return 0;
1181}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001182
1183static int azx_runtime_idle(struct device *dev)
1184{
1185 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001186 struct azx *chip;
1187 struct hda_intel *hda;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001188
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001189 if (!card)
1190 return 0;
1191
1192 chip = card->private_data;
1193 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001194 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001195 return 0;
1196
Takashi Iwai55ed9cd2015-02-19 17:35:32 +01001197 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
U. Artie Eoff342e8442015-07-28 13:29:56 -07001198 azx_bus(chip)->codec_powered || !chip->running)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001199 return -EBUSY;
1200
1201 return 0;
1202}
1203
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001204static const struct dev_pm_ops azx_pm = {
1205 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001206#ifdef CONFIG_PM_SLEEP
1207 .freeze_noirq = azx_freeze_noirq,
1208 .thaw_noirq = azx_thaw_noirq,
1209#endif
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001210 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001211};
1212
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001213#define AZX_PM_OPS &azx_pm
1214#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001215#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001216#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
1218
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001219static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001220
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001221#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05001222static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001223
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001224static void azx_vs_set_state(struct pci_dev *pci,
1225 enum vga_switcheroo_state state)
1226{
1227 struct snd_card *card = pci_get_drvdata(pci);
1228 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001229 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001230 bool disabled;
1231
Takashi Iwai9a34af42014-06-26 17:19:20 +02001232 wait_for_completion(&hda->probe_wait);
1233 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001234 return;
1235
1236 disabled = (state == VGA_SWITCHEROO_OFF);
1237 if (chip->disabled == disabled)
1238 return;
1239
Takashi Iwaia41d1222015-04-14 22:13:18 +02001240 if (!hda->probe_continued) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001241 chip->disabled = disabled;
1242 if (!disabled) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001243 dev_info(chip->card->dev,
1244 "Start delayed initialization\n");
Takashi Iwai5c906802013-05-30 22:07:09 +08001245 if (azx_probe_continue(chip) < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001246 dev_err(chip->card->dev, "initialization error\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001247 hda->init_failed = true;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001248 }
1249 }
1250 } else {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001251 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
Takashi Iwai4e76a882014-02-25 12:21:03 +01001252 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001253 if (disabled) {
Dylan Reid89287562014-02-28 15:41:15 -08001254 pm_runtime_put_sync_suspend(card->dev);
1255 azx_suspend(card->dev);
Lukas Wunner2b760d82015-09-04 20:49:36 +02001256 /* when we get suspended by vga_switcheroo we end up in D3cold,
Dave Airlie246efa42013-07-29 15:19:29 +10001257 * however we have no ACPI handle, so pci/acpi can't put us there,
1258 * put ourselves there */
1259 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001260 chip->disabled = true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001261 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwai4e76a882014-02-25 12:21:03 +01001262 dev_warn(chip->card->dev,
1263 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001264 } else {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001265 snd_hda_unlock_devices(&chip->bus);
Dylan Reid89287562014-02-28 15:41:15 -08001266 pm_runtime_get_noresume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001267 chip->disabled = false;
Dylan Reid89287562014-02-28 15:41:15 -08001268 azx_resume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001269 }
1270 }
1271}
1272
1273static bool azx_vs_can_switch(struct pci_dev *pci)
1274{
1275 struct snd_card *card = pci_get_drvdata(pci);
1276 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001277 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001278
Takashi Iwai9a34af42014-06-26 17:19:20 +02001279 wait_for_completion(&hda->probe_wait);
1280 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001281 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001282 if (chip->disabled || !hda->probe_continued)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001283 return true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001284 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001285 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001286 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001287 return true;
1288}
1289
Bill Pembertone23e7a12012-12-06 12:35:10 -05001290static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001291{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001292 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001293 struct pci_dev *p = get_bound_vga(chip->pci);
1294 if (p) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001295 dev_info(chip->card->dev,
Lukas Wunner2b760d82015-09-04 20:49:36 +02001296 "Handle vga_switcheroo audio client\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001297 hda->use_vga_switcheroo = 1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001298 pci_dev_put(p);
1299 }
1300}
1301
1302static const struct vga_switcheroo_client_ops azx_vs_ops = {
1303 .set_gpu_state = azx_vs_set_state,
1304 .can_switch = azx_vs_can_switch,
1305};
1306
Bill Pembertone23e7a12012-12-06 12:35:10 -05001307static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001308{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001309 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai128960a2012-10-12 17:28:18 +02001310 int err;
1311
Takashi Iwai9a34af42014-06-26 17:19:20 +02001312 if (!hda->use_vga_switcheroo)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001313 return 0;
1314 /* FIXME: currently only handling DIS controller
1315 * is there any machine with two switchable HDMI audio controllers?
1316 */
Takashi Iwai128960a2012-10-12 17:28:18 +02001317 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Lukas Wunner21b45672015-08-27 16:43:43 +02001318 VGA_SWITCHEROO_DIS);
Takashi Iwai128960a2012-10-12 17:28:18 +02001319 if (err < 0)
1320 return err;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001321 hda->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10001322
1323 /* register as an optimus hdmi audio power domain */
Dylan Reid89287562014-02-28 15:41:15 -08001324 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
Takashi Iwai9a34af42014-06-26 17:19:20 +02001325 &hda->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02001326 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001327}
1328#else
1329#define init_vga_switcheroo(chip) /* NOP */
1330#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001331#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001332#endif /* SUPPORT_VGA_SWITCHER */
1333
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001334/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 * destructor
1336 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001337static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001339 struct pci_dev *pci = chip->pci;
Mengdong Lina07187c2014-06-26 18:45:16 +08001340 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001341 struct hdac_bus *bus = azx_bus(chip);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001342
Takashi Iwai364aa712015-02-19 16:51:17 +01001343 if (azx_has_pm_runtime(chip) && chip->running)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001344 pm_runtime_get_noresume(&pci->dev);
1345
Takashi Iwai65fcd412012-08-14 17:13:32 +02001346 azx_del_card_list(chip);
1347
Takashi Iwai9a34af42014-06-26 17:19:20 +02001348 hda->init_failed = 1; /* to be sure */
1349 complete_all(&hda->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001350
Takashi Iwai9a34af42014-06-26 17:19:20 +02001351 if (use_vga_switcheroo(hda)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001352 if (chip->disabled && hda->probe_continued)
1353 snd_hda_unlock_devices(&chip->bus);
Peter Wuab58d8c2016-07-11 19:51:06 +02001354 if (hda->vga_switcheroo_registered) {
Takashi Iwai128960a2012-10-12 17:28:18 +02001355 vga_switcheroo_unregister_client(chip->pci);
Peter Wuab58d8c2016-07-11 19:51:06 +02001356 vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
1357 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001358 }
1359
Takashi Iwaia41d1222015-04-14 22:13:18 +02001360 if (bus->chip_init) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001361 azx_clear_irq_pending(chip);
Takashi Iwai7833c3f2015-04-14 18:13:13 +02001362 azx_stop_all_streams(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001363 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 }
1365
Takashi Iwaia41d1222015-04-14 22:13:18 +02001366 if (bus->irq >= 0)
1367 free_irq(bus->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001368 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001369 pci_disable_msi(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001370 iounmap(bus->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Dylan Reid67908992014-02-28 15:41:23 -08001372 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001373 azx_free_streams(chip);
1374 snd_hdac_bus_exit(bus);
1375
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001376 if (chip->region_requested)
1377 pci_release_regions(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 pci_disable_device(chip->pci);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001380#ifdef CONFIG_SND_HDA_PATCH_LOADER
Markus Elfringf0acd282014-11-17 10:44:33 +01001381 release_firmware(chip->fw);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001382#endif
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001383
Wang Xingchao99a20082013-05-30 22:07:10 +08001384 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Mengdong Lin795614d2015-04-29 17:43:36 +08001385 if (hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001386 snd_hdac_display_power(bus, false);
Wang Xingchao99a20082013-05-30 22:07:10 +08001387 }
Takashi Iwaifcc88d92017-06-28 12:54:53 +02001388 if (chip->driver_type == AZX_DRIVER_PCH ||
1389 (chip->driver_caps & AZX_DCAPS_I915_POWERWELL))
1390 snd_hdac_i915_exit(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001391 kfree(hda);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
1393 return 0;
1394}
1395
Takashi Iwaia41d1222015-04-14 22:13:18 +02001396static int azx_dev_disconnect(struct snd_device *device)
1397{
1398 struct azx *chip = device->device_data;
1399
1400 chip->bus.shutdown = 1;
1401 return 0;
1402}
1403
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001404static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405{
1406 return azx_free(device->device_data);
1407}
1408
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001409#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410/*
Lukas Wunner2b760d82015-09-04 20:49:36 +02001411 * Check of disabled HDMI controller by vga_switcheroo
Takashi Iwai91219472012-04-26 12:13:25 +02001412 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001413static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001414{
1415 struct pci_dev *p;
1416
1417 /* check only discrete GPU */
1418 switch (pci->vendor) {
1419 case PCI_VENDOR_ID_ATI:
1420 case PCI_VENDOR_ID_AMD:
1421 case PCI_VENDOR_ID_NVIDIA:
1422 if (pci->devfn == 1) {
1423 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1424 pci->bus->number, 0);
1425 if (p) {
1426 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
1427 return p;
1428 pci_dev_put(p);
1429 }
1430 }
1431 break;
1432 }
1433 return NULL;
1434}
1435
Bill Pembertone23e7a12012-12-06 12:35:10 -05001436static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001437{
1438 bool vga_inactive = false;
1439 struct pci_dev *p = get_bound_vga(pci);
1440
1441 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02001442 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02001443 vga_inactive = true;
1444 pci_dev_put(p);
1445 }
1446 return vga_inactive;
1447}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001448#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02001449
1450/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001451 * white/black-listing for position_fix
1452 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001453static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001454 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1455 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01001456 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001457 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04001458 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04001459 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04001460 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01001461 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04001462 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04001463 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01001464 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02001465 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04001466 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04001467 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001468 {}
1469};
1470
Bill Pembertone23e7a12012-12-06 12:35:10 -05001471static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01001472{
1473 const struct snd_pci_quirk *q;
1474
Takashi Iwaic673ba12009-03-17 07:49:14 +01001475 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02001476 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001477 case POS_FIX_LPIB:
1478 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02001479 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001480 case POS_FIX_COMBO:
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001481 case POS_FIX_SKL:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001482 return fix;
1483 }
1484
Takashi Iwaic673ba12009-03-17 07:49:14 +01001485 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1486 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001487 dev_info(chip->card->dev,
1488 "position_fix set to %d for device %04x:%04x\n",
1489 q->value, q->subvendor, q->subdevice);
Takashi Iwaic673ba12009-03-17 07:49:14 +01001490 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01001491 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02001492
1493 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai26f05712015-12-17 08:29:53 +01001494 if (chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001495 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02001496 return POS_FIX_VIACOMBO;
1497 }
Takashi Iwai9477c582011-05-25 09:11:37 +02001498 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001499 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
Takashi Iwai9477c582011-05-25 09:11:37 +02001500 return POS_FIX_LPIB;
1501 }
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001502 if (IS_SKL_PLUS(chip->pci)) {
1503 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1504 return POS_FIX_SKL;
1505 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01001506 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01001507}
1508
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001509static void assign_position_fix(struct azx *chip, int fix)
1510{
1511 static azx_get_pos_callback_t callbacks[] = {
1512 [POS_FIX_AUTO] = NULL,
1513 [POS_FIX_LPIB] = azx_get_pos_lpib,
1514 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1515 [POS_FIX_VIACOMBO] = azx_via_get_position,
1516 [POS_FIX_COMBO] = azx_get_pos_lpib,
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001517 [POS_FIX_SKL] = azx_get_pos_skl,
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001518 };
1519
1520 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1521
1522 /* combo mode uses LPIB only for playback */
1523 if (fix == POS_FIX_COMBO)
1524 chip->get_position[1] = NULL;
1525
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001526 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001527 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1528 chip->get_delay[0] = chip->get_delay[1] =
1529 azx_get_delay_from_lpib;
1530 }
1531
1532}
1533
Takashi Iwai3372a152007-02-01 15:46:50 +01001534/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001535 * black-lists for probe_mask
1536 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001537static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02001538 /* Thinkpad often breaks the controller communication when accessing
1539 * to the non-working (or non-existing) modem codec slot.
1540 */
1541 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1542 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1543 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01001544 /* broken BIOS */
1545 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01001546 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1547 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001548 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03001549 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001550 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02001551 /* WinFast VP200 H (Teradici) user reported broken communication */
1552 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02001553 {}
1554};
1555
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001556#define AZX_FORCE_CODEC_MASK 0x100
1557
Bill Pembertone23e7a12012-12-06 12:35:10 -05001558static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001559{
1560 const struct snd_pci_quirk *q;
1561
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001562 chip->codec_probe_mask = probe_mask[dev];
1563 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001564 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1565 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001566 dev_info(chip->card->dev,
1567 "probe_mask set to 0x%x for device %04x:%04x\n",
1568 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001569 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001570 }
1571 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001572
1573 /* check forced option */
1574 if (chip->codec_probe_mask != -1 &&
1575 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001576 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001577 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001578 (int)azx_bus(chip)->codec_mask);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001579 }
Takashi Iwai669ba272007-08-17 09:17:36 +02001580}
1581
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001582/*
Takashi Iwai716238552009-09-28 13:14:04 +02001583 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001584 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001585static struct snd_pci_quirk msi_black_list[] = {
David Henningsson693e0cb2013-12-12 09:52:03 +01001586 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1587 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1588 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1589 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
Takashi Iwai9dc83982009-12-22 08:15:01 +01001590 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01001591 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01001592 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02001593 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01001594 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02001595 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001596 {}
1597};
1598
Bill Pembertone23e7a12012-12-06 12:35:10 -05001599static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001600{
1601 const struct snd_pci_quirk *q;
1602
Takashi Iwai716238552009-09-28 13:14:04 +02001603 if (enable_msi >= 0) {
1604 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001605 return;
Takashi Iwai716238552009-09-28 13:14:04 +02001606 }
1607 chip->msi = 1; /* enable MSI as default */
1608 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001609 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001610 dev_info(chip->card->dev,
1611 "msi for device %04x:%04x set to %d\n",
1612 q->subvendor, q->subdevice, q->value);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001613 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001614 return;
1615 }
1616
1617 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02001618 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001619 dev_info(chip->card->dev, "Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001620 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001621 }
1622}
1623
Takashi Iwaia1585d72011-12-14 09:27:04 +01001624/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001625static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01001626{
Takashi Iwai7c732012014-11-25 12:54:16 +01001627 int snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001628
Takashi Iwai7c732012014-11-25 12:54:16 +01001629 if (snoop >= 0) {
1630 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1631 snoop ? "snoop" : "non-snoop");
1632 chip->snoop = snoop;
1633 return;
1634 }
1635
1636 snoop = true;
Takashi Iwai37e661e2014-11-25 11:28:07 +01001637 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1638 chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwaia1585d72011-12-14 09:27:04 +01001639 /* force to non-snoop mode for a new VIA controller
1640 * when BIOS is set
1641 */
Takashi Iwai7c732012014-11-25 12:54:16 +01001642 u8 val;
1643 pci_read_config_byte(chip->pci, 0x42, &val);
1644 if (!(val & 0x80) && chip->pci->revision == 0x30)
1645 snoop = false;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001646 }
1647
Takashi Iwai37e661e2014-11-25 11:28:07 +01001648 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1649 snoop = false;
1650
Takashi Iwai7c732012014-11-25 12:54:16 +01001651 chip->snoop = snoop;
1652 if (!snoop)
1653 dev_info(chip->card->dev, "Force to non-snoop mode\n");
Takashi Iwaia1585d72011-12-14 09:27:04 +01001654}
Takashi Iwai669ba272007-08-17 09:17:36 +02001655
Wang Xingchao99a20082013-05-30 22:07:10 +08001656static void azx_probe_work(struct work_struct *work)
1657{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001658 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1659 azx_probe_continue(&hda->chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08001660}
Wang Xingchao99a20082013-05-30 22:07:10 +08001661
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001662static int default_bdl_pos_adj(struct azx *chip)
1663{
Takashi Iwai2cf721d2015-12-10 16:49:36 +01001664 /* some exceptions: Atoms seem problematic with value 1 */
1665 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1666 switch (chip->pci->device) {
1667 case 0x0f04: /* Baytrail */
1668 case 0x2284: /* Braswell */
1669 return 32;
1670 }
1671 }
1672
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001673 switch (chip->driver_type) {
1674 case AZX_DRIVER_ICH:
1675 case AZX_DRIVER_PCH:
1676 return 1;
1677 default:
1678 return 32;
1679 }
1680}
1681
Takashi Iwai669ba272007-08-17 09:17:36 +02001682/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 * constructor
1684 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001685static const struct hdac_io_ops pci_hda_io_ops;
1686static const struct hda_controller_ops pci_hda_ops;
1687
Bill Pembertone23e7a12012-12-06 12:35:10 -05001688static int azx_create(struct snd_card *card, struct pci_dev *pci,
1689 int dev, unsigned int driver_caps,
1690 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001692 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001693 .dev_disconnect = azx_dev_disconnect,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 .dev_free = azx_dev_free,
1695 };
Mengdong Lina07187c2014-06-26 18:45:16 +08001696 struct hda_intel *hda;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001697 struct azx *chip;
1698 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699
1700 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001701
Pavel Machek927fc862006-08-31 17:03:43 +02001702 err = pci_enable_device(pci);
1703 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 return err;
1705
Mengdong Lina07187c2014-06-26 18:45:16 +08001706 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1707 if (!hda) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 pci_disable_device(pci);
1709 return -ENOMEM;
1710 }
1711
Mengdong Lina07187c2014-06-26 18:45:16 +08001712 chip = &hda->chip;
Ingo Molnar62932df2006-01-16 16:34:20 +01001713 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 chip->card = card;
1715 chip->pci = pci;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001716 chip->ops = &pci_hda_ops;
Takashi Iwai9477c582011-05-25 09:11:37 +02001717 chip->driver_caps = driver_caps;
1718 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001719 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02001720 chip->dev_index = dev;
Dylan Reid749ee282014-02-28 15:41:18 -08001721 chip->jackpoll_ms = jackpoll_ms;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001722 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001723 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1724 INIT_LIST_HEAD(&hda->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001725 init_vga_switcheroo(chip);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001726 init_completion(&hda->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001728 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001729
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001730 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001731
Takashi Iwai41438f12017-01-12 17:13:21 +01001732 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1733 chip->fallback_to_single_cmd = 1;
1734 else /* explicitly set to single_cmd or not */
1735 chip->single_cmd = single_cmd;
1736
Takashi Iwaia1585d72011-12-14 09:27:04 +01001737 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02001738
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001739 if (bdl_pos_adj[dev] < 0)
1740 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1741 else
1742 chip->bdl_pos_adj = bdl_pos_adj[dev];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02001743
Takashi Iwaia41d1222015-04-14 22:13:18 +02001744 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1745 if (err < 0) {
1746 kfree(hda);
1747 pci_disable_device(pci);
1748 return err;
1749 }
1750
Takashi Iwai7d9a1802015-12-17 08:23:39 +01001751 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1752 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1753 chip->bus.needs_damn_long_delay = 1;
1754 }
1755
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001756 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1757 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001758 dev_err(card->dev, "Error creating device [card]!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001759 azx_free(chip);
1760 return err;
1761 }
1762
Wang Xingchao99a20082013-05-30 22:07:10 +08001763 /* continue probing in work context as may trigger request module */
Takashi Iwai9a34af42014-06-26 17:19:20 +02001764 INIT_WORK(&hda->probe_work, azx_probe_work);
Wang Xingchao99a20082013-05-30 22:07:10 +08001765
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001766 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08001767
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001768 return 0;
1769}
1770
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001771static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001772{
1773 int dev = chip->dev_index;
1774 struct pci_dev *pci = chip->pci;
1775 struct snd_card *card = chip->card;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001776 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001777 int err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001778 unsigned short gcap;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001779 unsigned int dma_bits = 64;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001780
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001781#if BITS_PER_LONG != 64
1782 /* Fix up base address on ULI M5461 */
1783 if (chip->driver_type == AZX_DRIVER_ULI) {
1784 u16 tmp3;
1785 pci_read_config_word(pci, 0x40, &tmp3);
1786 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1787 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1788 }
1789#endif
1790
Pavel Machek927fc862006-08-31 17:03:43 +02001791 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001792 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001794 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795
Takashi Iwaia41d1222015-04-14 22:13:18 +02001796 bus->addr = pci_resource_start(pci, 0);
1797 bus->remap_addr = pci_ioremap_bar(pci, 0);
1798 if (bus->remap_addr == NULL) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001799 dev_err(card->dev, "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001800 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 }
1802
Guneshwor Singh50279d92016-08-04 15:46:03 +05301803 if (IS_SKL_PLUS(pci))
1804 snd_hdac_bus_parse_capabilities(bus);
1805
1806 /*
1807 * Some Intel CPUs has always running timer (ART) feature and
1808 * controller may have Global time sync reporting capability, so
1809 * check both of these before declaring synchronized time reporting
1810 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1811 */
1812 chip->gts_present = false;
1813
1814#ifdef CONFIG_X86
1815 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1816 chip->gts_present = true;
1817#endif
1818
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001819 if (chip->msi) {
1820 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1821 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1822 pci->no_64bit_msi = true;
1823 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001824 if (pci_enable_msi(pci) < 0)
1825 chip->msi = 0;
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001826 }
Stephen Hemminger7376d012006-08-21 19:17:46 +02001827
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001828 if (azx_acquire_irq(chip, 0) < 0)
1829 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
1831 pci_set_master(pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001832 synchronize_irq(bus->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833
Tobin Davisbcd72002008-01-15 11:23:55 +01001834 gcap = azx_readw(chip, GCAP);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001835 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01001836
Takashi Iwai413cbf42014-10-01 10:30:53 +02001837 /* AMD devices support 40 or 48bit DMA, take the safe one */
1838 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1839 dma_bits = 40;
1840
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001841 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02001842 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001843 struct pci_dev *p_smbus;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001844 dma_bits = 40;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001845 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1846 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1847 NULL);
1848 if (p_smbus) {
1849 if (p_smbus->revision < 0x30)
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001850 gcap &= ~AZX_GCAP_64OK;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001851 pci_dev_put(p_smbus);
1852 }
1853 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01001854
Ard Biesheuvel3ab75112016-10-17 17:23:59 +01001855 /* NVidia hardware normally only supports up to 40 bits of DMA */
1856 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1857 dma_bits = 40;
1858
Takashi Iwai9477c582011-05-25 09:11:37 +02001859 /* disable 64bit DMA address on some devices */
1860 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001861 dev_dbg(card->dev, "Disabling 64bit DMA\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001862 gcap &= ~AZX_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02001863 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01001864
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001865 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001866 if (align_buffer_size >= 0)
1867 chip->align_buffer_size = !!align_buffer_size;
1868 else {
Takashi Iwai103884a2014-12-03 09:56:20 +01001869 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001870 chip->align_buffer_size = 0;
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001871 else
1872 chip->align_buffer_size = 1;
1873 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001874
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001875 /* allow 64bit DMA address if supported by H/W */
Takashi Iwai413cbf42014-10-01 10:30:53 +02001876 if (!(gcap & AZX_GCAP_64OK))
1877 dma_bits = 32;
Quentin Lambert412b9792015-04-15 16:10:17 +02001878 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1879 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
Takashi Iwai413cbf42014-10-01 10:30:53 +02001880 } else {
Quentin Lambert412b9792015-04-15 16:10:17 +02001881 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1882 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01001883 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001884
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001885 /* read number of streams from GCAP register instead of using
1886 * hardcoded value
1887 */
1888 chip->capture_streams = (gcap >> 8) & 0x0f;
1889 chip->playback_streams = (gcap >> 12) & 0x0f;
1890 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001891 /* gcap didn't give any info, switching to old method */
1892
1893 switch (chip->driver_type) {
1894 case AZX_DRIVER_ULI:
1895 chip->playback_streams = ULI_NUM_PLAYBACK;
1896 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001897 break;
1898 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08001899 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01001900 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1901 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001902 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01001903 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01001904 default:
1905 chip->playback_streams = ICH6_NUM_PLAYBACK;
1906 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001907 break;
1908 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001909 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001910 chip->capture_index_offset = 0;
1911 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001912 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001913
Jaroslav Kyseladf56c3d2017-02-15 17:09:43 +01001914 /* sanity check for the SDxCTL.STRM field overflow */
1915 if (chip->num_streams > 15 &&
1916 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1917 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1918 "forcing separate stream tags", chip->num_streams);
1919 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1920 }
1921
Takashi Iwaia41d1222015-04-14 22:13:18 +02001922 /* initialize streams */
1923 err = azx_init_streams(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001924 if (err < 0)
1925 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926
1927 err = azx_alloc_stream_pages(chip);
1928 if (err < 0)
1929 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001932 azx_init_pci(chip);
Mengdong Line4d9e512014-07-03 17:02:23 +08001933
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001934 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1935 snd_hdac_i915_set_bclk(bus);
Mengdong Line4d9e512014-07-03 17:02:23 +08001936
Lu, Han0a673522015-05-05 09:05:48 +08001937 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938
1939 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +02001940 if (!azx_bus(chip)->codec_mask) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001941 dev_err(card->dev, "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001942 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 }
1944
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001945 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02001946 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1947 sizeof(card->shortname));
1948 snprintf(card->longname, sizeof(card->longname),
1949 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001950 card->shortname, bus->addr, bus->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001951
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953}
1954
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001955#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001956/* callback from request_firmware_nowait() */
1957static void azx_firmware_cb(const struct firmware *fw, void *context)
1958{
1959 struct snd_card *card = context;
1960 struct azx *chip = card->private_data;
1961 struct pci_dev *pci = chip->pci;
1962
1963 if (!fw) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001964 dev_err(card->dev, "Cannot load firmware, aborting\n");
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001965 goto error;
1966 }
1967
1968 chip->fw = fw;
1969 if (!chip->disabled) {
1970 /* continue probing */
1971 if (azx_probe_continue(chip))
1972 goto error;
1973 }
1974 return; /* OK */
1975
1976 error:
1977 snd_card_free(card);
1978 pci_set_drvdata(pci, NULL);
1979}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001980#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001981
Dylan Reid40830812014-02-28 15:41:13 -08001982/*
1983 * HDA controller ops.
1984 */
1985
1986/* PCI register access. */
Dylan Reiddb291e32014-03-02 20:44:01 -08001987static void pci_azx_writel(u32 value, u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001988{
1989 writel(value, addr);
1990}
1991
Dylan Reiddb291e32014-03-02 20:44:01 -08001992static u32 pci_azx_readl(u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001993{
1994 return readl(addr);
1995}
1996
Dylan Reiddb291e32014-03-02 20:44:01 -08001997static void pci_azx_writew(u16 value, u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001998{
1999 writew(value, addr);
2000}
2001
Dylan Reiddb291e32014-03-02 20:44:01 -08002002static u16 pci_azx_readw(u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002003{
2004 return readw(addr);
2005}
2006
Dylan Reiddb291e32014-03-02 20:44:01 -08002007static void pci_azx_writeb(u8 value, u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002008{
2009 writeb(value, addr);
2010}
2011
Dylan Reiddb291e32014-03-02 20:44:01 -08002012static u8 pci_azx_readb(u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002013{
2014 return readb(addr);
2015}
2016
Dylan Reidf46ea602014-02-28 15:41:16 -08002017static int disable_msi_reset_irq(struct azx *chip)
2018{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002019 struct hdac_bus *bus = azx_bus(chip);
Dylan Reidf46ea602014-02-28 15:41:16 -08002020 int err;
2021
Takashi Iwaia41d1222015-04-14 22:13:18 +02002022 free_irq(bus->irq, chip);
2023 bus->irq = -1;
Dylan Reidf46ea602014-02-28 15:41:16 -08002024 pci_disable_msi(chip->pci);
2025 chip->msi = 0;
2026 err = azx_acquire_irq(chip, 1);
2027 if (err < 0)
2028 return err;
2029
2030 return 0;
2031}
2032
Dylan Reidb419b352014-02-28 15:41:20 -08002033/* DMA page allocation helpers. */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002034static int dma_alloc_pages(struct hdac_bus *bus,
Dylan Reidb419b352014-02-28 15:41:20 -08002035 int type,
2036 size_t size,
2037 struct snd_dma_buffer *buf)
2038{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002039 struct azx *chip = bus_to_azx(bus);
Dylan Reidb419b352014-02-28 15:41:20 -08002040 int err;
2041
2042 err = snd_dma_alloc_pages(type,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002043 bus->dev,
Dylan Reidb419b352014-02-28 15:41:20 -08002044 size, buf);
2045 if (err < 0)
2046 return err;
2047 mark_pages_wc(chip, buf, true);
2048 return 0;
2049}
2050
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002051static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reidb419b352014-02-28 15:41:20 -08002052{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002053 struct azx *chip = bus_to_azx(bus);
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002054
Dylan Reidb419b352014-02-28 15:41:20 -08002055 mark_pages_wc(chip, buf, false);
2056 snd_dma_free_pages(buf);
2057}
2058
2059static int substream_alloc_pages(struct azx *chip,
2060 struct snd_pcm_substream *substream,
2061 size_t size)
2062{
2063 struct azx_dev *azx_dev = get_azx_dev(substream);
2064 int ret;
2065
2066 mark_runtime_wc(chip, azx_dev, substream, false);
Dylan Reidb419b352014-02-28 15:41:20 -08002067 ret = snd_pcm_lib_malloc_pages(substream, size);
2068 if (ret < 0)
2069 return ret;
2070 mark_runtime_wc(chip, azx_dev, substream, true);
2071 return 0;
2072}
2073
2074static int substream_free_pages(struct azx *chip,
2075 struct snd_pcm_substream *substream)
2076{
2077 struct azx_dev *azx_dev = get_azx_dev(substream);
2078 mark_runtime_wc(chip, azx_dev, substream, false);
2079 return snd_pcm_lib_free_pages(substream);
2080}
2081
Dylan Reid8769b272014-02-28 15:41:21 -08002082static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2083 struct vm_area_struct *area)
2084{
2085#ifdef CONFIG_X86
2086 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2087 struct azx *chip = apcm->chip;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +01002088 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
Dylan Reid8769b272014-02-28 15:41:21 -08002089 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2090#endif
2091}
2092
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002093static const struct hdac_io_ops pci_hda_io_ops = {
Dylan Reid778bde62014-03-02 20:44:00 -08002094 .reg_writel = pci_azx_writel,
2095 .reg_readl = pci_azx_readl,
2096 .reg_writew = pci_azx_writew,
2097 .reg_readw = pci_azx_readw,
2098 .reg_writeb = pci_azx_writeb,
2099 .reg_readb = pci_azx_readb,
Dylan Reidb419b352014-02-28 15:41:20 -08002100 .dma_alloc_pages = dma_alloc_pages,
2101 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002102};
2103
2104static const struct hda_controller_ops pci_hda_ops = {
2105 .disable_msi_reset_irq = disable_msi_reset_irq,
Dylan Reidb419b352014-02-28 15:41:20 -08002106 .substream_alloc_pages = substream_alloc_pages,
2107 .substream_free_pages = substream_free_pages,
Dylan Reid8769b272014-02-28 15:41:21 -08002108 .pcm_mmap_prepare = pcm_mmap_prepare,
Dylan Reid7ca954a2014-02-28 15:41:28 -08002109 .position_check = azx_position_check,
Mengdong Lin17eccb22015-04-29 17:43:29 +08002110 .link_power = azx_intel_link_power,
Dylan Reid40830812014-02-28 15:41:13 -08002111};
2112
Bill Pembertone23e7a12012-12-06 12:35:10 -05002113static int azx_probe(struct pci_dev *pci,
2114 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002116 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002117 struct snd_card *card;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002118 struct hda_intel *hda;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002119 struct azx *chip;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002120 bool schedule_probe;
Pavel Machek927fc862006-08-31 17:03:43 +02002121 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002123 if (dev >= SNDRV_CARDS)
2124 return -ENODEV;
2125 if (!enable[dev]) {
2126 dev++;
2127 return -ENOENT;
2128 }
2129
Takashi Iwai60c57722014-01-29 14:20:19 +01002130 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2131 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002132 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002133 dev_err(&pci->dev, "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002134 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 }
2136
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002137 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002138 if (err < 0)
2139 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002140 card->private_data = chip;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002141 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002142
2143 pci_set_drvdata(pci, card);
2144
2145 err = register_vga_switcheroo(chip);
2146 if (err < 0) {
Lukas Wunner2b760d82015-09-04 20:49:36 +02002147 dev_err(card->dev, "Error registering vga_switcheroo client\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002148 goto out_free;
2149 }
2150
2151 if (check_hdmi_disabled(pci)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002152 dev_info(card->dev, "VGA controller is disabled\n");
2153 dev_info(card->dev, "Delaying initialization\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002154 chip->disabled = true;
2155 }
2156
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002157 schedule_probe = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158
Takashi Iwai4918cda2012-08-09 12:33:28 +02002159#ifdef CONFIG_SND_HDA_PATCH_LOADER
2160 if (patch[dev] && *patch[dev]) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002161 dev_info(card->dev, "Applying patch firmware '%s'\n",
2162 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02002163 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2164 &pci->dev, GFP_KERNEL, card,
2165 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002166 if (err < 0)
2167 goto out_free;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002168 schedule_probe = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02002169 }
2170#endif /* CONFIG_SND_HDA_PATCH_LOADER */
2171
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002172#ifndef CONFIG_SND_HDA_I915
Takashi Iwai6ee8eeb2015-12-09 07:13:48 +01002173 if (CONTROLLER_IN_GPU(pci))
2174 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
Wang Xingchao99a20082013-05-30 22:07:10 +08002175#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08002176
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002177 if (schedule_probe)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002178 schedule_work(&hda->probe_work);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002179
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002180 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01002181 if (chip->disabled)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002182 complete_all(&hda->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002183 return 0;
2184
2185out_free:
2186 snd_card_free(card);
2187 return err;
2188}
2189
Dylan Reide62a42a2014-02-28 15:41:19 -08002190/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2191static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2192 [AZX_DRIVER_NVIDIA] = 8,
2193 [AZX_DRIVER_TERA] = 1,
2194};
2195
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002196static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002197{
Takashi Iwai9a34af42014-06-26 17:19:20 +02002198 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002199 struct hdac_bus *bus = azx_bus(chip);
Wang Xingchaoc67e2222013-05-30 22:07:08 +08002200 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002201 int dev = chip->dev_index;
2202 int err;
2203
Takashi Iwaia41d1222015-04-14 22:13:18 +02002204 hda->probe_continued = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002205
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002206 /* bind with i915 if needed */
2207 if (chip->driver_type == AZX_DRIVER_PCH ||
2208 (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)) {
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002209 err = snd_hdac_i915_init(bus);
Takashi Iwai535115b2015-06-12 07:53:58 +02002210 if (err < 0) {
2211 /* if the controller is bound only with HDMI/DP
2212 * (for HSW and BDW), we need to abort the probe;
2213 * for other chips, still continue probing as other
2214 * codecs can be on the same link.
2215 */
Takashi Iwaibed2e982016-01-20 15:00:26 +01002216 if (CONTROLLER_IN_GPU(pci)) {
2217 dev_err(chip->card->dev,
2218 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
Takashi Iwai535115b2015-06-12 07:53:58 +02002219 goto out_free;
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002220 } else {
2221 /* don't bother any longer */
2222 chip->driver_caps &= ~AZX_DCAPS_I915_POWERWELL;
2223 }
Takashi Iwai535115b2015-06-12 07:53:58 +02002224 }
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002225 }
2226
2227 /* Request display power well for the HDA controller or codec. For
2228 * Haswell/Broadwell, both the display HDA controller and codec need
2229 * this power. For other platforms, like Baytrail/Braswell, only the
2230 * display codec needs the power and it can be released after probe.
2231 */
2232 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2233 /* HSW/BDW controllers need this power */
2234 if (CONTROLLER_IN_GPU(pci))
2235 hda->need_i915_power = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002236
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002237 err = snd_hdac_display_power(bus, true);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002238 if (err < 0) {
2239 dev_err(chip->card->dev,
2240 "Cannot turn on display power on i915\n");
Mengdong Lin795614d2015-04-29 17:43:36 +08002241 goto i915_power_fail;
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002242 }
Wang Xingchao99a20082013-05-30 22:07:10 +08002243 }
2244
Takashi Iwai5c906802013-05-30 22:07:09 +08002245 err = azx_first_init(chip);
2246 if (err < 0)
2247 goto out_free;
2248
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002249#ifdef CONFIG_SND_HDA_INPUT_BEEP
2250 chip->beep_mode = beep_mode[dev];
2251#endif
2252
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +01002254 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2255 if (err < 0)
2256 goto out_free;
2257
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002258#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02002259 if (chip->fw) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02002260 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
Takashi Iwai4918cda2012-08-09 12:33:28 +02002261 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002262 if (err < 0)
2263 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002264#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02002265 release_firmware(chip->fw); /* no longer needed */
2266 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002267#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002268 }
2269#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002270 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002271 err = azx_codec_configure(chip);
2272 if (err < 0)
2273 goto out_free;
2274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002276 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002277 if (err < 0)
2278 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Takashi Iwaicb53c622007-08-10 17:21:45 +02002280 chip->running = 1;
Takashi Iwai65fcd412012-08-14 17:13:32 +02002281 azx_add_card_list(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02002282 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai364aa712015-02-19 16:51:17 +01002283 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
Ville Syrjälä30ff5952016-02-26 19:39:57 +02002284 pm_runtime_put_autosuspend(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002286out_free:
Mengdong Lin795614d2015-04-29 17:43:36 +08002287 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
2288 && !hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002289 snd_hdac_display_power(bus, false);
Mengdong Lin795614d2015-04-29 17:43:36 +08002290
2291i915_power_fail:
Takashi Iwai88d071f2013-12-02 11:12:28 +01002292 if (err < 0)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002293 hda->init_failed = 1;
2294 complete_all(&hda->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002295 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296}
2297
Bill Pembertone23e7a12012-12-06 12:35:10 -05002298static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299{
Takashi Iwai91219472012-04-26 12:13:25 +02002300 struct snd_card *card = pci_get_drvdata(pci);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002301 struct azx *chip;
2302 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002303
Takashi Iwai991f86d2016-01-20 17:19:02 +01002304 if (card) {
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002305 /* cancel the pending probing work */
Takashi Iwai991f86d2016-01-20 17:19:02 +01002306 chip = card->private_data;
2307 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002308 /* FIXME: below is an ugly workaround.
2309 * Both device_release_driver() and driver_probe_device()
2310 * take *both* the device's and its parent's lock before
2311 * calling the remove() and probe() callbacks. The codec
2312 * probe takes the locks of both the codec itself and its
2313 * parent, i.e. the PCI controller dev. Meanwhile, when
2314 * the PCI controller is unbound, it takes its lock, too
2315 * ==> ouch, a deadlock!
2316 * As a workaround, we unlock temporarily here the controller
2317 * device during cancel_work_sync() call.
2318 */
2319 device_unlock(&pci->dev);
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002320 cancel_work_sync(&hda->probe_work);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002321 device_lock(&pci->dev);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002322
Takashi Iwai91219472012-04-26 12:13:25 +02002323 snd_card_free(card);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002324 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325}
2326
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002327static void azx_shutdown(struct pci_dev *pci)
2328{
2329 struct snd_card *card = pci_get_drvdata(pci);
2330 struct azx *chip;
2331
2332 if (!card)
2333 return;
2334 chip = card->private_data;
2335 if (chip && chip->running)
2336 azx_stop_chip(chip);
2337}
2338
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339/* PCI IDs */
Benoit Taine6f51f6c2014-05-22 17:08:54 +02002340static const struct pci_device_id azx_ids[] = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002341 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002342 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002343 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07002344 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002345 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002346 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002347 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002348 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaide5d0ad2015-02-25 07:53:31 +01002349 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08002350 /* Lynx Point */
2351 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002352 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai77f078002014-05-23 09:02:44 +02002353 /* 9 Series */
2354 { PCI_DEVICE(0x8086, 0x8ca0),
2355 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08002356 /* Wellsburg */
2357 { PCI_DEVICE(0x8086, 0x8d20),
2358 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2359 { PCI_DEVICE(0x8086, 0x8d21),
2360 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002361 /* Lewisburg */
2362 { PCI_DEVICE(0x8086, 0xa1f0),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002363 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002364 { PCI_DEVICE(0x8086, 0xa270),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002365 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
James Ralston144dad92012-08-09 09:38:59 -07002366 /* Lynx Point-LP */
2367 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002368 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002369 /* Lynx Point-LP */
2370 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002371 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08002372 /* Wildcat Point-LP */
2373 { PCI_DEVICE(0x8086, 0x9ca0),
2374 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralstonc8b00fd2014-10-13 15:22:03 -07002375 /* Sunrise Point */
2376 { PCI_DEVICE(0x8086, 0xa170),
Libin Yangdb48abf2015-03-26 13:28:39 +08002377 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Devin Rylesb4565912014-11-07 18:02:47 -05002378 /* Sunrise Point-LP */
2379 { PCI_DEVICE(0x8086, 0x9d70),
Libin Yangd6795822014-12-19 08:44:31 +08002380 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302381 /* Kabylake */
2382 { PCI_DEVICE(0x8086, 0xa171),
2383 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2384 /* Kabylake-LP */
2385 { PCI_DEVICE(0x8086, 0x9d71),
2386 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul68581072016-06-29 10:27:52 +05302387 /* Kabylake-H */
2388 { PCI_DEVICE(0x8086, 0xa2f0),
2389 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Megha Deye79b0002017-06-14 09:51:56 +05302390 /* Coffelake */
2391 { PCI_DEVICE(0x8086, 0xa348),
2392 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE},
Lu, Hanc87693d2015-11-19 23:25:12 +08002393 /* Broxton-P(Apollolake) */
2394 { PCI_DEVICE(0x8086, 0x5a98),
2395 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Lu, Han9859a972016-04-20 10:08:43 +08002396 /* Broxton-T */
2397 { PCI_DEVICE(0x8086, 0x1a98),
2398 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Vinod Koul44b46d72017-02-25 04:12:40 +05302399 /* Gemini-Lake */
2400 { PCI_DEVICE(0x8086, 0x3198),
2401 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002402 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08002403 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002404 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002405 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002406 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08002407 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002408 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Mengdong Lin862d7612014-01-08 15:55:14 -05002409 /* Broadwell */
2410 { PCI_DEVICE(0x8086, 0x160c),
Libin Yang54a04052014-06-09 15:28:59 +08002411 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05002412 /* 5 Series/3400 */
2413 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01002414 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002415 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02002416 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwai66032492015-12-01 16:49:35 +01002417 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002418 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00002419 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwai66032492015-12-01 16:49:35 +01002420 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08002421 /* BayTrail */
2422 { PCI_DEVICE(0x8086, 0x0f04),
Mengdong Lin40cc2392015-04-21 13:12:23 +08002423 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
Libin Yangf31b2ff2014-08-04 09:22:44 +08002424 /* Braswell */
2425 { PCI_DEVICE(0x8086, 0x2284),
Libin Yang2d846c72015-04-07 20:32:20 +08002426 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002427 /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002428 { PCI_DEVICE(0x8086, 0x2668),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002429 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2430 /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002431 { PCI_DEVICE(0x8086, 0x27d8),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002432 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2433 /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002434 { PCI_DEVICE(0x8086, 0x269a),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002435 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2436 /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002437 { PCI_DEVICE(0x8086, 0x284b),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002438 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2439 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002440 { PCI_DEVICE(0x8086, 0x293e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002441 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2442 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002443 { PCI_DEVICE(0x8086, 0x293f),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002444 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2445 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002446 { PCI_DEVICE(0x8086, 0x3a3e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002447 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2448 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002449 { PCI_DEVICE(0x8086, 0x3a6e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002450 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002451 /* Generic Intel */
2452 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2453 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2454 .class_mask = 0xffffff,
Takashi Iwai103884a2014-12-03 09:56:20 +01002455 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02002456 /* ATI SB 450/600/700/800/900 */
2457 { PCI_DEVICE(0x1002, 0x437b),
2458 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2459 { PCI_DEVICE(0x1002, 0x4383),
2460 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2461 /* AMD Hudson */
2462 { PCI_DEVICE(0x1022, 0x780d),
2463 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01002464 /* ATI HDMI */
Maruthi Srinivas Bayyavarapufd483312016-08-03 16:46:39 +05302465 { PCI_DEVICE(0x1002, 0x0002),
2466 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Alex Deucher650474f2015-06-24 14:37:18 -04002467 { PCI_DEVICE(0x1002, 0x1308),
2468 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302469 { PCI_DEVICE(0x1002, 0x157a),
2470 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Awais Belald716fb02016-07-12 15:21:28 +05002471 { PCI_DEVICE(0x1002, 0x15b3),
2472 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002473 { PCI_DEVICE(0x1002, 0x793b),
2474 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2475 { PCI_DEVICE(0x1002, 0x7919),
2476 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2477 { PCI_DEVICE(0x1002, 0x960f),
2478 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2479 { PCI_DEVICE(0x1002, 0x970f),
2480 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Alex Deucher650474f2015-06-24 14:37:18 -04002481 { PCI_DEVICE(0x1002, 0x9840),
2482 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002483 { PCI_DEVICE(0x1002, 0xaa00),
2484 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2485 { PCI_DEVICE(0x1002, 0xaa08),
2486 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2487 { PCI_DEVICE(0x1002, 0xaa10),
2488 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2489 { PCI_DEVICE(0x1002, 0xaa18),
2490 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2491 { PCI_DEVICE(0x1002, 0xaa20),
2492 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2493 { PCI_DEVICE(0x1002, 0xaa28),
2494 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2495 { PCI_DEVICE(0x1002, 0xaa30),
2496 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2497 { PCI_DEVICE(0x1002, 0xaa38),
2498 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2499 { PCI_DEVICE(0x1002, 0xaa40),
2500 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2501 { PCI_DEVICE(0x1002, 0xaa48),
2502 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01002503 { PCI_DEVICE(0x1002, 0xaa50),
2504 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2505 { PCI_DEVICE(0x1002, 0xaa58),
2506 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2507 { PCI_DEVICE(0x1002, 0xaa60),
2508 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2509 { PCI_DEVICE(0x1002, 0xaa68),
2510 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2511 { PCI_DEVICE(0x1002, 0xaa80),
2512 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2513 { PCI_DEVICE(0x1002, 0xaa88),
2514 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2515 { PCI_DEVICE(0x1002, 0xaa90),
2516 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2517 { PCI_DEVICE(0x1002, 0xaa98),
2518 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08002519 { PCI_DEVICE(0x1002, 0x9902),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002520 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002521 { PCI_DEVICE(0x1002, 0xaaa0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002522 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002523 { PCI_DEVICE(0x1002, 0xaaa8),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002524 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002525 { PCI_DEVICE(0x1002, 0xaab0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002526 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302527 { PCI_DEVICE(0x1002, 0xaac0),
2528 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai0fa372b2015-05-27 16:17:19 +02002529 { PCI_DEVICE(0x1002, 0xaac8),
2530 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302531 { PCI_DEVICE(0x1002, 0xaad8),
2532 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2533 { PCI_DEVICE(0x1002, 0xaae8),
2534 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu8eb22212016-03-31 18:10:03 +05302535 { PCI_DEVICE(0x1002, 0xaae0),
2536 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2537 { PCI_DEVICE(0x1002, 0xaaf0),
2538 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai87218e92008-02-21 08:13:11 +01002539 /* VIA VT8251/VT8237A */
Takashi Iwai26f05712015-12-17 08:29:53 +01002540 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08002541 /* VIA GFX VT7122/VX900 */
2542 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2543 /* VIA GFX VT6122/VX11 */
2544 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01002545 /* SIS966 */
2546 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2547 /* ULI M5461 */
2548 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2549 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002550 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2551 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2552 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002553 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002554 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02002555 { PCI_DEVICE(0x6549, 0x1200),
2556 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07002557 { PCI_DEVICE(0x6549, 0x2200),
2558 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002559 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02002560 /* CTHDA chips */
2561 { PCI_DEVICE(0x1102, 0x0010),
2562 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2563 { PCI_DEVICE(0x1102, 0x0012),
2564 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai8eeaa2f2014-02-10 09:48:47 +01002565#if !IS_ENABLED(CONFIG_SND_CTXFI)
Takashi Iwai313f6e22009-05-18 12:40:52 +02002566 /* the following entry conflicts with snd-ctxfi driver,
2567 * as ctxfi driver mutates from HD-audio to native mode with
2568 * a special command sequence.
2569 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002570 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2571 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2572 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002573 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002574 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002575#else
2576 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02002577 { PCI_DEVICE(0x1102, 0x0009),
2578 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002579 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002580#endif
Takashi Iwaic563f472014-08-06 14:27:42 +02002581 /* CM8888 */
2582 { PCI_DEVICE(0x13f6, 0x5011),
2583 .driver_data = AZX_DRIVER_CMEDIA |
Takashi Iwai37e661e2014-11-25 11:28:07 +01002584 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002585 /* Vortex86MX */
2586 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01002587 /* VMware HDAudio */
2588 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002589 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002590 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2591 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2592 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002593 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08002594 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2595 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2596 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002597 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598 { 0, }
2599};
2600MODULE_DEVICE_TABLE(pci, azx_ids);
2601
2602/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002603static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002604 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605 .id_table = azx_ids,
2606 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002607 .remove = azx_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002608 .shutdown = azx_shutdown,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002609 .driver = {
2610 .pm = AZX_PM_OPS,
2611 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612};
2613
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002614module_pci_driver(azx_driver);