blob: 58e2eeddc39181e1f9e6f3ceb47a748119676ebc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
James Hogan61d73042014-03-04 10:23:57 +000010#include <linux/cpu_pm.h>
Ralf Baechlea754f702007-11-03 01:01:37 +000011#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010015#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020016#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010020#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/bitops.h>
22
23#include <asm/bcache.h>
24#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000025#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/cacheops.h>
27#include <asm/cpu.h>
28#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020029#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/io.h>
31#include <asm/page.h>
32#include <asm/pgtable.h>
33#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010034#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/mmu_context.h>
36#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000037#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070038#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050039#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010040
41/*
42 * Special Variant of smp_call_function for use by cache functions:
43 *
44 * o No return value
45 * o collapses to normal function call on UP kernels
46 * o collapses to normal function call on systems with a single shared
47 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010048 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010049 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010050static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010051{
52 preempt_disable();
53
Ralf Baechleb6336482014-05-23 16:29:44 +020054#ifndef CONFIG_MIPS_MT_SMP
Ralf Baechle48a26e62010-10-29 19:08:25 +010055 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010056#endif
57 func(info);
58 preempt_enable();
59}
60
Paul Burton0ee958e2014-01-15 10:31:53 +000061#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
Ralf Baechle39b8d522008-04-28 17:14:26 +010062#define cpu_has_safe_index_cacheops 0
63#else
64#define cpu_has_safe_index_cacheops 1
65#endif
66
Ralf Baechleec74e362005-07-13 11:48:45 +000067/*
68 * Must die.
69 */
70static unsigned long icache_size __read_mostly;
71static unsigned long dcache_size __read_mostly;
72static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74/*
75 * Dummy cache handling routines for machines without boardcaches
76 */
Chris Dearman73f40352006-06-20 18:06:52 +010077static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010080 .bc_enable = (void *)cache_noop,
81 .bc_disable = (void *)cache_noop,
82 .bc_wback_inv = (void *)cache_noop,
83 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070084};
85
86struct bcache_ops *bcops = &no_sc_ops;
87
Thiemo Seufer330cfe02005-09-01 18:33:58 +000088#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
89#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91#define R4600_HIT_CACHEOP_WAR_IMPL \
92do { \
93 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
94 *(volatile unsigned long *)CKSEG1; \
95 if (R4600_V1_HIT_CACHEOP_WAR) \
96 __asm__ __volatile__("nop;nop;nop;nop"); \
97} while (0)
98
99static void (*r4k_blast_dcache_page)(unsigned long addr);
100
101static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
102{
103 R4600_HIT_CACHEOP_WAR_IMPL;
104 blast_dcache32_page(addr);
105}
106
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700107static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
108{
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700109 blast_dcache64_page(addr);
110}
111
David Daney18a8cd62014-05-28 23:52:09 +0200112static inline void r4k_blast_dcache_page_dc128(unsigned long addr)
113{
114 blast_dcache128_page(addr);
115}
116
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000117static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118{
119 unsigned long dc_lsize = cpu_dcache_line_size();
120
David Daney18a8cd62014-05-28 23:52:09 +0200121 switch (dc_lsize) {
122 case 0:
Chris Dearman73f40352006-06-20 18:06:52 +0100123 r4k_blast_dcache_page = (void *)cache_noop;
David Daney18a8cd62014-05-28 23:52:09 +0200124 break;
125 case 16:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 r4k_blast_dcache_page = blast_dcache16_page;
David Daney18a8cd62014-05-28 23:52:09 +0200127 break;
128 case 32:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
David Daney18a8cd62014-05-28 23:52:09 +0200130 break;
131 case 64:
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700132 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
David Daney18a8cd62014-05-28 23:52:09 +0200133 break;
134 case 128:
135 r4k_blast_dcache_page = r4k_blast_dcache_page_dc128;
136 break;
137 default:
138 break;
139 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000142#ifndef CONFIG_EVA
143#define r4k_blast_dcache_user_page r4k_blast_dcache_page
144#else
145
146static void (*r4k_blast_dcache_user_page)(unsigned long addr);
147
148static void r4k_blast_dcache_user_page_setup(void)
149{
150 unsigned long dc_lsize = cpu_dcache_line_size();
151
152 if (dc_lsize == 0)
153 r4k_blast_dcache_user_page = (void *)cache_noop;
154 else if (dc_lsize == 16)
155 r4k_blast_dcache_user_page = blast_dcache16_user_page;
156 else if (dc_lsize == 32)
157 r4k_blast_dcache_user_page = blast_dcache32_user_page;
158 else if (dc_lsize == 64)
159 r4k_blast_dcache_user_page = blast_dcache64_user_page;
160}
161
162#endif
163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
165
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000166static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
168 unsigned long dc_lsize = cpu_dcache_line_size();
169
Chris Dearman73f40352006-06-20 18:06:52 +0100170 if (dc_lsize == 0)
171 r4k_blast_dcache_page_indexed = (void *)cache_noop;
172 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
174 else if (dc_lsize == 32)
175 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700176 else if (dc_lsize == 64)
177 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
David Daney18a8cd62014-05-28 23:52:09 +0200178 else if (dc_lsize == 128)
179 r4k_blast_dcache_page_indexed = blast_dcache128_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
Sanjay Lalf2e36562012-11-21 18:34:10 -0800182void (* r4k_blast_dcache)(void);
183EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000185static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
187 unsigned long dc_lsize = cpu_dcache_line_size();
188
Chris Dearman73f40352006-06-20 18:06:52 +0100189 if (dc_lsize == 0)
190 r4k_blast_dcache = (void *)cache_noop;
191 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 r4k_blast_dcache = blast_dcache16;
193 else if (dc_lsize == 32)
194 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700195 else if (dc_lsize == 64)
196 r4k_blast_dcache = blast_dcache64;
David Daney18a8cd62014-05-28 23:52:09 +0200197 else if (dc_lsize == 128)
198 r4k_blast_dcache = blast_dcache128;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199}
200
201/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
202#define JUMP_TO_ALIGN(order) \
203 __asm__ __volatile__( \
204 "b\t1f\n\t" \
205 ".align\t" #order "\n\t" \
206 "1:\n\t" \
207 )
208#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100209#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211static inline void blast_r4600_v1_icache32(void)
212{
213 unsigned long flags;
214
215 local_irq_save(flags);
216 blast_icache32();
217 local_irq_restore(flags);
218}
219
220static inline void tx49_blast_icache32(void)
221{
222 unsigned long start = INDEX_BASE;
223 unsigned long end = start + current_cpu_data.icache.waysize;
224 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
225 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100226 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 unsigned long ws, addr;
228
229 CACHE32_UNROLL32_ALIGN2;
230 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700231 for (ws = 0; ws < ws_end; ws += ws_inc)
232 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100233 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 CACHE32_UNROLL32_ALIGN;
235 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700236 for (ws = 0; ws < ws_end; ws += ws_inc)
237 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100238 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
241static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
242{
243 unsigned long flags;
244
245 local_irq_save(flags);
246 blast_icache32_page_indexed(page);
247 local_irq_restore(flags);
248}
249
250static inline void tx49_blast_icache32_page_indexed(unsigned long page)
251{
Atsushi Nemoto67a3f6de2006-04-04 17:34:14 +0900252 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
253 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 unsigned long end = start + PAGE_SIZE;
255 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
256 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100257 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 unsigned long ws, addr;
259
260 CACHE32_UNROLL32_ALIGN2;
261 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700262 for (ws = 0; ws < ws_end; ws += ws_inc)
263 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100264 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 CACHE32_UNROLL32_ALIGN;
266 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700267 for (ws = 0; ws < ws_end; ws += ws_inc)
268 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100269 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270}
271
272static void (* r4k_blast_icache_page)(unsigned long addr);
273
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000274static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
276 unsigned long ic_lsize = cpu_icache_line_size();
277
Chris Dearman73f40352006-06-20 18:06:52 +0100278 if (ic_lsize == 0)
279 r4k_blast_icache_page = (void *)cache_noop;
280 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 r4k_blast_icache_page = blast_icache16_page;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800282 else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
283 r4k_blast_icache_page = loongson2_blast_icache32_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 else if (ic_lsize == 32)
285 r4k_blast_icache_page = blast_icache32_page;
286 else if (ic_lsize == 64)
287 r4k_blast_icache_page = blast_icache64_page;
David Daney18a8cd62014-05-28 23:52:09 +0200288 else if (ic_lsize == 128)
289 r4k_blast_icache_page = blast_icache128_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290}
291
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000292#ifndef CONFIG_EVA
293#define r4k_blast_icache_user_page r4k_blast_icache_page
294#else
295
296static void (*r4k_blast_icache_user_page)(unsigned long addr);
297
298static void __cpuinit r4k_blast_icache_user_page_setup(void)
299{
300 unsigned long ic_lsize = cpu_icache_line_size();
301
302 if (ic_lsize == 0)
303 r4k_blast_icache_user_page = (void *)cache_noop;
304 else if (ic_lsize == 16)
305 r4k_blast_icache_user_page = blast_icache16_user_page;
306 else if (ic_lsize == 32)
307 r4k_blast_icache_user_page = blast_icache32_user_page;
308 else if (ic_lsize == 64)
309 r4k_blast_icache_user_page = blast_icache64_user_page;
310}
311
312#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
315
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000316static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
318 unsigned long ic_lsize = cpu_icache_line_size();
319
Chris Dearman73f40352006-06-20 18:06:52 +0100320 if (ic_lsize == 0)
321 r4k_blast_icache_page_indexed = (void *)cache_noop;
322 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
324 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000325 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 r4k_blast_icache_page_indexed =
327 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000328 else if (TX49XX_ICACHE_INDEX_INV_WAR)
329 r4k_blast_icache_page_indexed =
330 tx49_blast_icache32_page_indexed;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800331 else if (current_cpu_type() == CPU_LOONGSON2)
332 r4k_blast_icache_page_indexed =
333 loongson2_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 else
335 r4k_blast_icache_page_indexed =
336 blast_icache32_page_indexed;
337 } else if (ic_lsize == 64)
338 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
339}
340
Sanjay Lalf2e36562012-11-21 18:34:10 -0800341void (* r4k_blast_icache)(void);
342EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000344static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 unsigned long ic_lsize = cpu_icache_line_size();
347
Chris Dearman73f40352006-06-20 18:06:52 +0100348 if (ic_lsize == 0)
349 r4k_blast_icache = (void *)cache_noop;
350 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 r4k_blast_icache = blast_icache16;
352 else if (ic_lsize == 32) {
353 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
354 r4k_blast_icache = blast_r4600_v1_icache32;
355 else if (TX49XX_ICACHE_INDEX_INV_WAR)
356 r4k_blast_icache = tx49_blast_icache32;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800357 else if (current_cpu_type() == CPU_LOONGSON2)
358 r4k_blast_icache = loongson2_blast_icache32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 else
360 r4k_blast_icache = blast_icache32;
361 } else if (ic_lsize == 64)
362 r4k_blast_icache = blast_icache64;
David Daney18a8cd62014-05-28 23:52:09 +0200363 else if (ic_lsize == 128)
364 r4k_blast_icache = blast_icache128;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
367static void (* r4k_blast_scache_page)(unsigned long addr);
368
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000369static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370{
371 unsigned long sc_lsize = cpu_scache_line_size();
372
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000373 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100374 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000375 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 r4k_blast_scache_page = blast_scache16_page;
377 else if (sc_lsize == 32)
378 r4k_blast_scache_page = blast_scache32_page;
379 else if (sc_lsize == 64)
380 r4k_blast_scache_page = blast_scache64_page;
381 else if (sc_lsize == 128)
382 r4k_blast_scache_page = blast_scache128_page;
383}
384
385static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
386
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000387static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388{
389 unsigned long sc_lsize = cpu_scache_line_size();
390
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000391 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100392 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000393 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
395 else if (sc_lsize == 32)
396 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
397 else if (sc_lsize == 64)
398 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
399 else if (sc_lsize == 128)
400 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
401}
402
403static void (* r4k_blast_scache)(void);
404
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000405static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
407 unsigned long sc_lsize = cpu_scache_line_size();
408
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000409 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100410 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000411 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 r4k_blast_scache = blast_scache16;
413 else if (sc_lsize == 32)
414 r4k_blast_scache = blast_scache32;
415 else if (sc_lsize == 64)
416 r4k_blast_scache = blast_scache64;
417 else if (sc_lsize == 128)
418 r4k_blast_scache = blast_scache128;
419}
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421static inline void local_r4k___flush_cache_all(void * args)
422{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100423 switch (current_cpu_type()) {
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200424 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800425 case CPU_LOONGSON3:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 case CPU_R4000SC:
427 case CPU_R4000MC:
428 case CPU_R4400SC:
429 case CPU_R4400MC:
430 case CPU_R10000:
431 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400432 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500433 case CPU_R16000:
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200434 /*
435 * These caches are inclusive caches, that is, if something
436 * is not cached in the S-cache, we know it also won't be
437 * in one of the primary caches.
438 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 r4k_blast_scache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200440 break;
441
442 default:
443 r4k_blast_dcache();
444 r4k_blast_icache();
445 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 }
447}
448
449static void r4k___flush_cache_all(void)
450{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100451 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452}
453
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100454static inline int has_valid_asid(const struct mm_struct *mm)
455{
Ralf Baechleb6336482014-05-23 16:29:44 +0200456#ifdef CONFIG_MIPS_MT_SMP
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100457 int i;
458
459 for_each_online_cpu(i)
460 if (cpu_context(i, mm))
461 return 1;
462
463 return 0;
464#else
465 return cpu_context(smp_processor_id(), mm);
466#endif
467}
468
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100469static void r4k__flush_cache_vmap(void)
470{
471 r4k_blast_dcache();
472}
473
474static void r4k__flush_cache_vunmap(void)
475{
476 r4k_blast_dcache();
477}
478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479static inline void local_r4k_flush_cache_range(void * args)
480{
481 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000482 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100484 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 return;
486
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900487 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000488 if (exec)
489 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490}
491
492static void r4k_flush_cache_range(struct vm_area_struct *vma,
493 unsigned long start, unsigned long end)
494{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000495 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900496
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000497 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100498 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499}
500
501static inline void local_r4k_flush_cache_mm(void * args)
502{
503 struct mm_struct *mm = args;
504
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100505 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 return;
507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 /*
509 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
Joshua Kinard30577392015-01-21 07:59:45 -0500510 * only flush the primary caches but R1x000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000511 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
512 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100514 if (current_cpu_type() == CPU_R4000SC ||
515 current_cpu_type() == CPU_R4000MC ||
516 current_cpu_type() == CPU_R4400SC ||
517 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000519 return;
520 }
521
522 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523}
524
525static void r4k_flush_cache_mm(struct mm_struct *mm)
526{
527 if (!cpu_has_dc_aliases)
528 return;
529
Ralf Baechle48a26e62010-10-29 19:08:25 +0100530 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531}
532
533struct flush_cache_page_args {
534 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100535 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900536 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537};
538
539static inline void local_r4k_flush_cache_page(void *args)
540{
541 struct flush_cache_page_args *fcp_args = args;
542 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100543 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100544 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 int exec = vma->vm_flags & VM_EXEC;
546 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100547 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000549 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 pmd_t *pmdp;
551 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100552 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Ralf Baechle79acf832005-02-10 13:54:37 +0000554 /*
555 * If ownes no valid ASID yet, cannot possibly have gotten
556 * this page into the cache.
557 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100558 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000559 return;
560
Ralf Baechle6ec25802005-10-12 00:02:34 +0100561 addr &= PAGE_MASK;
562 pgdp = pgd_offset(mm, addr);
563 pudp = pud_offset(pgdp, addr);
564 pmdp = pmd_offset(pudp, addr);
565 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
567 /*
568 * If the page isn't marked valid, the page cannot possibly be
569 * in the cache.
570 */
Ralf Baechle526af352008-01-29 10:14:55 +0000571 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 return;
573
Ralf Baechledb813fe2007-09-27 18:26:43 +0100574 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
575 vaddr = NULL;
576 else {
577 /*
578 * Use kmap_coherent or kmap_atomic to do flushes for
579 * another ASID than the current one.
580 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100581 map_coherent = (cpu_has_dc_aliases &&
582 page_mapped(page) && !Page_dcache_dirty(page));
583 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100584 vaddr = kmap_coherent(page, addr);
585 else
Cong Wang9c020482011-11-25 23:14:15 +0800586 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100587 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 }
589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Markos Chandras80ca69f2014-01-16 13:11:08 +0000591 vaddr ? r4k_blast_dcache_page(addr) :
592 r4k_blast_dcache_user_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100593 if (exec && !cpu_icache_snoops_remote_store)
594 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 }
596 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100597 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 int cpu = smp_processor_id();
599
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000600 if (cpu_context(cpu, mm) != 0)
601 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 } else
Markos Chandras80ca69f2014-01-16 13:11:08 +0000603 vaddr ? r4k_blast_icache_page(addr) :
604 r4k_blast_icache_user_page(addr);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100605 }
606
607 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100608 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100609 kunmap_coherent();
610 else
Cong Wang9c020482011-11-25 23:14:15 +0800611 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
613}
614
Ralf Baechle6ec25802005-10-12 00:02:34 +0100615static void r4k_flush_cache_page(struct vm_area_struct *vma,
616 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617{
618 struct flush_cache_page_args args;
619
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100621 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900622 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
Ralf Baechle48a26e62010-10-29 19:08:25 +0100624 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625}
626
627static inline void local_r4k_flush_data_cache_page(void * addr)
628{
629 r4k_blast_dcache_page((unsigned long) addr);
630}
631
632static void r4k_flush_data_cache_page(unsigned long addr)
633{
Ralf Baechlea754f702007-11-03 01:01:37 +0000634 if (in_atomic())
635 local_r4k_flush_data_cache_page((void *)addr);
636 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100637 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638}
639
640struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900641 unsigned long start;
642 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643};
644
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200645static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100648 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 r4k_blast_dcache();
650 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000651 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900652 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 }
655
656 if (end - start > icache_size)
657 r4k_blast_icache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200658 else {
659 switch (boot_cpu_type()) {
660 case CPU_LOONGSON2:
Huacai Chenbad009f2014-01-14 17:56:37 -0800661 protected_loongson2_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200662 break;
663
664 default:
Huacai Chenbad009f2014-01-14 17:56:37 -0800665 protected_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200666 break;
667 }
668 }
Leonid Yegoshin4676f932014-01-21 09:48:48 +0000669#ifdef CONFIG_EVA
670 /*
671 * Due to all possible segment mappings, there might cache aliases
672 * caused by the bootloader being in non-EVA mode, and the CPU switching
673 * to EVA during early kernel init. It's best to flush the scache
674 * to avoid having secondary cores fetching stale data and lead to
675 * kernel crashes.
676 */
677 bc_wback_inv(start, (end - start));
678 __sync();
679#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680}
681
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200682static inline void local_r4k_flush_icache_range_ipi(void *args)
683{
684 struct flush_icache_range_args *fir_args = args;
685 unsigned long start = fir_args->start;
686 unsigned long end = fir_args->end;
687
688 local_r4k_flush_icache_range(start, end);
689}
690
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900691static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
693 struct flush_icache_range_args args;
694
695 args.start = start;
696 args.end = end;
697
Ralf Baechle48a26e62010-10-29 19:08:25 +0100698 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000699 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700}
701
Manuel Lauss80057112014-02-20 14:59:22 +0100702#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
704static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
705{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 /* Catch bad driver code */
707 BUG_ON(size == 0);
708
Ralf Baechleff522052013-09-17 12:44:31 +0200709 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100710 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900711 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900713 else
714 blast_scache_range(addr, addr + size);
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900715 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700716 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 return;
718 }
719
720 /*
721 * Either no secondary cache or the available caches don't have the
722 * subset property so we have to flush the primary caches
723 * explicitly
724 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100725 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 r4k_blast_dcache();
727 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900729 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 }
Ralf Baechleff522052013-09-17 12:44:31 +0200731 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
733 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700734 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735}
736
737static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
738{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 /* Catch bad driver code */
740 BUG_ON(size == 0);
741
Ralf Baechleff522052013-09-17 12:44:31 +0200742 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100743 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900744 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000746 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000747 /*
748 * There is no clearly documented alignment requirement
749 * for the cache instruction on MIPS processors and
750 * some processors, among them the RM5200 and RM7000
751 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100752 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000753 * aligning the address to cache line size.
754 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100755 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000756 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900757 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700758 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 return;
760 }
761
Ralf Baechle39b8d522008-04-28 17:14:26 +0100762 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 r4k_blast_dcache();
764 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100766 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 }
Ralf Baechleff522052013-09-17 12:44:31 +0200768 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700771 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772}
Manuel Lauss80057112014-02-20 14:59:22 +0100773#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775/*
776 * While we're protected against bad userland addresses we don't care
777 * very much about what happens in that case. Usually a segmentation
778 * fault will dump the process later on anyway ...
779 */
780static void local_r4k_flush_cache_sigtramp(void * arg)
781{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000782 unsigned long ic_lsize = cpu_icache_line_size();
783 unsigned long dc_lsize = cpu_dcache_line_size();
784 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 unsigned long addr = (unsigned long) arg;
786
787 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100788 if (dc_lsize)
789 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000790 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100792 if (ic_lsize)
793 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 if (MIPS4K_ICACHE_REFILL_WAR) {
795 __asm__ __volatile__ (
796 ".set push\n\t"
797 ".set noat\n\t"
Markos Chandras4ee48622014-12-02 15:30:19 +0000798 ".set "MIPS_ISA_LEVEL"\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700799#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 "la $at,1f\n\t"
801#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700802#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 "dla $at,1f\n\t"
804#endif
805 "cache %0,($at)\n\t"
806 "nop; nop; nop\n"
807 "1:\n\t"
808 ".set pop"
809 :
810 : "i" (Hit_Invalidate_I));
811 }
812 if (MIPS_CACHE_SYNC_WAR)
813 __asm__ __volatile__ ("sync");
814}
815
816static void r4k_flush_cache_sigtramp(unsigned long addr)
817{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100818 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819}
820
821static void r4k_flush_icache_all(void)
822{
823 if (cpu_has_vtag_icache)
824 r4k_blast_icache();
825}
826
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100827struct flush_kernel_vmap_range_args {
828 unsigned long vaddr;
829 int size;
830};
831
832static inline void local_r4k_flush_kernel_vmap_range(void *args)
833{
834 struct flush_kernel_vmap_range_args *vmra = args;
835 unsigned long vaddr = vmra->vaddr;
836 int size = vmra->size;
837
838 /*
839 * Aliases only affect the primary caches so don't bother with
840 * S-caches or T-caches.
841 */
842 if (cpu_has_safe_index_cacheops && size >= dcache_size)
843 r4k_blast_dcache();
844 else {
845 R4600_HIT_CACHEOP_WAR_IMPL;
846 blast_dcache_range(vaddr, vaddr + size);
847 }
848}
849
850static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
851{
852 struct flush_kernel_vmap_range_args args;
853
854 args.vaddr = (unsigned long) vaddr;
855 args.size = size;
856
857 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
858}
859
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860static inline void rm7k_erratum31(void)
861{
862 const unsigned long ic_lsize = 32;
863 unsigned long addr;
864
865 /* RM7000 erratum #31. The icache is screwed at startup. */
866 write_c0_taglo(0);
867 write_c0_taghi(0);
868
869 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
870 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000871 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 ".set noreorder\n\t"
873 ".set mips3\n\t"
874 "cache\t%1, 0(%0)\n\t"
875 "cache\t%1, 0x1000(%0)\n\t"
876 "cache\t%1, 0x2000(%0)\n\t"
877 "cache\t%1, 0x3000(%0)\n\t"
878 "cache\t%2, 0(%0)\n\t"
879 "cache\t%2, 0x1000(%0)\n\t"
880 "cache\t%2, 0x2000(%0)\n\t"
881 "cache\t%2, 0x3000(%0)\n\t"
882 "cache\t%1, 0(%0)\n\t"
883 "cache\t%1, 0x1000(%0)\n\t"
884 "cache\t%1, 0x2000(%0)\n\t"
885 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000886 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 :
888 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
889 }
890}
891
Steven J. Hill006a8512012-06-26 04:11:03 +0000892static inline void alias_74k_erratum(struct cpuinfo_mips *c)
893{
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100894 unsigned int imp = c->processor_id & PRID_IMP_MASK;
895 unsigned int rev = c->processor_id & PRID_REV_MASK;
896
Steven J. Hill006a8512012-06-26 04:11:03 +0000897 /*
898 * Early versions of the 74K do not update the cache tags on a
899 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
900 * aliases. In this case it is better to treat the cache as always
901 * having aliases.
902 */
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100903 switch (imp) {
904 case PRID_IMP_74K:
905 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
906 c->dcache.flags |= MIPS_CACHE_VTAG;
907 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
908 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
909 break;
910 case PRID_IMP_1074K:
911 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
912 c->dcache.flags |= MIPS_CACHE_VTAG;
913 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
914 }
915 break;
916 default:
917 BUG();
Steven J. Hill006a8512012-06-26 04:11:03 +0000918 }
919}
920
Kevin Cernekeed74b0172014-10-20 21:28:00 -0700921static void b5k_instruction_hazard(void)
922{
923 __sync();
924 __sync();
925 __asm__ __volatile__(
926 " nop; nop; nop; nop; nop; nop; nop; nop\n"
927 " nop; nop; nop; nop; nop; nop; nop; nop\n"
928 " nop; nop; nop; nop; nop; nop; nop; nop\n"
929 " nop; nop; nop; nop; nop; nop; nop; nop\n"
930 : : : "memory");
931}
932
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000933static char *way_string[] = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
935};
936
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000937static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938{
939 struct cpuinfo_mips *c = &current_cpu_data;
940 unsigned int config = read_c0_config();
941 unsigned int prid = read_c0_prid();
942 unsigned long config1;
943 unsigned int lsize;
944
Ralf Baechle69f24d12013-09-17 10:25:47 +0200945 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 case CPU_R4600: /* QED style two way caches? */
947 case CPU_R4700:
948 case CPU_R5000:
949 case CPU_NEVADA:
950 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
951 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
952 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900953 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
955 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
956 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
957 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900958 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
960 c->options |= MIPS_CPU_CACHE_CDEX_P;
961 break;
962
963 case CPU_R5432:
964 case CPU_R5500:
965 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
966 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
967 c->icache.ways = 2;
968 c->icache.waybit= 0;
969
970 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
971 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
972 c->dcache.ways = 2;
973 c->dcache.waybit = 0;
974
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900975 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 break;
977
978 case CPU_TX49XX:
979 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
980 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
981 c->icache.ways = 4;
982 c->icache.waybit= 0;
983
984 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
985 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
986 c->dcache.ways = 4;
987 c->dcache.waybit = 0;
988
989 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900990 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 break;
992
993 case CPU_R4000PC:
994 case CPU_R4000SC:
995 case CPU_R4000MC:
996 case CPU_R4400PC:
997 case CPU_R4400SC:
998 case CPU_R4400MC:
999 case CPU_R4300:
1000 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1001 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1002 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001003 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
1005 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1006 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1007 c->dcache.ways = 1;
1008 c->dcache.waybit = 0; /* does not matter */
1009
1010 c->options |= MIPS_CPU_CACHE_CDEX_P;
1011 break;
1012
1013 case CPU_R10000:
1014 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001015 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001016 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
1018 c->icache.linesz = 64;
1019 c->icache.ways = 2;
1020 c->icache.waybit = 0;
1021
1022 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
1023 c->dcache.linesz = 32;
1024 c->dcache.ways = 2;
1025 c->dcache.waybit = 0;
1026
1027 c->options |= MIPS_CPU_PREFETCH;
1028 break;
1029
1030 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +09001031 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 case CPU_VR4131:
1033 /* Workaround for cache instruction bug of VR4131 */
1034 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
1035 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +09001036 config |= 0x00400000U;
1037 if (c->processor_id == 0x0c80U)
1038 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +09001040 } else
1041 c->options |= MIPS_CPU_CACHE_CDEX_P;
1042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1044 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1045 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001046 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
1048 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1049 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1050 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001051 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 break;
1053
1054 case CPU_VR41XX:
1055 case CPU_VR4111:
1056 case CPU_VR4121:
1057 case CPU_VR4122:
1058 case CPU_VR4181:
1059 case CPU_VR4181A:
1060 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1061 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1062 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001063 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1066 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1067 c->dcache.ways = 1;
1068 c->dcache.waybit = 0; /* does not matter */
1069
1070 c->options |= MIPS_CPU_CACHE_CDEX_P;
1071 break;
1072
1073 case CPU_RM7000:
1074 rm7k_erratum31();
1075
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1077 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1078 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001079 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
1081 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1082 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1083 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001084 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 c->options |= MIPS_CPU_PREFETCH;
1088 break;
1089
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001090 case CPU_LOONGSON2:
1091 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1092 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1093 if (prid & 0x3)
1094 c->icache.ways = 4;
1095 else
1096 c->icache.ways = 2;
1097 c->icache.waybit = 0;
1098
1099 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1100 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1101 if (prid & 0x3)
1102 c->dcache.ways = 4;
1103 else
1104 c->dcache.ways = 2;
1105 c->dcache.waybit = 0;
1106 break;
1107
Huacai Chenc579d312014-03-21 18:44:00 +08001108 case CPU_LOONGSON3:
1109 config1 = read_c0_config1();
1110 lsize = (config1 >> 19) & 7;
1111 if (lsize)
1112 c->icache.linesz = 2 << lsize;
1113 else
1114 c->icache.linesz = 0;
1115 c->icache.sets = 64 << ((config1 >> 22) & 7);
1116 c->icache.ways = 1 + ((config1 >> 16) & 7);
1117 icache_size = c->icache.sets *
1118 c->icache.ways *
1119 c->icache.linesz;
1120 c->icache.waybit = 0;
1121
1122 lsize = (config1 >> 10) & 7;
1123 if (lsize)
1124 c->dcache.linesz = 2 << lsize;
1125 else
1126 c->dcache.linesz = 0;
1127 c->dcache.sets = 64 << ((config1 >> 13) & 7);
1128 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1129 dcache_size = c->dcache.sets *
1130 c->dcache.ways *
1131 c->dcache.linesz;
1132 c->dcache.waybit = 0;
1133 break;
1134
David Daney18a8cd62014-05-28 23:52:09 +02001135 case CPU_CAVIUM_OCTEON3:
1136 /* For now lie about the number of ways. */
1137 c->icache.linesz = 128;
1138 c->icache.sets = 16;
1139 c->icache.ways = 8;
1140 c->icache.flags |= MIPS_CACHE_VTAG;
1141 icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
1142
1143 c->dcache.linesz = 128;
1144 c->dcache.ways = 8;
1145 c->dcache.sets = 8;
1146 dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
1147 c->options |= MIPS_CPU_PREFETCH;
1148 break;
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 default:
1151 if (!(config & MIPS_CONF_M))
1152 panic("Don't know how to probe P-caches on this cpu.");
1153
1154 /*
1155 * So we seem to be a MIPS32 or MIPS64 CPU
1156 * So let's probe the I-cache ...
1157 */
1158 config1 = read_c0_config1();
1159
Markos Chandras175cba82013-09-19 18:18:41 +01001160 lsize = (config1 >> 19) & 7;
1161
1162 /* IL == 7 is reserved */
1163 if (lsize == 7)
1164 panic("Invalid icache line size");
1165
1166 c->icache.linesz = lsize ? 2 << lsize : 0;
1167
Douglas Leungdc34b052012-07-19 09:11:13 +02001168 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 c->icache.ways = 1 + ((config1 >> 16) & 7);
1170
1171 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001172 c->icache.ways *
1173 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001174 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
1176 if (config & 0x8) /* VI bit */
1177 c->icache.flags |= MIPS_CACHE_VTAG;
1178
1179 /*
1180 * Now probe the MIPS32 / MIPS64 data cache.
1181 */
1182 c->dcache.flags = 0;
1183
Markos Chandras175cba82013-09-19 18:18:41 +01001184 lsize = (config1 >> 10) & 7;
1185
1186 /* DL == 7 is reserved */
1187 if (lsize == 7)
1188 panic("Invalid dcache line size");
1189
1190 c->dcache.linesz = lsize ? 2 << lsize : 0;
1191
Douglas Leungdc34b052012-07-19 09:11:13 +02001192 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1194
1195 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001196 c->dcache.ways *
1197 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001198 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 c->options |= MIPS_CPU_PREFETCH;
1201 break;
1202 }
1203
1204 /*
1205 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001206 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 * to get a VCE exception anymore so we don't care about this
1208 * misconfiguration. The case is rather theoretical anyway;
1209 * presumably no vendor is shipping his hardware in the "bad"
1210 * configuration.
1211 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001212 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1213 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 !(config & CONF_SC) && c->icache.linesz != 16 &&
1215 PAGE_SIZE <= 0x8000)
1216 panic("Improper R4000SC processor configuration detected");
1217
1218 /* compute a couple of other cache variables */
1219 c->icache.waysize = icache_size / c->icache.ways;
1220 c->dcache.waysize = dcache_size / c->dcache.ways;
1221
Chris Dearman73f40352006-06-20 18:06:52 +01001222 c->icache.sets = c->icache.linesz ?
1223 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1224 c->dcache.sets = c->dcache.linesz ?
1225 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227 /*
Joshua Kinard30577392015-01-21 07:59:45 -05001228 * R1x000 P-caches are odd in a positive way. They're 32kB 2-way
1229 * virtually indexed so normally would suffer from aliases. So
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 * normally they'd suffer from aliases but magic in the hardware deals
1231 * with that for us so we don't need to take care ourselves.
1232 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001233 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001234 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001235 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001236 case CPU_SB1:
1237 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301238 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001239 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001240 break;
1241
Ralf Baechled1e344e2005-02-04 15:51:26 +00001242 case CPU_R10000:
1243 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001244 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001245 case CPU_R16000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001246 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001247
Maciej W. Rozyckibf4aac02014-06-28 23:28:08 +01001248 case CPU_74K:
1249 case CPU_1074K:
1250 alias_74k_erratum(c);
1251 /* Fall through. */
Steven J. Hill113c62d2012-07-06 23:56:00 +02001252 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001253 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001254 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001255 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001256 case CPU_1004K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001257 case CPU_INTERAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001258 case CPU_P5600:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001259 case CPU_PROAPTIV:
Leonid Yegoshinf36c4722014-03-04 13:34:43 +00001260 case CPU_M5150:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001261 case CPU_QEMU_GENERIC:
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001262 if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1263 (c->icache.waysize > PAGE_SIZE))
1264 c->icache.flags |= MIPS_CACHE_ALIASES;
1265 if (read_c0_config7() & MIPS_CONF7_AR) {
1266 /*
1267 * Effectively physically indexed dcache,
1268 * thus no virtual aliases.
1269 */
Ralf Baechlebeab3752006-06-19 21:56:25 +01001270 c->dcache.flags |= MIPS_CACHE_PINDEX;
1271 break;
1272 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001273 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001274 if (c->dcache.waysize > PAGE_SIZE)
1275 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001276 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277
Ralf Baechle69f24d12013-09-17 10:25:47 +02001278 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 case CPU_20KC:
1280 /*
1281 * Some older 20Kc chips doesn't have the 'VI' bit in
1282 * the config register.
1283 */
1284 c->icache.flags |= MIPS_CACHE_VTAG;
1285 break;
1286
Manuel Lauss270717a2009-03-25 17:49:28 +01001287 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1289 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001291 case CPU_LOONGSON2:
1292 /*
1293 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1294 * one op will act on all 4 ways
1295 */
1296 c->icache.ways = 1;
1297 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001298
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1300 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001301 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 way_string[c->icache.ways], c->icache.linesz);
1303
Ralf Baechle64bfca52007-10-15 16:35:45 +01001304 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1305 dcache_size >> 10, way_string[c->dcache.ways],
1306 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1307 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1308 "cache aliases" : "no aliases",
1309 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310}
1311
1312/*
1313 * If you even _breathe_ on this function, look at the gcc output and make sure
1314 * it does not pop things on and off the stack for the cache sizing loop that
1315 * executes in KSEG1 space or else you will crash and burn badly. You have
1316 * been warned.
1317 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001318static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 unsigned long flags, addr, begin, end, pow2;
1321 unsigned int config = read_c0_config();
1322 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323
1324 if (config & CONF_SC)
1325 return 0;
1326
Ralf Baechlee001e522007-07-28 12:45:47 +01001327 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 begin &= ~((4 * 1024 * 1024) - 1);
1329 end = begin + (4 * 1024 * 1024);
1330
1331 /*
1332 * This is such a bitch, you'd think they would make it easy to do
1333 * this. Away you daemons of stupidity!
1334 */
1335 local_irq_save(flags);
1336
1337 /* Fill each size-multiple cache line with a valid tag. */
1338 pow2 = (64 * 1024);
1339 for (addr = begin; addr < end; addr = (begin + pow2)) {
1340 unsigned long *p = (unsigned long *) addr;
1341 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1342 pow2 <<= 1;
1343 }
1344
1345 /* Load first line with zero (therefore invalid) tag. */
1346 write_c0_taglo(0);
1347 write_c0_taghi(0);
1348 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1349 cache_op(Index_Store_Tag_I, begin);
1350 cache_op(Index_Store_Tag_D, begin);
1351 cache_op(Index_Store_Tag_SD, begin);
1352
1353 /* Now search for the wrap around point. */
1354 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1356 cache_op(Index_Load_Tag_SD, addr);
1357 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1358 if (!read_c0_taglo())
1359 break;
1360 pow2 <<= 1;
1361 }
1362 local_irq_restore(flags);
1363 addr -= begin;
1364
1365 scache_size = addr;
1366 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1367 c->scache.ways = 1;
1368 c->dcache.waybit = 0; /* does not matter */
1369
1370 return 1;
1371}
1372
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001373static void __init loongson2_sc_init(void)
1374{
1375 struct cpuinfo_mips *c = &current_cpu_data;
1376
1377 scache_size = 512*1024;
1378 c->scache.linesz = 32;
1379 c->scache.ways = 4;
1380 c->scache.waybit = 0;
1381 c->scache.waysize = scache_size / (c->scache.ways);
1382 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1383 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1384 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1385
1386 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1387}
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001388
Huacai Chenc579d312014-03-21 18:44:00 +08001389static void __init loongson3_sc_init(void)
1390{
1391 struct cpuinfo_mips *c = &current_cpu_data;
1392 unsigned int config2, lsize;
1393
1394 config2 = read_c0_config2();
1395 lsize = (config2 >> 4) & 15;
1396 if (lsize)
1397 c->scache.linesz = 2 << lsize;
1398 else
1399 c->scache.linesz = 0;
1400 c->scache.sets = 64 << ((config2 >> 8) & 15);
1401 c->scache.ways = 1 + (config2 & 15);
1402
1403 scache_size = c->scache.sets *
1404 c->scache.ways *
1405 c->scache.linesz;
1406 /* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1407 scache_size *= 4;
1408 c->scache.waybit = 0;
1409 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1410 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1411 if (scache_size)
1412 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1413 return;
1414}
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416extern int r5k_sc_init(void);
1417extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001418extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001420static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421{
1422 struct cpuinfo_mips *c = &current_cpu_data;
1423 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 int sc_present = 0;
1425
1426 /*
1427 * Do the probing thing on R4000SC and R4400SC processors. Other
1428 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001429 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001431 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 case CPU_R4000SC:
1433 case CPU_R4000MC:
1434 case CPU_R4400SC:
1435 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001436 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 if (sc_present)
1438 c->options |= MIPS_CPU_CACHE_CDEX_S;
1439 break;
1440
1441 case CPU_R10000:
1442 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001443 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001444 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1446 c->scache.linesz = 64 << ((config >> 13) & 1);
1447 c->scache.ways = 2;
1448 c->scache.waybit= 0;
1449 sc_present = 1;
1450 break;
1451
1452 case CPU_R5000:
1453 case CPU_NEVADA:
1454#ifdef CONFIG_R5000_CPU_SCACHE
1455 r5k_sc_init();
1456#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001457 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
1459 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460#ifdef CONFIG_RM7000_CPU_SCACHE
1461 rm7k_sc_init();
1462#endif
1463 return;
1464
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001465 case CPU_LOONGSON2:
1466 loongson2_sc_init();
1467 return;
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001468
Huacai Chenc579d312014-03-21 18:44:00 +08001469 case CPU_LOONGSON3:
1470 loongson3_sc_init();
1471 return;
1472
David Daney18a8cd62014-05-28 23:52:09 +02001473 case CPU_CAVIUM_OCTEON3:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001474 case CPU_XLP:
1475 /* don't need to worry about L2, fully coherent */
1476 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001477
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001479 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
Markos Chandrasb5ad2c22015-01-15 10:28:29 +00001480 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R1 |
1481 MIPS_CPU_ISA_M64R2 | MIPS_CPU_ISA_M64R6)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001482#ifdef CONFIG_MIPS_CPU_SCACHE
1483 if (mips_sc_init ()) {
1484 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1485 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1486 scache_size >> 10,
1487 way_string[c->scache.ways], c->scache.linesz);
1488 }
1489#else
1490 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1491 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1492#endif
1493 return;
1494 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 sc_present = 0;
1496 }
1497
1498 if (!sc_present)
1499 return;
1500
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 /* compute a couple of other cache variables */
1502 c->scache.waysize = scache_size / c->scache.ways;
1503
1504 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1505
1506 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1507 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1508
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001509 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510}
1511
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001512void au1x00_fixup_config_od(void)
1513{
1514 /*
1515 * c0_config.od (bit 19) was write only (and read as 0)
1516 * on the early revisions of Alchemy SOCs. It disables the bus
1517 * transaction overlapping and needs to be set to fix various errata.
1518 */
1519 switch (read_c0_prid()) {
1520 case 0x00030100: /* Au1000 DA */
1521 case 0x00030201: /* Au1000 HA */
1522 case 0x00030202: /* Au1000 HB */
1523 case 0x01030200: /* Au1500 AB */
1524 /*
1525 * Au1100 errata actually keeps silence about this bit, so we set it
1526 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001527 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001528 */
1529 case 0x02030200: /* Au1100 AB */
1530 case 0x02030201: /* Au1100 BA */
1531 case 0x02030202: /* Au1100 BC */
1532 set_c0_config(1 << 19);
1533 break;
1534 }
1535}
1536
Ralf Baechle89052bd2008-06-12 17:26:02 +01001537/* CP0 hazard avoidance. */
1538#define NXP_BARRIER() \
1539 __asm__ __volatile__( \
1540 ".set noreorder\n\t" \
1541 "nop; nop; nop; nop; nop; nop;\n\t" \
1542 ".set reorder\n\t")
1543
1544static void nxp_pr4450_fixup_config(void)
1545{
1546 unsigned long config0;
1547
1548 config0 = read_c0_config();
1549
1550 /* clear all three cache coherency fields */
1551 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1552 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1553 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1554 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1555 write_c0_config(config0);
1556 NXP_BARRIER();
1557}
1558
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001559static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001560
1561static int __init cca_setup(char *str)
1562{
1563 get_option(&str, &cca);
1564
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001565 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001566}
1567
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001568early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001569
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001570static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571{
Chris Dearman35133692007-09-19 00:58:24 +01001572 if (cca < 0 || cca > 7)
1573 cca = read_c0_config() & CONF_CM_CMASK;
1574 _page_cachable_default = cca << _CACHE_SHIFT;
1575
1576 pr_debug("Using cache attribute %d\n", cca);
1577 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
1579 /*
1580 * c0_status.cu=0 specifies that updates by the sc instruction use
1581 * the coherency mode specified by the TLB; 1 means cachable
1582 * coherent update on write will be used. Not all processors have
1583 * this bit and; some wire it to zero, others like Toshiba had the
1584 * silly idea of putting something else there ...
1585 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001586 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 case CPU_R4000PC:
1588 case CPU_R4000SC:
1589 case CPU_R4000MC:
1590 case CPU_R4400PC:
1591 case CPU_R4400SC:
1592 case CPU_R4400MC:
1593 clear_c0_config(CONF_CU);
1594 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001595 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001596 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001597 * the write-only co_config.od bit and set it back to one on:
1598 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001599 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001600 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001601 au1x00_fixup_config_od();
1602 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001603
1604 case PRID_IMP_PR4450:
1605 nxp_pr4450_fixup_config();
1606 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 }
1608}
1609
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001610static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001612 extern char __weak except_vec2_generic;
1613 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
Ralf Baechle69f24d12013-09-17 10:25:47 +02001615 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001616 case CPU_SB1:
1617 case CPU_SB1A:
1618 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1619 break;
1620
1621 default:
1622 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1623 break;
1624 }
David Daney9cd9669b2012-05-15 00:04:49 -07001625}
1626
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001627void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001628{
1629 extern void build_clear_page(void);
1630 extern void build_copy_page(void);
1631 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632
1633 probe_pcache();
1634 setup_scache();
1635
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 r4k_blast_dcache_page_setup();
1637 r4k_blast_dcache_page_indexed_setup();
1638 r4k_blast_dcache_setup();
1639 r4k_blast_icache_page_setup();
1640 r4k_blast_icache_page_indexed_setup();
1641 r4k_blast_icache_setup();
1642 r4k_blast_scache_page_setup();
1643 r4k_blast_scache_page_indexed_setup();
1644 r4k_blast_scache_setup();
Leonid Yegoshin4caa9062014-01-15 14:47:28 +00001645#ifdef CONFIG_EVA
1646 r4k_blast_dcache_user_page_setup();
1647 r4k_blast_icache_user_page_setup();
1648#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
1650 /*
1651 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1652 * This code supports virtually indexed processors and will be
1653 * unnecessarily inefficient on physically indexed processors.
1654 */
Chris Dearman73f40352006-06-20 18:06:52 +01001655 if (c->dcache.linesz)
1656 shm_align_mask = max_t( unsigned long,
1657 c->dcache.sets * c->dcache.linesz - 1,
1658 PAGE_SIZE - 1);
1659 else
1660 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001661
1662 __flush_cache_vmap = r4k__flush_cache_vmap;
1663 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1664
Ralf Baechledb813fe2007-09-27 18:26:43 +01001665 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 __flush_cache_all = r4k___flush_cache_all;
1667 flush_cache_mm = r4k_flush_cache_mm;
1668 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 flush_cache_range = r4k_flush_cache_range;
1670
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001671 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1672
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1674 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001675 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 flush_data_cache_page = r4k_flush_data_cache_page;
1677 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001678 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
Manuel Lauss80057112014-02-20 14:59:22 +01001680#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Ralf Baechle39b8d522008-04-28 17:14:26 +01001681 if (coherentio) {
1682 _dma_cache_wback_inv = (void *)cache_noop;
1683 _dma_cache_wback = (void *)cache_noop;
1684 _dma_cache_inv = (void *)cache_noop;
1685 } else {
1686 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1687 _dma_cache_wback = r4k_dma_cache_wback_inv;
1688 _dma_cache_inv = r4k_dma_cache_inv;
1689 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690#endif
1691
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 build_clear_page();
1693 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001694
1695 /*
1696 * We want to run CMP kernels on core with and without coherent
1697 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1698 * or not to flush caches.
1699 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001700 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001701
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001702 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001703 board_cache_error_setup = r4k_cache_error_setup;
Kevin Cernekeed74b0172014-10-20 21:28:00 -07001704
1705 /*
1706 * Per-CPU overrides
1707 */
1708 switch (current_cpu_type()) {
1709 case CPU_BMIPS4350:
1710 case CPU_BMIPS4380:
1711 /* No IPI is needed because all CPUs share the same D$ */
1712 flush_data_cache_page = r4k_blast_dcache_page;
1713 break;
1714 case CPU_BMIPS5000:
1715 /* We lose our superpowers if L2 is disabled */
1716 if (c->scache.flags & MIPS_CACHE_NOT_PRESENT)
1717 break;
1718
1719 /* I$ fills from D$ just by emptying the write buffers */
1720 flush_cache_page = (void *)b5k_instruction_hazard;
1721 flush_cache_range = (void *)b5k_instruction_hazard;
1722 flush_cache_sigtramp = (void *)b5k_instruction_hazard;
1723 local_flush_data_cache_page = (void *)b5k_instruction_hazard;
1724 flush_data_cache_page = (void *)b5k_instruction_hazard;
1725 flush_icache_range = (void *)b5k_instruction_hazard;
1726 local_flush_icache_range = (void *)b5k_instruction_hazard;
1727
1728 /* Cache aliases are handled in hardware; allow HIGHMEM */
1729 current_cpu_data.dcache.flags &= ~MIPS_CACHE_ALIASES;
1730
1731 /* Optimization: an L2 flush implicitly flushes the L1 */
1732 current_cpu_data.options |= MIPS_CPU_INCLUSIVE_CACHES;
1733 break;
1734 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735}
James Hogan61d73042014-03-04 10:23:57 +00001736
1737static int r4k_cache_pm_notifier(struct notifier_block *self, unsigned long cmd,
1738 void *v)
1739{
1740 switch (cmd) {
1741 case CPU_PM_ENTER_FAILED:
1742 case CPU_PM_EXIT:
1743 coherency_setup();
1744 break;
1745 }
1746
1747 return NOTIFY_OK;
1748}
1749
1750static struct notifier_block r4k_cache_pm_notifier_block = {
1751 .notifier_call = r4k_cache_pm_notifier,
1752};
1753
1754int __init r4k_cache_init_pm(void)
1755{
1756 return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block);
1757}
1758arch_initcall(r4k_cache_init_pm);