blob: 9b223e07f7847b5c9e51444fbac2c60f92450a52 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
Ralf Baechlea754f702007-11-03 01:01:37 +000010#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010012#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010014#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020015#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/bitops.h>
21
22#include <asm/bcache.h>
23#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000024#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/cacheops.h>
26#include <asm/cpu.h>
27#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020028#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/io.h>
30#include <asm/page.h>
31#include <asm/pgtable.h>
32#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010033#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/mmu_context.h>
35#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000036#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070037#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050038#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010039
40/*
41 * Special Variant of smp_call_function for use by cache functions:
42 *
43 * o No return value
44 * o collapses to normal function call on UP kernels
45 * o collapses to normal function call on systems with a single shared
46 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010047 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010048 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010049static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010050{
51 preempt_disable();
52
53#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010054 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010055#endif
56 func(info);
57 preempt_enable();
58}
59
Paul Burton0ee958e2014-01-15 10:31:53 +000060#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
Ralf Baechle39b8d522008-04-28 17:14:26 +010061#define cpu_has_safe_index_cacheops 0
62#else
63#define cpu_has_safe_index_cacheops 1
64#endif
65
Ralf Baechleec74e362005-07-13 11:48:45 +000066/*
67 * Must die.
68 */
69static unsigned long icache_size __read_mostly;
70static unsigned long dcache_size __read_mostly;
71static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73/*
74 * Dummy cache handling routines for machines without boardcaches
75 */
Chris Dearman73f40352006-06-20 18:06:52 +010076static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010079 .bc_enable = (void *)cache_noop,
80 .bc_disable = (void *)cache_noop,
81 .bc_wback_inv = (void *)cache_noop,
82 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070083};
84
85struct bcache_ops *bcops = &no_sc_ops;
86
Thiemo Seufer330cfe02005-09-01 18:33:58 +000087#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
88#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#define R4600_HIT_CACHEOP_WAR_IMPL \
91do { \
92 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
93 *(volatile unsigned long *)CKSEG1; \
94 if (R4600_V1_HIT_CACHEOP_WAR) \
95 __asm__ __volatile__("nop;nop;nop;nop"); \
96} while (0)
97
98static void (*r4k_blast_dcache_page)(unsigned long addr);
99
100static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
101{
102 R4600_HIT_CACHEOP_WAR_IMPL;
103 blast_dcache32_page(addr);
104}
105
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700106static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
107{
108 R4600_HIT_CACHEOP_WAR_IMPL;
109 blast_dcache64_page(addr);
110}
111
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000112static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113{
114 unsigned long dc_lsize = cpu_dcache_line_size();
115
Chris Dearman73f40352006-06-20 18:06:52 +0100116 if (dc_lsize == 0)
117 r4k_blast_dcache_page = (void *)cache_noop;
118 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 r4k_blast_dcache_page = blast_dcache16_page;
120 else if (dc_lsize == 32)
121 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700122 else if (dc_lsize == 64)
123 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124}
125
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000126#ifndef CONFIG_EVA
127#define r4k_blast_dcache_user_page r4k_blast_dcache_page
128#else
129
130static void (*r4k_blast_dcache_user_page)(unsigned long addr);
131
132static void r4k_blast_dcache_user_page_setup(void)
133{
134 unsigned long dc_lsize = cpu_dcache_line_size();
135
136 if (dc_lsize == 0)
137 r4k_blast_dcache_user_page = (void *)cache_noop;
138 else if (dc_lsize == 16)
139 r4k_blast_dcache_user_page = blast_dcache16_user_page;
140 else if (dc_lsize == 32)
141 r4k_blast_dcache_user_page = blast_dcache32_user_page;
142 else if (dc_lsize == 64)
143 r4k_blast_dcache_user_page = blast_dcache64_user_page;
144}
145
146#endif
147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
149
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000150static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
152 unsigned long dc_lsize = cpu_dcache_line_size();
153
Chris Dearman73f40352006-06-20 18:06:52 +0100154 if (dc_lsize == 0)
155 r4k_blast_dcache_page_indexed = (void *)cache_noop;
156 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
158 else if (dc_lsize == 32)
159 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700160 else if (dc_lsize == 64)
161 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162}
163
Sanjay Lalf2e36562012-11-21 18:34:10 -0800164void (* r4k_blast_dcache)(void);
165EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000167static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
169 unsigned long dc_lsize = cpu_dcache_line_size();
170
Chris Dearman73f40352006-06-20 18:06:52 +0100171 if (dc_lsize == 0)
172 r4k_blast_dcache = (void *)cache_noop;
173 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 r4k_blast_dcache = blast_dcache16;
175 else if (dc_lsize == 32)
176 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700177 else if (dc_lsize == 64)
178 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179}
180
181/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
182#define JUMP_TO_ALIGN(order) \
183 __asm__ __volatile__( \
184 "b\t1f\n\t" \
185 ".align\t" #order "\n\t" \
186 "1:\n\t" \
187 )
188#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100189#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191static inline void blast_r4600_v1_icache32(void)
192{
193 unsigned long flags;
194
195 local_irq_save(flags);
196 blast_icache32();
197 local_irq_restore(flags);
198}
199
200static inline void tx49_blast_icache32(void)
201{
202 unsigned long start = INDEX_BASE;
203 unsigned long end = start + current_cpu_data.icache.waysize;
204 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
205 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100206 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 unsigned long ws, addr;
208
209 CACHE32_UNROLL32_ALIGN2;
210 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700211 for (ws = 0; ws < ws_end; ws += ws_inc)
212 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100213 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 CACHE32_UNROLL32_ALIGN;
215 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700216 for (ws = 0; ws < ws_end; ws += ws_inc)
217 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100218 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219}
220
221static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
222{
223 unsigned long flags;
224
225 local_irq_save(flags);
226 blast_icache32_page_indexed(page);
227 local_irq_restore(flags);
228}
229
230static inline void tx49_blast_icache32_page_indexed(unsigned long page)
231{
Atsushi Nemoto67a3f6de2006-04-04 17:34:14 +0900232 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
233 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 unsigned long end = start + PAGE_SIZE;
235 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
236 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100237 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 unsigned long ws, addr;
239
240 CACHE32_UNROLL32_ALIGN2;
241 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700242 for (ws = 0; ws < ws_end; ws += ws_inc)
243 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100244 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 CACHE32_UNROLL32_ALIGN;
246 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700247 for (ws = 0; ws < ws_end; ws += ws_inc)
248 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100249 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250}
251
252static void (* r4k_blast_icache_page)(unsigned long addr);
253
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000254static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255{
256 unsigned long ic_lsize = cpu_icache_line_size();
257
Chris Dearman73f40352006-06-20 18:06:52 +0100258 if (ic_lsize == 0)
259 r4k_blast_icache_page = (void *)cache_noop;
260 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 r4k_blast_icache_page = blast_icache16_page;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800262 else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
263 r4k_blast_icache_page = loongson2_blast_icache32_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 else if (ic_lsize == 32)
265 r4k_blast_icache_page = blast_icache32_page;
266 else if (ic_lsize == 64)
267 r4k_blast_icache_page = blast_icache64_page;
268}
269
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000270#ifndef CONFIG_EVA
271#define r4k_blast_icache_user_page r4k_blast_icache_page
272#else
273
274static void (*r4k_blast_icache_user_page)(unsigned long addr);
275
276static void __cpuinit r4k_blast_icache_user_page_setup(void)
277{
278 unsigned long ic_lsize = cpu_icache_line_size();
279
280 if (ic_lsize == 0)
281 r4k_blast_icache_user_page = (void *)cache_noop;
282 else if (ic_lsize == 16)
283 r4k_blast_icache_user_page = blast_icache16_user_page;
284 else if (ic_lsize == 32)
285 r4k_blast_icache_user_page = blast_icache32_user_page;
286 else if (ic_lsize == 64)
287 r4k_blast_icache_user_page = blast_icache64_user_page;
288}
289
290#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
293
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000294static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
296 unsigned long ic_lsize = cpu_icache_line_size();
297
Chris Dearman73f40352006-06-20 18:06:52 +0100298 if (ic_lsize == 0)
299 r4k_blast_icache_page_indexed = (void *)cache_noop;
300 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
302 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000303 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 r4k_blast_icache_page_indexed =
305 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000306 else if (TX49XX_ICACHE_INDEX_INV_WAR)
307 r4k_blast_icache_page_indexed =
308 tx49_blast_icache32_page_indexed;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800309 else if (current_cpu_type() == CPU_LOONGSON2)
310 r4k_blast_icache_page_indexed =
311 loongson2_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 else
313 r4k_blast_icache_page_indexed =
314 blast_icache32_page_indexed;
315 } else if (ic_lsize == 64)
316 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
317}
318
Sanjay Lalf2e36562012-11-21 18:34:10 -0800319void (* r4k_blast_icache)(void);
320EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000322static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323{
324 unsigned long ic_lsize = cpu_icache_line_size();
325
Chris Dearman73f40352006-06-20 18:06:52 +0100326 if (ic_lsize == 0)
327 r4k_blast_icache = (void *)cache_noop;
328 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 r4k_blast_icache = blast_icache16;
330 else if (ic_lsize == 32) {
331 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
332 r4k_blast_icache = blast_r4600_v1_icache32;
333 else if (TX49XX_ICACHE_INDEX_INV_WAR)
334 r4k_blast_icache = tx49_blast_icache32;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800335 else if (current_cpu_type() == CPU_LOONGSON2)
336 r4k_blast_icache = loongson2_blast_icache32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 else
338 r4k_blast_icache = blast_icache32;
339 } else if (ic_lsize == 64)
340 r4k_blast_icache = blast_icache64;
341}
342
343static void (* r4k_blast_scache_page)(unsigned long addr);
344
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000345static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346{
347 unsigned long sc_lsize = cpu_scache_line_size();
348
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000349 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100350 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000351 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 r4k_blast_scache_page = blast_scache16_page;
353 else if (sc_lsize == 32)
354 r4k_blast_scache_page = blast_scache32_page;
355 else if (sc_lsize == 64)
356 r4k_blast_scache_page = blast_scache64_page;
357 else if (sc_lsize == 128)
358 r4k_blast_scache_page = blast_scache128_page;
359}
360
361static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
362
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000363static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
365 unsigned long sc_lsize = cpu_scache_line_size();
366
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000367 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100368 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000369 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
371 else if (sc_lsize == 32)
372 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
373 else if (sc_lsize == 64)
374 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
375 else if (sc_lsize == 128)
376 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
377}
378
379static void (* r4k_blast_scache)(void);
380
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000381static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
383 unsigned long sc_lsize = cpu_scache_line_size();
384
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000385 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100386 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000387 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 r4k_blast_scache = blast_scache16;
389 else if (sc_lsize == 32)
390 r4k_blast_scache = blast_scache32;
391 else if (sc_lsize == 64)
392 r4k_blast_scache = blast_scache64;
393 else if (sc_lsize == 128)
394 r4k_blast_scache = blast_scache128;
395}
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397static inline void local_r4k___flush_cache_all(void * args)
398{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100399 switch (current_cpu_type()) {
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200400 case CPU_LOONGSON2:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 case CPU_R4000SC:
402 case CPU_R4000MC:
403 case CPU_R4400SC:
404 case CPU_R4400MC:
405 case CPU_R10000:
406 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400407 case CPU_R14000:
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200408 /*
409 * These caches are inclusive caches, that is, if something
410 * is not cached in the S-cache, we know it also won't be
411 * in one of the primary caches.
412 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 r4k_blast_scache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200414 break;
415
416 default:
417 r4k_blast_dcache();
418 r4k_blast_icache();
419 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 }
421}
422
423static void r4k___flush_cache_all(void)
424{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100425 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426}
427
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100428static inline int has_valid_asid(const struct mm_struct *mm)
429{
430#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
431 int i;
432
433 for_each_online_cpu(i)
434 if (cpu_context(i, mm))
435 return 1;
436
437 return 0;
438#else
439 return cpu_context(smp_processor_id(), mm);
440#endif
441}
442
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100443static void r4k__flush_cache_vmap(void)
444{
445 r4k_blast_dcache();
446}
447
448static void r4k__flush_cache_vunmap(void)
449{
450 r4k_blast_dcache();
451}
452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453static inline void local_r4k_flush_cache_range(void * args)
454{
455 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000456 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100458 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 return;
460
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900461 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000462 if (exec)
463 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
465
466static void r4k_flush_cache_range(struct vm_area_struct *vma,
467 unsigned long start, unsigned long end)
468{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000469 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900470
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000471 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100472 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473}
474
475static inline void local_r4k_flush_cache_mm(void * args)
476{
477 struct mm_struct *mm = args;
478
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100479 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 return;
481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 /*
483 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
484 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000485 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
486 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100488 if (current_cpu_type() == CPU_R4000SC ||
489 current_cpu_type() == CPU_R4000MC ||
490 current_cpu_type() == CPU_R4400SC ||
491 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000493 return;
494 }
495
496 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497}
498
499static void r4k_flush_cache_mm(struct mm_struct *mm)
500{
501 if (!cpu_has_dc_aliases)
502 return;
503
Ralf Baechle48a26e62010-10-29 19:08:25 +0100504 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505}
506
507struct flush_cache_page_args {
508 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100509 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900510 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511};
512
513static inline void local_r4k_flush_cache_page(void *args)
514{
515 struct flush_cache_page_args *fcp_args = args;
516 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100517 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100518 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 int exec = vma->vm_flags & VM_EXEC;
520 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100521 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000523 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 pmd_t *pmdp;
525 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100526 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Ralf Baechle79acf832005-02-10 13:54:37 +0000528 /*
529 * If ownes no valid ASID yet, cannot possibly have gotten
530 * this page into the cache.
531 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100532 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000533 return;
534
Ralf Baechle6ec25802005-10-12 00:02:34 +0100535 addr &= PAGE_MASK;
536 pgdp = pgd_offset(mm, addr);
537 pudp = pud_offset(pgdp, addr);
538 pmdp = pmd_offset(pudp, addr);
539 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
541 /*
542 * If the page isn't marked valid, the page cannot possibly be
543 * in the cache.
544 */
Ralf Baechle526af352008-01-29 10:14:55 +0000545 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 return;
547
Ralf Baechledb813fe2007-09-27 18:26:43 +0100548 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
549 vaddr = NULL;
550 else {
551 /*
552 * Use kmap_coherent or kmap_atomic to do flushes for
553 * another ASID than the current one.
554 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100555 map_coherent = (cpu_has_dc_aliases &&
556 page_mapped(page) && !Page_dcache_dirty(page));
557 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100558 vaddr = kmap_coherent(page, addr);
559 else
Cong Wang9c020482011-11-25 23:14:15 +0800560 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100561 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 }
563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Markos Chandras80ca69f2014-01-16 13:11:08 +0000565 vaddr ? r4k_blast_dcache_page(addr) :
566 r4k_blast_dcache_user_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100567 if (exec && !cpu_icache_snoops_remote_store)
568 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 }
570 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100571 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 int cpu = smp_processor_id();
573
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000574 if (cpu_context(cpu, mm) != 0)
575 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 } else
Markos Chandras80ca69f2014-01-16 13:11:08 +0000577 vaddr ? r4k_blast_icache_page(addr) :
578 r4k_blast_icache_user_page(addr);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100579 }
580
581 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100582 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100583 kunmap_coherent();
584 else
Cong Wang9c020482011-11-25 23:14:15 +0800585 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 }
587}
588
Ralf Baechle6ec25802005-10-12 00:02:34 +0100589static void r4k_flush_cache_page(struct vm_area_struct *vma,
590 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
592 struct flush_cache_page_args args;
593
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100595 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900596 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597
Ralf Baechle48a26e62010-10-29 19:08:25 +0100598 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599}
600
601static inline void local_r4k_flush_data_cache_page(void * addr)
602{
603 r4k_blast_dcache_page((unsigned long) addr);
604}
605
606static void r4k_flush_data_cache_page(unsigned long addr)
607{
Ralf Baechlea754f702007-11-03 01:01:37 +0000608 if (in_atomic())
609 local_r4k_flush_data_cache_page((void *)addr);
610 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100611 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612}
613
614struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900615 unsigned long start;
616 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617};
618
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200619static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100622 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 r4k_blast_dcache();
624 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000625 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900626 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 }
629
630 if (end - start > icache_size)
631 r4k_blast_icache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200632 else {
633 switch (boot_cpu_type()) {
634 case CPU_LOONGSON2:
Huacai Chenbad009f2014-01-14 17:56:37 -0800635 protected_loongson2_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200636 break;
637
638 default:
Huacai Chenbad009f2014-01-14 17:56:37 -0800639 protected_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200640 break;
641 }
642 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643}
644
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200645static inline void local_r4k_flush_icache_range_ipi(void *args)
646{
647 struct flush_icache_range_args *fir_args = args;
648 unsigned long start = fir_args->start;
649 unsigned long end = fir_args->end;
650
651 local_r4k_flush_icache_range(start, end);
652}
653
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900654static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655{
656 struct flush_icache_range_args args;
657
658 args.start = start;
659 args.end = end;
660
Ralf Baechle48a26e62010-10-29 19:08:25 +0100661 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000662 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663}
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665#ifdef CONFIG_DMA_NONCOHERENT
666
667static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
668{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 /* Catch bad driver code */
670 BUG_ON(size == 0);
671
Ralf Baechleff522052013-09-17 12:44:31 +0200672 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100673 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900674 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900676 else
677 blast_scache_range(addr, addr + size);
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900678 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700679 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 return;
681 }
682
683 /*
684 * Either no secondary cache or the available caches don't have the
685 * subset property so we have to flush the primary caches
686 * explicitly
687 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100688 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 r4k_blast_dcache();
690 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900692 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 }
Ralf Baechleff522052013-09-17 12:44:31 +0200694 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695
696 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700697 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
699
700static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
701{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 /* Catch bad driver code */
703 BUG_ON(size == 0);
704
Ralf Baechleff522052013-09-17 12:44:31 +0200705 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100706 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900707 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000709 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000710 /*
711 * There is no clearly documented alignment requirement
712 * for the cache instruction on MIPS processors and
713 * some processors, among them the RM5200 and RM7000
714 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100715 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000716 * aligning the address to cache line size.
717 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100718 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000719 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900720 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700721 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 return;
723 }
724
Ralf Baechle39b8d522008-04-28 17:14:26 +0100725 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 r4k_blast_dcache();
727 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100729 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 }
Ralf Baechleff522052013-09-17 12:44:31 +0200731 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
733 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700734 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735}
736#endif /* CONFIG_DMA_NONCOHERENT */
737
738/*
739 * While we're protected against bad userland addresses we don't care
740 * very much about what happens in that case. Usually a segmentation
741 * fault will dump the process later on anyway ...
742 */
743static void local_r4k_flush_cache_sigtramp(void * arg)
744{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000745 unsigned long ic_lsize = cpu_icache_line_size();
746 unsigned long dc_lsize = cpu_dcache_line_size();
747 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 unsigned long addr = (unsigned long) arg;
749
750 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100751 if (dc_lsize)
752 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000753 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100755 if (ic_lsize)
756 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 if (MIPS4K_ICACHE_REFILL_WAR) {
758 __asm__ __volatile__ (
759 ".set push\n\t"
760 ".set noat\n\t"
761 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700762#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 "la $at,1f\n\t"
764#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700765#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 "dla $at,1f\n\t"
767#endif
768 "cache %0,($at)\n\t"
769 "nop; nop; nop\n"
770 "1:\n\t"
771 ".set pop"
772 :
773 : "i" (Hit_Invalidate_I));
774 }
775 if (MIPS_CACHE_SYNC_WAR)
776 __asm__ __volatile__ ("sync");
777}
778
779static void r4k_flush_cache_sigtramp(unsigned long addr)
780{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100781 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782}
783
784static void r4k_flush_icache_all(void)
785{
786 if (cpu_has_vtag_icache)
787 r4k_blast_icache();
788}
789
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100790struct flush_kernel_vmap_range_args {
791 unsigned long vaddr;
792 int size;
793};
794
795static inline void local_r4k_flush_kernel_vmap_range(void *args)
796{
797 struct flush_kernel_vmap_range_args *vmra = args;
798 unsigned long vaddr = vmra->vaddr;
799 int size = vmra->size;
800
801 /*
802 * Aliases only affect the primary caches so don't bother with
803 * S-caches or T-caches.
804 */
805 if (cpu_has_safe_index_cacheops && size >= dcache_size)
806 r4k_blast_dcache();
807 else {
808 R4600_HIT_CACHEOP_WAR_IMPL;
809 blast_dcache_range(vaddr, vaddr + size);
810 }
811}
812
813static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
814{
815 struct flush_kernel_vmap_range_args args;
816
817 args.vaddr = (unsigned long) vaddr;
818 args.size = size;
819
820 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
821}
822
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823static inline void rm7k_erratum31(void)
824{
825 const unsigned long ic_lsize = 32;
826 unsigned long addr;
827
828 /* RM7000 erratum #31. The icache is screwed at startup. */
829 write_c0_taglo(0);
830 write_c0_taghi(0);
831
832 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
833 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000834 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 ".set noreorder\n\t"
836 ".set mips3\n\t"
837 "cache\t%1, 0(%0)\n\t"
838 "cache\t%1, 0x1000(%0)\n\t"
839 "cache\t%1, 0x2000(%0)\n\t"
840 "cache\t%1, 0x3000(%0)\n\t"
841 "cache\t%2, 0(%0)\n\t"
842 "cache\t%2, 0x1000(%0)\n\t"
843 "cache\t%2, 0x2000(%0)\n\t"
844 "cache\t%2, 0x3000(%0)\n\t"
845 "cache\t%1, 0(%0)\n\t"
846 "cache\t%1, 0x1000(%0)\n\t"
847 "cache\t%1, 0x2000(%0)\n\t"
848 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000849 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 :
851 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
852 }
853}
854
Steven J. Hill006a8512012-06-26 04:11:03 +0000855static inline void alias_74k_erratum(struct cpuinfo_mips *c)
856{
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100857 unsigned int imp = c->processor_id & PRID_IMP_MASK;
858 unsigned int rev = c->processor_id & PRID_REV_MASK;
859
Steven J. Hill006a8512012-06-26 04:11:03 +0000860 /*
861 * Early versions of the 74K do not update the cache tags on a
862 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
863 * aliases. In this case it is better to treat the cache as always
864 * having aliases.
865 */
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100866 switch (imp) {
867 case PRID_IMP_74K:
868 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
869 c->dcache.flags |= MIPS_CACHE_VTAG;
870 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
871 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
872 break;
873 case PRID_IMP_1074K:
874 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
875 c->dcache.flags |= MIPS_CACHE_VTAG;
876 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
877 }
878 break;
879 default:
880 BUG();
Steven J. Hill006a8512012-06-26 04:11:03 +0000881 }
882}
883
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000884static char *way_string[] = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
886};
887
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000888static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889{
890 struct cpuinfo_mips *c = &current_cpu_data;
891 unsigned int config = read_c0_config();
892 unsigned int prid = read_c0_prid();
893 unsigned long config1;
894 unsigned int lsize;
895
Ralf Baechle69f24d12013-09-17 10:25:47 +0200896 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 case CPU_R4600: /* QED style two way caches? */
898 case CPU_R4700:
899 case CPU_R5000:
900 case CPU_NEVADA:
901 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
902 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
903 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900904 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
906 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
907 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
908 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900909 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
911 c->options |= MIPS_CPU_CACHE_CDEX_P;
912 break;
913
914 case CPU_R5432:
915 case CPU_R5500:
916 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
917 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
918 c->icache.ways = 2;
919 c->icache.waybit= 0;
920
921 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
922 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
923 c->dcache.ways = 2;
924 c->dcache.waybit = 0;
925
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900926 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 break;
928
929 case CPU_TX49XX:
930 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
931 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
932 c->icache.ways = 4;
933 c->icache.waybit= 0;
934
935 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
936 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
937 c->dcache.ways = 4;
938 c->dcache.waybit = 0;
939
940 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900941 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 break;
943
944 case CPU_R4000PC:
945 case CPU_R4000SC:
946 case CPU_R4000MC:
947 case CPU_R4400PC:
948 case CPU_R4400SC:
949 case CPU_R4400MC:
950 case CPU_R4300:
951 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
952 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
953 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100954 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
956 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
957 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
958 c->dcache.ways = 1;
959 c->dcache.waybit = 0; /* does not matter */
960
961 c->options |= MIPS_CPU_CACHE_CDEX_P;
962 break;
963
964 case CPU_R10000:
965 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400966 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
968 c->icache.linesz = 64;
969 c->icache.ways = 2;
970 c->icache.waybit = 0;
971
972 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
973 c->dcache.linesz = 32;
974 c->dcache.ways = 2;
975 c->dcache.waybit = 0;
976
977 c->options |= MIPS_CPU_PREFETCH;
978 break;
979
980 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900981 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 case CPU_VR4131:
983 /* Workaround for cache instruction bug of VR4131 */
984 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
985 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900986 config |= 0x00400000U;
987 if (c->processor_id == 0x0c80U)
988 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +0900990 } else
991 c->options |= MIPS_CPU_CACHE_CDEX_P;
992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
994 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
995 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900996 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
998 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
999 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1000 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001001 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 break;
1003
1004 case CPU_VR41XX:
1005 case CPU_VR4111:
1006 case CPU_VR4121:
1007 case CPU_VR4122:
1008 case CPU_VR4181:
1009 case CPU_VR4181A:
1010 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1011 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1012 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001013 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1016 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1017 c->dcache.ways = 1;
1018 c->dcache.waybit = 0; /* does not matter */
1019
1020 c->options |= MIPS_CPU_CACHE_CDEX_P;
1021 break;
1022
1023 case CPU_RM7000:
1024 rm7k_erratum31();
1025
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1027 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1028 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001029 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
1031 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1032 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1033 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001034 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 c->options |= MIPS_CPU_PREFETCH;
1038 break;
1039
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001040 case CPU_LOONGSON2:
1041 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1042 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1043 if (prid & 0x3)
1044 c->icache.ways = 4;
1045 else
1046 c->icache.ways = 2;
1047 c->icache.waybit = 0;
1048
1049 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1050 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1051 if (prid & 0x3)
1052 c->dcache.ways = 4;
1053 else
1054 c->dcache.ways = 2;
1055 c->dcache.waybit = 0;
1056 break;
1057
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 default:
1059 if (!(config & MIPS_CONF_M))
1060 panic("Don't know how to probe P-caches on this cpu.");
1061
1062 /*
1063 * So we seem to be a MIPS32 or MIPS64 CPU
1064 * So let's probe the I-cache ...
1065 */
1066 config1 = read_c0_config1();
1067
Markos Chandras175cba82013-09-19 18:18:41 +01001068 lsize = (config1 >> 19) & 7;
1069
1070 /* IL == 7 is reserved */
1071 if (lsize == 7)
1072 panic("Invalid icache line size");
1073
1074 c->icache.linesz = lsize ? 2 << lsize : 0;
1075
Douglas Leungdc34b052012-07-19 09:11:13 +02001076 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 c->icache.ways = 1 + ((config1 >> 16) & 7);
1078
1079 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001080 c->icache.ways *
1081 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001082 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
1084 if (config & 0x8) /* VI bit */
1085 c->icache.flags |= MIPS_CACHE_VTAG;
1086
1087 /*
1088 * Now probe the MIPS32 / MIPS64 data cache.
1089 */
1090 c->dcache.flags = 0;
1091
Markos Chandras175cba82013-09-19 18:18:41 +01001092 lsize = (config1 >> 10) & 7;
1093
1094 /* DL == 7 is reserved */
1095 if (lsize == 7)
1096 panic("Invalid dcache line size");
1097
1098 c->dcache.linesz = lsize ? 2 << lsize : 0;
1099
Douglas Leungdc34b052012-07-19 09:11:13 +02001100 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1102
1103 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001104 c->dcache.ways *
1105 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001106 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
1108 c->options |= MIPS_CPU_PREFETCH;
1109 break;
1110 }
1111
1112 /*
1113 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001114 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 * to get a VCE exception anymore so we don't care about this
1116 * misconfiguration. The case is rather theoretical anyway;
1117 * presumably no vendor is shipping his hardware in the "bad"
1118 * configuration.
1119 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001120 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1121 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 !(config & CONF_SC) && c->icache.linesz != 16 &&
1123 PAGE_SIZE <= 0x8000)
1124 panic("Improper R4000SC processor configuration detected");
1125
1126 /* compute a couple of other cache variables */
1127 c->icache.waysize = icache_size / c->icache.ways;
1128 c->dcache.waysize = dcache_size / c->dcache.ways;
1129
Chris Dearman73f40352006-06-20 18:06:52 +01001130 c->icache.sets = c->icache.linesz ?
1131 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1132 c->dcache.sets = c->dcache.linesz ?
1133 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 /*
1136 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1137 * 2-way virtually indexed so normally would suffer from aliases. So
1138 * normally they'd suffer from aliases but magic in the hardware deals
1139 * with that for us so we don't need to take care ourselves.
1140 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001141 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001142 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001143 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001144 case CPU_SB1:
1145 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301146 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001147 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001148 break;
1149
Ralf Baechled1e344e2005-02-04 15:51:26 +00001150 case CPU_R10000:
1151 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001152 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001153 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001154
Steven J. Hill113c62d2012-07-06 23:56:00 +02001155 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001156 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001157 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001158 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001159 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001160 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001161 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001162 case CPU_INTERAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001163 case CPU_P5600:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001164 case CPU_PROAPTIV:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001165 if ((c->cputype == CPU_74K) || (c->cputype == CPU_1074K))
Steven J. Hill006a8512012-06-26 04:11:03 +00001166 alias_74k_erratum(c);
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001167 if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1168 (c->icache.waysize > PAGE_SIZE))
1169 c->icache.flags |= MIPS_CACHE_ALIASES;
1170 if (read_c0_config7() & MIPS_CONF7_AR) {
1171 /*
1172 * Effectively physically indexed dcache,
1173 * thus no virtual aliases.
1174 */
Ralf Baechlebeab3752006-06-19 21:56:25 +01001175 c->dcache.flags |= MIPS_CACHE_PINDEX;
1176 break;
1177 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001178 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001179 if (c->dcache.waysize > PAGE_SIZE)
1180 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Ralf Baechle69f24d12013-09-17 10:25:47 +02001183 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 case CPU_20KC:
1185 /*
1186 * Some older 20Kc chips doesn't have the 'VI' bit in
1187 * the config register.
1188 */
1189 c->icache.flags |= MIPS_CACHE_VTAG;
1190 break;
1191
Manuel Lauss270717a2009-03-25 17:49:28 +01001192 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1194 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001196 case CPU_LOONGSON2:
1197 /*
1198 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1199 * one op will act on all 4 ways
1200 */
1201 c->icache.ways = 1;
1202 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001203
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1205 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001206 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 way_string[c->icache.ways], c->icache.linesz);
1208
Ralf Baechle64bfca52007-10-15 16:35:45 +01001209 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1210 dcache_size >> 10, way_string[c->dcache.ways],
1211 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1212 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1213 "cache aliases" : "no aliases",
1214 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215}
1216
1217/*
1218 * If you even _breathe_ on this function, look at the gcc output and make sure
1219 * it does not pop things on and off the stack for the cache sizing loop that
1220 * executes in KSEG1 space or else you will crash and burn badly. You have
1221 * been warned.
1222 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001223static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 unsigned long flags, addr, begin, end, pow2;
1226 unsigned int config = read_c0_config();
1227 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229 if (config & CONF_SC)
1230 return 0;
1231
Ralf Baechlee001e522007-07-28 12:45:47 +01001232 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 begin &= ~((4 * 1024 * 1024) - 1);
1234 end = begin + (4 * 1024 * 1024);
1235
1236 /*
1237 * This is such a bitch, you'd think they would make it easy to do
1238 * this. Away you daemons of stupidity!
1239 */
1240 local_irq_save(flags);
1241
1242 /* Fill each size-multiple cache line with a valid tag. */
1243 pow2 = (64 * 1024);
1244 for (addr = begin; addr < end; addr = (begin + pow2)) {
1245 unsigned long *p = (unsigned long *) addr;
1246 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1247 pow2 <<= 1;
1248 }
1249
1250 /* Load first line with zero (therefore invalid) tag. */
1251 write_c0_taglo(0);
1252 write_c0_taghi(0);
1253 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1254 cache_op(Index_Store_Tag_I, begin);
1255 cache_op(Index_Store_Tag_D, begin);
1256 cache_op(Index_Store_Tag_SD, begin);
1257
1258 /* Now search for the wrap around point. */
1259 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1261 cache_op(Index_Load_Tag_SD, addr);
1262 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1263 if (!read_c0_taglo())
1264 break;
1265 pow2 <<= 1;
1266 }
1267 local_irq_restore(flags);
1268 addr -= begin;
1269
1270 scache_size = addr;
1271 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1272 c->scache.ways = 1;
1273 c->dcache.waybit = 0; /* does not matter */
1274
1275 return 1;
1276}
1277
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001278static void __init loongson2_sc_init(void)
1279{
1280 struct cpuinfo_mips *c = &current_cpu_data;
1281
1282 scache_size = 512*1024;
1283 c->scache.linesz = 32;
1284 c->scache.ways = 4;
1285 c->scache.waybit = 0;
1286 c->scache.waysize = scache_size / (c->scache.ways);
1287 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1288 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1289 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1290
1291 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1292}
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001293
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294extern int r5k_sc_init(void);
1295extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001296extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001298static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299{
1300 struct cpuinfo_mips *c = &current_cpu_data;
1301 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 int sc_present = 0;
1303
1304 /*
1305 * Do the probing thing on R4000SC and R4400SC processors. Other
1306 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001307 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001309 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 case CPU_R4000SC:
1311 case CPU_R4000MC:
1312 case CPU_R4400SC:
1313 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001314 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 if (sc_present)
1316 c->options |= MIPS_CPU_CACHE_CDEX_S;
1317 break;
1318
1319 case CPU_R10000:
1320 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001321 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1323 c->scache.linesz = 64 << ((config >> 13) & 1);
1324 c->scache.ways = 2;
1325 c->scache.waybit= 0;
1326 sc_present = 1;
1327 break;
1328
1329 case CPU_R5000:
1330 case CPU_NEVADA:
1331#ifdef CONFIG_R5000_CPU_SCACHE
1332 r5k_sc_init();
1333#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001334 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335
1336 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337#ifdef CONFIG_RM7000_CPU_SCACHE
1338 rm7k_sc_init();
1339#endif
1340 return;
1341
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001342 case CPU_LOONGSON2:
1343 loongson2_sc_init();
1344 return;
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001345
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001346 case CPU_XLP:
1347 /* don't need to worry about L2, fully coherent */
1348 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001349
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001351 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1352 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001353#ifdef CONFIG_MIPS_CPU_SCACHE
1354 if (mips_sc_init ()) {
1355 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1356 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1357 scache_size >> 10,
1358 way_string[c->scache.ways], c->scache.linesz);
1359 }
1360#else
1361 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1362 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1363#endif
1364 return;
1365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 sc_present = 0;
1367 }
1368
1369 if (!sc_present)
1370 return;
1371
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 /* compute a couple of other cache variables */
1373 c->scache.waysize = scache_size / c->scache.ways;
1374
1375 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1376
1377 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1378 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1379
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001380 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381}
1382
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001383void au1x00_fixup_config_od(void)
1384{
1385 /*
1386 * c0_config.od (bit 19) was write only (and read as 0)
1387 * on the early revisions of Alchemy SOCs. It disables the bus
1388 * transaction overlapping and needs to be set to fix various errata.
1389 */
1390 switch (read_c0_prid()) {
1391 case 0x00030100: /* Au1000 DA */
1392 case 0x00030201: /* Au1000 HA */
1393 case 0x00030202: /* Au1000 HB */
1394 case 0x01030200: /* Au1500 AB */
1395 /*
1396 * Au1100 errata actually keeps silence about this bit, so we set it
1397 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001398 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001399 */
1400 case 0x02030200: /* Au1100 AB */
1401 case 0x02030201: /* Au1100 BA */
1402 case 0x02030202: /* Au1100 BC */
1403 set_c0_config(1 << 19);
1404 break;
1405 }
1406}
1407
Ralf Baechle89052bd2008-06-12 17:26:02 +01001408/* CP0 hazard avoidance. */
1409#define NXP_BARRIER() \
1410 __asm__ __volatile__( \
1411 ".set noreorder\n\t" \
1412 "nop; nop; nop; nop; nop; nop;\n\t" \
1413 ".set reorder\n\t")
1414
1415static void nxp_pr4450_fixup_config(void)
1416{
1417 unsigned long config0;
1418
1419 config0 = read_c0_config();
1420
1421 /* clear all three cache coherency fields */
1422 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1423 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1424 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1425 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1426 write_c0_config(config0);
1427 NXP_BARRIER();
1428}
1429
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001430static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001431
1432static int __init cca_setup(char *str)
1433{
1434 get_option(&str, &cca);
1435
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001436 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001437}
1438
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001439early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001440
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001441static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442{
Chris Dearman35133692007-09-19 00:58:24 +01001443 if (cca < 0 || cca > 7)
1444 cca = read_c0_config() & CONF_CM_CMASK;
1445 _page_cachable_default = cca << _CACHE_SHIFT;
1446
1447 pr_debug("Using cache attribute %d\n", cca);
1448 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
1450 /*
1451 * c0_status.cu=0 specifies that updates by the sc instruction use
1452 * the coherency mode specified by the TLB; 1 means cachable
1453 * coherent update on write will be used. Not all processors have
1454 * this bit and; some wire it to zero, others like Toshiba had the
1455 * silly idea of putting something else there ...
1456 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001457 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 case CPU_R4000PC:
1459 case CPU_R4000SC:
1460 case CPU_R4000MC:
1461 case CPU_R4400PC:
1462 case CPU_R4400SC:
1463 case CPU_R4400MC:
1464 clear_c0_config(CONF_CU);
1465 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001466 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001467 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001468 * the write-only co_config.od bit and set it back to one on:
1469 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001470 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001471 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001472 au1x00_fixup_config_od();
1473 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001474
1475 case PRID_IMP_PR4450:
1476 nxp_pr4450_fixup_config();
1477 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 }
1479}
1480
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001481static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001483 extern char __weak except_vec2_generic;
1484 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485
Ralf Baechle69f24d12013-09-17 10:25:47 +02001486 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001487 case CPU_SB1:
1488 case CPU_SB1A:
1489 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1490 break;
1491
1492 default:
1493 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1494 break;
1495 }
David Daney9cd9669b2012-05-15 00:04:49 -07001496}
1497
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001498void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001499{
1500 extern void build_clear_page(void);
1501 extern void build_copy_page(void);
1502 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
1504 probe_pcache();
1505 setup_scache();
1506
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 r4k_blast_dcache_page_setup();
1508 r4k_blast_dcache_page_indexed_setup();
1509 r4k_blast_dcache_setup();
1510 r4k_blast_icache_page_setup();
1511 r4k_blast_icache_page_indexed_setup();
1512 r4k_blast_icache_setup();
1513 r4k_blast_scache_page_setup();
1514 r4k_blast_scache_page_indexed_setup();
1515 r4k_blast_scache_setup();
Leonid Yegoshin4caa9062014-01-15 14:47:28 +00001516#ifdef CONFIG_EVA
1517 r4k_blast_dcache_user_page_setup();
1518 r4k_blast_icache_user_page_setup();
1519#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 /*
1522 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1523 * This code supports virtually indexed processors and will be
1524 * unnecessarily inefficient on physically indexed processors.
1525 */
Chris Dearman73f40352006-06-20 18:06:52 +01001526 if (c->dcache.linesz)
1527 shm_align_mask = max_t( unsigned long,
1528 c->dcache.sets * c->dcache.linesz - 1,
1529 PAGE_SIZE - 1);
1530 else
1531 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001532
1533 __flush_cache_vmap = r4k__flush_cache_vmap;
1534 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1535
Ralf Baechledb813fe2007-09-27 18:26:43 +01001536 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 __flush_cache_all = r4k___flush_cache_all;
1538 flush_cache_mm = r4k_flush_cache_mm;
1539 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 flush_cache_range = r4k_flush_cache_range;
1541
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001542 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1543
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1545 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001546 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 flush_data_cache_page = r4k_flush_data_cache_page;
1548 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001549 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Ralf Baechle39b8d522008-04-28 17:14:26 +01001551#if defined(CONFIG_DMA_NONCOHERENT)
1552 if (coherentio) {
1553 _dma_cache_wback_inv = (void *)cache_noop;
1554 _dma_cache_wback = (void *)cache_noop;
1555 _dma_cache_inv = (void *)cache_noop;
1556 } else {
1557 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1558 _dma_cache_wback = r4k_dma_cache_wback_inv;
1559 _dma_cache_inv = r4k_dma_cache_inv;
1560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561#endif
1562
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 build_clear_page();
1564 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001565
1566 /*
1567 * We want to run CMP kernels on core with and without coherent
1568 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1569 * or not to flush caches.
1570 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001571 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001572
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001573 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001574 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575}