blob: ae500ca76580af03ef7e3cc1e2153dbdf571c344 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
Ralf Baechlea754f702007-11-03 01:01:37 +000010#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010012#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010014#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020015#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/bitops.h>
21
22#include <asm/bcache.h>
23#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000024#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/cacheops.h>
26#include <asm/cpu.h>
27#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020028#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/io.h>
30#include <asm/page.h>
31#include <asm/pgtable.h>
32#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010033#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/mmu_context.h>
35#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000036#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070037#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050038#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010039
40/*
41 * Special Variant of smp_call_function for use by cache functions:
42 *
43 * o No return value
44 * o collapses to normal function call on UP kernels
45 * o collapses to normal function call on systems with a single shared
46 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010047 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010048 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010049static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010050{
51 preempt_disable();
52
53#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010054 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010055#endif
56 func(info);
57 preempt_enable();
58}
59
Ralf Baechle39b8d522008-04-28 17:14:26 +010060#if defined(CONFIG_MIPS_CMP)
61#define cpu_has_safe_index_cacheops 0
62#else
63#define cpu_has_safe_index_cacheops 1
64#endif
65
Ralf Baechleec74e362005-07-13 11:48:45 +000066/*
67 * Must die.
68 */
69static unsigned long icache_size __read_mostly;
70static unsigned long dcache_size __read_mostly;
71static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73/*
74 * Dummy cache handling routines for machines without boardcaches
75 */
Chris Dearman73f40352006-06-20 18:06:52 +010076static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010079 .bc_enable = (void *)cache_noop,
80 .bc_disable = (void *)cache_noop,
81 .bc_wback_inv = (void *)cache_noop,
82 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070083};
84
85struct bcache_ops *bcops = &no_sc_ops;
86
Thiemo Seufer330cfe02005-09-01 18:33:58 +000087#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
88#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#define R4600_HIT_CACHEOP_WAR_IMPL \
91do { \
92 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
93 *(volatile unsigned long *)CKSEG1; \
94 if (R4600_V1_HIT_CACHEOP_WAR) \
95 __asm__ __volatile__("nop;nop;nop;nop"); \
96} while (0)
97
98static void (*r4k_blast_dcache_page)(unsigned long addr);
99
100static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
101{
102 R4600_HIT_CACHEOP_WAR_IMPL;
103 blast_dcache32_page(addr);
104}
105
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700106static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
107{
108 R4600_HIT_CACHEOP_WAR_IMPL;
109 blast_dcache64_page(addr);
110}
111
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000112static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113{
114 unsigned long dc_lsize = cpu_dcache_line_size();
115
Chris Dearman73f40352006-06-20 18:06:52 +0100116 if (dc_lsize == 0)
117 r4k_blast_dcache_page = (void *)cache_noop;
118 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 r4k_blast_dcache_page = blast_dcache16_page;
120 else if (dc_lsize == 32)
121 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700122 else if (dc_lsize == 64)
123 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124}
125
126static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
127
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000128static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
130 unsigned long dc_lsize = cpu_dcache_line_size();
131
Chris Dearman73f40352006-06-20 18:06:52 +0100132 if (dc_lsize == 0)
133 r4k_blast_dcache_page_indexed = (void *)cache_noop;
134 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
136 else if (dc_lsize == 32)
137 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700138 else if (dc_lsize == 64)
139 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
Sanjay Lalf2e36562012-11-21 18:34:10 -0800142void (* r4k_blast_dcache)(void);
143EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000145static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
147 unsigned long dc_lsize = cpu_dcache_line_size();
148
Chris Dearman73f40352006-06-20 18:06:52 +0100149 if (dc_lsize == 0)
150 r4k_blast_dcache = (void *)cache_noop;
151 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 r4k_blast_dcache = blast_dcache16;
153 else if (dc_lsize == 32)
154 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700155 else if (dc_lsize == 64)
156 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157}
158
159/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
160#define JUMP_TO_ALIGN(order) \
161 __asm__ __volatile__( \
162 "b\t1f\n\t" \
163 ".align\t" #order "\n\t" \
164 "1:\n\t" \
165 )
166#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100167#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169static inline void blast_r4600_v1_icache32(void)
170{
171 unsigned long flags;
172
173 local_irq_save(flags);
174 blast_icache32();
175 local_irq_restore(flags);
176}
177
178static inline void tx49_blast_icache32(void)
179{
180 unsigned long start = INDEX_BASE;
181 unsigned long end = start + current_cpu_data.icache.waysize;
182 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
183 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100184 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 unsigned long ws, addr;
186
187 CACHE32_UNROLL32_ALIGN2;
188 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700189 for (ws = 0; ws < ws_end; ws += ws_inc)
190 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100191 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 CACHE32_UNROLL32_ALIGN;
193 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700194 for (ws = 0; ws < ws_end; ws += ws_inc)
195 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100196 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
200{
201 unsigned long flags;
202
203 local_irq_save(flags);
204 blast_icache32_page_indexed(page);
205 local_irq_restore(flags);
206}
207
208static inline void tx49_blast_icache32_page_indexed(unsigned long page)
209{
Atsushi Nemoto67a3f6de2006-04-04 17:34:14 +0900210 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
211 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 unsigned long end = start + PAGE_SIZE;
213 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
214 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100215 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 unsigned long ws, addr;
217
218 CACHE32_UNROLL32_ALIGN2;
219 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700220 for (ws = 0; ws < ws_end; ws += ws_inc)
221 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100222 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 CACHE32_UNROLL32_ALIGN;
224 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700225 for (ws = 0; ws < ws_end; ws += ws_inc)
226 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100227 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228}
229
230static void (* r4k_blast_icache_page)(unsigned long addr);
231
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000232static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233{
234 unsigned long ic_lsize = cpu_icache_line_size();
235
Chris Dearman73f40352006-06-20 18:06:52 +0100236 if (ic_lsize == 0)
237 r4k_blast_icache_page = (void *)cache_noop;
238 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 r4k_blast_icache_page = blast_icache16_page;
240 else if (ic_lsize == 32)
241 r4k_blast_icache_page = blast_icache32_page;
242 else if (ic_lsize == 64)
243 r4k_blast_icache_page = blast_icache64_page;
244}
245
246
247static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
248
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000249static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250{
251 unsigned long ic_lsize = cpu_icache_line_size();
252
Chris Dearman73f40352006-06-20 18:06:52 +0100253 if (ic_lsize == 0)
254 r4k_blast_icache_page_indexed = (void *)cache_noop;
255 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
257 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000258 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 r4k_blast_icache_page_indexed =
260 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000261 else if (TX49XX_ICACHE_INDEX_INV_WAR)
262 r4k_blast_icache_page_indexed =
263 tx49_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 else
265 r4k_blast_icache_page_indexed =
266 blast_icache32_page_indexed;
267 } else if (ic_lsize == 64)
268 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
269}
270
Sanjay Lalf2e36562012-11-21 18:34:10 -0800271void (* r4k_blast_icache)(void);
272EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000274static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
276 unsigned long ic_lsize = cpu_icache_line_size();
277
Chris Dearman73f40352006-06-20 18:06:52 +0100278 if (ic_lsize == 0)
279 r4k_blast_icache = (void *)cache_noop;
280 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 r4k_blast_icache = blast_icache16;
282 else if (ic_lsize == 32) {
283 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
284 r4k_blast_icache = blast_r4600_v1_icache32;
285 else if (TX49XX_ICACHE_INDEX_INV_WAR)
286 r4k_blast_icache = tx49_blast_icache32;
287 else
288 r4k_blast_icache = blast_icache32;
289 } else if (ic_lsize == 64)
290 r4k_blast_icache = blast_icache64;
291}
292
293static void (* r4k_blast_scache_page)(unsigned long addr);
294
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000295static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296{
297 unsigned long sc_lsize = cpu_scache_line_size();
298
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000299 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100300 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000301 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 r4k_blast_scache_page = blast_scache16_page;
303 else if (sc_lsize == 32)
304 r4k_blast_scache_page = blast_scache32_page;
305 else if (sc_lsize == 64)
306 r4k_blast_scache_page = blast_scache64_page;
307 else if (sc_lsize == 128)
308 r4k_blast_scache_page = blast_scache128_page;
309}
310
311static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
312
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000313static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314{
315 unsigned long sc_lsize = cpu_scache_line_size();
316
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000317 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100318 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000319 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
321 else if (sc_lsize == 32)
322 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
323 else if (sc_lsize == 64)
324 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
325 else if (sc_lsize == 128)
326 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
327}
328
329static void (* r4k_blast_scache)(void);
330
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000331static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332{
333 unsigned long sc_lsize = cpu_scache_line_size();
334
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000335 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100336 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000337 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 r4k_blast_scache = blast_scache16;
339 else if (sc_lsize == 32)
340 r4k_blast_scache = blast_scache32;
341 else if (sc_lsize == 64)
342 r4k_blast_scache = blast_scache64;
343 else if (sc_lsize == 128)
344 r4k_blast_scache = blast_scache128;
345}
346
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347static inline void local_r4k___flush_cache_all(void * args)
348{
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800349#if defined(CONFIG_CPU_LOONGSON2)
350 r4k_blast_scache();
351 return;
352#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 r4k_blast_dcache();
354 r4k_blast_icache();
355
Ralf Baechle10cc3522007-10-11 23:46:15 +0100356 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 case CPU_R4000SC:
358 case CPU_R4000MC:
359 case CPU_R4400SC:
360 case CPU_R4400MC:
361 case CPU_R10000:
362 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400363 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 r4k_blast_scache();
365 }
366}
367
368static void r4k___flush_cache_all(void)
369{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100370 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371}
372
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100373static inline int has_valid_asid(const struct mm_struct *mm)
374{
375#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
376 int i;
377
378 for_each_online_cpu(i)
379 if (cpu_context(i, mm))
380 return 1;
381
382 return 0;
383#else
384 return cpu_context(smp_processor_id(), mm);
385#endif
386}
387
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100388static void r4k__flush_cache_vmap(void)
389{
390 r4k_blast_dcache();
391}
392
393static void r4k__flush_cache_vunmap(void)
394{
395 r4k_blast_dcache();
396}
397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398static inline void local_r4k_flush_cache_range(void * args)
399{
400 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000401 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100403 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 return;
405
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900406 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000407 if (exec)
408 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409}
410
411static void r4k_flush_cache_range(struct vm_area_struct *vma,
412 unsigned long start, unsigned long end)
413{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000414 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900415
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000416 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100417 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
420static inline void local_r4k_flush_cache_mm(void * args)
421{
422 struct mm_struct *mm = args;
423
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100424 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 return;
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 /*
428 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
429 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000430 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
431 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100433 if (current_cpu_type() == CPU_R4000SC ||
434 current_cpu_type() == CPU_R4000MC ||
435 current_cpu_type() == CPU_R4400SC ||
436 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000438 return;
439 }
440
441 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
443
444static void r4k_flush_cache_mm(struct mm_struct *mm)
445{
446 if (!cpu_has_dc_aliases)
447 return;
448
Ralf Baechle48a26e62010-10-29 19:08:25 +0100449 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
452struct flush_cache_page_args {
453 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100454 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900455 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456};
457
458static inline void local_r4k_flush_cache_page(void *args)
459{
460 struct flush_cache_page_args *fcp_args = args;
461 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100462 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100463 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 int exec = vma->vm_flags & VM_EXEC;
465 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100466 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000468 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 pmd_t *pmdp;
470 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100471 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
Ralf Baechle79acf832005-02-10 13:54:37 +0000473 /*
474 * If ownes no valid ASID yet, cannot possibly have gotten
475 * this page into the cache.
476 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100477 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000478 return;
479
Ralf Baechle6ec25802005-10-12 00:02:34 +0100480 addr &= PAGE_MASK;
481 pgdp = pgd_offset(mm, addr);
482 pudp = pud_offset(pgdp, addr);
483 pmdp = pmd_offset(pudp, addr);
484 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
486 /*
487 * If the page isn't marked valid, the page cannot possibly be
488 * in the cache.
489 */
Ralf Baechle526af352008-01-29 10:14:55 +0000490 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 return;
492
Ralf Baechledb813fe2007-09-27 18:26:43 +0100493 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
494 vaddr = NULL;
495 else {
496 /*
497 * Use kmap_coherent or kmap_atomic to do flushes for
498 * another ASID than the current one.
499 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100500 map_coherent = (cpu_has_dc_aliases &&
501 page_mapped(page) && !Page_dcache_dirty(page));
502 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100503 vaddr = kmap_coherent(page, addr);
504 else
Cong Wang9c020482011-11-25 23:14:15 +0800505 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100506 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 }
508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100510 r4k_blast_dcache_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100511 if (exec && !cpu_icache_snoops_remote_store)
512 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 }
514 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100515 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 int cpu = smp_processor_id();
517
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000518 if (cpu_context(cpu, mm) != 0)
519 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 } else
Ralf Baechledb813fe2007-09-27 18:26:43 +0100521 r4k_blast_icache_page(addr);
522 }
523
524 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100525 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100526 kunmap_coherent();
527 else
Cong Wang9c020482011-11-25 23:14:15 +0800528 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 }
530}
531
Ralf Baechle6ec25802005-10-12 00:02:34 +0100532static void r4k_flush_cache_page(struct vm_area_struct *vma,
533 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534{
535 struct flush_cache_page_args args;
536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100538 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900539 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Ralf Baechle48a26e62010-10-29 19:08:25 +0100541 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542}
543
544static inline void local_r4k_flush_data_cache_page(void * addr)
545{
546 r4k_blast_dcache_page((unsigned long) addr);
547}
548
549static void r4k_flush_data_cache_page(unsigned long addr)
550{
Ralf Baechlea754f702007-11-03 01:01:37 +0000551 if (in_atomic())
552 local_r4k_flush_data_cache_page((void *)addr);
553 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100554 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555}
556
557struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900558 unsigned long start;
559 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560};
561
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200562static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100565 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 r4k_blast_dcache();
567 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000568 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900569 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 }
572
573 if (end - start > icache_size)
574 r4k_blast_icache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900575 else
576 protected_blast_icache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577}
578
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200579static inline void local_r4k_flush_icache_range_ipi(void *args)
580{
581 struct flush_icache_range_args *fir_args = args;
582 unsigned long start = fir_args->start;
583 unsigned long end = fir_args->end;
584
585 local_r4k_flush_icache_range(start, end);
586}
587
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900588static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589{
590 struct flush_icache_range_args args;
591
592 args.start = start;
593 args.end = end;
594
Ralf Baechle48a26e62010-10-29 19:08:25 +0100595 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000596 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597}
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599#ifdef CONFIG_DMA_NONCOHERENT
600
601static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
602{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 /* Catch bad driver code */
604 BUG_ON(size == 0);
605
Ralf Baechleff522052013-09-17 12:44:31 +0200606 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100607 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900608 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900610 else
611 blast_scache_range(addr, addr + size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700612 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 return;
614 }
615
616 /*
617 * Either no secondary cache or the available caches don't have the
618 * subset property so we have to flush the primary caches
619 * explicitly
620 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100621 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 r4k_blast_dcache();
623 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900625 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 }
Ralf Baechleff522052013-09-17 12:44:31 +0200627 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
629 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700630 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631}
632
633static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
634{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 /* Catch bad driver code */
636 BUG_ON(size == 0);
637
Ralf Baechleff522052013-09-17 12:44:31 +0200638 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100639 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900640 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000642 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000643 /*
644 * There is no clearly documented alignment requirement
645 * for the cache instruction on MIPS processors and
646 * some processors, among them the RM5200 and RM7000
647 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100648 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000649 * aligning the address to cache line size.
650 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100651 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000652 }
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700653 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 return;
655 }
656
Ralf Baechle39b8d522008-04-28 17:14:26 +0100657 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 r4k_blast_dcache();
659 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100661 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 }
Ralf Baechleff522052013-09-17 12:44:31 +0200663 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
665 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700666 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667}
668#endif /* CONFIG_DMA_NONCOHERENT */
669
670/*
671 * While we're protected against bad userland addresses we don't care
672 * very much about what happens in that case. Usually a segmentation
673 * fault will dump the process later on anyway ...
674 */
675static void local_r4k_flush_cache_sigtramp(void * arg)
676{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000677 unsigned long ic_lsize = cpu_icache_line_size();
678 unsigned long dc_lsize = cpu_dcache_line_size();
679 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 unsigned long addr = (unsigned long) arg;
681
682 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100683 if (dc_lsize)
684 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000685 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100687 if (ic_lsize)
688 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 if (MIPS4K_ICACHE_REFILL_WAR) {
690 __asm__ __volatile__ (
691 ".set push\n\t"
692 ".set noat\n\t"
693 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700694#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 "la $at,1f\n\t"
696#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700697#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 "dla $at,1f\n\t"
699#endif
700 "cache %0,($at)\n\t"
701 "nop; nop; nop\n"
702 "1:\n\t"
703 ".set pop"
704 :
705 : "i" (Hit_Invalidate_I));
706 }
707 if (MIPS_CACHE_SYNC_WAR)
708 __asm__ __volatile__ ("sync");
709}
710
711static void r4k_flush_cache_sigtramp(unsigned long addr)
712{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100713 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714}
715
716static void r4k_flush_icache_all(void)
717{
718 if (cpu_has_vtag_icache)
719 r4k_blast_icache();
720}
721
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100722struct flush_kernel_vmap_range_args {
723 unsigned long vaddr;
724 int size;
725};
726
727static inline void local_r4k_flush_kernel_vmap_range(void *args)
728{
729 struct flush_kernel_vmap_range_args *vmra = args;
730 unsigned long vaddr = vmra->vaddr;
731 int size = vmra->size;
732
733 /*
734 * Aliases only affect the primary caches so don't bother with
735 * S-caches or T-caches.
736 */
737 if (cpu_has_safe_index_cacheops && size >= dcache_size)
738 r4k_blast_dcache();
739 else {
740 R4600_HIT_CACHEOP_WAR_IMPL;
741 blast_dcache_range(vaddr, vaddr + size);
742 }
743}
744
745static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
746{
747 struct flush_kernel_vmap_range_args args;
748
749 args.vaddr = (unsigned long) vaddr;
750 args.size = size;
751
752 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
753}
754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755static inline void rm7k_erratum31(void)
756{
757 const unsigned long ic_lsize = 32;
758 unsigned long addr;
759
760 /* RM7000 erratum #31. The icache is screwed at startup. */
761 write_c0_taglo(0);
762 write_c0_taghi(0);
763
764 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
765 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000766 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 ".set noreorder\n\t"
768 ".set mips3\n\t"
769 "cache\t%1, 0(%0)\n\t"
770 "cache\t%1, 0x1000(%0)\n\t"
771 "cache\t%1, 0x2000(%0)\n\t"
772 "cache\t%1, 0x3000(%0)\n\t"
773 "cache\t%2, 0(%0)\n\t"
774 "cache\t%2, 0x1000(%0)\n\t"
775 "cache\t%2, 0x2000(%0)\n\t"
776 "cache\t%2, 0x3000(%0)\n\t"
777 "cache\t%1, 0(%0)\n\t"
778 "cache\t%1, 0x1000(%0)\n\t"
779 "cache\t%1, 0x2000(%0)\n\t"
780 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000781 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 :
783 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
784 }
785}
786
Steven J. Hill006a8512012-06-26 04:11:03 +0000787static inline void alias_74k_erratum(struct cpuinfo_mips *c)
788{
789 /*
790 * Early versions of the 74K do not update the cache tags on a
791 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
792 * aliases. In this case it is better to treat the cache as always
793 * having aliases.
794 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100795 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_ENCODE_332(2, 4, 0))
Steven J. Hill006a8512012-06-26 04:11:03 +0000796 c->dcache.flags |= MIPS_CACHE_VTAG;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100797 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_ENCODE_332(2, 4, 0))
Steven J. Hill006a8512012-06-26 04:11:03 +0000798 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100799 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_1074K &&
800 (c->processor_id & PRID_REV_MASK) <= PRID_REV_ENCODE_332(1, 1, 0)) {
Steven J. Hill006a8512012-06-26 04:11:03 +0000801 c->dcache.flags |= MIPS_CACHE_VTAG;
802 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
803 }
804}
805
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000806static char *way_string[] = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
808};
809
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000810static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
812 struct cpuinfo_mips *c = &current_cpu_data;
813 unsigned int config = read_c0_config();
814 unsigned int prid = read_c0_prid();
815 unsigned long config1;
816 unsigned int lsize;
817
Ralf Baechle69f24d12013-09-17 10:25:47 +0200818 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 case CPU_R4600: /* QED style two way caches? */
820 case CPU_R4700:
821 case CPU_R5000:
822 case CPU_NEVADA:
823 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
824 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
825 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900826 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
828 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
829 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
830 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900831 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
833 c->options |= MIPS_CPU_CACHE_CDEX_P;
834 break;
835
836 case CPU_R5432:
837 case CPU_R5500:
838 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
839 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
840 c->icache.ways = 2;
841 c->icache.waybit= 0;
842
843 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
844 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
845 c->dcache.ways = 2;
846 c->dcache.waybit = 0;
847
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900848 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 break;
850
851 case CPU_TX49XX:
852 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
853 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
854 c->icache.ways = 4;
855 c->icache.waybit= 0;
856
857 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
858 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
859 c->dcache.ways = 4;
860 c->dcache.waybit = 0;
861
862 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900863 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 break;
865
866 case CPU_R4000PC:
867 case CPU_R4000SC:
868 case CPU_R4000MC:
869 case CPU_R4400PC:
870 case CPU_R4400SC:
871 case CPU_R4400MC:
872 case CPU_R4300:
873 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
874 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
875 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100876 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
878 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
879 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
880 c->dcache.ways = 1;
881 c->dcache.waybit = 0; /* does not matter */
882
883 c->options |= MIPS_CPU_CACHE_CDEX_P;
884 break;
885
886 case CPU_R10000:
887 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400888 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
890 c->icache.linesz = 64;
891 c->icache.ways = 2;
892 c->icache.waybit = 0;
893
894 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
895 c->dcache.linesz = 32;
896 c->dcache.ways = 2;
897 c->dcache.waybit = 0;
898
899 c->options |= MIPS_CPU_PREFETCH;
900 break;
901
902 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900903 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 case CPU_VR4131:
905 /* Workaround for cache instruction bug of VR4131 */
906 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
907 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900908 config |= 0x00400000U;
909 if (c->processor_id == 0x0c80U)
910 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +0900912 } else
913 c->options |= MIPS_CPU_CACHE_CDEX_P;
914
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
916 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
917 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900918 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919
920 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
921 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
922 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900923 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 break;
925
926 case CPU_VR41XX:
927 case CPU_VR4111:
928 case CPU_VR4121:
929 case CPU_VR4122:
930 case CPU_VR4181:
931 case CPU_VR4181A:
932 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
933 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
934 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100935 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
938 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
939 c->dcache.ways = 1;
940 c->dcache.waybit = 0; /* does not matter */
941
942 c->options |= MIPS_CPU_CACHE_CDEX_P;
943 break;
944
945 case CPU_RM7000:
946 rm7k_erratum31();
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
949 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
950 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900951 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
953 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
954 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
955 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900956 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 c->options |= MIPS_CPU_PREFETCH;
960 break;
961
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800962 case CPU_LOONGSON2:
963 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
964 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
965 if (prid & 0x3)
966 c->icache.ways = 4;
967 else
968 c->icache.ways = 2;
969 c->icache.waybit = 0;
970
971 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
972 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
973 if (prid & 0x3)
974 c->dcache.ways = 4;
975 else
976 c->dcache.ways = 2;
977 c->dcache.waybit = 0;
978 break;
979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 default:
981 if (!(config & MIPS_CONF_M))
982 panic("Don't know how to probe P-caches on this cpu.");
983
984 /*
985 * So we seem to be a MIPS32 or MIPS64 CPU
986 * So let's probe the I-cache ...
987 */
988 config1 = read_c0_config1();
989
990 if ((lsize = ((config1 >> 19) & 7)))
991 c->icache.linesz = 2 << lsize;
992 else
993 c->icache.linesz = lsize;
Douglas Leungdc34b052012-07-19 09:11:13 +0200994 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 c->icache.ways = 1 + ((config1 >> 16) & 7);
996
997 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +0100998 c->icache.ways *
999 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001000 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
1002 if (config & 0x8) /* VI bit */
1003 c->icache.flags |= MIPS_CACHE_VTAG;
1004
1005 /*
1006 * Now probe the MIPS32 / MIPS64 data cache.
1007 */
1008 c->dcache.flags = 0;
1009
1010 if ((lsize = ((config1 >> 10) & 7)))
1011 c->dcache.linesz = 2 << lsize;
1012 else
1013 c->dcache.linesz= lsize;
Douglas Leungdc34b052012-07-19 09:11:13 +02001014 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1016
1017 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001018 c->dcache.ways *
1019 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001020 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022 c->options |= MIPS_CPU_PREFETCH;
1023 break;
1024 }
1025
1026 /*
1027 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001028 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 * to get a VCE exception anymore so we don't care about this
1030 * misconfiguration. The case is rather theoretical anyway;
1031 * presumably no vendor is shipping his hardware in the "bad"
1032 * configuration.
1033 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001034 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1035 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 !(config & CONF_SC) && c->icache.linesz != 16 &&
1037 PAGE_SIZE <= 0x8000)
1038 panic("Improper R4000SC processor configuration detected");
1039
1040 /* compute a couple of other cache variables */
1041 c->icache.waysize = icache_size / c->icache.ways;
1042 c->dcache.waysize = dcache_size / c->dcache.ways;
1043
Chris Dearman73f40352006-06-20 18:06:52 +01001044 c->icache.sets = c->icache.linesz ?
1045 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1046 c->dcache.sets = c->dcache.linesz ?
1047 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
1049 /*
1050 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1051 * 2-way virtually indexed so normally would suffer from aliases. So
1052 * normally they'd suffer from aliases but magic in the hardware deals
1053 * with that for us so we don't need to take care ourselves.
1054 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001055 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001056 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001057 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001058 case CPU_SB1:
1059 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301060 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001061 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001062 break;
1063
Ralf Baechled1e344e2005-02-04 15:51:26 +00001064 case CPU_R10000:
1065 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001066 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001067 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001068
Steven J. Hill113c62d2012-07-06 23:56:00 +02001069 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001070 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001071 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001072 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001073 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001074 case CPU_1004K:
Ralf Baechle69f24d12013-09-17 10:25:47 +02001075 if (current_cpu_type() == CPU_74K)
Steven J. Hill006a8512012-06-26 04:11:03 +00001076 alias_74k_erratum(c);
Ralf Baechlebeab3752006-06-19 21:56:25 +01001077 if ((read_c0_config7() & (1 << 16))) {
1078 /* effectively physically indexed dcache,
1079 thus no virtual aliases. */
1080 c->dcache.flags |= MIPS_CACHE_PINDEX;
1081 break;
1082 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001083 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001084 if (c->dcache.waysize > PAGE_SIZE)
1085 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001086 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
Ralf Baechle69f24d12013-09-17 10:25:47 +02001088 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 case CPU_20KC:
1090 /*
1091 * Some older 20Kc chips doesn't have the 'VI' bit in
1092 * the config register.
1093 */
1094 c->icache.flags |= MIPS_CACHE_VTAG;
1095 break;
1096
Manuel Lauss270717a2009-03-25 17:49:28 +01001097 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1099 break;
1100 }
1101
Ralf Baechle70342282013-01-22 12:59:30 +01001102#ifdef CONFIG_CPU_LOONGSON2
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001103 /*
1104 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1105 * one op will act on all 4 ways
1106 */
1107 c->icache.ways = 1;
1108#endif
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1111 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001112 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 way_string[c->icache.ways], c->icache.linesz);
1114
Ralf Baechle64bfca52007-10-15 16:35:45 +01001115 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1116 dcache_size >> 10, way_string[c->dcache.ways],
1117 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1118 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1119 "cache aliases" : "no aliases",
1120 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121}
1122
1123/*
1124 * If you even _breathe_ on this function, look at the gcc output and make sure
1125 * it does not pop things on and off the stack for the cache sizing loop that
1126 * executes in KSEG1 space or else you will crash and burn badly. You have
1127 * been warned.
1128 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001129static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 unsigned long flags, addr, begin, end, pow2;
1132 unsigned int config = read_c0_config();
1133 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 if (config & CONF_SC)
1136 return 0;
1137
Ralf Baechlee001e522007-07-28 12:45:47 +01001138 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 begin &= ~((4 * 1024 * 1024) - 1);
1140 end = begin + (4 * 1024 * 1024);
1141
1142 /*
1143 * This is such a bitch, you'd think they would make it easy to do
1144 * this. Away you daemons of stupidity!
1145 */
1146 local_irq_save(flags);
1147
1148 /* Fill each size-multiple cache line with a valid tag. */
1149 pow2 = (64 * 1024);
1150 for (addr = begin; addr < end; addr = (begin + pow2)) {
1151 unsigned long *p = (unsigned long *) addr;
1152 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1153 pow2 <<= 1;
1154 }
1155
1156 /* Load first line with zero (therefore invalid) tag. */
1157 write_c0_taglo(0);
1158 write_c0_taghi(0);
1159 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1160 cache_op(Index_Store_Tag_I, begin);
1161 cache_op(Index_Store_Tag_D, begin);
1162 cache_op(Index_Store_Tag_SD, begin);
1163
1164 /* Now search for the wrap around point. */
1165 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1167 cache_op(Index_Load_Tag_SD, addr);
1168 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1169 if (!read_c0_taglo())
1170 break;
1171 pow2 <<= 1;
1172 }
1173 local_irq_restore(flags);
1174 addr -= begin;
1175
1176 scache_size = addr;
1177 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1178 c->scache.ways = 1;
1179 c->dcache.waybit = 0; /* does not matter */
1180
1181 return 1;
1182}
1183
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001184#if defined(CONFIG_CPU_LOONGSON2)
1185static void __init loongson2_sc_init(void)
1186{
1187 struct cpuinfo_mips *c = &current_cpu_data;
1188
1189 scache_size = 512*1024;
1190 c->scache.linesz = 32;
1191 c->scache.ways = 4;
1192 c->scache.waybit = 0;
1193 c->scache.waysize = scache_size / (c->scache.ways);
1194 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1195 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1196 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1197
1198 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1199}
1200#endif
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202extern int r5k_sc_init(void);
1203extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001204extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001206static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207{
1208 struct cpuinfo_mips *c = &current_cpu_data;
1209 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 int sc_present = 0;
1211
1212 /*
1213 * Do the probing thing on R4000SC and R4400SC processors. Other
1214 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001215 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001217 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 case CPU_R4000SC:
1219 case CPU_R4000MC:
1220 case CPU_R4400SC:
1221 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001222 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 if (sc_present)
1224 c->options |= MIPS_CPU_CACHE_CDEX_S;
1225 break;
1226
1227 case CPU_R10000:
1228 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001229 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1231 c->scache.linesz = 64 << ((config >> 13) & 1);
1232 c->scache.ways = 2;
1233 c->scache.waybit= 0;
1234 sc_present = 1;
1235 break;
1236
1237 case CPU_R5000:
1238 case CPU_NEVADA:
1239#ifdef CONFIG_R5000_CPU_SCACHE
1240 r5k_sc_init();
1241#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001242 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245#ifdef CONFIG_RM7000_CPU_SCACHE
1246 rm7k_sc_init();
1247#endif
1248 return;
1249
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001250#if defined(CONFIG_CPU_LOONGSON2)
1251 case CPU_LOONGSON2:
1252 loongson2_sc_init();
1253 return;
1254#endif
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001255 case CPU_XLP:
1256 /* don't need to worry about L2, fully coherent */
1257 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001258
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001260 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1261 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001262#ifdef CONFIG_MIPS_CPU_SCACHE
1263 if (mips_sc_init ()) {
1264 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1265 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1266 scache_size >> 10,
1267 way_string[c->scache.ways], c->scache.linesz);
1268 }
1269#else
1270 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1271 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1272#endif
1273 return;
1274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 sc_present = 0;
1276 }
1277
1278 if (!sc_present)
1279 return;
1280
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 /* compute a couple of other cache variables */
1282 c->scache.waysize = scache_size / c->scache.ways;
1283
1284 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1285
1286 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1287 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1288
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001289 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290}
1291
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001292void au1x00_fixup_config_od(void)
1293{
1294 /*
1295 * c0_config.od (bit 19) was write only (and read as 0)
1296 * on the early revisions of Alchemy SOCs. It disables the bus
1297 * transaction overlapping and needs to be set to fix various errata.
1298 */
1299 switch (read_c0_prid()) {
1300 case 0x00030100: /* Au1000 DA */
1301 case 0x00030201: /* Au1000 HA */
1302 case 0x00030202: /* Au1000 HB */
1303 case 0x01030200: /* Au1500 AB */
1304 /*
1305 * Au1100 errata actually keeps silence about this bit, so we set it
1306 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001307 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001308 */
1309 case 0x02030200: /* Au1100 AB */
1310 case 0x02030201: /* Au1100 BA */
1311 case 0x02030202: /* Au1100 BC */
1312 set_c0_config(1 << 19);
1313 break;
1314 }
1315}
1316
Ralf Baechle89052bd2008-06-12 17:26:02 +01001317/* CP0 hazard avoidance. */
1318#define NXP_BARRIER() \
1319 __asm__ __volatile__( \
1320 ".set noreorder\n\t" \
1321 "nop; nop; nop; nop; nop; nop;\n\t" \
1322 ".set reorder\n\t")
1323
1324static void nxp_pr4450_fixup_config(void)
1325{
1326 unsigned long config0;
1327
1328 config0 = read_c0_config();
1329
1330 /* clear all three cache coherency fields */
1331 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1332 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1333 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1334 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1335 write_c0_config(config0);
1336 NXP_BARRIER();
1337}
1338
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001339static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001340
1341static int __init cca_setup(char *str)
1342{
1343 get_option(&str, &cca);
1344
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001345 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001346}
1347
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001348early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001349
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001350static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351{
Chris Dearman35133692007-09-19 00:58:24 +01001352 if (cca < 0 || cca > 7)
1353 cca = read_c0_config() & CONF_CM_CMASK;
1354 _page_cachable_default = cca << _CACHE_SHIFT;
1355
1356 pr_debug("Using cache attribute %d\n", cca);
1357 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
1359 /*
1360 * c0_status.cu=0 specifies that updates by the sc instruction use
1361 * the coherency mode specified by the TLB; 1 means cachable
1362 * coherent update on write will be used. Not all processors have
1363 * this bit and; some wire it to zero, others like Toshiba had the
1364 * silly idea of putting something else there ...
1365 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001366 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 case CPU_R4000PC:
1368 case CPU_R4000SC:
1369 case CPU_R4000MC:
1370 case CPU_R4400PC:
1371 case CPU_R4400SC:
1372 case CPU_R4400MC:
1373 clear_c0_config(CONF_CU);
1374 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001375 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001376 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001377 * the write-only co_config.od bit and set it back to one on:
1378 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001379 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001380 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001381 au1x00_fixup_config_od();
1382 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001383
1384 case PRID_IMP_PR4450:
1385 nxp_pr4450_fixup_config();
1386 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 }
1388}
1389
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001390static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001392 extern char __weak except_vec2_generic;
1393 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
Ralf Baechle69f24d12013-09-17 10:25:47 +02001395 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001396 case CPU_SB1:
1397 case CPU_SB1A:
1398 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1399 break;
1400
1401 default:
1402 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1403 break;
1404 }
David Daney9cd9669b2012-05-15 00:04:49 -07001405}
1406
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001407void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001408{
1409 extern void build_clear_page(void);
1410 extern void build_copy_page(void);
1411 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412
1413 probe_pcache();
1414 setup_scache();
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 r4k_blast_dcache_page_setup();
1417 r4k_blast_dcache_page_indexed_setup();
1418 r4k_blast_dcache_setup();
1419 r4k_blast_icache_page_setup();
1420 r4k_blast_icache_page_indexed_setup();
1421 r4k_blast_icache_setup();
1422 r4k_blast_scache_page_setup();
1423 r4k_blast_scache_page_indexed_setup();
1424 r4k_blast_scache_setup();
1425
1426 /*
1427 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1428 * This code supports virtually indexed processors and will be
1429 * unnecessarily inefficient on physically indexed processors.
1430 */
Chris Dearman73f40352006-06-20 18:06:52 +01001431 if (c->dcache.linesz)
1432 shm_align_mask = max_t( unsigned long,
1433 c->dcache.sets * c->dcache.linesz - 1,
1434 PAGE_SIZE - 1);
1435 else
1436 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001437
1438 __flush_cache_vmap = r4k__flush_cache_vmap;
1439 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1440
Ralf Baechledb813fe2007-09-27 18:26:43 +01001441 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 __flush_cache_all = r4k___flush_cache_all;
1443 flush_cache_mm = r4k_flush_cache_mm;
1444 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 flush_cache_range = r4k_flush_cache_range;
1446
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001447 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1448
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1450 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001451 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 flush_data_cache_page = r4k_flush_data_cache_page;
1453 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001454 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
Ralf Baechle39b8d522008-04-28 17:14:26 +01001456#if defined(CONFIG_DMA_NONCOHERENT)
1457 if (coherentio) {
1458 _dma_cache_wback_inv = (void *)cache_noop;
1459 _dma_cache_wback = (void *)cache_noop;
1460 _dma_cache_inv = (void *)cache_noop;
1461 } else {
1462 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1463 _dma_cache_wback = r4k_dma_cache_wback_inv;
1464 _dma_cache_inv = r4k_dma_cache_inv;
1465 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466#endif
1467
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 build_clear_page();
1469 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001470
1471 /*
1472 * We want to run CMP kernels on core with and without coherent
1473 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1474 * or not to flush caches.
1475 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001476 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001477
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001478 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001479 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480}