blob: 676362769b8dbfc9dea20e8c76c02e4208950b29 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Marek Olšák67e8e3f2014-03-02 00:56:18 +010049static void radeon_update_memory_usage(struct radeon_bo *bo,
50 unsigned mem_type, int sign)
51{
52 struct radeon_device *rdev = bo->rdev;
53 u64 size = (u64)bo->tbo.num_pages << PAGE_SHIFT;
54
55 switch (mem_type) {
56 case TTM_PL_TT:
57 if (sign > 0)
58 atomic64_add(size, &rdev->gtt_usage);
59 else
60 atomic64_sub(size, &rdev->gtt_usage);
61 break;
62 case TTM_PL_VRAM:
63 if (sign > 0)
64 atomic64_add(size, &rdev->vram_usage);
65 else
66 atomic64_sub(size, &rdev->vram_usage);
67 break;
68 }
69}
70
Jerome Glisse4c788672009-11-20 14:29:23 +010071static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020072{
Jerome Glisse4c788672009-11-20 14:29:23 +010073 struct radeon_bo *bo;
74
75 bo = container_of(tbo, struct radeon_bo, tbo);
Marek Olšák67e8e3f2014-03-02 00:56:18 +010076
77 radeon_update_memory_usage(bo, bo->tbo.mem.mem_type, -1);
78
Jerome Glisse4c788672009-11-20 14:29:23 +010079 mutex_lock(&bo->rdev->gem.mutex);
80 list_del_init(&bo->list);
81 mutex_unlock(&bo->rdev->gem.mutex);
82 radeon_bo_clear_surface_reg(bo);
Christian Königc265f242014-07-18 09:24:54 +020083 WARN_ON(!list_empty(&bo->va));
Daniel Vetter441921d2011-02-18 17:59:16 +010084 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010085 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020086}
87
Jerome Glissed03d8582009-12-14 21:02:09 +010088bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
89{
90 if (bo->destroy == &radeon_ttm_bo_destroy)
91 return true;
92 return false;
93}
94
Jerome Glisse312ea8d2009-12-07 15:52:58 +010095void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
96{
Lauri Kasanendeadcb32014-04-02 20:33:42 +030097 u32 c = 0, i;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010098
Jerome Glisse312ea8d2009-12-07 15:52:58 +010099 rbo->placement.placement = rbo->placements;
Alex Deucher20707872013-01-17 13:10:50 -0500100 rbo->placement.busy_placement = rbo->placements;
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900101 if (domain & RADEON_GEM_DOMAIN_VRAM) {
102 /* Try placing BOs which don't need CPU access outside of the
103 * CPU accessible part of VRAM
104 */
105 if ((rbo->flags & RADEON_GEM_NO_CPU_ACCESS) &&
106 rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size) {
107 rbo->placements[c].fpfn =
108 rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
109 rbo->placements[c++].flags = TTM_PL_FLAG_WC |
110 TTM_PL_FLAG_UNCACHED |
111 TTM_PL_FLAG_VRAM;
112 }
113
114 rbo->placements[c].fpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200115 rbo->placements[c++].flags = TTM_PL_FLAG_WC |
116 TTM_PL_FLAG_UNCACHED |
117 TTM_PL_FLAG_VRAM;
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900118 }
Christian Königf1217ed2014-08-27 13:16:04 +0200119
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500120 if (domain & RADEON_GEM_DOMAIN_GTT) {
Michel Dänzer02376d82014-07-17 19:01:08 +0900121 if (rbo->flags & RADEON_GEM_GTT_UC) {
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900122 rbo->placements[c].fpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200123 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
124 TTM_PL_FLAG_TT;
125
Michel Dänzer02376d82014-07-17 19:01:08 +0900126 } else if ((rbo->flags & RADEON_GEM_GTT_WC) ||
127 (rbo->rdev->flags & RADEON_IS_AGP)) {
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900128 rbo->placements[c].fpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200129 rbo->placements[c++].flags = TTM_PL_FLAG_WC |
130 TTM_PL_FLAG_UNCACHED |
Michel Dänzer02376d82014-07-17 19:01:08 +0900131 TTM_PL_FLAG_TT;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500132 } else {
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900133 rbo->placements[c].fpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200134 rbo->placements[c++].flags = TTM_PL_FLAG_CACHED |
135 TTM_PL_FLAG_TT;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500136 }
137 }
Christian Königf1217ed2014-08-27 13:16:04 +0200138
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500139 if (domain & RADEON_GEM_DOMAIN_CPU) {
Michel Dänzer02376d82014-07-17 19:01:08 +0900140 if (rbo->flags & RADEON_GEM_GTT_UC) {
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900141 rbo->placements[c].fpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200142 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
143 TTM_PL_FLAG_SYSTEM;
144
Michel Dänzer02376d82014-07-17 19:01:08 +0900145 } else if ((rbo->flags & RADEON_GEM_GTT_WC) ||
146 rbo->rdev->flags & RADEON_IS_AGP) {
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900147 rbo->placements[c].fpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200148 rbo->placements[c++].flags = TTM_PL_FLAG_WC |
149 TTM_PL_FLAG_UNCACHED |
Michel Dänzer02376d82014-07-17 19:01:08 +0900150 TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500151 } else {
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900152 rbo->placements[c].fpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200153 rbo->placements[c++].flags = TTM_PL_FLAG_CACHED |
154 TTM_PL_FLAG_SYSTEM;
Jerome Glisse0d0b3e72012-11-28 13:47:55 -0500155 }
156 }
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900157 if (!c) {
158 rbo->placements[c].fpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200159 rbo->placements[c++].flags = TTM_PL_MASK_CACHING |
160 TTM_PL_FLAG_SYSTEM;
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900161 }
Christian Königf1217ed2014-08-27 13:16:04 +0200162
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100163 rbo->placement.num_placement = c;
164 rbo->placement.num_busy_placement = c;
Lauri Kasanendeadcb32014-04-02 20:33:42 +0300165
Christian Königf1217ed2014-08-27 13:16:04 +0200166 for (i = 0; i < c; ++i) {
Michel Dänzerc8584032014-08-28 15:56:00 +0900167 if ((rbo->flags & RADEON_GEM_CPU_ACCESS) &&
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900168 (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
169 !rbo->placements[i].fpfn)
Michel Dänzerc8584032014-08-28 15:56:00 +0900170 rbo->placements[i].lpfn =
171 rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
172 else
173 rbo->placements[i].lpfn = 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200174 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100175}
176
Daniel Vetter441921d2011-02-18 17:59:16 +0100177int radeon_bo_create(struct radeon_device *rdev,
Maarten Lankhorst831b6962014-09-18 14:11:56 +0200178 unsigned long size, int byte_align, bool kernel,
179 u32 domain, u32 flags, struct sg_table *sg,
180 struct reservation_object *resv,
181 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182{
Jerome Glisse4c788672009-11-20 14:29:23 +0100183 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500185 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500186 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187 int r;
188
Daniel Vetter441921d2011-02-18 17:59:16 +0100189 size = ALIGN(size, PAGE_SIZE);
190
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191 if (kernel) {
192 type = ttm_bo_type_kernel;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400193 } else if (sg) {
194 type = ttm_bo_type_sg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 } else {
196 type = ttm_bo_type_device;
197 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100198 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100199
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500200 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
201 sizeof(struct radeon_bo));
202
Jerome Glisse4c788672009-11-20 14:29:23 +0100203 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
204 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100206 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
207 if (unlikely(r)) {
208 kfree(bo);
209 return r;
210 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100211 bo->rdev = rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100212 bo->surface_reg = -1;
213 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500214 INIT_LIST_HEAD(&bo->va);
Marek Olšákbda72d52014-03-02 00:56:17 +0100215 bo->initial_domain = domain & (RADEON_GEM_DOMAIN_VRAM |
216 RADEON_GEM_DOMAIN_GTT |
217 RADEON_GEM_DOMAIN_CPU);
Michel Dänzer02376d82014-07-17 19:01:08 +0900218
219 bo->flags = flags;
220 /* PCI GART is always snooped */
221 if (!(rdev->flags & RADEON_IS_PCIE))
222 bo->flags &= ~(RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC);
223
Michel Dänzera08b5882014-11-27 18:00:54 +0900224#ifdef CONFIG_X86_32
225 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
226 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
227 */
228 bo->flags &= ~RADEON_GEM_GTT_WC;
Michel Dänzera53fa432015-02-04 10:19:51 +0900229#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
230 /* Don't try to enable write-combining when it can't work, or things
231 * may be slow
232 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
233 */
234
235#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
236 thanks to write-combining
237
238 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
239 "better performance thanks to write-combining\n");
240 bo->flags &= ~RADEON_GEM_GTT_WC;
Michel Dänzera08b5882014-11-27 18:00:54 +0900241#endif
242
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100243 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100244 /* Kernel allocation are uninterruptible */
Christian Königdb7fce32012-05-11 14:57:18 +0200245 down_read(&rdev->pm.mclk_lock);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100246 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000247 &bo->placement, page_align, !kernel, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +0200248 acc_size, sg, resv, &radeon_ttm_bo_destroy);
Christian Königdb7fce32012-05-11 14:57:18 +0200249 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 return r;
252 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100253 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100254
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000255 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100256
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257 return 0;
258}
259
Jerome Glisse4c788672009-11-20 14:29:23 +0100260int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261{
Jerome Glisse4c788672009-11-20 14:29:23 +0100262 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 int r;
264
Jerome Glisse4c788672009-11-20 14:29:23 +0100265 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269 return 0;
270 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100271 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 if (r) {
273 return r;
274 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100275 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100277 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100279 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280 return 0;
281}
282
Jerome Glisse4c788672009-11-20 14:29:23 +0100283void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284{
Jerome Glisse4c788672009-11-20 14:29:23 +0100285 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100287 bo->kptr = NULL;
288 radeon_bo_check_tiling(bo, 0, 0);
289 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290}
291
Christian König512d8af2014-07-30 21:04:56 +0200292struct radeon_bo *radeon_bo_ref(struct radeon_bo *bo)
293{
294 if (bo == NULL)
295 return NULL;
296
297 ttm_bo_reference(&bo->tbo);
298 return bo;
299}
300
Jerome Glisse4c788672009-11-20 14:29:23 +0100301void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302{
Jerome Glisse4c788672009-11-20 14:29:23 +0100303 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000304 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305
Jerome Glisse4c788672009-11-20 14:29:23 +0100306 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000308 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100309 tbo = &((*bo)->tbo);
310 ttm_bo_unref(&tbo);
311 if (tbo == NULL)
312 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313}
314
Michel Dänzerc4353012012-03-14 17:12:41 +0100315int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
316 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100318 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319
Christian Königf72a113a2014-08-07 09:36:00 +0200320 if (radeon_ttm_tt_has_userptr(bo->tbo.ttm))
321 return -EPERM;
322
Jerome Glisse4c788672009-11-20 14:29:23 +0100323 if (bo->pin_count) {
324 bo->pin_count++;
325 if (gpu_addr)
326 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200327
328 if (max_offset != 0) {
329 u64 domain_start;
330
331 if (domain == RADEON_GEM_DOMAIN_VRAM)
332 domain_start = bo->rdev->mc.vram_start;
333 else
334 domain_start = bo->rdev->mc.gtt_start;
Michel Dänzere199fd42012-03-29 16:47:43 +0200335 WARN_ON_ONCE(max_offset <
336 (radeon_bo_gpu_offset(bo) - domain_start));
Michel Dänzerd9366222012-03-28 08:52:32 +0200337 }
338
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339 return 0;
340 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100341 radeon_ttm_placement_from_domain(bo, domain);
Christian Königf1217ed2014-08-27 13:16:04 +0200342 for (i = 0; i < bo->placement.num_placement; i++) {
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000343 /* force to pin into visible video ram */
Michel Dänzerb76ee672014-09-09 10:09:23 +0900344 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Alex Deucherf266f042014-08-28 10:59:05 -0400345 !(bo->flags & RADEON_GEM_NO_CPU_ACCESS) &&
Michel Dänzerb76ee672014-09-09 10:09:23 +0900346 (!max_offset || max_offset > bo->rdev->mc.visible_vram_size))
347 bo->placements[i].lpfn =
348 bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200349 else
Michel Dänzerb76ee672014-09-09 10:09:23 +0900350 bo->placements[i].lpfn = max_offset >> PAGE_SHIFT;
Michel Dänzerc4353012012-03-14 17:12:41 +0100351
Christian Königf1217ed2014-08-27 13:16:04 +0200352 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
Michel Dänzerc4353012012-03-14 17:12:41 +0100353 }
Christian Königf1217ed2014-08-27 13:16:04 +0200354
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000355 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100356 if (likely(r == 0)) {
357 bo->pin_count = 1;
358 if (gpu_addr != NULL)
359 *gpu_addr = radeon_bo_gpu_offset(bo);
Alex Deucher71ecc972014-07-17 12:09:25 -0400360 if (domain == RADEON_GEM_DOMAIN_VRAM)
361 bo->rdev->vram_pin_size += radeon_bo_size(bo);
362 else
363 bo->rdev->gart_pin_size += radeon_bo_size(bo);
364 } else {
Jerome Glisse4c788672009-11-20 14:29:23 +0100365 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Alex Deucher71ecc972014-07-17 12:09:25 -0400366 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367 return r;
368}
369
Michel Dänzerc4353012012-03-14 17:12:41 +0100370int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
371{
372 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
373}
374
Jerome Glisse4c788672009-11-20 14:29:23 +0100375int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100377 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200378
Jerome Glisse4c788672009-11-20 14:29:23 +0100379 if (!bo->pin_count) {
380 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
381 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200382 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100383 bo->pin_count--;
384 if (bo->pin_count)
385 return 0;
Christian Königf1217ed2014-08-27 13:16:04 +0200386 for (i = 0; i < bo->placement.num_placement; i++) {
387 bo->placements[i].lpfn = 0;
388 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
389 }
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000390 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Alex Deucher71ecc972014-07-17 12:09:25 -0400391 if (likely(r == 0)) {
392 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
393 bo->rdev->vram_pin_size -= radeon_bo_size(bo);
394 else
395 bo->rdev->gart_pin_size -= radeon_bo_size(bo);
396 } else {
Jerome Glisse4c788672009-11-20 14:29:23 +0100397 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Alex Deucher71ecc972014-07-17 12:09:25 -0400398 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100399 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200400}
401
Jerome Glisse4c788672009-11-20 14:29:23 +0100402int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200403{
Dave Airlied796d842010-01-25 13:08:08 +1000404 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
405 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500406 if (rdev->mc.igp_sideport_enabled == false)
407 /* Useless to evict on IGP chips */
408 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200409 }
410 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
411}
412
Jerome Glisse4c788672009-11-20 14:29:23 +0100413void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414{
Jerome Glisse4c788672009-11-20 14:29:23 +0100415 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416
417 if (list_empty(&rdev->gem.objects)) {
418 return;
419 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100420 dev_err(rdev->dev, "Userspace still has active objects !\n");
421 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100423 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100424 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
425 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100426 mutex_lock(&bo->rdev->gem.mutex);
427 list_del_init(&bo->list);
428 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000429 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100430 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431 mutex_unlock(&rdev->ddev->struct_mutex);
432 }
433}
434
Jerome Glisse4c788672009-11-20 14:29:23 +0100435int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436{
Jerome Glissea4d68272009-09-11 13:00:43 +0200437 /* Add an MTRR for the VRAM */
Samuel Lia0a53aa2013-04-08 17:25:47 -0400438 if (!rdev->fastfb_working) {
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000439 rdev->mc.vram_mtrr = arch_phys_wc_add(rdev->mc.aper_base,
440 rdev->mc.aper_size);
Samuel Lia0a53aa2013-04-08 17:25:47 -0400441 }
Jerome Glissea4d68272009-09-11 13:00:43 +0200442 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
443 rdev->mc.mc_vram_size >> 20,
444 (unsigned long long)rdev->mc.aper_size >> 20);
445 DRM_INFO("RAM width %dbits %cDR\n",
446 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200447 return radeon_ttm_init(rdev);
448}
449
Jerome Glisse4c788672009-11-20 14:29:23 +0100450void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451{
452 radeon_ttm_fini(rdev);
Andy Lutomirski07ebea22013-05-13 23:58:45 +0000453 arch_phys_wc_del(rdev->mc.vram_mtrr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200454}
455
Marek Olšák19dff562014-03-02 00:56:22 +0100456/* Returns how many bytes TTM can move per IB.
457 */
458static u64 radeon_bo_get_threshold_for_moves(struct radeon_device *rdev)
459{
460 u64 real_vram_size = rdev->mc.real_vram_size;
461 u64 vram_usage = atomic64_read(&rdev->vram_usage);
462
463 /* This function is based on the current VRAM usage.
464 *
465 * - If all of VRAM is free, allow relocating the number of bytes that
466 * is equal to 1/4 of the size of VRAM for this IB.
467
468 * - If more than one half of VRAM is occupied, only allow relocating
469 * 1 MB of data for this IB.
470 *
471 * - From 0 to one half of used VRAM, the threshold decreases
472 * linearly.
473 * __________________
474 * 1/4 of -|\ |
475 * VRAM | \ |
476 * | \ |
477 * | \ |
478 * | \ |
479 * | \ |
480 * | \ |
481 * | \________|1 MB
482 * |----------------|
483 * VRAM 0 % 100 %
484 * used used
485 *
486 * Note: It's a threshold, not a limit. The threshold must be crossed
487 * for buffer relocations to stop, so any buffer of an arbitrary size
488 * can be moved as long as the threshold isn't crossed before
489 * the relocation takes place. We don't want to disable buffer
490 * relocations completely.
491 *
492 * The idea is that buffers should be placed in VRAM at creation time
493 * and TTM should only do a minimum number of relocations during
494 * command submission. In practice, you need to submit at least
495 * a dozen IBs to move all buffers to VRAM if they are in GTT.
496 *
497 * Also, things can get pretty crazy under memory pressure and actual
498 * VRAM usage can change a lot, so playing safe even at 50% does
499 * consistently increase performance.
500 */
501
502 u64 half_vram = real_vram_size >> 1;
503 u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
504 u64 bytes_moved_threshold = half_free_vram >> 1;
505 return max(bytes_moved_threshold, 1024*1024ull);
506}
507
508int radeon_bo_list_validate(struct radeon_device *rdev,
509 struct ww_acquire_ctx *ticket,
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200510 struct list_head *head, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511{
Christian König1d0c0942014-11-27 14:48:42 +0100512 struct radeon_bo_list *lobj;
Christian König466be332014-12-03 15:46:49 +0100513 struct list_head duplicates;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514 int r;
Marek Olšák19dff562014-03-02 00:56:22 +0100515 u64 bytes_moved = 0, initial_bytes_moved;
516 u64 bytes_moved_threshold = radeon_bo_get_threshold_for_moves(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517
Christian König466be332014-12-03 15:46:49 +0100518 INIT_LIST_HEAD(&duplicates);
519 r = ttm_eu_reserve_buffers(ticket, head, true, &duplicates);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521 return r;
522 }
Marek Olšák19dff562014-03-02 00:56:22 +0100523
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000524 list_for_each_entry(lobj, head, tv.head) {
Christian König466be332014-12-03 15:46:49 +0100525 struct radeon_bo *bo = lobj->robj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100526 if (!bo->pin_count) {
Christian Königce6758c2014-06-02 17:33:07 +0200527 u32 domain = lobj->prefered_domains;
Christian König38527522014-08-21 12:18:12 +0200528 u32 allowed = lobj->allowed_domains;
Marek Olšák19dff562014-03-02 00:56:22 +0100529 u32 current_domain =
530 radeon_mem_type_to_domain(bo->tbo.mem.mem_type);
531
532 /* Check if this buffer will be moved and don't move it
533 * if we have moved too many buffers for this IB already.
534 *
535 * Note that this allows moving at least one buffer of
536 * any size, because it doesn't take the current "bo"
537 * into account. We don't want to disallow buffer moves
538 * completely.
539 */
Christian König38527522014-08-21 12:18:12 +0200540 if ((allowed & current_domain) != 0 &&
Marek Olšák19dff562014-03-02 00:56:22 +0100541 (domain & current_domain) == 0 && /* will be moved */
542 bytes_moved > bytes_moved_threshold) {
543 /* don't move it */
544 domain = current_domain;
545 }
546
Alex Deucher20707872013-01-17 13:10:50 -0500547 retry:
548 radeon_ttm_placement_from_domain(bo, domain);
Christian Königf2ba57b2013-04-08 12:41:29 +0200549 if (ring == R600_RING_TYPE_UVD_INDEX)
Christian König38527522014-08-21 12:18:12 +0200550 radeon_uvd_force_into_uvd_segment(bo, allowed);
Marek Olšák19dff562014-03-02 00:56:22 +0100551
552 initial_bytes_moved = atomic64_read(&rdev->num_bytes_moved);
553 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
554 bytes_moved += atomic64_read(&rdev->num_bytes_moved) -
555 initial_bytes_moved;
556
Michel Dänzere376573f2010-07-08 12:43:28 +1000557 if (unlikely(r)) {
Christian Königce6758c2014-06-02 17:33:07 +0200558 if (r != -ERESTARTSYS &&
559 domain != lobj->allowed_domains) {
560 domain = lobj->allowed_domains;
Alex Deucher20707872013-01-17 13:10:50 -0500561 goto retry;
562 }
Maarten Lankhorst1b6e5fd2013-07-10 12:26:56 +0200563 ttm_eu_backoff_reservation(ticket, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564 return r;
Michel Dänzere376573f2010-07-08 12:43:28 +1000565 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200566 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100567 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
568 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569 }
Christian König466be332014-12-03 15:46:49 +0100570
571 list_for_each_entry(lobj, &duplicates, tv.head) {
572 lobj->gpu_offset = radeon_bo_gpu_offset(lobj->robj);
573 lobj->tiling_flags = lobj->robj->tiling_flags;
574 }
575
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576 return 0;
577}
578
Dave Airlie550e2d92009-12-09 14:15:38 +1000579int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580{
Jerome Glisse4c788672009-11-20 14:29:23 +0100581 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000582 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100583 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000584 int steal;
585 int i;
586
Maarten Lankhorst977c38d502013-06-27 13:48:26 +0200587 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100588
589 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000590 return 0;
591
Jerome Glisse4c788672009-11-20 14:29:23 +0100592 if (bo->surface_reg >= 0) {
593 reg = &rdev->surface_regs[bo->surface_reg];
594 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000595 goto out;
596 }
597
598 steal = -1;
599 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
600
601 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100602 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000603 break;
604
Jerome Glisse4c788672009-11-20 14:29:23 +0100605 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000606 if (old_object->pin_count == 0)
607 steal = i;
608 }
609
610 /* if we are all out */
611 if (i == RADEON_GEM_MAX_SURFACES) {
612 if (steal == -1)
613 return -ENOMEM;
614 /* find someone with a surface reg and nuke their BO */
615 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100616 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000617 /* blow away the mapping */
618 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100619 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000620 old_object->surface_reg = -1;
621 i = steal;
622 }
623
Jerome Glisse4c788672009-11-20 14:29:23 +0100624 bo->surface_reg = i;
625 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000626
627out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100628 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000629 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100630 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000631 return 0;
632}
633
Jerome Glisse4c788672009-11-20 14:29:23 +0100634static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000635{
Jerome Glisse4c788672009-11-20 14:29:23 +0100636 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000637 struct radeon_surface_reg *reg;
638
Jerome Glisse4c788672009-11-20 14:29:23 +0100639 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000640 return;
641
Jerome Glisse4c788672009-11-20 14:29:23 +0100642 reg = &rdev->surface_regs[bo->surface_reg];
643 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000644
Jerome Glisse4c788672009-11-20 14:29:23 +0100645 reg->bo = NULL;
646 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000647}
648
Jerome Glisse4c788672009-11-20 14:29:23 +0100649int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
650 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000651{
Jerome Glisse285484e2011-12-16 17:03:42 -0500652 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100653 int r;
654
Jerome Glisse285484e2011-12-16 17:03:42 -0500655 if (rdev->family >= CHIP_CEDAR) {
656 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
657
658 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
659 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
660 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
661 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
662 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
663 switch (bankw) {
664 case 0:
665 case 1:
666 case 2:
667 case 4:
668 case 8:
669 break;
670 default:
671 return -EINVAL;
672 }
673 switch (bankh) {
674 case 0:
675 case 1:
676 case 2:
677 case 4:
678 case 8:
679 break;
680 default:
681 return -EINVAL;
682 }
683 switch (mtaspect) {
684 case 0:
685 case 1:
686 case 2:
687 case 4:
688 case 8:
689 break;
690 default:
691 return -EINVAL;
692 }
693 if (tilesplit > 6) {
694 return -EINVAL;
695 }
696 if (stilesplit > 6) {
697 return -EINVAL;
698 }
699 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100700 r = radeon_bo_reserve(bo, false);
701 if (unlikely(r != 0))
702 return r;
703 bo->tiling_flags = tiling_flags;
704 bo->pitch = pitch;
705 radeon_bo_unreserve(bo);
706 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000707}
708
Jerome Glisse4c788672009-11-20 14:29:23 +0100709void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
710 uint32_t *tiling_flags,
711 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000712{
Maarten Lankhorst977c38d502013-06-27 13:48:26 +0200713 lockdep_assert_held(&bo->tbo.resv->lock.base);
714
Dave Airliee024e112009-06-24 09:48:08 +1000715 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100716 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000717 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100718 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000719}
720
Jerome Glisse4c788672009-11-20 14:29:23 +0100721int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
722 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000723{
Maarten Lankhorst977c38d502013-06-27 13:48:26 +0200724 if (!force_drop)
725 lockdep_assert_held(&bo->tbo.resv->lock.base);
Jerome Glisse4c788672009-11-20 14:29:23 +0100726
727 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000728 return 0;
729
730 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100731 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000732 return 0;
733 }
734
Jerome Glisse4c788672009-11-20 14:29:23 +0100735 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000736 if (!has_moved)
737 return 0;
738
Jerome Glisse4c788672009-11-20 14:29:23 +0100739 if (bo->surface_reg >= 0)
740 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000741 return 0;
742 }
743
Jerome Glisse4c788672009-11-20 14:29:23 +0100744 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000745 return 0;
746
Jerome Glisse4c788672009-11-20 14:29:23 +0100747 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000748}
749
750void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100751 struct ttm_mem_reg *new_mem)
Dave Airliee024e112009-06-24 09:48:08 +1000752{
Jerome Glissed03d8582009-12-14 21:02:09 +0100753 struct radeon_bo *rbo;
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100754
Jerome Glissed03d8582009-12-14 21:02:09 +0100755 if (!radeon_ttm_bo_is_radeon_bo(bo))
756 return;
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100757
Jerome Glissed03d8582009-12-14 21:02:09 +0100758 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100759 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500760 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100761
762 /* update statistics */
763 if (!new_mem)
764 return;
765
766 radeon_update_memory_usage(rbo, bo->mem.mem_type, -1);
767 radeon_update_memory_usage(rbo, new_mem->mem_type, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000768}
769
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200770int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000771{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200772 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100773 struct radeon_bo *rbo;
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900774 unsigned long offset, size, lpfn;
775 int i, r;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200776
Jerome Glissed03d8582009-12-14 21:02:09 +0100777 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200778 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100779 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100780 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200781 rdev = rbo->rdev;
Christian König54409252014-05-05 18:40:12 +0200782 if (bo->mem.mem_type != TTM_PL_VRAM)
783 return 0;
784
785 size = bo->mem.num_pages << PAGE_SHIFT;
786 offset = bo->mem.start << PAGE_SHIFT;
787 if ((offset + size) <= rdev->mc.visible_vram_size)
788 return 0;
789
790 /* hurrah the memory is not visible ! */
791 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900792 lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
793 for (i = 0; i < rbo->placement.num_placement; i++) {
794 /* Force into visible VRAM */
795 if ((rbo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
796 (!rbo->placements[i].lpfn || rbo->placements[i].lpfn > lpfn))
797 rbo->placements[i].lpfn = lpfn;
798 }
Christian König54409252014-05-05 18:40:12 +0200799 r = ttm_bo_validate(bo, &rbo->placement, false, false);
800 if (unlikely(r == -ENOMEM)) {
801 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
802 return ttm_bo_validate(bo, &rbo->placement, false, false);
803 } else if (unlikely(r != 0)) {
804 return r;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200805 }
Christian König54409252014-05-05 18:40:12 +0200806
807 offset = bo->mem.start << PAGE_SHIFT;
808 /* this should never happen */
809 if ((offset + size) > rdev->mc.visible_vram_size)
810 return -EINVAL;
811
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200812 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000813}
Andi Kleence580fa2011-10-13 16:08:47 -0700814
Dave Airlie83f30d02011-10-27 18:15:10 +0200815int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700816{
817 int r;
818
Michele CURTI12432352014-05-19 11:18:52 -0400819 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, NULL);
Andi Kleence580fa2011-10-13 16:08:47 -0700820 if (unlikely(r != 0))
821 return r;
Andi Kleence580fa2011-10-13 16:08:47 -0700822 if (mem_type)
823 *mem_type = bo->tbo.mem.mem_type;
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +0200824
825 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700826 ttm_bo_unreserve(&bo->tbo);
827 return r;
828}
Christian König587cdda2014-11-19 14:01:23 +0100829
830/**
831 * radeon_bo_fence - add fence to buffer object
832 *
833 * @bo: buffer object in question
834 * @fence: fence to add
835 * @shared: true if fence should be added shared
836 *
837 */
838void radeon_bo_fence(struct radeon_bo *bo, struct radeon_fence *fence,
839 bool shared)
840{
841 struct reservation_object *resv = bo->tbo.resv;
842
843 if (shared)
844 reservation_object_add_shared_fence(resv, &fence->base);
845 else
846 reservation_object_add_excl_fence(resv, &fence->base);
847}