blob: 4e636de877b237b2ca5c53eb15b62d4008a939f6 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <drm/drmP.h>
34#include "radeon_drm.h"
35#include "radeon.h"
36
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037
38int radeon_ttm_init(struct radeon_device *rdev);
39void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010040static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/*
43 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
44 * function are calling it.
45 */
46
Jerome Glisse4c788672009-11-20 14:29:23 +010047static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048{
Jerome Glisse4c788672009-11-20 14:29:23 +010049 struct radeon_bo *bo;
50
51 bo = container_of(tbo, struct radeon_bo, tbo);
52 mutex_lock(&bo->rdev->gem.mutex);
53 list_del_init(&bo->list);
54 mutex_unlock(&bo->rdev->gem.mutex);
55 radeon_bo_clear_surface_reg(bo);
56 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057}
58
Jerome Glissed03d8582009-12-14 21:02:09 +010059bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
60{
61 if (bo->destroy == &radeon_ttm_bo_destroy)
62 return true;
63 return false;
64}
65
Jerome Glisse312ea8d2009-12-07 15:52:58 +010066void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
67{
68 u32 c = 0;
69
70 rbo->placement.fpfn = 0;
71 rbo->placement.lpfn = 0;
72 rbo->placement.placement = rbo->placements;
73 rbo->placement.busy_placement = rbo->placements;
74 if (domain & RADEON_GEM_DOMAIN_VRAM)
75 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
76 TTM_PL_FLAG_VRAM;
77 if (domain & RADEON_GEM_DOMAIN_GTT)
78 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
79 if (domain & RADEON_GEM_DOMAIN_CPU)
80 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010081 if (!c)
82 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010083 rbo->placement.num_placement = c;
84 rbo->placement.num_busy_placement = c;
85}
86
Jerome Glisse4c788672009-11-20 14:29:23 +010087int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
88 unsigned long size, bool kernel, u32 domain,
89 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090{
Jerome Glisse4c788672009-11-20 14:29:23 +010091 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092 enum ttm_bo_type type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 int r;
94
95 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
96 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
97 }
98 if (kernel) {
99 type = ttm_bo_type_kernel;
100 } else {
101 type = ttm_bo_type_device;
102 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100103 *bo_ptr = NULL;
104 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
105 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +0100107 bo->rdev = rdev;
108 bo->gobj = gobj;
109 bo->surface_reg = -1;
110 INIT_LIST_HEAD(&bo->list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100112 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100113 /* Kernel allocation are uninterruptible */
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100114 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
115 &bo->placement, 0, 0, !kernel, NULL, size,
116 &radeon_ttm_bo_destroy);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200117 if (unlikely(r != 0)) {
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100118 if (r != -ERESTARTSYS)
119 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100120 "object_init failed for (%lu, 0x%08X)\n",
121 size, domain);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 return r;
123 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100124 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100126 mutex_lock(&bo->rdev->gem.mutex);
127 list_add_tail(&bo->list, &rdev->gem.objects);
128 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 }
130 return 0;
131}
132
Jerome Glisse4c788672009-11-20 14:29:23 +0100133int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134{
Jerome Glisse4c788672009-11-20 14:29:23 +0100135 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136 int r;
137
Jerome Glisse4c788672009-11-20 14:29:23 +0100138 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100140 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 return 0;
143 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100144 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145 if (r) {
146 return r;
147 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100148 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100150 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100152 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 return 0;
154}
155
Jerome Glisse4c788672009-11-20 14:29:23 +0100156void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157{
Jerome Glisse4c788672009-11-20 14:29:23 +0100158 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100160 bo->kptr = NULL;
161 radeon_bo_check_tiling(bo, 0, 0);
162 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163}
164
Jerome Glisse4c788672009-11-20 14:29:23 +0100165void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166{
Jerome Glisse4c788672009-11-20 14:29:23 +0100167 struct ttm_buffer_object *tbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168
Jerome Glisse4c788672009-11-20 14:29:23 +0100169 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 tbo = &((*bo)->tbo);
172 ttm_bo_unref(&tbo);
173 if (tbo == NULL)
174 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175}
176
Jerome Glisse4c788672009-11-20 14:29:23 +0100177int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100179 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100181 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse4c788672009-11-20 14:29:23 +0100182 if (bo->pin_count) {
183 bo->pin_count++;
184 if (gpu_addr)
185 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186 return 0;
187 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100188 radeon_ttm_placement_from_domain(bo, domain);
189 for (i = 0; i < bo->placement.num_placement; i++)
190 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100191 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100192 if (likely(r == 0)) {
193 bo->pin_count = 1;
194 if (gpu_addr != NULL)
195 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100197 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100198 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 return r;
200}
201
Jerome Glisse4c788672009-11-20 14:29:23 +0100202int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100204 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205
Jerome Glisse4c788672009-11-20 14:29:23 +0100206 if (!bo->pin_count) {
207 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
208 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100210 bo->pin_count--;
211 if (bo->pin_count)
212 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100213 for (i = 0; i < bo->placement.num_placement; i++)
214 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100215 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100216 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100217 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100218 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219}
220
Jerome Glisse4c788672009-11-20 14:29:23 +0100221int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222{
223 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher06b64762010-01-05 11:27:29 -0500224 if (rdev->mc.igp_sideport_enabled == false)
225 /* Useless to evict on IGP chips */
226 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227 }
228 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
229}
230
Jerome Glisse4c788672009-11-20 14:29:23 +0100231void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232{
Jerome Glisse4c788672009-11-20 14:29:23 +0100233 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 struct drm_gem_object *gobj;
235
236 if (list_empty(&rdev->gem.objects)) {
237 return;
238 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100239 dev_err(rdev->dev, "Userspace still has active objects !\n");
240 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100242 gobj = bo->gobj;
243 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
244 gobj, bo, (unsigned long)gobj->size,
245 *((unsigned long *)&gobj->refcount));
246 mutex_lock(&bo->rdev->gem.mutex);
247 list_del_init(&bo->list);
248 mutex_unlock(&bo->rdev->gem.mutex);
249 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 gobj->driver_private = NULL;
251 drm_gem_object_unreference(gobj);
252 mutex_unlock(&rdev->ddev->struct_mutex);
253 }
254}
255
Jerome Glisse4c788672009-11-20 14:29:23 +0100256int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257{
Jerome Glissea4d68272009-09-11 13:00:43 +0200258 /* Add an MTRR for the VRAM */
259 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
260 MTRR_TYPE_WRCOMB, 1);
261 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
262 rdev->mc.mc_vram_size >> 20,
263 (unsigned long long)rdev->mc.aper_size >> 20);
264 DRM_INFO("RAM width %dbits %cDR\n",
265 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266 return radeon_ttm_init(rdev);
267}
268
Jerome Glisse4c788672009-11-20 14:29:23 +0100269void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270{
271 radeon_ttm_fini(rdev);
272}
273
Jerome Glisse4c788672009-11-20 14:29:23 +0100274void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
275 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276{
277 if (lobj->wdomain) {
278 list_add(&lobj->list, head);
279 } else {
280 list_add_tail(&lobj->list, head);
281 }
282}
283
Jerome Glisse4c788672009-11-20 14:29:23 +0100284int radeon_bo_list_reserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285{
Jerome Glisse4c788672009-11-20 14:29:23 +0100286 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287 int r;
288
Dave Airlie9d8401f2009-10-08 09:28:19 +1000289 list_for_each_entry(lobj, head, list){
Jerome Glisse4c788672009-11-20 14:29:23 +0100290 r = radeon_bo_reserve(lobj->bo, false);
291 if (unlikely(r != 0))
292 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293 }
294 return 0;
295}
296
Jerome Glisse4c788672009-11-20 14:29:23 +0100297void radeon_bo_list_unreserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298{
Jerome Glisse4c788672009-11-20 14:29:23 +0100299 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300
Dave Airlie9d8401f2009-10-08 09:28:19 +1000301 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100302 /* only unreserve object we successfully reserved */
303 if (radeon_bo_is_reserved(lobj->bo))
304 radeon_bo_unreserve(lobj->bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 }
306}
307
Jerome Glisse4c788672009-11-20 14:29:23 +0100308int radeon_bo_list_validate(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309{
Jerome Glisse4c788672009-11-20 14:29:23 +0100310 struct radeon_bo_list *lobj;
311 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312 struct radeon_fence *old_fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313 int r;
314
Jerome Glisse4c788672009-11-20 14:29:23 +0100315 r = radeon_bo_list_reserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 return r;
318 }
Dave Airlie9d8401f2009-10-08 09:28:19 +1000319 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100320 bo = lobj->bo;
321 if (!bo->pin_count) {
Michel Dänzer664f8652009-07-28 12:30:57 +0200322 if (lobj->wdomain) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100323 radeon_ttm_placement_from_domain(bo,
324 lobj->wdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200325 } else {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100326 radeon_ttm_placement_from_domain(bo,
327 lobj->rdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200328 }
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100329 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse4c788672009-11-20 14:29:23 +0100330 true, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100331 if (unlikely(r))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100334 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
335 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200336 if (fence) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100337 old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
338 bo->tbo.sync_obj = radeon_fence_ref(fence);
339 bo->tbo.sync_obj_arg = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 }
341 if (old_fence) {
342 radeon_fence_unref(&old_fence);
343 }
344 }
345 return 0;
346}
347
Jerome Glisse4c788672009-11-20 14:29:23 +0100348void radeon_bo_list_unvalidate(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349{
Jerome Glisse4c788672009-11-20 14:29:23 +0100350 struct radeon_bo_list *lobj;
351 struct radeon_fence *old_fence;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352
Jerome Glisse4c788672009-11-20 14:29:23 +0100353 if (fence)
354 list_for_each_entry(lobj, head, list) {
355 old_fence = to_radeon_fence(lobj->bo->tbo.sync_obj);
356 if (old_fence == fence) {
357 lobj->bo->tbo.sync_obj = NULL;
358 radeon_fence_unref(&old_fence);
359 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100361 radeon_bo_list_unreserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362}
363
Jerome Glisse4c788672009-11-20 14:29:23 +0100364int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365 struct vm_area_struct *vma)
366{
Jerome Glisse4c788672009-11-20 14:29:23 +0100367 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368}
369
Dave Airlie550e2d92009-12-09 14:15:38 +1000370int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371{
Jerome Glisse4c788672009-11-20 14:29:23 +0100372 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000373 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100374 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000375 int steal;
376 int i;
377
Jerome Glisse4c788672009-11-20 14:29:23 +0100378 BUG_ON(!atomic_read(&bo->tbo.reserved));
379
380 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000381 return 0;
382
Jerome Glisse4c788672009-11-20 14:29:23 +0100383 if (bo->surface_reg >= 0) {
384 reg = &rdev->surface_regs[bo->surface_reg];
385 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000386 goto out;
387 }
388
389 steal = -1;
390 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
391
392 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100393 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000394 break;
395
Jerome Glisse4c788672009-11-20 14:29:23 +0100396 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000397 if (old_object->pin_count == 0)
398 steal = i;
399 }
400
401 /* if we are all out */
402 if (i == RADEON_GEM_MAX_SURFACES) {
403 if (steal == -1)
404 return -ENOMEM;
405 /* find someone with a surface reg and nuke their BO */
406 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000408 /* blow away the mapping */
409 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100410 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000411 old_object->surface_reg = -1;
412 i = steal;
413 }
414
Jerome Glisse4c788672009-11-20 14:29:23 +0100415 bo->surface_reg = i;
416 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000417
418out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
420 bo->tbo.mem.mm_node->start << PAGE_SHIFT,
421 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000422 return 0;
423}
424
Jerome Glisse4c788672009-11-20 14:29:23 +0100425static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000426{
Jerome Glisse4c788672009-11-20 14:29:23 +0100427 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000428 struct radeon_surface_reg *reg;
429
Jerome Glisse4c788672009-11-20 14:29:23 +0100430 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000431 return;
432
Jerome Glisse4c788672009-11-20 14:29:23 +0100433 reg = &rdev->surface_regs[bo->surface_reg];
434 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000435
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 reg->bo = NULL;
437 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000438}
439
Jerome Glisse4c788672009-11-20 14:29:23 +0100440int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
441 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000442{
Jerome Glisse4c788672009-11-20 14:29:23 +0100443 int r;
444
445 r = radeon_bo_reserve(bo, false);
446 if (unlikely(r != 0))
447 return r;
448 bo->tiling_flags = tiling_flags;
449 bo->pitch = pitch;
450 radeon_bo_unreserve(bo);
451 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000452}
453
Jerome Glisse4c788672009-11-20 14:29:23 +0100454void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
455 uint32_t *tiling_flags,
456 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000457{
Jerome Glisse4c788672009-11-20 14:29:23 +0100458 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000459 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100460 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000461 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100462 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000463}
464
Jerome Glisse4c788672009-11-20 14:29:23 +0100465int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
466 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000467{
Jerome Glisse4c788672009-11-20 14:29:23 +0100468 BUG_ON(!atomic_read(&bo->tbo.reserved));
469
470 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000471 return 0;
472
473 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100474 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000475 return 0;
476 }
477
Jerome Glisse4c788672009-11-20 14:29:23 +0100478 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000479 if (!has_moved)
480 return 0;
481
Jerome Glisse4c788672009-11-20 14:29:23 +0100482 if (bo->surface_reg >= 0)
483 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000484 return 0;
485 }
486
Jerome Glisse4c788672009-11-20 14:29:23 +0100487 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000488 return 0;
489
Jerome Glisse4c788672009-11-20 14:29:23 +0100490 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000491}
492
493void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100494 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000495{
Jerome Glissed03d8582009-12-14 21:02:09 +0100496 struct radeon_bo *rbo;
497 if (!radeon_ttm_bo_is_radeon_bo(bo))
498 return;
499 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100500 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000501}
502
503void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
504{
Jerome Glissed03d8582009-12-14 21:02:09 +0100505 struct radeon_bo *rbo;
506 if (!radeon_ttm_bo_is_radeon_bo(bo))
507 return;
508 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100509 radeon_bo_check_tiling(rbo, 0, 0);
Dave Airliee024e112009-06-24 09:48:08 +1000510}