blob: 6a29784d2b4137c9805e85ffb80265e05e46af53 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
68 /* WaEnableChickenDCPR:skl,bxt,kbl */
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030073 /* WaFbcWakeMemOn:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
102 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
103 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
104 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200105}
106
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200107static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200108{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200109 u32 tmp;
110
111 tmp = I915_READ(CLKCFG);
112
113 switch (tmp & CLKCFG_FSB_MASK) {
114 case CLKCFG_FSB_533:
115 dev_priv->fsb_freq = 533; /* 133*4 */
116 break;
117 case CLKCFG_FSB_800:
118 dev_priv->fsb_freq = 800; /* 200*4 */
119 break;
120 case CLKCFG_FSB_667:
121 dev_priv->fsb_freq = 667; /* 167*4 */
122 break;
123 case CLKCFG_FSB_400:
124 dev_priv->fsb_freq = 400; /* 100*4 */
125 break;
126 }
127
128 switch (tmp & CLKCFG_MEM_MASK) {
129 case CLKCFG_MEM_533:
130 dev_priv->mem_freq = 533;
131 break;
132 case CLKCFG_MEM_667:
133 dev_priv->mem_freq = 667;
134 break;
135 case CLKCFG_MEM_800:
136 dev_priv->mem_freq = 800;
137 break;
138 }
139
140 /* detect pineview DDR3 setting */
141 tmp = I915_READ(CSHRDDR3CTL);
142 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
143}
144
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200145static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147 u16 ddrpll, csipll;
148
149 ddrpll = I915_READ16(DDRMPLL1);
150 csipll = I915_READ16(CSIPLL0);
151
152 switch (ddrpll & 0xff) {
153 case 0xc:
154 dev_priv->mem_freq = 800;
155 break;
156 case 0x10:
157 dev_priv->mem_freq = 1066;
158 break;
159 case 0x14:
160 dev_priv->mem_freq = 1333;
161 break;
162 case 0x18:
163 dev_priv->mem_freq = 1600;
164 break;
165 default:
166 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
167 ddrpll & 0xff);
168 dev_priv->mem_freq = 0;
169 break;
170 }
171
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173
174 switch (csipll & 0x3ff) {
175 case 0x00c:
176 dev_priv->fsb_freq = 3200;
177 break;
178 case 0x00e:
179 dev_priv->fsb_freq = 3733;
180 break;
181 case 0x010:
182 dev_priv->fsb_freq = 4266;
183 break;
184 case 0x012:
185 dev_priv->fsb_freq = 4800;
186 break;
187 case 0x014:
188 dev_priv->fsb_freq = 5333;
189 break;
190 case 0x016:
191 dev_priv->fsb_freq = 5866;
192 break;
193 case 0x018:
194 dev_priv->fsb_freq = 6400;
195 break;
196 default:
197 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
198 csipll & 0x3ff);
199 dev_priv->fsb_freq = 0;
200 break;
201 }
202
203 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200204 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200206 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200207 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200208 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200209 }
210}
211
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300212static const struct cxsr_latency cxsr_latency_table[] = {
213 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
214 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
215 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
216 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
217 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
218
219 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
220 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
221 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
222 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
223 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
224
225 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
226 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
227 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
228 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
229 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
230
231 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
232 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
233 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
234 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
235 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
236
237 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
238 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
239 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
240 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
241 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
242
243 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
244 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
245 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
246 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
247 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
248};
249
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100250static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
251 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252 int fsb,
253 int mem)
254{
255 const struct cxsr_latency *latency;
256 int i;
257
258 if (fsb == 0 || mem == 0)
259 return NULL;
260
261 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
262 latency = &cxsr_latency_table[i];
263 if (is_desktop == latency->is_desktop &&
264 is_ddr3 == latency->is_ddr3 &&
265 fsb == latency->fsb_freq && mem == latency->mem_freq)
266 return latency;
267 }
268
269 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
270
271 return NULL;
272}
273
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200274static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
275{
276 u32 val;
277
278 mutex_lock(&dev_priv->rps.hw_lock);
279
280 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
281 if (enable)
282 val &= ~FORCE_DDR_HIGH_FREQ;
283 else
284 val |= FORCE_DDR_HIGH_FREQ;
285 val &= ~FORCE_DDR_LOW_FREQ;
286 val |= FORCE_DDR_FREQ_REQ_ACK;
287 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
288
289 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
290 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
291 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
292
293 mutex_unlock(&dev_priv->rps.hw_lock);
294}
295
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200296static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
303 if (enable)
304 val |= DSP_MAXFIFO_PM5_ENABLE;
305 else
306 val &= ~DSP_MAXFIFO_PM5_ENABLE;
307 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
308
309 mutex_unlock(&dev_priv->rps.hw_lock);
310}
311
Ville Syrjäläf4998962015-03-10 17:02:21 +0200312#define FW_WM(value, plane) \
313 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
314
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200315static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300316{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200317 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300318 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300319
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100320 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200321 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300322 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300323 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200324 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200325 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200328 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200329 val = I915_READ(DSPFW3);
330 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
331 if (enable)
332 val |= PINEVIEW_SELF_REFRESH_EN;
333 else
334 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100337 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200338 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300339 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
340 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
341 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300342 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100343 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300344 /*
345 * FIXME can't find a bit like this for 915G, and
346 * and yet it does have the related watermark in
347 * FW_BLC_SELF. What's going on?
348 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200349 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300350 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
351 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
352 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300353 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300354 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200355 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300356 }
357
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200358 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
359 enableddisabled(enable),
360 enableddisabled(was_enabled));
361
362 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300363}
364
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200366{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 bool ret;
368
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200369 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200370 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200371 dev_priv->wm.vlv.cxsr = enable;
372 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373
374 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200375}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200376
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300377/*
378 * Latency for FIFO fetches is dependent on several factors:
379 * - memory configuration (speed, channels)
380 * - chipset
381 * - current MCH state
382 * It can be fairly high in some situations, so here we assume a fairly
383 * pessimal value. It's a tradeoff between extra memory fetches (if we
384 * set this value too high, the FIFO will fetch frequently to stay full)
385 * and power consumption (set it too low to save power and we might see
386 * FIFO underruns and display "flicker").
387 *
388 * A value of 5us seems to be a good balance; safe for very low end
389 * platforms but not overly aggressive on lower latency configs.
390 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100391static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300392
Ville Syrjäläb5004722015-03-05 21:19:47 +0200393#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
394 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
395
Ville Syrjälä49845a22016-11-22 18:02:01 +0200396static int vlv_get_fifo_size(struct intel_plane *plane)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200397{
Ville Syrjälä49845a22016-11-22 18:02:01 +0200398 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200399 int sprite0_start, sprite1_start, size;
400
Ville Syrjälä49845a22016-11-22 18:02:01 +0200401 if (plane->id == PLANE_CURSOR)
402 return 63;
403
404 switch (plane->pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200405 uint32_t dsparb, dsparb2, dsparb3;
406 case PIPE_A:
407 dsparb = I915_READ(DSPARB);
408 dsparb2 = I915_READ(DSPARB2);
409 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
410 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
411 break;
412 case PIPE_B:
413 dsparb = I915_READ(DSPARB);
414 dsparb2 = I915_READ(DSPARB2);
415 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
416 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
417 break;
418 case PIPE_C:
419 dsparb2 = I915_READ(DSPARB2);
420 dsparb3 = I915_READ(DSPARB3);
421 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
422 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
423 break;
424 default:
425 return 0;
426 }
427
Ville Syrjälä49845a22016-11-22 18:02:01 +0200428 switch (plane->id) {
429 case PLANE_PRIMARY:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200430 size = sprite0_start;
431 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200432 case PLANE_SPRITE0:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200433 size = sprite1_start - sprite0_start;
434 break;
Ville Syrjälä49845a22016-11-22 18:02:01 +0200435 case PLANE_SPRITE1:
Ville Syrjäläb5004722015-03-05 21:19:47 +0200436 size = 512 - 1 - sprite1_start;
437 break;
438 default:
439 return 0;
440 }
441
Ville Syrjälä49845a22016-11-22 18:02:01 +0200442 DRM_DEBUG_KMS("%s FIFO size: %d\n", plane->base.name, size);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200443
444 return size;
445}
446
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200447static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300448{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449 uint32_t dsparb = I915_READ(DSPARB);
450 int size;
451
452 size = dsparb & 0x7f;
453 if (plane)
454 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
455
456 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
457 plane ? "B" : "A", size);
458
459 return size;
460}
461
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200462static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300463{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300464 uint32_t dsparb = I915_READ(DSPARB);
465 int size;
466
467 size = dsparb & 0x1ff;
468 if (plane)
469 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
470 size >>= 1; /* Convert to cachelines */
471
472 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
473 plane ? "B" : "A", size);
474
475 return size;
476}
477
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200478static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300480 uint32_t dsparb = I915_READ(DSPARB);
481 int size;
482
483 size = dsparb & 0x7f;
484 size >>= 2; /* Convert to cachelines */
485
486 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
487 plane ? "B" : "A",
488 size);
489
490 return size;
491}
492
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300493/* Pineview has different values for various configs */
494static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300495 .fifo_size = PINEVIEW_DISPLAY_FIFO,
496 .max_wm = PINEVIEW_MAX_WM,
497 .default_wm = PINEVIEW_DFT_WM,
498 .guard_size = PINEVIEW_GUARD_WM,
499 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500};
501static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300502 .fifo_size = PINEVIEW_DISPLAY_FIFO,
503 .max_wm = PINEVIEW_MAX_WM,
504 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
505 .guard_size = PINEVIEW_GUARD_WM,
506 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300507};
508static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300509 .fifo_size = PINEVIEW_CURSOR_FIFO,
510 .max_wm = PINEVIEW_CURSOR_MAX_WM,
511 .default_wm = PINEVIEW_CURSOR_DFT_WM,
512 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
513 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514};
515static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300516 .fifo_size = PINEVIEW_CURSOR_FIFO,
517 .max_wm = PINEVIEW_CURSOR_MAX_WM,
518 .default_wm = PINEVIEW_CURSOR_DFT_WM,
519 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
520 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521};
522static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300523 .fifo_size = G4X_FIFO_SIZE,
524 .max_wm = G4X_MAX_WM,
525 .default_wm = G4X_MAX_WM,
526 .guard_size = 2,
527 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528};
529static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300530 .fifo_size = I965_CURSOR_FIFO,
531 .max_wm = I965_CURSOR_MAX_WM,
532 .default_wm = I965_CURSOR_DFT_WM,
533 .guard_size = 2,
534 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300537 .fifo_size = I965_CURSOR_FIFO,
538 .max_wm = I965_CURSOR_MAX_WM,
539 .default_wm = I965_CURSOR_DFT_WM,
540 .guard_size = 2,
541 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542};
543static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300544 .fifo_size = I945_FIFO_SIZE,
545 .max_wm = I915_MAX_WM,
546 .default_wm = 1,
547 .guard_size = 2,
548 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549};
550static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300551 .fifo_size = I915_FIFO_SIZE,
552 .max_wm = I915_MAX_WM,
553 .default_wm = 1,
554 .guard_size = 2,
555 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300557static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300558 .fifo_size = I855GM_FIFO_SIZE,
559 .max_wm = I915_MAX_WM,
560 .default_wm = 1,
561 .guard_size = 2,
562 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300564static const struct intel_watermark_params i830_bc_wm_info = {
565 .fifo_size = I855GM_FIFO_SIZE,
566 .max_wm = I915_MAX_WM/2,
567 .default_wm = 1,
568 .guard_size = 2,
569 .cacheline_size = I830_FIFO_LINE_SIZE,
570};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200571static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = I830_FIFO_SIZE,
573 .max_wm = I915_MAX_WM,
574 .default_wm = 1,
575 .guard_size = 2,
576 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300579/**
580 * intel_calculate_wm - calculate watermark level
581 * @clock_in_khz: pixel clock
582 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200583 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584 * @latency_ns: memory latency for the platform
585 *
586 * Calculate the watermark level (the level at which the display plane will
587 * start fetching from memory again). Each chip has a different display
588 * FIFO size and allocation, so the caller needs to figure that out and pass
589 * in the correct intel_watermark_params structure.
590 *
591 * As the pixel clock runs, the FIFO will be drained at a rate that depends
592 * on the pixel size. When it reaches the watermark level, it'll start
593 * fetching FIFO line sized based chunks from memory until the FIFO fills
594 * past the watermark point. If the FIFO drains completely, a FIFO underrun
595 * will occur, and a display engine hang could result.
596 */
597static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
598 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200599 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600 unsigned long latency_ns)
601{
602 long entries_required, wm_size;
603
604 /*
605 * Note: we need to make sure we don't overflow for various clock &
606 * latency values.
607 * clocks go from a few thousand to several hundred thousand.
608 * latency is usually a few thousand
609 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200610 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300611 1000;
612 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
613
614 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
615
616 wm_size = fifo_size - (entries_required + wm->guard_size);
617
618 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
619
620 /* Don't promote wm_size to unsigned... */
621 if (wm_size > (long)wm->max_wm)
622 wm_size = wm->max_wm;
623 if (wm_size <= 0)
624 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300625
626 /*
627 * Bspec seems to indicate that the value shouldn't be lower than
628 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
629 * Lets go for 8 which is the burst size since certain platforms
630 * already use a hardcoded 8 (which is what the spec says should be
631 * done).
632 */
633 if (wm_size <= 8)
634 wm_size = 8;
635
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636 return wm_size;
637}
638
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200639static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300640{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200641 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300642
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200643 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200644 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300645 if (enabled)
646 return NULL;
647 enabled = crtc;
648 }
649 }
650
651 return enabled;
652}
653
Ville Syrjälä432081b2016-10-31 22:37:03 +0200654static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200656 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200657 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 const struct cxsr_latency *latency;
659 u32 reg;
660 unsigned long wm;
661
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100662 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
663 dev_priv->is_ddr3,
664 dev_priv->fsb_freq,
665 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666 if (!latency) {
667 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300668 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300669 return;
670 }
671
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200672 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200674 const struct drm_display_mode *adjusted_mode =
675 &crtc->config->base.adjusted_mode;
676 const struct drm_framebuffer *fb =
677 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200678 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300679 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300680
681 /* Display SR */
682 wm = intel_calculate_wm(clock, &pineview_display_wm,
683 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200684 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 reg = I915_READ(DSPFW1);
686 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200687 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688 I915_WRITE(DSPFW1, reg);
689 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
690
691 /* cursor SR */
692 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
693 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200694 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300695 reg = I915_READ(DSPFW3);
696 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200697 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300698 I915_WRITE(DSPFW3, reg);
699
700 /* Display HPLL off SR */
701 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
702 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200703 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300704 reg = I915_READ(DSPFW3);
705 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200706 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707 I915_WRITE(DSPFW3, reg);
708
709 /* cursor HPLL off SR */
710 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
711 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200712 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300713 reg = I915_READ(DSPFW3);
714 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200715 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300716 I915_WRITE(DSPFW3, reg);
717 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
718
Imre Deak5209b1f2014-07-01 12:36:17 +0300719 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300721 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 }
723}
724
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200725static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300726 int plane,
727 const struct intel_watermark_params *display,
728 int display_latency_ns,
729 const struct intel_watermark_params *cursor,
730 int cursor_latency_ns,
731 int *plane_wm,
732 int *cursor_wm)
733{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200734 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300735 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200736 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 int line_time_us, line_count;
739 int entries, tlb_miss;
740
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200741 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200742 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300743 *cursor_wm = cursor->guard_size;
744 *plane_wm = display->guard_size;
745 return false;
746 }
747
Ville Syrjäläefc26112016-10-31 22:37:04 +0200748 adjusted_mode = &crtc->config->base.adjusted_mode;
749 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100750 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800751 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200752 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200753 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754
755 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200756 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
758 if (tlb_miss > 0)
759 entries += tlb_miss;
760 entries = DIV_ROUND_UP(entries, display->cacheline_size);
761 *plane_wm = entries + display->guard_size;
762 if (*plane_wm > (int)display->max_wm)
763 *plane_wm = display->max_wm;
764
765 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200766 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300767 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200768 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
770 if (tlb_miss > 0)
771 entries += tlb_miss;
772 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
773 *cursor_wm = entries + cursor->guard_size;
774 if (*cursor_wm > (int)cursor->max_wm)
775 *cursor_wm = (int)cursor->max_wm;
776
777 return true;
778}
779
780/*
781 * Check the wm result.
782 *
783 * If any calculated watermark values is larger than the maximum value that
784 * can be programmed into the associated watermark register, that watermark
785 * must be disabled.
786 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200787static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300788 int display_wm, int cursor_wm,
789 const struct intel_watermark_params *display,
790 const struct intel_watermark_params *cursor)
791{
792 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
793 display_wm, cursor_wm);
794
795 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100796 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300797 display_wm, display->max_wm);
798 return false;
799 }
800
801 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100802 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803 cursor_wm, cursor->max_wm);
804 return false;
805 }
806
807 if (!(display_wm || cursor_wm)) {
808 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
809 return false;
810 }
811
812 return true;
813}
814
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200815static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 int plane,
817 int latency_ns,
818 const struct intel_watermark_params *display,
819 const struct intel_watermark_params *cursor,
820 int *display_wm, int *cursor_wm)
821{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200822 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300823 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200824 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200825 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826 unsigned long line_time_us;
827 int line_count, line_size;
828 int small, large;
829 int entries;
830
831 if (!latency_ns) {
832 *display_wm = *cursor_wm = 0;
833 return false;
834 }
835
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200836 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200837 adjusted_mode = &crtc->config->base.adjusted_mode;
838 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100839 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800840 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200841 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200842 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843
Ville Syrjälä922044c2014-02-14 14:18:57 +0200844 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200846 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847
848 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200849 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300850 large = line_count * line_size;
851
852 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
853 *display_wm = entries + display->guard_size;
854
855 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200856 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
858 *cursor_wm = entries + cursor->guard_size;
859
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200860 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300861 *display_wm, *cursor_wm,
862 display, cursor);
863}
864
Ville Syrjälä15665972015-03-10 16:16:28 +0200865#define FW_WM_VLV(value, plane) \
866 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
867
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200868static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200869 const struct vlv_wm_values *wm)
870{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200871 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200872
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200873 for_each_pipe(dev_priv, pipe) {
874 I915_WRITE(VLV_DDL(pipe),
875 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
876 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
877 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
878 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
879 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200880
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200881 /*
882 * Zero the (unused) WM1 watermarks, and also clear all the
883 * high order bits so that there are no out of bounds values
884 * present in the registers during the reprogramming.
885 */
886 I915_WRITE(DSPHOWM, 0);
887 I915_WRITE(DSPHOWM1, 0);
888 I915_WRITE(DSPFW4, 0);
889 I915_WRITE(DSPFW5, 0);
890 I915_WRITE(DSPFW6, 0);
891
Ville Syrjäläae801522015-03-05 21:19:49 +0200892 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200893 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200894 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
895 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
896 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200897 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200898 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
899 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
900 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200901 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200902 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200903
904 if (IS_CHERRYVIEW(dev_priv)) {
905 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200906 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
907 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200908 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200909 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
910 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200911 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200912 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
913 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200914 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200915 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200916 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
917 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
918 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
919 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
920 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
921 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
922 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
923 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
924 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200925 } else {
926 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200927 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
928 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200929 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200930 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200931 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
932 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
933 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
934 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
935 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
936 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200937 }
938
939 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200940}
941
Ville Syrjälä15665972015-03-10 16:16:28 +0200942#undef FW_WM_VLV
943
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300944enum vlv_wm_level {
945 VLV_WM_LEVEL_PM2,
946 VLV_WM_LEVEL_PM5,
947 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300948};
949
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300950/* latency must be in 0.1us units. */
951static unsigned int vlv_wm_method2(unsigned int pixel_rate,
952 unsigned int pipe_htotal,
953 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200954 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300955 unsigned int latency)
956{
957 unsigned int ret;
958
959 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200960 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300961 ret = DIV_ROUND_UP(ret, 64);
962
963 return ret;
964}
965
Ville Syrjäläbb726512016-10-31 22:37:24 +0200966static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300967{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300968 /* all latencies in usec */
969 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
970
Ville Syrjälä58590c12015-09-08 21:05:12 +0300971 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
972
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300973 if (IS_CHERRYVIEW(dev_priv)) {
974 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
975 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300976
977 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300978 }
979}
980
Ville Syrjäläe339d672016-11-28 19:37:17 +0200981static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
982 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300983 int level)
984{
Ville Syrjäläe339d672016-11-28 19:37:17 +0200985 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300986 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +0200987 const struct drm_display_mode *adjusted_mode =
988 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200989 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300990
991 if (dev_priv->wm.pri_latency[level] == 0)
992 return USHRT_MAX;
993
Ville Syrjäläe339d672016-11-28 19:37:17 +0200994 if (!plane_state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300995 return 0;
996
Daniel Vetteref426c12017-01-04 11:41:10 +0100997 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +0200998 clock = adjusted_mode->crtc_clock;
999 htotal = adjusted_mode->crtc_htotal;
1000 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001001 if (WARN_ON(htotal == 0))
1002 htotal = 1;
1003
1004 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1005 /*
1006 * FIXME the formula gives values that are
1007 * too big for the cursor FIFO, and hence we
1008 * would never be able to use cursors. For
1009 * now just hardcode the watermark.
1010 */
1011 wm = 63;
1012 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001013 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001014 dev_priv->wm.pri_latency[level] * 10);
1015 }
1016
1017 return min_t(int, wm, USHRT_MAX);
1018}
1019
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001020static void vlv_compute_fifo(struct intel_crtc *crtc)
1021{
1022 struct drm_device *dev = crtc->base.dev;
1023 struct vlv_wm_state *wm_state = &crtc->wm_state;
1024 struct intel_plane *plane;
1025 unsigned int total_rate = 0;
1026 const int fifo_size = 512 - 1;
1027 int fifo_extra, fifo_left = fifo_size;
1028
1029 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1030 struct intel_plane_state *state =
1031 to_intel_plane_state(plane->base.state);
1032
1033 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1034 continue;
1035
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001036 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001037 wm_state->num_active_planes++;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001038 total_rate += state->base.fb->format->cpp[0];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001039 }
1040 }
1041
1042 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1043 struct intel_plane_state *state =
1044 to_intel_plane_state(plane->base.state);
1045 unsigned int rate;
1046
1047 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1048 plane->wm.fifo_size = 63;
1049 continue;
1050 }
1051
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001052 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001053 plane->wm.fifo_size = 0;
1054 continue;
1055 }
1056
Ville Syrjälä353c8592016-12-14 23:30:57 +02001057 rate = state->base.fb->format->cpp[0];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001058 plane->wm.fifo_size = fifo_size * rate / total_rate;
1059 fifo_left -= plane->wm.fifo_size;
1060 }
1061
1062 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1063
1064 /* spread the remainder evenly */
1065 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1066 int plane_extra;
1067
1068 if (fifo_left == 0)
1069 break;
1070
1071 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1072 continue;
1073
1074 /* give it all to the first plane if none are active */
1075 if (plane->wm.fifo_size == 0 &&
1076 wm_state->num_active_planes)
1077 continue;
1078
1079 plane_extra = min(fifo_extra, fifo_left);
1080 plane->wm.fifo_size += plane_extra;
1081 fifo_left -= plane_extra;
1082 }
1083
1084 WARN_ON(fifo_left != 0);
1085}
1086
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001087static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1088{
1089 if (wm > fifo_size)
1090 return USHRT_MAX;
1091 else
1092 return fifo_size - wm;
1093}
1094
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001095static void vlv_invert_wms(struct intel_crtc *crtc)
1096{
1097 struct vlv_wm_state *wm_state = &crtc->wm_state;
1098 int level;
1099
1100 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001101 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001102 const int sr_fifo_size =
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001103 INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001104 struct intel_plane *plane;
1105
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001106 wm_state->sr[level].plane =
1107 vlv_invert_wm_value(wm_state->sr[level].plane,
1108 sr_fifo_size);
1109 wm_state->sr[level].cursor =
1110 vlv_invert_wm_value(wm_state->sr[level].cursor,
1111 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001112
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001113 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001114 wm_state->wm[level].plane[plane->id] =
1115 vlv_invert_wm_value(wm_state->wm[level].plane[plane->id],
1116 plane->wm.fifo_size);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001117 }
1118 }
1119}
1120
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001121static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001122{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001123 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001124 struct vlv_wm_state *wm_state = &crtc->wm_state;
1125 struct intel_plane *plane;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001126 int level;
1127
1128 memset(wm_state, 0, sizeof(*wm_state));
1129
Ville Syrjälä852eb002015-06-24 22:00:07 +03001130 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001131 wm_state->num_levels = dev_priv->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001132
1133 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001134
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001135 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001136
1137 if (wm_state->num_active_planes != 1)
1138 wm_state->cxsr = false;
1139
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001140 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001141 struct intel_plane_state *state =
1142 to_intel_plane_state(plane->base.state);
Ville Syrjälä1b313892016-11-28 19:37:08 +02001143 int level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001144
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001145 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001146 continue;
1147
1148 /* normal watermarks */
1149 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjäläe339d672016-11-28 19:37:17 +02001150 int wm = vlv_compute_wm_level(crtc->config, state, level);
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001151 int max_wm = plane->wm.fifo_size;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001152
1153 /* hack */
1154 if (WARN_ON(level == 0 && wm > max_wm))
1155 wm = max_wm;
1156
Ville Syrjälä1be4d372016-11-28 19:37:05 +02001157 if (wm > max_wm)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001158 break;
1159
Ville Syrjälä1b313892016-11-28 19:37:08 +02001160 wm_state->wm[level].plane[plane->id] = wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001161 }
1162
1163 wm_state->num_levels = level;
1164
1165 if (!wm_state->cxsr)
1166 continue;
1167
1168 /* maxfifo watermarks */
Ville Syrjälä1b313892016-11-28 19:37:08 +02001169 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001170 for (level = 0; level < wm_state->num_levels; level++)
1171 wm_state->sr[level].cursor =
Ville Syrjälä1b313892016-11-28 19:37:08 +02001172 wm_state->wm[level].plane[PLANE_CURSOR];
1173 } else {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001174 for (level = 0; level < wm_state->num_levels; level++)
1175 wm_state->sr[level].plane =
Ville Syrjälä50a9dd32016-11-28 19:37:06 +02001176 max(wm_state->sr[level].plane,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001177 wm_state->wm[level].plane[plane->id]);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001178 }
1179 }
1180
1181 /* clear any (partially) filled invalid levels */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00001182 for (level = wm_state->num_levels; level < dev_priv->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001183 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1184 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1185 }
1186
1187 vlv_invert_wms(crtc);
1188}
1189
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001190#define VLV_FIFO(plane, value) \
1191 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1192
1193static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1194{
1195 struct drm_device *dev = crtc->base.dev;
1196 struct drm_i915_private *dev_priv = to_i915(dev);
1197 struct intel_plane *plane;
1198 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1199
1200 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjälä49845a22016-11-22 18:02:01 +02001201 switch (plane->id) {
1202 case PLANE_PRIMARY:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001203 sprite0_start = plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001204 break;
1205 case PLANE_SPRITE0:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001206 sprite1_start = sprite0_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001207 break;
1208 case PLANE_SPRITE1:
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001209 fifo_size = sprite1_start + plane->wm.fifo_size;
Ville Syrjälä49845a22016-11-22 18:02:01 +02001210 break;
1211 case PLANE_CURSOR:
1212 WARN_ON(plane->wm.fifo_size != 63);
1213 break;
1214 default:
1215 MISSING_CASE(plane->id);
1216 break;
1217 }
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001218 }
1219
1220 WARN_ON(fifo_size != 512 - 1);
1221
1222 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1223 pipe_name(crtc->pipe), sprite0_start,
1224 sprite1_start, fifo_size);
1225
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001226 spin_lock(&dev_priv->wm.dsparb_lock);
1227
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001228 switch (crtc->pipe) {
1229 uint32_t dsparb, dsparb2, dsparb3;
1230 case PIPE_A:
1231 dsparb = I915_READ(DSPARB);
1232 dsparb2 = I915_READ(DSPARB2);
1233
1234 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1235 VLV_FIFO(SPRITEB, 0xff));
1236 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1237 VLV_FIFO(SPRITEB, sprite1_start));
1238
1239 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1240 VLV_FIFO(SPRITEB_HI, 0x1));
1241 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1242 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1243
1244 I915_WRITE(DSPARB, dsparb);
1245 I915_WRITE(DSPARB2, dsparb2);
1246 break;
1247 case PIPE_B:
1248 dsparb = I915_READ(DSPARB);
1249 dsparb2 = I915_READ(DSPARB2);
1250
1251 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1252 VLV_FIFO(SPRITED, 0xff));
1253 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1254 VLV_FIFO(SPRITED, sprite1_start));
1255
1256 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1257 VLV_FIFO(SPRITED_HI, 0xff));
1258 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1259 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1260
1261 I915_WRITE(DSPARB, dsparb);
1262 I915_WRITE(DSPARB2, dsparb2);
1263 break;
1264 case PIPE_C:
1265 dsparb3 = I915_READ(DSPARB3);
1266 dsparb2 = I915_READ(DSPARB2);
1267
1268 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1269 VLV_FIFO(SPRITEF, 0xff));
1270 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1271 VLV_FIFO(SPRITEF, sprite1_start));
1272
1273 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1274 VLV_FIFO(SPRITEF_HI, 0xff));
1275 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1276 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1277
1278 I915_WRITE(DSPARB3, dsparb3);
1279 I915_WRITE(DSPARB2, dsparb2);
1280 break;
1281 default:
1282 break;
1283 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001284
1285 POSTING_READ(DSPARB);
1286
1287 spin_unlock(&dev_priv->wm.dsparb_lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001288}
1289
1290#undef VLV_FIFO
1291
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001292static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001293 struct vlv_wm_values *wm)
1294{
1295 struct intel_crtc *crtc;
1296 int num_active_crtcs = 0;
1297
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001298 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001299 wm->cxsr = true;
1300
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001301 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001302 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1303
1304 if (!crtc->active)
1305 continue;
1306
1307 if (!wm_state->cxsr)
1308 wm->cxsr = false;
1309
1310 num_active_crtcs++;
1311 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1312 }
1313
1314 if (num_active_crtcs != 1)
1315 wm->cxsr = false;
1316
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001317 if (num_active_crtcs > 1)
1318 wm->level = VLV_WM_LEVEL_PM2;
1319
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001320 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001321 struct vlv_wm_state *wm_state = &crtc->wm_state;
1322 enum pipe pipe = crtc->pipe;
1323
1324 if (!crtc->active)
1325 continue;
1326
1327 wm->pipe[pipe] = wm_state->wm[wm->level];
1328 if (wm->cxsr)
1329 wm->sr = wm_state->sr[wm->level];
1330
Ville Syrjälä1b313892016-11-28 19:37:08 +02001331 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1332 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1333 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1334 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001335 }
1336}
1337
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001338static bool is_disabling(int old, int new, int threshold)
1339{
1340 return old >= threshold && new < threshold;
1341}
1342
1343static bool is_enabling(int old, int new, int threshold)
1344{
1345 return old < threshold && new >= threshold;
1346}
1347
Ville Syrjälä432081b2016-10-31 22:37:03 +02001348static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001349{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001350 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001351 enum pipe pipe = crtc->pipe;
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001352 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1353 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001354
Ville Syrjälä432081b2016-10-31 22:37:03 +02001355 vlv_compute_wm(crtc);
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001356 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001357
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001358 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001359 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001360 vlv_pipe_set_fifo_size(crtc);
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001361
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001362 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001363 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001365 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001366 chv_set_memory_dvfs(dev_priv, false);
1367
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001368 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001369 chv_set_memory_pm5(dev_priv, false);
1370
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001371 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001372 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001374 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001375 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001376
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001377 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001378
1379 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1380 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001381 pipe_name(pipe), new_wm.pipe[pipe].plane[PLANE_PRIMARY], new_wm.pipe[pipe].plane[PLANE_CURSOR],
1382 new_wm.pipe[pipe].plane[PLANE_SPRITE0], new_wm.pipe[pipe].plane[PLANE_SPRITE1],
1383 new_wm.sr.plane, new_wm.sr.cursor, new_wm.level, new_wm.cxsr);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001384
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001385 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001386 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001387
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001388 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001389 chv_set_memory_pm5(dev_priv, true);
1390
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001391 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001392 chv_set_memory_dvfs(dev_priv, true);
1393
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001394 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001395}
1396
Ville Syrjäläae801522015-03-05 21:19:49 +02001397#define single_plane_enabled(mask) is_power_of_2(mask)
1398
Ville Syrjälä432081b2016-10-31 22:37:03 +02001399static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001401 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1404 int plane_sr, cursor_sr;
1405 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001406 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001408 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001409 &g4x_wm_info, pessimal_latency_ns,
1410 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001411 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001412 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001414 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001415 &g4x_wm_info, pessimal_latency_ns,
1416 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001418 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001419
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001420 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001421 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422 sr_latency_ns,
1423 &g4x_wm_info,
1424 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001425 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001426 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001427 } else {
Imre Deak98584252014-06-13 14:54:20 +03001428 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001429 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001430 plane_sr = cursor_sr = 0;
1431 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432
Ville Syrjäläa5043452014-06-28 02:04:18 +03001433 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1434 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435 planea_wm, cursora_wm,
1436 planeb_wm, cursorb_wm,
1437 plane_sr, cursor_sr);
1438
1439 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001440 FW_WM(plane_sr, SR) |
1441 FW_WM(cursorb_wm, CURSORB) |
1442 FW_WM(planeb_wm, PLANEB) |
1443 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001444 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001445 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001446 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447 /* HPLL off in SR has some issues on G4x... disable it */
1448 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001449 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001450 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001451
1452 if (cxsr_enabled)
1453 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001454}
1455
Ville Syrjälä432081b2016-10-31 22:37:03 +02001456static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001457{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001458 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001459 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001460 int srwm = 1;
1461 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001462 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001463
1464 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001465 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001466 if (crtc) {
1467 /* self-refresh has much higher latency */
1468 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001469 const struct drm_display_mode *adjusted_mode =
1470 &crtc->config->base.adjusted_mode;
1471 const struct drm_framebuffer *fb =
1472 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001473 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001474 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001475 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001476 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001477 unsigned long line_time_us;
1478 int entries;
1479
Ville Syrjälä922044c2014-02-14 14:18:57 +02001480 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001481
1482 /* Use ns/us then divide to preserve precision */
1483 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001484 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001485 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1486 srwm = I965_FIFO_SIZE - entries;
1487 if (srwm < 0)
1488 srwm = 1;
1489 srwm &= 0x1ff;
1490 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1491 entries, srwm);
1492
1493 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001494 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001495 entries = DIV_ROUND_UP(entries,
1496 i965_cursor_wm_info.cacheline_size);
1497 cursor_sr = i965_cursor_wm_info.fifo_size -
1498 (entries + i965_cursor_wm_info.guard_size);
1499
1500 if (cursor_sr > i965_cursor_wm_info.max_wm)
1501 cursor_sr = i965_cursor_wm_info.max_wm;
1502
1503 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1504 "cursor %d\n", srwm, cursor_sr);
1505
Imre Deak98584252014-06-13 14:54:20 +03001506 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001507 } else {
Imre Deak98584252014-06-13 14:54:20 +03001508 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001509 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001510 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001511 }
1512
1513 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1514 srwm);
1515
1516 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001517 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1518 FW_WM(8, CURSORB) |
1519 FW_WM(8, PLANEB) |
1520 FW_WM(8, PLANEA));
1521 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1522 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001524 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001525
1526 if (cxsr_enabled)
1527 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001528}
1529
Ville Syrjäläf4998962015-03-10 17:02:21 +02001530#undef FW_WM
1531
Ville Syrjälä432081b2016-10-31 22:37:03 +02001532static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001533{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001534 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001535 const struct intel_watermark_params *wm_info;
1536 uint32_t fwater_lo;
1537 uint32_t fwater_hi;
1538 int cwm, srwm = 1;
1539 int fifo_size;
1540 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001541 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001542
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001543 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001544 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001545 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546 wm_info = &i915_wm_info;
1547 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001548 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001550 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001551 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001552 if (intel_crtc_active(crtc)) {
1553 const struct drm_display_mode *adjusted_mode =
1554 &crtc->config->base.adjusted_mode;
1555 const struct drm_framebuffer *fb =
1556 crtc->base.primary->state->fb;
1557 int cpp;
1558
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001559 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001560 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001561 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001562 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001563
Damien Lespiau241bfc32013-09-25 16:45:37 +01001564 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001565 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001566 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001567 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001568 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001569 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001570 if (planea_wm > (long)wm_info->max_wm)
1571 planea_wm = wm_info->max_wm;
1572 }
1573
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001574 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001575 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001577 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001578 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001579 if (intel_crtc_active(crtc)) {
1580 const struct drm_display_mode *adjusted_mode =
1581 &crtc->config->base.adjusted_mode;
1582 const struct drm_framebuffer *fb =
1583 crtc->base.primary->state->fb;
1584 int cpp;
1585
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001586 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001587 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001588 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001589 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001590
Damien Lespiau241bfc32013-09-25 16:45:37 +01001591 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001592 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001593 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594 if (enabled == NULL)
1595 enabled = crtc;
1596 else
1597 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001598 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001600 if (planeb_wm > (long)wm_info->max_wm)
1601 planeb_wm = wm_info->max_wm;
1602 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603
1604 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1605
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001606 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001607 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001608
Ville Syrjäläefc26112016-10-31 22:37:04 +02001609 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001610
1611 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001612 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001613 enabled = NULL;
1614 }
1615
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616 /*
1617 * Overlay gets an aggressive default since video jitter is bad.
1618 */
1619 cwm = 2;
1620
1621 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001622 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001623
1624 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001625 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626 /* self-refresh has much higher latency */
1627 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001628 const struct drm_display_mode *adjusted_mode =
1629 &enabled->config->base.adjusted_mode;
1630 const struct drm_framebuffer *fb =
1631 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001632 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001633 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001634 int hdisplay = enabled->config->pipe_src_w;
1635 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001636 unsigned long line_time_us;
1637 int entries;
1638
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001639 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001640 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001641 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001642 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001643
Ville Syrjälä922044c2014-02-14 14:18:57 +02001644 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001645
1646 /* Use ns/us then divide to preserve precision */
1647 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001648 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001649 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1650 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1651 srwm = wm_info->fifo_size - entries;
1652 if (srwm < 0)
1653 srwm = 1;
1654
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001655 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 I915_WRITE(FW_BLC_SELF,
1657 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001658 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1660 }
1661
1662 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1663 planea_wm, planeb_wm, cwm, srwm);
1664
1665 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1666 fwater_hi = (cwm & 0x1f);
1667
1668 /* Set request length to 8 cachelines per fetch */
1669 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1670 fwater_hi = fwater_hi | (1 << 8);
1671
1672 I915_WRITE(FW_BLC, fwater_lo);
1673 I915_WRITE(FW_BLC2, fwater_hi);
1674
Imre Deak5209b1f2014-07-01 12:36:17 +03001675 if (enabled)
1676 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001677}
1678
Ville Syrjälä432081b2016-10-31 22:37:03 +02001679static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001680{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001681 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001682 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001683 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001684 uint32_t fwater_lo;
1685 int planea_wm;
1686
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001687 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001688 if (crtc == NULL)
1689 return;
1690
Ville Syrjäläefc26112016-10-31 22:37:04 +02001691 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001692 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001693 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001694 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001695 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001696 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1697 fwater_lo |= (3<<8) | planea_wm;
1698
1699 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1700
1701 I915_WRITE(FW_BLC, fwater_lo);
1702}
1703
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001704uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001705{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001706 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001707
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001708 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001709
1710 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1711 * adjust the pixel_rate here. */
1712
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001713 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001714 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001715 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001716
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001717 pipe_w = pipe_config->pipe_src_w;
1718 pipe_h = pipe_config->pipe_src_h;
1719
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720 pfit_w = (pfit_size >> 16) & 0xFFFF;
1721 pfit_h = pfit_size & 0xFFFF;
1722 if (pipe_w < pfit_w)
1723 pipe_w = pfit_w;
1724 if (pipe_h < pfit_h)
1725 pipe_h = pfit_h;
1726
Matt Roper15126882015-12-03 11:37:40 -08001727 if (WARN_ON(!pfit_w || !pfit_h))
1728 return pixel_rate;
1729
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001730 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1731 pfit_w * pfit_h);
1732 }
1733
1734 return pixel_rate;
1735}
1736
Ville Syrjälä37126462013-08-01 16:18:55 +03001737/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001738static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739{
1740 uint64_t ret;
1741
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001742 if (WARN(latency == 0, "Latency value missing\n"))
1743 return UINT_MAX;
1744
Ville Syrjäläac484962016-01-20 21:05:26 +02001745 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001746 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1747
1748 return ret;
1749}
1750
Ville Syrjälä37126462013-08-01 16:18:55 +03001751/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001752static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001753 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001754 uint32_t latency)
1755{
1756 uint32_t ret;
1757
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001758 if (WARN(latency == 0, "Latency value missing\n"))
1759 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001760 if (WARN_ON(!pipe_htotal))
1761 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001762
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001763 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001764 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001765 ret = DIV_ROUND_UP(ret, 64) + 2;
1766 return ret;
1767}
1768
Ville Syrjälä23297042013-07-05 11:57:17 +03001769static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001770 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001771{
Matt Roper15126882015-12-03 11:37:40 -08001772 /*
1773 * Neither of these should be possible since this function shouldn't be
1774 * called if the CRTC is off or the plane is invisible. But let's be
1775 * extra paranoid to avoid a potential divide-by-zero if we screw up
1776 * elsewhere in the driver.
1777 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001778 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001779 return 0;
1780 if (WARN_ON(!horiz_pixels))
1781 return 0;
1782
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001784}
1785
Imre Deak820c1982013-12-17 14:46:36 +02001786struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001787 uint16_t pri;
1788 uint16_t spr;
1789 uint16_t cur;
1790 uint16_t fbc;
1791};
1792
Ville Syrjälä37126462013-08-01 16:18:55 +03001793/*
1794 * For both WM_PIPE and WM_LP.
1795 * mem_value must be in 0.1us units.
1796 */
Matt Roper7221fc32015-09-24 15:53:08 -07001797static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001798 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001799 uint32_t mem_value,
1800 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001801{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001802 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02001803 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001804
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001805 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 return 0;
1807
Ville Syrjälä353c8592016-12-14 23:30:57 +02001808 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001809
Ville Syrjäläac484962016-01-20 21:05:26 +02001810 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001811
1812 if (!is_lp)
1813 return method1;
1814
Matt Roper7221fc32015-09-24 15:53:08 -07001815 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1816 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001817 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001818 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001819
1820 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001821}
1822
Ville Syrjälä37126462013-08-01 16:18:55 +03001823/*
1824 * For both WM_PIPE and WM_LP.
1825 * mem_value must be in 0.1us units.
1826 */
Matt Roper7221fc32015-09-24 15:53:08 -07001827static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001828 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001829 uint32_t mem_value)
1830{
1831 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02001832 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001833
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001834 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001835 return 0;
1836
Ville Syrjälä353c8592016-12-14 23:30:57 +02001837 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001838
Ville Syrjäläac484962016-01-20 21:05:26 +02001839 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001840 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1841 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001842 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001843 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001844 return min(method1, method2);
1845}
1846
Ville Syrjälä37126462013-08-01 16:18:55 +03001847/*
1848 * For both WM_PIPE and WM_LP.
1849 * mem_value must be in 0.1us units.
1850 */
Matt Roper7221fc32015-09-24 15:53:08 -07001851static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001852 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001853 uint32_t mem_value)
1854{
Matt Roperb2435692016-02-02 22:06:51 -08001855 /*
1856 * We treat the cursor plane as always-on for the purposes of watermark
1857 * calculation. Until we have two-stage watermark programming merged,
1858 * this is necessary to avoid flickering.
1859 */
1860 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001861 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001862
Matt Roperb2435692016-02-02 22:06:51 -08001863 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001864 return 0;
1865
Matt Roper7221fc32015-09-24 15:53:08 -07001866 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1867 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001868 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001869}
1870
Paulo Zanonicca32e92013-05-31 11:45:06 -03001871/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001872static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001873 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001874 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001875{
Ville Syrjälä83054942016-11-18 21:53:00 +02001876 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07001877
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001878 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001879 return 0;
1880
Ville Syrjälä353c8592016-12-14 23:30:57 +02001881 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02001882
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001883 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001884}
1885
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001886static unsigned int
1887ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001888{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001889 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07001890 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001891 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001892 return 768;
1893 else
1894 return 512;
1895}
1896
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001897static unsigned int
1898ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1899 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001900{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001901 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001902 /* BDW primary/sprite plane watermarks */
1903 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001904 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001905 /* IVB/HSW primary/sprite plane watermarks */
1906 return level == 0 ? 127 : 1023;
1907 else if (!is_sprite)
1908 /* ILK/SNB primary plane watermarks */
1909 return level == 0 ? 127 : 511;
1910 else
1911 /* ILK/SNB sprite plane watermarks */
1912 return level == 0 ? 63 : 255;
1913}
1914
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001915static unsigned int
1916ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001917{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001918 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001919 return level == 0 ? 63 : 255;
1920 else
1921 return level == 0 ? 31 : 63;
1922}
1923
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001924static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001925{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001926 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02001927 return 31;
1928 else
1929 return 15;
1930}
1931
Ville Syrjälä158ae642013-08-07 13:28:19 +03001932/* Calculate the maximum primary/sprite plane watermark */
1933static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1934 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001935 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001936 enum intel_ddb_partitioning ddb_partitioning,
1937 bool is_sprite)
1938{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001939 struct drm_i915_private *dev_priv = to_i915(dev);
1940 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001941
1942 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001943 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001944 return 0;
1945
1946 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001947 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001948 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949
1950 /*
1951 * For some reason the non self refresh
1952 * FIFO size is only half of the self
1953 * refresh FIFO size on ILK/SNB.
1954 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001955 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001956 fifo_size /= 2;
1957 }
1958
Ville Syrjälä240264f2013-08-07 13:29:12 +03001959 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001960 /* level 0 is always calculated with 1:1 split */
1961 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1962 if (is_sprite)
1963 fifo_size *= 5;
1964 fifo_size /= 6;
1965 } else {
1966 fifo_size /= 2;
1967 }
1968 }
1969
1970 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001971 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001972}
1973
1974/* Calculate the maximum cursor plane watermark */
1975static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001976 int level,
1977 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001978{
1979 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001980 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001981 return 64;
1982
1983 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001984 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001985}
1986
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001987static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001988 int level,
1989 const struct intel_wm_config *config,
1990 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001991 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001992{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001993 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1994 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1995 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001996 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001997}
1998
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00001999static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002000 int level,
2001 struct ilk_wm_maximums *max)
2002{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002003 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2004 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2005 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2006 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002007}
2008
Ville Syrjäläd9395652013-10-09 19:18:10 +03002009static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002010 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002011 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002012{
2013 bool ret;
2014
2015 /* already determined to be invalid? */
2016 if (!result->enable)
2017 return false;
2018
2019 result->enable = result->pri_val <= max->pri &&
2020 result->spr_val <= max->spr &&
2021 result->cur_val <= max->cur;
2022
2023 ret = result->enable;
2024
2025 /*
2026 * HACK until we can pre-compute everything,
2027 * and thus fail gracefully if LP0 watermarks
2028 * are exceeded...
2029 */
2030 if (level == 0 && !result->enable) {
2031 if (result->pri_val > max->pri)
2032 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2033 level, result->pri_val, max->pri);
2034 if (result->spr_val > max->spr)
2035 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2036 level, result->spr_val, max->spr);
2037 if (result->cur_val > max->cur)
2038 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2039 level, result->cur_val, max->cur);
2040
2041 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2042 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2043 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2044 result->enable = true;
2045 }
2046
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002047 return ret;
2048}
2049
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002050static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002051 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002052 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002053 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002054 struct intel_plane_state *pristate,
2055 struct intel_plane_state *sprstate,
2056 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002057 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002058{
2059 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2060 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2061 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2062
2063 /* WM1+ latency values stored in 0.5us units */
2064 if (level > 0) {
2065 pri_latency *= 5;
2066 spr_latency *= 5;
2067 cur_latency *= 5;
2068 }
2069
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002070 if (pristate) {
2071 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2072 pri_latency, level);
2073 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2074 }
2075
2076 if (sprstate)
2077 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2078
2079 if (curstate)
2080 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2081
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002082 result->enable = true;
2083}
2084
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002085static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002086hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002087{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002088 const struct intel_atomic_state *intel_state =
2089 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002090 const struct drm_display_mode *adjusted_mode =
2091 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002092 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002093
Matt Roperee91a152015-12-03 11:37:39 -08002094 if (!cstate->base.active)
2095 return 0;
2096 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2097 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002098 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002099 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002100
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002101 /* The WM are computed with base on how long it takes to fill a single
2102 * row at the given clock rate, multiplied by 8.
2103 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002104 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2105 adjusted_mode->crtc_clock);
2106 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002107 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002108
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002109 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2110 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002111}
2112
Ville Syrjäläbb726512016-10-31 22:37:24 +02002113static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2114 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002115{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002116 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002117 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002118 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002119 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002120
2121 /* read the first set of memory latencies[0:3] */
2122 val = 0; /* data0 to be programmed to 0 for first set */
2123 mutex_lock(&dev_priv->rps.hw_lock);
2124 ret = sandybridge_pcode_read(dev_priv,
2125 GEN9_PCODE_READ_MEM_LATENCY,
2126 &val);
2127 mutex_unlock(&dev_priv->rps.hw_lock);
2128
2129 if (ret) {
2130 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2131 return;
2132 }
2133
2134 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2135 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2136 GEN9_MEM_LATENCY_LEVEL_MASK;
2137 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2138 GEN9_MEM_LATENCY_LEVEL_MASK;
2139 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2140 GEN9_MEM_LATENCY_LEVEL_MASK;
2141
2142 /* read the second set of memory latencies[4:7] */
2143 val = 1; /* data0 to be programmed to 1 for second set */
2144 mutex_lock(&dev_priv->rps.hw_lock);
2145 ret = sandybridge_pcode_read(dev_priv,
2146 GEN9_PCODE_READ_MEM_LATENCY,
2147 &val);
2148 mutex_unlock(&dev_priv->rps.hw_lock);
2149 if (ret) {
2150 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2151 return;
2152 }
2153
2154 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2155 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2156 GEN9_MEM_LATENCY_LEVEL_MASK;
2157 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2158 GEN9_MEM_LATENCY_LEVEL_MASK;
2159 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2160 GEN9_MEM_LATENCY_LEVEL_MASK;
2161
Vandana Kannan367294b2014-11-04 17:06:46 +00002162 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002163 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2164 * need to be disabled. We make sure to sanitize the values out
2165 * of the punit to satisfy this requirement.
2166 */
2167 for (level = 1; level <= max_level; level++) {
2168 if (wm[level] == 0) {
2169 for (i = level + 1; i <= max_level; i++)
2170 wm[i] = 0;
2171 break;
2172 }
2173 }
2174
2175 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002176 * WaWmMemoryReadLatency:skl
2177 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002178 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002179 * to add 2us to the various latency levels we retrieve from the
2180 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002181 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002182 if (wm[0] == 0) {
2183 wm[0] += 2;
2184 for (level = 1; level <= max_level; level++) {
2185 if (wm[level] == 0)
2186 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002187 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002188 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002189 }
2190
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002191 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002192 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2193
2194 wm[0] = (sskpd >> 56) & 0xFF;
2195 if (wm[0] == 0)
2196 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002197 wm[1] = (sskpd >> 4) & 0xFF;
2198 wm[2] = (sskpd >> 12) & 0xFF;
2199 wm[3] = (sskpd >> 20) & 0x1FF;
2200 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002201 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002202 uint32_t sskpd = I915_READ(MCH_SSKPD);
2203
2204 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2205 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2206 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2207 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002208 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002209 uint32_t mltr = I915_READ(MLTR_ILK);
2210
2211 /* ILK primary LP0 latency is 700 ns */
2212 wm[0] = 7;
2213 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2214 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002215 }
2216}
2217
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002218static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2219 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002220{
2221 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002222 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002223 wm[0] = 13;
2224}
2225
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002226static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2227 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002228{
2229 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002230 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002231 wm[0] = 13;
2232
2233 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002234 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002235 wm[3] *= 2;
2236}
2237
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002238int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002239{
2240 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002241 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002242 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002243 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002244 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002245 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002246 return 3;
2247 else
2248 return 2;
2249}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002250
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002251static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002252 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002253 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002254{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002255 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002256
2257 for (level = 0; level <= max_level; level++) {
2258 unsigned int latency = wm[level];
2259
2260 if (latency == 0) {
2261 DRM_ERROR("%s WM%d latency not provided\n",
2262 name, level);
2263 continue;
2264 }
2265
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002266 /*
2267 * - latencies are in us on gen9.
2268 * - before then, WM1+ latency values are in 0.5us units
2269 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002270 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002271 latency *= 10;
2272 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002273 latency *= 5;
2274
2275 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2276 name, level, wm[level],
2277 latency / 10, latency % 10);
2278 }
2279}
2280
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002281static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2282 uint16_t wm[5], uint16_t min)
2283{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002284 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002285
2286 if (wm[0] >= min)
2287 return false;
2288
2289 wm[0] = max(wm[0], min);
2290 for (level = 1; level <= max_level; level++)
2291 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2292
2293 return true;
2294}
2295
Ville Syrjäläbb726512016-10-31 22:37:24 +02002296static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002297{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002298 bool changed;
2299
2300 /*
2301 * The BIOS provided WM memory latency values are often
2302 * inadequate for high resolution displays. Adjust them.
2303 */
2304 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2305 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2306 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2307
2308 if (!changed)
2309 return;
2310
2311 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002312 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2313 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2314 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002315}
2316
Ville Syrjäläbb726512016-10-31 22:37:24 +02002317static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002318{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002319 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002320
2321 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2322 sizeof(dev_priv->wm.pri_latency));
2323 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2324 sizeof(dev_priv->wm.pri_latency));
2325
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002326 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002327 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002328
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002329 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2330 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2331 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002332
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002333 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002334 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002335}
2336
Ville Syrjäläbb726512016-10-31 22:37:24 +02002337static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002338{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002339 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002340 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002341}
2342
Matt Ropered4a6a72016-02-23 17:20:13 -08002343static bool ilk_validate_pipe_wm(struct drm_device *dev,
2344 struct intel_pipe_wm *pipe_wm)
2345{
2346 /* LP0 watermark maximums depend on this pipe alone */
2347 const struct intel_wm_config config = {
2348 .num_pipes_active = 1,
2349 .sprites_enabled = pipe_wm->sprites_enabled,
2350 .sprites_scaled = pipe_wm->sprites_scaled,
2351 };
2352 struct ilk_wm_maximums max;
2353
2354 /* LP0 watermarks always use 1/2 DDB partitioning */
2355 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2356
2357 /* At least LP0 must be valid */
2358 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2359 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2360 return false;
2361 }
2362
2363 return true;
2364}
2365
Matt Roper261a27d2015-10-08 15:28:25 -07002366/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002367static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002368{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 struct drm_atomic_state *state = cstate->base.state;
2370 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002371 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002372 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002373 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002374 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002375 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002376 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002377 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002378 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002379 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002380
Matt Ropere8f1f022016-05-12 07:05:55 -07002381 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002382
Matt Roper43d59ed2015-09-24 15:53:07 -07002383 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002384 struct intel_plane_state *ps;
2385
2386 ps = intel_atomic_get_existing_plane_state(state,
2387 intel_plane);
2388 if (!ps)
2389 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002390
2391 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002392 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002393 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002394 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002395 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002396 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002397 }
2398
Matt Ropered4a6a72016-02-23 17:20:13 -08002399 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002400 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002401 pipe_wm->sprites_enabled = sprstate->base.visible;
2402 pipe_wm->sprites_scaled = sprstate->base.visible &&
2403 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2404 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002405 }
2406
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002407 usable_level = max_level;
2408
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002409 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002410 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002411 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002412
2413 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002414 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002415 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002416
Matt Roper86c8bbb2015-09-24 15:53:16 -07002417 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002418 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2419
2420 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2421 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002422
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002423 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002424 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002425
Matt Ropered4a6a72016-02-23 17:20:13 -08002426 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002427 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002428
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002429 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002430
2431 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002432 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002433
Matt Roper86c8bbb2015-09-24 15:53:16 -07002434 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002435 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002436
2437 /*
2438 * Disable any watermark level that exceeds the
2439 * register maximums since such watermarks are
2440 * always invalid.
2441 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002442 if (level > usable_level)
2443 continue;
2444
2445 if (ilk_validate_wm_level(level, &max, wm))
2446 pipe_wm->wm[level] = *wm;
2447 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002448 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002449 }
2450
Matt Roper86c8bbb2015-09-24 15:53:16 -07002451 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002452}
2453
2454/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002455 * Build a set of 'intermediate' watermark values that satisfy both the old
2456 * state and the new state. These can be programmed to the hardware
2457 * immediately.
2458 */
2459static int ilk_compute_intermediate_wm(struct drm_device *dev,
2460 struct intel_crtc *intel_crtc,
2461 struct intel_crtc_state *newstate)
2462{
Matt Ropere8f1f022016-05-12 07:05:55 -07002463 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002464 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002465 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002466
2467 /*
2468 * Start with the final, target watermarks, then combine with the
2469 * currently active watermarks to get values that are safe both before
2470 * and after the vblank.
2471 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002472 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002473 a->pipe_enabled |= b->pipe_enabled;
2474 a->sprites_enabled |= b->sprites_enabled;
2475 a->sprites_scaled |= b->sprites_scaled;
2476
2477 for (level = 0; level <= max_level; level++) {
2478 struct intel_wm_level *a_wm = &a->wm[level];
2479 const struct intel_wm_level *b_wm = &b->wm[level];
2480
2481 a_wm->enable &= b_wm->enable;
2482 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2483 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2484 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2485 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2486 }
2487
2488 /*
2489 * We need to make sure that these merged watermark values are
2490 * actually a valid configuration themselves. If they're not,
2491 * there's no safe way to transition from the old state to
2492 * the new state, so we need to fail the atomic transaction.
2493 */
2494 if (!ilk_validate_pipe_wm(dev, a))
2495 return -EINVAL;
2496
2497 /*
2498 * If our intermediate WM are identical to the final WM, then we can
2499 * omit the post-vblank programming; only update if it's different.
2500 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002501 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002502 newstate->wm.need_postvbl_update = false;
2503
2504 return 0;
2505}
2506
2507/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002508 * Merge the watermarks from all active pipes for a specific level.
2509 */
2510static void ilk_merge_wm_level(struct drm_device *dev,
2511 int level,
2512 struct intel_wm_level *ret_wm)
2513{
2514 const struct intel_crtc *intel_crtc;
2515
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002516 ret_wm->enable = true;
2517
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002518 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002519 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002520 const struct intel_wm_level *wm = &active->wm[level];
2521
2522 if (!active->pipe_enabled)
2523 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002524
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002525 /*
2526 * The watermark values may have been used in the past,
2527 * so we must maintain them in the registers for some
2528 * time even if the level is now disabled.
2529 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002530 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002531 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002532
2533 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2534 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2535 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2536 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2537 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002538}
2539
2540/*
2541 * Merge all low power watermarks for all active pipes.
2542 */
2543static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002544 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002545 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002546 struct intel_pipe_wm *merged)
2547{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002548 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002549 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002550 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002551
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002552 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002553 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002554 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002555 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002556
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002557 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002558 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002559
2560 /* merge each WM1+ level */
2561 for (level = 1; level <= max_level; level++) {
2562 struct intel_wm_level *wm = &merged->wm[level];
2563
2564 ilk_merge_wm_level(dev, level, wm);
2565
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002566 if (level > last_enabled_level)
2567 wm->enable = false;
2568 else if (!ilk_validate_wm_level(level, max, wm))
2569 /* make sure all following levels get disabled */
2570 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002571
2572 /*
2573 * The spec says it is preferred to disable
2574 * FBC WMs instead of disabling a WM level.
2575 */
2576 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002577 if (wm->enable)
2578 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002579 wm->fbc_val = 0;
2580 }
2581 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002582
2583 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2584 /*
2585 * FIXME this is racy. FBC might get enabled later.
2586 * What we should check here is whether FBC can be
2587 * enabled sometime later.
2588 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002589 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002590 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002591 for (level = 2; level <= max_level; level++) {
2592 struct intel_wm_level *wm = &merged->wm[level];
2593
2594 wm->enable = false;
2595 }
2596 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002597}
2598
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002599static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2600{
2601 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2602 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2603}
2604
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002605/* The value we need to program into the WM_LPx latency field */
2606static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2607{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002608 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002609
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002610 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002611 return 2 * level;
2612 else
2613 return dev_priv->wm.pri_latency[level];
2614}
2615
Imre Deak820c1982013-12-17 14:46:36 +02002616static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002617 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002618 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002619 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002620{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002621 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002622 struct intel_crtc *intel_crtc;
2623 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002624
Ville Syrjälä0362c782013-10-09 19:17:57 +03002625 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002626 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002627
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002628 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002629 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002630 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002631
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002632 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002633
Ville Syrjälä0362c782013-10-09 19:17:57 +03002634 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002635
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002636 /*
2637 * Maintain the watermark values even if the level is
2638 * disabled. Doing otherwise could cause underruns.
2639 */
2640 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002641 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002642 (r->pri_val << WM1_LP_SR_SHIFT) |
2643 r->cur_val;
2644
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002645 if (r->enable)
2646 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2647
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002648 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002649 results->wm_lp[wm_lp - 1] |=
2650 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2651 else
2652 results->wm_lp[wm_lp - 1] |=
2653 r->fbc_val << WM1_LP_FBC_SHIFT;
2654
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002655 /*
2656 * Always set WM1S_LP_EN when spr_val != 0, even if the
2657 * level is disabled. Doing otherwise could cause underruns.
2658 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002659 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002660 WARN_ON(wm_lp != 1);
2661 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2662 } else
2663 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002664 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002665
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002666 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002667 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002668 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002669 const struct intel_wm_level *r =
2670 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002671
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002672 if (WARN_ON(!r->enable))
2673 continue;
2674
Matt Ropered4a6a72016-02-23 17:20:13 -08002675 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002676
2677 results->wm_pipe[pipe] =
2678 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2679 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2680 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002681 }
2682}
2683
Paulo Zanoni861f3382013-05-31 10:19:21 -03002684/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2685 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002686static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002687 struct intel_pipe_wm *r1,
2688 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002689{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002690 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002691 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002692
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002693 for (level = 1; level <= max_level; level++) {
2694 if (r1->wm[level].enable)
2695 level1 = level;
2696 if (r2->wm[level].enable)
2697 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002698 }
2699
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002700 if (level1 == level2) {
2701 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002702 return r2;
2703 else
2704 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002705 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002706 return r1;
2707 } else {
2708 return r2;
2709 }
2710}
2711
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002712/* dirty bits used to track which watermarks need changes */
2713#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2714#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2715#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2716#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2717#define WM_DIRTY_FBC (1 << 24)
2718#define WM_DIRTY_DDB (1 << 25)
2719
Damien Lespiau055e3932014-08-18 13:49:10 +01002720static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002721 const struct ilk_wm_values *old,
2722 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002723{
2724 unsigned int dirty = 0;
2725 enum pipe pipe;
2726 int wm_lp;
2727
Damien Lespiau055e3932014-08-18 13:49:10 +01002728 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002729 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2730 dirty |= WM_DIRTY_LINETIME(pipe);
2731 /* Must disable LP1+ watermarks too */
2732 dirty |= WM_DIRTY_LP_ALL;
2733 }
2734
2735 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2736 dirty |= WM_DIRTY_PIPE(pipe);
2737 /* Must disable LP1+ watermarks too */
2738 dirty |= WM_DIRTY_LP_ALL;
2739 }
2740 }
2741
2742 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2743 dirty |= WM_DIRTY_FBC;
2744 /* Must disable LP1+ watermarks too */
2745 dirty |= WM_DIRTY_LP_ALL;
2746 }
2747
2748 if (old->partitioning != new->partitioning) {
2749 dirty |= WM_DIRTY_DDB;
2750 /* Must disable LP1+ watermarks too */
2751 dirty |= WM_DIRTY_LP_ALL;
2752 }
2753
2754 /* LP1+ watermarks already deemed dirty, no need to continue */
2755 if (dirty & WM_DIRTY_LP_ALL)
2756 return dirty;
2757
2758 /* Find the lowest numbered LP1+ watermark in need of an update... */
2759 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2760 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2761 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2762 break;
2763 }
2764
2765 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2766 for (; wm_lp <= 3; wm_lp++)
2767 dirty |= WM_DIRTY_LP(wm_lp);
2768
2769 return dirty;
2770}
2771
Ville Syrjälä8553c182013-12-05 15:51:39 +02002772static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2773 unsigned int dirty)
2774{
Imre Deak820c1982013-12-17 14:46:36 +02002775 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002776 bool changed = false;
2777
2778 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2779 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2780 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2781 changed = true;
2782 }
2783 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2784 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2785 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2786 changed = true;
2787 }
2788 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2789 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2790 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2791 changed = true;
2792 }
2793
2794 /*
2795 * Don't touch WM1S_LP_EN here.
2796 * Doing so could cause underruns.
2797 */
2798
2799 return changed;
2800}
2801
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802/*
2803 * The spec says we shouldn't write when we don't need, because every write
2804 * causes WMs to be re-evaluated, expending some power.
2805 */
Imre Deak820c1982013-12-17 14:46:36 +02002806static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2807 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808{
Imre Deak820c1982013-12-17 14:46:36 +02002809 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002811 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002812
Damien Lespiau055e3932014-08-18 13:49:10 +01002813 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002814 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002815 return;
2816
Ville Syrjälä8553c182013-12-05 15:51:39 +02002817 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002818
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002819 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002820 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002821 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002822 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002823 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002824 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2825
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002826 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002827 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002828 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002829 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002830 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002831 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2832
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002833 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002834 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002835 val = I915_READ(WM_MISC);
2836 if (results->partitioning == INTEL_DDB_PART_1_2)
2837 val &= ~WM_MISC_DATA_PARTITION_5_6;
2838 else
2839 val |= WM_MISC_DATA_PARTITION_5_6;
2840 I915_WRITE(WM_MISC, val);
2841 } else {
2842 val = I915_READ(DISP_ARB_CTL2);
2843 if (results->partitioning == INTEL_DDB_PART_1_2)
2844 val &= ~DISP_DATA_PARTITION_5_6;
2845 else
2846 val |= DISP_DATA_PARTITION_5_6;
2847 I915_WRITE(DISP_ARB_CTL2, val);
2848 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002849 }
2850
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002851 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002852 val = I915_READ(DISP_ARB_CTL);
2853 if (results->enable_fbc_wm)
2854 val &= ~DISP_FBC_WM_DIS;
2855 else
2856 val |= DISP_FBC_WM_DIS;
2857 I915_WRITE(DISP_ARB_CTL, val);
2858 }
2859
Imre Deak954911e2013-12-17 14:46:34 +02002860 if (dirty & WM_DIRTY_LP(1) &&
2861 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2862 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2863
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002864 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002865 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2866 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2867 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2868 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2869 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002870
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002871 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002872 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002873 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002874 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002875 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002876 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002877
2878 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002879}
2880
Matt Ropered4a6a72016-02-23 17:20:13 -08002881bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002882{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002883 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002884
2885 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2886}
2887
Lyude656d1b82016-08-17 15:55:54 -04002888#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002889
Matt Roper024c9042015-09-24 15:53:11 -07002890/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002891 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2892 * so assume we'll always need it in order to avoid underruns.
2893 */
2894static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2895{
2896 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2897
2898 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2899 IS_KABYLAKE(dev_priv))
2900 return true;
2901
2902 return false;
2903}
2904
Paulo Zanoni56feca92016-09-22 18:00:28 -03002905static bool
2906intel_has_sagv(struct drm_i915_private *dev_priv)
2907{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002908 if (IS_KABYLAKE(dev_priv))
2909 return true;
2910
2911 if (IS_SKYLAKE(dev_priv) &&
2912 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2913 return true;
2914
2915 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002916}
2917
Lyude656d1b82016-08-17 15:55:54 -04002918/*
2919 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2920 * depending on power and performance requirements. The display engine access
2921 * to system memory is blocked during the adjustment time. Because of the
2922 * blocking time, having this enabled can cause full system hangs and/or pipe
2923 * underruns if we don't meet all of the following requirements:
2924 *
2925 * - <= 1 pipe enabled
2926 * - All planes can enable watermarks for latencies >= SAGV engine block time
2927 * - We're not using an interlaced display configuration
2928 */
2929int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002930intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002931{
2932 int ret;
2933
Paulo Zanoni56feca92016-09-22 18:00:28 -03002934 if (!intel_has_sagv(dev_priv))
2935 return 0;
2936
2937 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002938 return 0;
2939
2940 DRM_DEBUG_KMS("Enabling the SAGV\n");
2941 mutex_lock(&dev_priv->rps.hw_lock);
2942
2943 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2944 GEN9_SAGV_ENABLE);
2945
2946 /* We don't need to wait for the SAGV when enabling */
2947 mutex_unlock(&dev_priv->rps.hw_lock);
2948
2949 /*
2950 * Some skl systems, pre-release machines in particular,
2951 * don't actually have an SAGV.
2952 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002953 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002954 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002955 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002956 return 0;
2957 } else if (ret < 0) {
2958 DRM_ERROR("Failed to enable the SAGV\n");
2959 return ret;
2960 }
2961
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002962 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002963 return 0;
2964}
2965
Lyude656d1b82016-08-17 15:55:54 -04002966int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002967intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002968{
Imre Deakb3b8e992016-12-05 18:27:38 +02002969 int ret;
Lyude656d1b82016-08-17 15:55:54 -04002970
Paulo Zanoni56feca92016-09-22 18:00:28 -03002971 if (!intel_has_sagv(dev_priv))
2972 return 0;
2973
2974 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002975 return 0;
2976
2977 DRM_DEBUG_KMS("Disabling the SAGV\n");
2978 mutex_lock(&dev_priv->rps.hw_lock);
2979
2980 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02002981 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2982 GEN9_SAGV_DISABLE,
2983 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
2984 1);
Lyude656d1b82016-08-17 15:55:54 -04002985 mutex_unlock(&dev_priv->rps.hw_lock);
2986
Lyude656d1b82016-08-17 15:55:54 -04002987 /*
2988 * Some skl systems, pre-release machines in particular,
2989 * don't actually have an SAGV.
2990 */
Imre Deakb3b8e992016-12-05 18:27:38 +02002991 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002992 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002993 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002994 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02002995 } else if (ret < 0) {
2996 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
2997 return ret;
Lyude656d1b82016-08-17 15:55:54 -04002998 }
2999
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003000 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003001 return 0;
3002}
3003
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003004bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003005{
3006 struct drm_device *dev = state->dev;
3007 struct drm_i915_private *dev_priv = to_i915(dev);
3008 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003009 struct intel_crtc *crtc;
3010 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003011 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003012 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003013 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003014
Paulo Zanoni56feca92016-09-22 18:00:28 -03003015 if (!intel_has_sagv(dev_priv))
3016 return false;
3017
Lyude656d1b82016-08-17 15:55:54 -04003018 /*
3019 * SKL workaround: bspec recommends we disable the SAGV when we have
3020 * more then one pipe enabled
3021 *
3022 * If there are no active CRTCs, no additional checks need be performed
3023 */
3024 if (hweight32(intel_state->active_crtcs) == 0)
3025 return true;
3026 else if (hweight32(intel_state->active_crtcs) > 1)
3027 return false;
3028
3029 /* Since we're now guaranteed to only have one active CRTC... */
3030 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003031 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003032 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003033
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003034 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003035 return false;
3036
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003037 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003038 struct skl_plane_wm *wm =
3039 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003040
Lyude656d1b82016-08-17 15:55:54 -04003041 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003042 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003043 continue;
3044
3045 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003046 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003047 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003048 { }
3049
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003050 latency = dev_priv->wm.skl_latency[level];
3051
3052 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003053 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003054 I915_FORMAT_MOD_X_TILED)
3055 latency += 15;
3056
Lyude656d1b82016-08-17 15:55:54 -04003057 /*
3058 * If any of the planes on this pipe don't enable wm levels
3059 * that incur memory latencies higher then 30µs we can't enable
3060 * the SAGV
3061 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003062 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003063 return false;
3064 }
3065
3066 return true;
3067}
3068
Damien Lespiaub9cec072014-11-04 17:06:43 +00003069static void
3070skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003071 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003072 struct skl_ddb_entry *alloc, /* out */
3073 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003074{
Matt Roperc107acf2016-05-12 07:06:01 -07003075 struct drm_atomic_state *state = cstate->base.state;
3076 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3077 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003078 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003079 unsigned int pipe_size, ddb_size;
3080 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003081
Matt Ropera6d3460e2016-05-12 07:06:04 -07003082 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003083 alloc->start = 0;
3084 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003085 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003086 return;
3087 }
3088
Matt Ropera6d3460e2016-05-12 07:06:04 -07003089 if (intel_state->active_pipe_changes)
3090 *num_active = hweight32(intel_state->active_crtcs);
3091 else
3092 *num_active = hweight32(dev_priv->active_crtcs);
3093
Deepak M6f3fff62016-09-15 15:01:10 +05303094 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3095 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003096
3097 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3098
Matt Roperc107acf2016-05-12 07:06:01 -07003099 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003100 * If the state doesn't change the active CRTC's, then there's
3101 * no need to recalculate; the existing pipe allocation limits
3102 * should remain unchanged. Note that we're safe from racing
3103 * commits since any racing commit that changes the active CRTC
3104 * list would need to grab _all_ crtc locks, including the one
3105 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003106 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003107 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003108 /*
3109 * alloc may be cleared by clear_intel_crtc_state,
3110 * copy from old state to be sure
3111 */
3112 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003113 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003114 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003115
3116 nth_active_pipe = hweight32(intel_state->active_crtcs &
3117 (drm_crtc_mask(for_crtc) - 1));
3118 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3119 alloc->start = nth_active_pipe * ddb_size / *num_active;
3120 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003121}
3122
Matt Roperc107acf2016-05-12 07:06:01 -07003123static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003124{
Matt Roperc107acf2016-05-12 07:06:01 -07003125 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003126 return 32;
3127
3128 return 8;
3129}
3130
Damien Lespiaua269c582014-11-04 17:06:49 +00003131static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3132{
3133 entry->start = reg & 0x3ff;
3134 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003135 if (entry->end)
3136 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003137}
3138
Damien Lespiau08db6652014-11-04 17:06:52 +00003139void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3140 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003141{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003142 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003143
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003144 memset(ddb, 0, sizeof(*ddb));
3145
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003146 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003147 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003148 enum plane_id plane_id;
3149 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003150
3151 power_domain = POWER_DOMAIN_PIPE(pipe);
3152 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003153 continue;
3154
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003155 for_each_plane_id_on_crtc(crtc, plane_id) {
3156 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003157
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003158 if (plane_id != PLANE_CURSOR)
3159 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3160 else
3161 val = I915_READ(CUR_BUF_CFG(pipe));
3162
3163 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3164 }
Imre Deak4d800032016-02-17 16:31:29 +02003165
3166 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003167 }
3168}
3169
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003170/*
3171 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3172 * The bspec defines downscale amount as:
3173 *
3174 * """
3175 * Horizontal down scale amount = maximum[1, Horizontal source size /
3176 * Horizontal destination size]
3177 * Vertical down scale amount = maximum[1, Vertical source size /
3178 * Vertical destination size]
3179 * Total down scale amount = Horizontal down scale amount *
3180 * Vertical down scale amount
3181 * """
3182 *
3183 * Return value is provided in 16.16 fixed point form to retain fractional part.
3184 * Caller should take care of dividing & rounding off the value.
3185 */
3186static uint32_t
3187skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3188{
3189 uint32_t downscale_h, downscale_w;
3190 uint32_t src_w, src_h, dst_w, dst_h;
3191
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003192 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003193 return DRM_PLANE_HELPER_NO_SCALING;
3194
3195 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003196 src_w = drm_rect_width(&pstate->base.src);
3197 src_h = drm_rect_height(&pstate->base.src);
3198 dst_w = drm_rect_width(&pstate->base.dst);
3199 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003200 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003201 swap(dst_w, dst_h);
3202
3203 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3204 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3205
3206 /* Provide result in 16.16 fixed point */
3207 return (uint64_t)downscale_w * downscale_h >> 16;
3208}
3209
Damien Lespiaub9cec072014-11-04 17:06:43 +00003210static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003211skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3212 const struct drm_plane_state *pstate,
3213 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003214{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003215 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003216 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003217 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003218 struct drm_framebuffer *fb;
3219 u32 format;
Matt Ropera1de91e2016-05-12 07:05:57 -07003220
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003221 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003222 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003223
3224 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003225 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003226
Matt Ropera1de91e2016-05-12 07:05:57 -07003227 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3228 return 0;
3229 if (y && format != DRM_FORMAT_NV12)
3230 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003231
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003232 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3233 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003234
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003235 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003236 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003237
3238 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003239 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003240 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003241 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003242 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003243 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003244 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003245 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003246 } else {
3247 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003248 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003249 }
3250
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003251 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3252
3253 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003254}
3255
3256/*
3257 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3258 * a 8192x4096@32bpp framebuffer:
3259 * 3 * 4096 * 8192 * 4 < 2^32
3260 */
3261static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003262skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3263 unsigned *plane_data_rate,
3264 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003265{
Matt Roper9c74d822016-05-12 07:05:58 -07003266 struct drm_crtc_state *cstate = &intel_cstate->base;
3267 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003268 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003269 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003270 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003271
3272 if (WARN_ON(!state))
3273 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003274
Matt Ropera1de91e2016-05-12 07:05:57 -07003275 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003276 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003277 enum plane_id plane_id = to_intel_plane(plane)->id;
3278 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003279
Matt Ropera6d3460e2016-05-12 07:06:04 -07003280 /* packed/uv */
3281 rate = skl_plane_relative_data_rate(intel_cstate,
3282 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003283 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003284
3285 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003286
Matt Ropera6d3460e2016-05-12 07:06:04 -07003287 /* y-plane */
3288 rate = skl_plane_relative_data_rate(intel_cstate,
3289 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003290 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003291
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003292 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003293 }
3294
3295 return total_data_rate;
3296}
3297
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003298static uint16_t
3299skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3300 const int y)
3301{
3302 struct drm_framebuffer *fb = pstate->fb;
3303 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3304 uint32_t src_w, src_h;
3305 uint32_t min_scanlines = 8;
3306 uint8_t plane_bpp;
3307
3308 if (WARN_ON(!fb))
3309 return 0;
3310
3311 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003312 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003313 return 0;
3314
3315 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003316 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3317 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003318 return 8;
3319
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003320 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3321 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003322
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003323 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003324 swap(src_w, src_h);
3325
3326 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003327 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003328 src_w /= 2;
3329 src_h /= 2;
3330 }
3331
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003332 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003333 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003334 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003335 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003336
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003337 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003338 switch (plane_bpp) {
3339 case 1:
3340 min_scanlines = 32;
3341 break;
3342 case 2:
3343 min_scanlines = 16;
3344 break;
3345 case 4:
3346 min_scanlines = 8;
3347 break;
3348 case 8:
3349 min_scanlines = 4;
3350 break;
3351 default:
3352 WARN(1, "Unsupported pixel depth %u for rotation",
3353 plane_bpp);
3354 min_scanlines = 32;
3355 }
3356 }
3357
3358 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3359}
3360
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003361static void
3362skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3363 uint16_t *minimum, uint16_t *y_minimum)
3364{
3365 const struct drm_plane_state *pstate;
3366 struct drm_plane *plane;
3367
3368 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003369 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003370
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003371 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003372 continue;
3373
3374 if (!pstate->visible)
3375 continue;
3376
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003377 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3378 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003379 }
3380
3381 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3382}
3383
Matt Roperc107acf2016-05-12 07:06:01 -07003384static int
Matt Roper024c9042015-09-24 15:53:11 -07003385skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003386 struct skl_ddb_allocation *ddb /* out */)
3387{
Matt Roperc107acf2016-05-12 07:06:01 -07003388 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003389 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003390 struct drm_device *dev = crtc->dev;
3391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3392 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003393 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003394 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003395 uint16_t minimum[I915_MAX_PLANES] = {};
3396 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003397 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003398 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003399 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003400 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3401 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003402
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003403 /* Clear the partitioning for disabled planes. */
3404 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3405 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3406
Matt Ropera6d3460e2016-05-12 07:06:04 -07003407 if (WARN_ON(!state))
3408 return 0;
3409
Matt Roperc107acf2016-05-12 07:06:01 -07003410 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003411 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003412 return 0;
3413 }
3414
Matt Ropera6d3460e2016-05-12 07:06:04 -07003415 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003416 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003417 if (alloc_size == 0) {
3418 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003419 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003420 }
3421
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003422 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003423
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003424 /*
3425 * 1. Allocate the mininum required blocks for each active plane
3426 * and allocate the cursor, it doesn't require extra allocation
3427 * proportional to the data rate.
3428 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003429
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003430 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3431 alloc_size -= minimum[plane_id];
3432 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003433 }
3434
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003435 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3436 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3437
Damien Lespiaub9cec072014-11-04 17:06:43 +00003438 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003439 * 2. Distribute the remaining space in proportion to the amount of
3440 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003441 *
3442 * FIXME: we may not allocate every single block here.
3443 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003444 total_data_rate = skl_get_total_relative_data_rate(cstate,
3445 plane_data_rate,
3446 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003447 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003448 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003449
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003450 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003451 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003452 unsigned int data_rate, y_data_rate;
3453 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003454
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003455 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003456 continue;
3457
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003458 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003459
3460 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003461 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003462 * promote the expression to 64 bits to avoid overflowing, the
3463 * result is < available as data_rate / total_data_rate < 1
3464 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003465 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003466 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3467 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003468
Matt Roperc107acf2016-05-12 07:06:01 -07003469 /* Leave disabled planes at (0,0) */
3470 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003471 ddb->plane[pipe][plane_id].start = start;
3472 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003473 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003474
3475 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003476
3477 /*
3478 * allocation for y_plane part of planar format:
3479 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003480 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003481
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003482 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003483 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3484 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003485
Matt Roperc107acf2016-05-12 07:06:01 -07003486 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003487 ddb->y_plane[pipe][plane_id].start = start;
3488 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003489 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003490
Matt Ropera1de91e2016-05-12 07:05:57 -07003491 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003492 }
3493
Matt Roperc107acf2016-05-12 07:06:01 -07003494 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003495}
3496
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003497/*
3498 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003499 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003500 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3501 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3502*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303503static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3504 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003505{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303506 uint32_t wm_intermediate_val;
3507 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003508
3509 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303510 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003511
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303512 wm_intermediate_val = latency * pixel_rate * cpp;
3513 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003514 return ret;
3515}
3516
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303517static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3518 uint32_t pipe_htotal,
3519 uint32_t latency,
3520 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003521{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003522 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303523 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003524
3525 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303526 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003527
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003528 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303529 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3530 pipe_htotal * 1000);
3531 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003532 return ret;
3533}
3534
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003535static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3536 struct intel_plane_state *pstate)
3537{
3538 uint64_t adjusted_pixel_rate;
3539 uint64_t downscale_amount;
3540 uint64_t pixel_rate;
3541
3542 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003543 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003544 return 0;
3545
3546 /*
3547 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3548 * with additional adjustments for plane-specific scaling.
3549 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003550 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003551 downscale_amount = skl_plane_downscale_amount(pstate);
3552
3553 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3554 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3555
3556 return pixel_rate;
3557}
3558
Matt Roper55994c22016-05-12 07:06:08 -07003559static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3560 struct intel_crtc_state *cstate,
3561 struct intel_plane_state *intel_pstate,
3562 uint16_t ddb_allocation,
3563 int level,
3564 uint16_t *out_blocks, /* out */
3565 uint8_t *out_lines, /* out */
3566 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003567{
Matt Roper33815fa2016-05-12 07:06:05 -07003568 struct drm_plane_state *pstate = &intel_pstate->base;
3569 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003570 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303571 uint_fixed_16_16_t method1, method2;
3572 uint_fixed_16_16_t plane_blocks_per_line;
3573 uint_fixed_16_16_t selected_result;
3574 uint32_t interm_pbpl;
3575 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003576 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003577 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003578 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003579 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303580 uint_fixed_16_16_t y_tile_minimum;
3581 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003582 struct intel_atomic_state *state =
3583 to_intel_atomic_state(cstate->base.state);
3584 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303585 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003586
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003587 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003588 *enabled = false;
3589 return 0;
3590 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003591
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303592 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3593 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3594 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3595
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303596 /* Display WA #1141: kbl. */
3597 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3598 latency += 4;
3599
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303600 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003601 latency += 15;
3602
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003603 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3604 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003605
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003606 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003607 swap(width, height);
3608
Ville Syrjälä353c8592016-12-14 23:30:57 +02003609 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003610 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3611
Dave Airlie61d0a042016-10-25 16:35:20 +10003612 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003613 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02003614 fb->format->cpp[1] :
3615 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003616
3617 switch (cpp) {
3618 case 1:
3619 y_min_scanlines = 16;
3620 break;
3621 case 2:
3622 y_min_scanlines = 8;
3623 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003624 case 4:
3625 y_min_scanlines = 4;
3626 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003627 default:
3628 MISSING_CASE(cpp);
3629 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003630 }
3631 } else {
3632 y_min_scanlines = 4;
3633 }
3634
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003635 if (apply_memory_bw_wa)
3636 y_min_scanlines *= 2;
3637
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003638 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303639 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303640 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3641 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003642 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303643 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303644 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303645 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3646 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303647 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303648 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3649 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003650 }
3651
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003652 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3653 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003654 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003655 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003656 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003657
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303658 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3659 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003660
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303661 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303662 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003663 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003664 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3665 (plane_bytes_per_line / 512 < 1))
3666 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303667 else if ((ddb_allocation /
3668 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3669 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003670 else
3671 selected_result = method1;
3672 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003673
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303674 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3675 res_lines = DIV_ROUND_UP(selected_result.val,
3676 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003677
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003678 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303679 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303680 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003681 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003682 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003683 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003684 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003685 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003686
Matt Roper55994c22016-05-12 07:06:08 -07003687 if (res_blocks >= ddb_allocation || res_lines > 31) {
3688 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003689
3690 /*
3691 * If there are no valid level 0 watermarks, then we can't
3692 * support this display configuration.
3693 */
3694 if (level) {
3695 return 0;
3696 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003697 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003698
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003699 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3700 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3701 plane->base.id, plane->name,
3702 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003703 return -EINVAL;
3704 }
Matt Roper55994c22016-05-12 07:06:08 -07003705 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003706
3707 *out_blocks = res_blocks;
3708 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003709 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003710
Matt Roper55994c22016-05-12 07:06:08 -07003711 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003712}
3713
Matt Roperf4a96752016-05-12 07:06:06 -07003714static int
3715skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3716 struct skl_ddb_allocation *ddb,
3717 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003718 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003719 int level,
3720 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003721{
Matt Roperf4a96752016-05-12 07:06:06 -07003722 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003723 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003724 struct drm_plane *plane = &intel_plane->base;
3725 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003726 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003727 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003728 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003729
3730 if (state)
3731 intel_pstate =
3732 intel_atomic_get_existing_plane_state(state,
3733 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003734
Matt Roperf4a96752016-05-12 07:06:06 -07003735 /*
Lyudea62163e2016-10-04 14:28:20 -04003736 * Note: If we start supporting multiple pending atomic commits against
3737 * the same planes/CRTC's in the future, plane->state will no longer be
3738 * the correct pre-state to use for the calculations here and we'll
3739 * need to change where we get the 'unchanged' plane data from.
3740 *
3741 * For now this is fine because we only allow one queued commit against
3742 * a CRTC. Even if the plane isn't modified by this transaction and we
3743 * don't have a plane lock, we still have the CRTC's lock, so we know
3744 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003745 */
Lyudea62163e2016-10-04 14:28:20 -04003746 if (!intel_pstate)
3747 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003748
Lyudea62163e2016-10-04 14:28:20 -04003749 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003750
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003751 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003752
Lyudea62163e2016-10-04 14:28:20 -04003753 ret = skl_compute_plane_wm(dev_priv,
3754 cstate,
3755 intel_pstate,
3756 ddb_blocks,
3757 level,
3758 &result->plane_res_b,
3759 &result->plane_res_l,
3760 &result->plane_en);
3761 if (ret)
3762 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003763
3764 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003765}
3766
Damien Lespiau407b50f2014-11-04 17:06:57 +00003767static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003768skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003769{
Mahesh Kumara3a89862016-12-01 21:19:34 +05303770 struct drm_atomic_state *state = cstate->base.state;
3771 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003772 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05303773 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003774
Matt Roper024c9042015-09-24 15:53:11 -07003775 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003776 return 0;
3777
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003778 pixel_rate = ilk_pipe_pixel_rate(cstate);
3779
3780 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003781 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003782
Mahesh Kumara3a89862016-12-01 21:19:34 +05303783 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
3784 1000, pixel_rate);
3785
3786 /* Display WA #1135: bxt. */
3787 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
3788 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
3789
3790 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003791}
3792
Matt Roper024c9042015-09-24 15:53:11 -07003793static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003794 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003795{
Matt Roper024c9042015-09-24 15:53:11 -07003796 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003797 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003798
3799 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003800 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003801}
3802
Matt Roper55994c22016-05-12 07:06:08 -07003803static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3804 struct skl_ddb_allocation *ddb,
3805 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003806{
Matt Roper024c9042015-09-24 15:53:11 -07003807 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003808 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003809 struct intel_plane *intel_plane;
3810 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003811 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003812 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003813
Lyudea62163e2016-10-04 14:28:20 -04003814 /*
3815 * We'll only calculate watermarks for planes that are actually
3816 * enabled, so make sure all other planes are set as disabled.
3817 */
3818 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3819
3820 for_each_intel_plane_mask(&dev_priv->drm,
3821 intel_plane,
3822 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003823 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04003824
3825 for (level = 0; level <= max_level; level++) {
3826 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3827 intel_plane, level,
3828 &wm->wm[level]);
3829 if (ret)
3830 return ret;
3831 }
3832 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003833 }
Matt Roper024c9042015-09-24 15:53:11 -07003834 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003835
Matt Roper55994c22016-05-12 07:06:08 -07003836 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003837}
3838
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003839static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3840 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003841 const struct skl_ddb_entry *entry)
3842{
3843 if (entry->end)
3844 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3845 else
3846 I915_WRITE(reg, 0);
3847}
3848
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003849static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3850 i915_reg_t reg,
3851 const struct skl_wm_level *level)
3852{
3853 uint32_t val = 0;
3854
3855 if (level->plane_en) {
3856 val |= PLANE_WM_EN;
3857 val |= level->plane_res_b;
3858 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3859 }
3860
3861 I915_WRITE(reg, val);
3862}
3863
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003864static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3865 const struct skl_plane_wm *wm,
3866 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003867 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04003868{
3869 struct drm_crtc *crtc = &intel_crtc->base;
3870 struct drm_device *dev = crtc->dev;
3871 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003872 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003873 enum pipe pipe = intel_crtc->pipe;
3874
3875 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003876 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003877 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003878 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003879 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003880 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003881
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003882 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3883 &ddb->plane[pipe][plane_id]);
3884 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3885 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04003886}
3887
Ville Syrjäläd9348de2016-11-22 22:21:53 +02003888static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3889 const struct skl_plane_wm *wm,
3890 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003891{
3892 struct drm_crtc *crtc = &intel_crtc->base;
3893 struct drm_device *dev = crtc->dev;
3894 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003895 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003896 enum pipe pipe = intel_crtc->pipe;
3897
3898 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003899 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3900 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003901 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003902 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003903
3904 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003905 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003906}
3907
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003908bool skl_wm_level_equals(const struct skl_wm_level *l1,
3909 const struct skl_wm_level *l2)
3910{
3911 if (l1->plane_en != l2->plane_en)
3912 return false;
3913
3914 /* If both planes aren't enabled, the rest shouldn't matter */
3915 if (!l1->plane_en)
3916 return true;
3917
3918 return (l1->plane_res_l == l2->plane_res_l &&
3919 l1->plane_res_b == l2->plane_res_b);
3920}
3921
Lyude27082492016-08-24 07:48:10 +02003922static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3923 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003924{
Lyude27082492016-08-24 07:48:10 +02003925 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003926}
3927
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003928bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
3929 const struct skl_ddb_entry *ddb,
3930 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003931{
Lyudece0ba282016-09-15 10:46:35 -04003932 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003933
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01003934 for (i = 0; i < I915_MAX_PIPES; i++)
3935 if (i != ignore && entries[i] &&
3936 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02003937 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003938
Lyude27082492016-08-24 07:48:10 +02003939 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003940}
3941
Matt Roper55994c22016-05-12 07:06:08 -07003942static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003943 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003944 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003945 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003946 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003947{
Matt Roperf4a96752016-05-12 07:06:06 -07003948 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003949 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003950
Matt Roper55994c22016-05-12 07:06:08 -07003951 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3952 if (ret)
3953 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003954
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003955 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003956 *changed = false;
3957 else
3958 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003959
Matt Roper55994c22016-05-12 07:06:08 -07003960 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003961}
3962
Matt Roper9b613022016-06-27 16:42:44 -07003963static uint32_t
3964pipes_modified(struct drm_atomic_state *state)
3965{
3966 struct drm_crtc *crtc;
3967 struct drm_crtc_state *cstate;
3968 uint32_t i, ret = 0;
3969
3970 for_each_crtc_in_state(state, crtc, cstate, i)
3971 ret |= drm_crtc_mask(crtc);
3972
3973 return ret;
3974}
3975
Jani Nikulabb7791b2016-10-04 12:29:17 +03003976static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003977skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3978{
3979 struct drm_atomic_state *state = cstate->base.state;
3980 struct drm_device *dev = state->dev;
3981 struct drm_crtc *crtc = cstate->base.crtc;
3982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3983 struct drm_i915_private *dev_priv = to_i915(dev);
3984 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3985 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3986 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3987 struct drm_plane_state *plane_state;
3988 struct drm_plane *plane;
3989 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003990
3991 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3992
Maarten Lankhorst220b0962016-10-26 15:41:30 +02003993 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003994 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003995
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003996 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
3997 &new_ddb->plane[pipe][plane_id]) &&
3998 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
3999 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004000 continue;
4001
4002 plane_state = drm_atomic_get_plane_state(state, plane);
4003 if (IS_ERR(plane_state))
4004 return PTR_ERR(plane_state);
4005 }
4006
4007 return 0;
4008}
4009
Matt Roper98d39492016-05-12 07:06:03 -07004010static int
4011skl_compute_ddb(struct drm_atomic_state *state)
4012{
4013 struct drm_device *dev = state->dev;
4014 struct drm_i915_private *dev_priv = to_i915(dev);
4015 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4016 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004017 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004018 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004019 int ret;
4020
4021 /*
4022 * If this is our first atomic update following hardware readout,
4023 * we can't trust the DDB that the BIOS programmed for us. Let's
4024 * pretend that all pipes switched active status so that we'll
4025 * ensure a full DDB recompute.
4026 */
Matt Roper1b54a882016-06-17 13:42:18 -07004027 if (dev_priv->wm.distrust_bios_wm) {
4028 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4029 state->acquire_ctx);
4030 if (ret)
4031 return ret;
4032
Matt Roper98d39492016-05-12 07:06:03 -07004033 intel_state->active_pipe_changes = ~0;
4034
Matt Roper1b54a882016-06-17 13:42:18 -07004035 /*
4036 * We usually only initialize intel_state->active_crtcs if we
4037 * we're doing a modeset; make sure this field is always
4038 * initialized during the sanitization process that happens
4039 * on the first commit too.
4040 */
4041 if (!intel_state->modeset)
4042 intel_state->active_crtcs = dev_priv->active_crtcs;
4043 }
4044
Matt Roper98d39492016-05-12 07:06:03 -07004045 /*
4046 * If the modeset changes which CRTC's are active, we need to
4047 * recompute the DDB allocation for *all* active pipes, even
4048 * those that weren't otherwise being modified in any way by this
4049 * atomic commit. Due to the shrinking of the per-pipe allocations
4050 * when new active CRTC's are added, it's possible for a pipe that
4051 * we were already using and aren't changing at all here to suddenly
4052 * become invalid if its DDB needs exceeds its new allocation.
4053 *
4054 * Note that if we wind up doing a full DDB recompute, we can't let
4055 * any other display updates race with this transaction, so we need
4056 * to grab the lock on *all* CRTC's.
4057 */
Matt Roper734fa012016-05-12 15:11:40 -07004058 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004059 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004060 intel_state->wm_results.dirty_pipes = ~0;
4061 }
Matt Roper98d39492016-05-12 07:06:03 -07004062
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004063 /*
4064 * We're not recomputing for the pipes not included in the commit, so
4065 * make sure we start with the current state.
4066 */
4067 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4068
Matt Roper98d39492016-05-12 07:06:03 -07004069 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4070 struct intel_crtc_state *cstate;
4071
4072 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4073 if (IS_ERR(cstate))
4074 return PTR_ERR(cstate);
4075
Matt Roper734fa012016-05-12 15:11:40 -07004076 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004077 if (ret)
4078 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004079
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004080 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004081 if (ret)
4082 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004083 }
4084
4085 return 0;
4086}
4087
Matt Roper2722efb2016-08-17 15:55:55 -04004088static void
4089skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4090 struct skl_wm_values *src,
4091 enum pipe pipe)
4092{
Matt Roper2722efb2016-08-17 15:55:55 -04004093 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4094 sizeof(dst->ddb.y_plane[pipe]));
4095 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4096 sizeof(dst->ddb.plane[pipe]));
4097}
4098
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004099static void
4100skl_print_wm_changes(const struct drm_atomic_state *state)
4101{
4102 const struct drm_device *dev = state->dev;
4103 const struct drm_i915_private *dev_priv = to_i915(dev);
4104 const struct intel_atomic_state *intel_state =
4105 to_intel_atomic_state(state);
4106 const struct drm_crtc *crtc;
4107 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004108 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004109 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4110 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004111 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004112
4113 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004114 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4115 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004116
Maarten Lankhorst75704982016-11-01 12:04:10 +01004117 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004118 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004119 const struct skl_ddb_entry *old, *new;
4120
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004121 old = &old_ddb->plane[pipe][plane_id];
4122 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004123
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004124 if (skl_ddb_entry_equal(old, new))
4125 continue;
4126
Maarten Lankhorst75704982016-11-01 12:04:10 +01004127 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4128 intel_plane->base.base.id,
4129 intel_plane->base.name,
4130 old->start, old->end,
4131 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004132 }
4133 }
4134}
4135
Matt Roper98d39492016-05-12 07:06:03 -07004136static int
4137skl_compute_wm(struct drm_atomic_state *state)
4138{
4139 struct drm_crtc *crtc;
4140 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004141 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4142 struct skl_wm_values *results = &intel_state->wm_results;
4143 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004144 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004145 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004146
4147 /*
4148 * If this transaction isn't actually touching any CRTC's, don't
4149 * bother with watermark calculation. Note that if we pass this
4150 * test, we're guaranteed to hold at least one CRTC state mutex,
4151 * which means we can safely use values like dev_priv->active_crtcs
4152 * since any racing commits that want to update them would need to
4153 * hold _all_ CRTC state mutexes.
4154 */
4155 for_each_crtc_in_state(state, crtc, cstate, i)
4156 changed = true;
4157 if (!changed)
4158 return 0;
4159
Matt Roper734fa012016-05-12 15:11:40 -07004160 /* Clear all dirty flags */
4161 results->dirty_pipes = 0;
4162
Matt Roper98d39492016-05-12 07:06:03 -07004163 ret = skl_compute_ddb(state);
4164 if (ret)
4165 return ret;
4166
Matt Roper734fa012016-05-12 15:11:40 -07004167 /*
4168 * Calculate WM's for all pipes that are part of this transaction.
4169 * Note that the DDB allocation above may have added more CRTC's that
4170 * weren't otherwise being modified (and set bits in dirty_pipes) if
4171 * pipe allocations had to change.
4172 *
4173 * FIXME: Now that we're doing this in the atomic check phase, we
4174 * should allow skl_update_pipe_wm() to return failure in cases where
4175 * no suitable watermark values can be found.
4176 */
4177 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004178 struct intel_crtc_state *intel_cstate =
4179 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004180 const struct skl_pipe_wm *old_pipe_wm =
4181 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004182
4183 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004184 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4185 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004186 if (ret)
4187 return ret;
4188
4189 if (changed)
4190 results->dirty_pipes |= drm_crtc_mask(crtc);
4191
4192 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4193 /* This pipe's WM's did not change */
4194 continue;
4195
4196 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004197 }
4198
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004199 skl_print_wm_changes(state);
4200
Matt Roper98d39492016-05-12 07:06:03 -07004201 return 0;
4202}
4203
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004204static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4205 struct intel_crtc_state *cstate)
4206{
4207 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4208 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4209 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004210 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004211 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004212 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004213
4214 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4215 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004216
4217 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004218
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004219 for_each_plane_id_on_crtc(crtc, plane_id) {
4220 if (plane_id != PLANE_CURSOR)
4221 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4222 ddb, plane_id);
4223 else
4224 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4225 ddb);
4226 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004227}
4228
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004229static void skl_initial_wm(struct intel_atomic_state *state,
4230 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004231{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004232 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004233 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004234 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004235 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004236 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004237 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004238
Ville Syrjälä432081b2016-10-31 22:37:03 +02004239 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004240 return;
4241
Matt Roper734fa012016-05-12 15:11:40 -07004242 mutex_lock(&dev_priv->wm.wm_mutex);
4243
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004244 if (cstate->base.active_changed)
4245 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004246
4247 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004248
4249 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004250}
4251
Ville Syrjäläd8905652016-01-14 14:53:35 +02004252static void ilk_compute_wm_config(struct drm_device *dev,
4253 struct intel_wm_config *config)
4254{
4255 struct intel_crtc *crtc;
4256
4257 /* Compute the currently _active_ config */
4258 for_each_intel_crtc(dev, crtc) {
4259 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4260
4261 if (!wm->pipe_enabled)
4262 continue;
4263
4264 config->sprites_enabled |= wm->sprites_enabled;
4265 config->sprites_scaled |= wm->sprites_scaled;
4266 config->num_pipes_active++;
4267 }
4268}
4269
Matt Ropered4a6a72016-02-23 17:20:13 -08004270static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004271{
Chris Wilson91c8a322016-07-05 10:40:23 +01004272 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004273 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004274 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004275 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004276 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004277 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004278
Ville Syrjäläd8905652016-01-14 14:53:35 +02004279 ilk_compute_wm_config(dev, &config);
4280
4281 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4282 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004283
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004284 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004285 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004286 config.num_pipes_active == 1 && config.sprites_enabled) {
4287 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4288 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004289
Imre Deak820c1982013-12-17 14:46:36 +02004290 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004291 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004292 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004293 }
4294
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004295 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004296 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004297
Imre Deak820c1982013-12-17 14:46:36 +02004298 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004299
Imre Deak820c1982013-12-17 14:46:36 +02004300 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004301}
4302
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004303static void ilk_initial_watermarks(struct intel_atomic_state *state,
4304 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004305{
Matt Ropered4a6a72016-02-23 17:20:13 -08004306 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4307 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004308
Matt Ropered4a6a72016-02-23 17:20:13 -08004309 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004310 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004311 ilk_program_watermarks(dev_priv);
4312 mutex_unlock(&dev_priv->wm.wm_mutex);
4313}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004314
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004315static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4316 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004317{
4318 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4319 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4320
4321 mutex_lock(&dev_priv->wm.wm_mutex);
4322 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004323 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004324 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004325 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004326 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004327}
4328
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004329static inline void skl_wm_level_from_reg_val(uint32_t val,
4330 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004331{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004332 level->plane_en = val & PLANE_WM_EN;
4333 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4334 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4335 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004336}
4337
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004338void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4339 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004340{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004341 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004343 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004344 int level, max_level;
4345 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004346 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004347
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004348 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004349
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004350 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4351 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004352
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004353 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004354 if (plane_id != PLANE_CURSOR)
4355 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004356 else
4357 val = I915_READ(CUR_WM(pipe, level));
4358
4359 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4360 }
4361
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004362 if (plane_id != PLANE_CURSOR)
4363 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004364 else
4365 val = I915_READ(CUR_WM_TRANS(pipe));
4366
4367 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4368 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004369
Matt Roper3ef00282015-03-09 10:19:24 -07004370 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004371 return;
4372
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004373 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004374}
4375
4376void skl_wm_get_hw_state(struct drm_device *dev)
4377{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004378 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004379 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004380 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004381 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004382 struct intel_crtc *intel_crtc;
4383 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004384
Damien Lespiaua269c582014-11-04 17:06:49 +00004385 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004386 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4387 intel_crtc = to_intel_crtc(crtc);
4388 cstate = to_intel_crtc_state(crtc->state);
4389
4390 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4391
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004392 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004393 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004394 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004395
Matt Roper279e99d2016-05-12 07:06:02 -07004396 if (dev_priv->active_crtcs) {
4397 /* Fully recompute DDB on first atomic commit */
4398 dev_priv->wm.distrust_bios_wm = true;
4399 } else {
4400 /* Easy/common case; just sanitize DDB now if everything off */
4401 memset(ddb, 0, sizeof(*ddb));
4402 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004403}
4404
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004405static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4406{
4407 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004408 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004409 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004411 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004412 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004413 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004414 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004415 [PIPE_A] = WM0_PIPEA_ILK,
4416 [PIPE_B] = WM0_PIPEB_ILK,
4417 [PIPE_C] = WM0_PIPEC_IVB,
4418 };
4419
4420 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004421 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004422 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004423
Ville Syrjälä15606532016-05-13 17:55:17 +03004424 memset(active, 0, sizeof(*active));
4425
Matt Roper3ef00282015-03-09 10:19:24 -07004426 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004427
4428 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004429 u32 tmp = hw->wm_pipe[pipe];
4430
4431 /*
4432 * For active pipes LP0 watermark is marked as
4433 * enabled, and LP1+ watermaks as disabled since
4434 * we can't really reverse compute them in case
4435 * multiple pipes are active.
4436 */
4437 active->wm[0].enable = true;
4438 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4439 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4440 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4441 active->linetime = hw->wm_linetime[pipe];
4442 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004443 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004444
4445 /*
4446 * For inactive pipes, all watermark levels
4447 * should be marked as enabled but zeroed,
4448 * which is what we'd compute them to.
4449 */
4450 for (level = 0; level <= max_level; level++)
4451 active->wm[level].enable = true;
4452 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004453
4454 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004455}
4456
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004457#define _FW_WM(value, plane) \
4458 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4459#define _FW_WM_VLV(value, plane) \
4460 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4461
4462static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4463 struct vlv_wm_values *wm)
4464{
4465 enum pipe pipe;
4466 uint32_t tmp;
4467
4468 for_each_pipe(dev_priv, pipe) {
4469 tmp = I915_READ(VLV_DDL(pipe));
4470
Ville Syrjälä1b313892016-11-28 19:37:08 +02004471 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004472 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004473 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004474 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004475 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004476 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004477 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004478 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4479 }
4480
4481 tmp = I915_READ(DSPFW1);
4482 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004483 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4484 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4485 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004486
4487 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004488 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4489 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4490 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004491
4492 tmp = I915_READ(DSPFW3);
4493 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4494
4495 if (IS_CHERRYVIEW(dev_priv)) {
4496 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004497 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4498 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004499
4500 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004501 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4502 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004503
4504 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004505 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4506 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004507
4508 tmp = I915_READ(DSPHOWM);
4509 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004510 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4511 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4512 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4513 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4514 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4515 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4516 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4517 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4518 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004519 } else {
4520 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004521 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4522 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004523
4524 tmp = I915_READ(DSPHOWM);
4525 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004526 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4527 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4528 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4529 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4530 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4531 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004532 }
4533}
4534
4535#undef _FW_WM
4536#undef _FW_WM_VLV
4537
4538void vlv_wm_get_hw_state(struct drm_device *dev)
4539{
4540 struct drm_i915_private *dev_priv = to_i915(dev);
4541 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4542 struct intel_plane *plane;
4543 enum pipe pipe;
4544 u32 val;
4545
4546 vlv_read_wm_values(dev_priv, wm);
4547
Ville Syrjälä49845a22016-11-22 18:02:01 +02004548 for_each_intel_plane(dev, plane)
4549 plane->wm.fifo_size = vlv_get_fifo_size(plane);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004550
4551 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4552 wm->level = VLV_WM_LEVEL_PM2;
4553
4554 if (IS_CHERRYVIEW(dev_priv)) {
4555 mutex_lock(&dev_priv->rps.hw_lock);
4556
4557 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4558 if (val & DSP_MAXFIFO_PM5_ENABLE)
4559 wm->level = VLV_WM_LEVEL_PM5;
4560
Ville Syrjälä58590c12015-09-08 21:05:12 +03004561 /*
4562 * If DDR DVFS is disabled in the BIOS, Punit
4563 * will never ack the request. So if that happens
4564 * assume we don't have to enable/disable DDR DVFS
4565 * dynamically. To test that just set the REQ_ACK
4566 * bit to poke the Punit, but don't change the
4567 * HIGH/LOW bits so that we don't actually change
4568 * the current state.
4569 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004570 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004571 val |= FORCE_DDR_FREQ_REQ_ACK;
4572 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4573
4574 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4575 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4576 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4577 "assuming DDR DVFS is disabled\n");
4578 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4579 } else {
4580 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4581 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4582 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4583 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004584
4585 mutex_unlock(&dev_priv->rps.hw_lock);
4586 }
4587
4588 for_each_pipe(dev_priv, pipe)
4589 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004590 pipe_name(pipe),
4591 wm->pipe[pipe].plane[PLANE_PRIMARY],
4592 wm->pipe[pipe].plane[PLANE_CURSOR],
4593 wm->pipe[pipe].plane[PLANE_SPRITE0],
4594 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004595
4596 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4597 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4598}
4599
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004600void ilk_wm_get_hw_state(struct drm_device *dev)
4601{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004602 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004603 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004604 struct drm_crtc *crtc;
4605
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004606 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004607 ilk_pipe_wm_get_hw_state(crtc);
4608
4609 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4610 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4611 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4612
4613 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004614 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004615 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4616 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4617 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004618
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004619 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004620 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4621 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004622 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004623 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4624 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004625
4626 hw->enable_fbc_wm =
4627 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4628}
4629
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004630/**
4631 * intel_update_watermarks - update FIFO watermark values based on current modes
4632 *
4633 * Calculate watermark values for the various WM regs based on current mode
4634 * and plane configuration.
4635 *
4636 * There are several cases to deal with here:
4637 * - normal (i.e. non-self-refresh)
4638 * - self-refresh (SR) mode
4639 * - lines are large relative to FIFO size (buffer can hold up to 2)
4640 * - lines are small relative to FIFO size (buffer can hold more than 2
4641 * lines), so need to account for TLB latency
4642 *
4643 * The normal calculation is:
4644 * watermark = dotclock * bytes per pixel * latency
4645 * where latency is platform & configuration dependent (we assume pessimal
4646 * values here).
4647 *
4648 * The SR calculation is:
4649 * watermark = (trunc(latency/line time)+1) * surface width *
4650 * bytes per pixel
4651 * where
4652 * line time = htotal / dotclock
4653 * surface width = hdisplay for normal plane and 64 for cursor
4654 * and latency is assumed to be high, as above.
4655 *
4656 * The final value programmed to the register should always be rounded up,
4657 * and include an extra 2 entries to account for clock crossings.
4658 *
4659 * We don't use the sprite, so we can ignore that. And on Crestline we have
4660 * to set the non-SR watermarks to 8.
4661 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004662void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004663{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004664 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004665
4666 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004667 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004668}
4669
Jani Nikulae2828912016-01-18 09:19:47 +02004670/*
Daniel Vetter92703882012-08-09 16:46:01 +02004671 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004672 */
4673DEFINE_SPINLOCK(mchdev_lock);
4674
4675/* Global for IPS driver to get at the current i915 device. Protected by
4676 * mchdev_lock. */
4677static struct drm_i915_private *i915_mch_dev;
4678
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004679bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004680{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004681 u16 rgvswctl;
4682
Daniel Vetter92703882012-08-09 16:46:01 +02004683 assert_spin_locked(&mchdev_lock);
4684
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004685 rgvswctl = I915_READ16(MEMSWCTL);
4686 if (rgvswctl & MEMCTL_CMD_STS) {
4687 DRM_DEBUG("gpu busy, RCS change rejected\n");
4688 return false; /* still busy with another command */
4689 }
4690
4691 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4692 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4693 I915_WRITE16(MEMSWCTL, rgvswctl);
4694 POSTING_READ16(MEMSWCTL);
4695
4696 rgvswctl |= MEMCTL_CMD_STS;
4697 I915_WRITE16(MEMSWCTL, rgvswctl);
4698
4699 return true;
4700}
4701
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004702static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004703{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004704 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004705 u8 fmax, fmin, fstart, vstart;
4706
Daniel Vetter92703882012-08-09 16:46:01 +02004707 spin_lock_irq(&mchdev_lock);
4708
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004709 rgvmodectl = I915_READ(MEMMODECTL);
4710
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004711 /* Enable temp reporting */
4712 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4713 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4714
4715 /* 100ms RC evaluation intervals */
4716 I915_WRITE(RCUPEI, 100000);
4717 I915_WRITE(RCDNEI, 100000);
4718
4719 /* Set max/min thresholds to 90ms and 80ms respectively */
4720 I915_WRITE(RCBMAXAVG, 90000);
4721 I915_WRITE(RCBMINAVG, 80000);
4722
4723 I915_WRITE(MEMIHYST, 1);
4724
4725 /* Set up min, max, and cur for interrupt handling */
4726 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4727 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4728 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4729 MEMMODE_FSTART_SHIFT;
4730
Ville Syrjälä616847e2015-09-18 20:03:19 +03004731 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004732 PXVFREQ_PX_SHIFT;
4733
Daniel Vetter20e4d402012-08-08 23:35:39 +02004734 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4735 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004736
Daniel Vetter20e4d402012-08-08 23:35:39 +02004737 dev_priv->ips.max_delay = fstart;
4738 dev_priv->ips.min_delay = fmin;
4739 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004740
4741 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4742 fmax, fmin, fstart);
4743
4744 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4745
4746 /*
4747 * Interrupts will be enabled in ironlake_irq_postinstall
4748 */
4749
4750 I915_WRITE(VIDSTART, vstart);
4751 POSTING_READ(VIDSTART);
4752
4753 rgvmodectl |= MEMMODE_SWMODE_EN;
4754 I915_WRITE(MEMMODECTL, rgvmodectl);
4755
Daniel Vetter92703882012-08-09 16:46:01 +02004756 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004757 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004758 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004759
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004760 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004761
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004762 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4763 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004764 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004765 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004766 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004767
4768 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004769}
4770
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004771static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004772{
Daniel Vetter92703882012-08-09 16:46:01 +02004773 u16 rgvswctl;
4774
4775 spin_lock_irq(&mchdev_lock);
4776
4777 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004778
4779 /* Ack interrupts, disable EFC interrupt */
4780 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4781 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4782 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4783 I915_WRITE(DEIIR, DE_PCU_EVENT);
4784 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4785
4786 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004787 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004788 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004789 rgvswctl |= MEMCTL_CMD_STS;
4790 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004791 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004792
Daniel Vetter92703882012-08-09 16:46:01 +02004793 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004794}
4795
Daniel Vetteracbe9472012-07-26 11:50:05 +02004796/* There's a funny hw issue where the hw returns all 0 when reading from
4797 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4798 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4799 * all limits and the gpu stuck at whatever frequency it is at atm).
4800 */
Akash Goel74ef1172015-03-06 11:07:19 +05304801static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004802{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004803 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004804
Daniel Vetter20b46e52012-07-26 11:16:14 +02004805 /* Only set the down limit when we've reached the lowest level to avoid
4806 * getting more interrupts, otherwise leave this clear. This prevents a
4807 * race in the hw when coming out of rc6: There's a tiny window where
4808 * the hw runs at the minimal clock before selecting the desired
4809 * frequency, if the down threshold expires in that window we will not
4810 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004811 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304812 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4813 if (val <= dev_priv->rps.min_freq_softlimit)
4814 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4815 } else {
4816 limits = dev_priv->rps.max_freq_softlimit << 24;
4817 if (val <= dev_priv->rps.min_freq_softlimit)
4818 limits |= dev_priv->rps.min_freq_softlimit << 16;
4819 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004820
4821 return limits;
4822}
4823
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004824static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4825{
4826 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304827 u32 threshold_up = 0, threshold_down = 0; /* in % */
4828 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004829
4830 new_power = dev_priv->rps.power;
4831 switch (dev_priv->rps.power) {
4832 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004833 if (val > dev_priv->rps.efficient_freq + 1 &&
4834 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004835 new_power = BETWEEN;
4836 break;
4837
4838 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004839 if (val <= dev_priv->rps.efficient_freq &&
4840 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004841 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004842 else if (val >= dev_priv->rps.rp0_freq &&
4843 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004844 new_power = HIGH_POWER;
4845 break;
4846
4847 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004848 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4849 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004850 new_power = BETWEEN;
4851 break;
4852 }
4853 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004854 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004855 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004856 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004857 new_power = HIGH_POWER;
4858 if (new_power == dev_priv->rps.power)
4859 return;
4860
4861 /* Note the units here are not exactly 1us, but 1280ns. */
4862 switch (new_power) {
4863 case LOW_POWER:
4864 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304865 ei_up = 16000;
4866 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004867
4868 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304869 ei_down = 32000;
4870 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004871 break;
4872
4873 case BETWEEN:
4874 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304875 ei_up = 13000;
4876 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004877
4878 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304879 ei_down = 32000;
4880 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004881 break;
4882
4883 case HIGH_POWER:
4884 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304885 ei_up = 10000;
4886 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004887
4888 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304889 ei_down = 32000;
4890 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004891 break;
4892 }
4893
Mika Kuoppala34dc8992017-02-15 15:52:59 +02004894 /* When byt can survive without system hang with dynamic
4895 * sw freq adjustments, this restriction can be lifted.
4896 */
4897 if (IS_VALLEYVIEW(dev_priv))
4898 goto skip_hw_write;
4899
Akash Goel8a586432015-03-06 11:07:18 +05304900 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004901 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304902 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004903 GT_INTERVAL_FROM_US(dev_priv,
4904 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304905
4906 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004907 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304908 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004909 GT_INTERVAL_FROM_US(dev_priv,
4910 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304911
Chris Wilsona72b5622016-07-02 15:35:59 +01004912 I915_WRITE(GEN6_RP_CONTROL,
4913 GEN6_RP_MEDIA_TURBO |
4914 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4915 GEN6_RP_MEDIA_IS_GFX |
4916 GEN6_RP_ENABLE |
4917 GEN6_RP_UP_BUSY_AVG |
4918 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304919
Mika Kuoppala34dc8992017-02-15 15:52:59 +02004920skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004921 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004922 dev_priv->rps.up_threshold = threshold_up;
4923 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004924 dev_priv->rps.last_adj = 0;
4925}
4926
Chris Wilson2876ce72014-03-28 08:03:34 +00004927static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4928{
4929 u32 mask = 0;
4930
Chris Wilson8f68d592017-03-13 17:06:17 +00004931 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00004932 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson8f68d592017-03-13 17:06:17 +00004933 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004934 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004935 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004936
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004937 mask &= dev_priv->pm_rps_events;
4938
Imre Deak59d02a12014-12-19 19:33:26 +02004939 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004940}
4941
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004942/* gen6_set_rps is called to update the frequency request, but should also be
4943 * called when the range (min_delay and max_delay) is modified so that we can
4944 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004945static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004946{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304947 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004948 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304949 return;
4950
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004951 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004952 WARN_ON(val > dev_priv->rps.max_freq);
4953 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004954
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004955 /* min/max delay may still have been modified so be sure to
4956 * write the limits value.
4957 */
4958 if (val != dev_priv->rps.cur_freq) {
4959 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004960
Chris Wilsondc979972016-05-10 14:10:04 +01004961 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304962 I915_WRITE(GEN6_RPNSWREQ,
4963 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004964 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004965 I915_WRITE(GEN6_RPNSWREQ,
4966 HSW_FREQUENCY(val));
4967 else
4968 I915_WRITE(GEN6_RPNSWREQ,
4969 GEN6_FREQUENCY(val) |
4970 GEN6_OFFSET(0) |
4971 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004972 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004973
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004974 /* Make sure we continue to get interrupts
4975 * until we hit the minimum or maximum frequencies.
4976 */
Akash Goel74ef1172015-03-06 11:07:19 +05304977 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004978 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004979
Ben Widawskyd5570a72012-09-07 19:43:41 -07004980 POSTING_READ(GEN6_RPNSWREQ);
4981
Ben Widawskyb39fb292014-03-19 18:31:11 -07004982 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004983 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004984}
4985
Chris Wilsondc979972016-05-10 14:10:04 +01004986static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004987{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004988 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004989 WARN_ON(val > dev_priv->rps.max_freq);
4990 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004991
Chris Wilsondc979972016-05-10 14:10:04 +01004992 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004993 "Odd GPU freq value\n"))
4994 val &= ~1;
4995
Deepak Scd25dd52015-07-10 18:31:40 +05304996 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4997
Chris Wilson8fb55192015-04-07 16:20:28 +01004998 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004999 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005000 if (!IS_CHERRYVIEW(dev_priv))
5001 gen6_set_rps_thresholds(dev_priv, val);
5002 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005003
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005004 dev_priv->rps.cur_freq = val;
5005 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
5006}
5007
Deepak Sa7f6e232015-05-09 18:04:44 +05305008/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305009 *
5010 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305011 * 1. Forcewake Media well.
5012 * 2. Request idle freq.
5013 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305014*/
5015static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5016{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005017 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305018
Chris Wilsonaed242f2015-03-18 09:48:21 +00005019 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305020 return;
5021
Chris Wilsonc9efef72017-01-02 15:28:45 +00005022 /* The punit delays the write of the frequency and voltage until it
5023 * determines the GPU is awake. During normal usage we don't want to
5024 * waste power changing the frequency if the GPU is sleeping (rc6).
5025 * However, the GPU and driver is now idle and we do not want to delay
5026 * switching to minimum voltage (reducing power whilst idle) as we do
5027 * not expect to be woken in the near future and so must flush the
5028 * change by waking the device.
5029 *
5030 * We choose to take the media powerwell (either would do to trick the
5031 * punit into committing the voltage change) as that takes a lot less
5032 * power than the render powerwell.
5033 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305034 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005035 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305036 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305037}
5038
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005039void gen6_rps_busy(struct drm_i915_private *dev_priv)
5040{
5041 mutex_lock(&dev_priv->rps.hw_lock);
5042 if (dev_priv->rps.enabled) {
Chris Wilson8f68d592017-03-13 17:06:17 +00005043 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005044 gen6_rps_reset_ei(dev_priv);
5045 I915_WRITE(GEN6_PMINTRMSK,
5046 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005047
Chris Wilsonc33d2472016-07-04 08:08:36 +01005048 gen6_enable_rps_interrupts(dev_priv);
5049
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005050 /* Ensure we start at the user's desired frequency */
5051 intel_set_rps(dev_priv,
5052 clamp(dev_priv->rps.cur_freq,
5053 dev_priv->rps.min_freq_softlimit,
5054 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005055 }
5056 mutex_unlock(&dev_priv->rps.hw_lock);
5057}
5058
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005059void gen6_rps_idle(struct drm_i915_private *dev_priv)
5060{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005061 /* Flush our bottom-half so that it does not race with us
5062 * setting the idle frequency and so that it is bounded by
5063 * our rpm wakeref. And then disable the interrupts to stop any
5064 * futher RPS reclocking whilst we are asleep.
5065 */
5066 gen6_disable_rps_interrupts(dev_priv);
5067
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005068 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005069 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005070 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305071 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005072 else
Chris Wilsondc979972016-05-10 14:10:04 +01005073 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005074 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005075 I915_WRITE(GEN6_PMINTRMSK,
5076 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005077 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005078 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005079
Chris Wilson8d3afd72015-05-21 21:01:47 +01005080 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005081 while (!list_empty(&dev_priv->rps.clients))
5082 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005083 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005084}
5085
Chris Wilson1854d5c2015-04-07 16:20:32 +01005086void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005087 struct intel_rps_client *rps,
5088 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005089{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005090 /* This is intentionally racy! We peek at the state here, then
5091 * validate inside the RPS worker.
5092 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005093 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005094 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005095 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005096 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005097
Chris Wilsone61b9952015-04-27 13:41:24 +01005098 /* Force a RPS boost (and don't count it against the client) if
5099 * the GPU is severely congested.
5100 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005101 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005102 rps = NULL;
5103
Chris Wilson8d3afd72015-05-21 21:01:47 +01005104 spin_lock(&dev_priv->rps.client_lock);
5105 if (rps == NULL || list_empty(&rps->link)) {
5106 spin_lock_irq(&dev_priv->irq_lock);
5107 if (dev_priv->rps.interrupts_enabled) {
5108 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005109 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005110 }
5111 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005112
Chris Wilson2e1b8732015-04-27 13:41:22 +01005113 if (rps != NULL) {
5114 list_add(&rps->link, &dev_priv->rps.clients);
5115 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005116 } else
5117 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005118 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005119 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005120}
5121
Chris Wilsondc979972016-05-10 14:10:04 +01005122void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005123{
Chris Wilsondc979972016-05-10 14:10:04 +01005124 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5125 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005126 else
Chris Wilsondc979972016-05-10 14:10:04 +01005127 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005128}
5129
Chris Wilsondc979972016-05-10 14:10:04 +01005130static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005131{
Zhe Wang20e49362014-11-04 17:07:05 +00005132 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005133 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005134}
5135
Chris Wilsondc979972016-05-10 14:10:04 +01005136static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305137{
Akash Goel2030d682016-04-23 00:05:45 +05305138 I915_WRITE(GEN6_RP_CONTROL, 0);
5139}
5140
Chris Wilsondc979972016-05-10 14:10:04 +01005141static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005142{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005143 I915_WRITE(GEN6_RC_CONTROL, 0);
5144 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305145 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005146}
5147
Chris Wilsondc979972016-05-10 14:10:04 +01005148static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305149{
Deepak S38807742014-05-23 21:00:15 +05305150 I915_WRITE(GEN6_RC_CONTROL, 0);
5151}
5152
Chris Wilsondc979972016-05-10 14:10:04 +01005153static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005154{
Deepak S98a2e5f2014-08-18 10:35:27 -07005155 /* we're doing forcewake before Disabling RC6,
5156 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005157 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005158
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005159 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005160
Mika Kuoppala59bad942015-01-16 11:34:40 +02005161 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005162}
5163
Chris Wilsondc979972016-05-10 14:10:04 +01005164static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005165{
Chris Wilsondc979972016-05-10 14:10:04 +01005166 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005167 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5168 mode = GEN6_RC_CTL_RC6_ENABLE;
5169 else
5170 mode = 0;
5171 }
Chris Wilsondc979972016-05-10 14:10:04 +01005172 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005173 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5174 "RC6 %s RC6p %s RC6pp %s\n",
5175 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5176 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5177 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005178
5179 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005180 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5181 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005182}
5183
Chris Wilsondc979972016-05-10 14:10:04 +01005184static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305185{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005186 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305187 bool enable_rc6 = true;
5188 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005189 u32 rc_ctl;
5190 int rc_sw_target;
5191
5192 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5193 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5194 RC_SW_TARGET_STATE_SHIFT;
5195 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5196 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5197 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5198 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5199 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305200
5201 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005202 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305203 enable_rc6 = false;
5204 }
5205
5206 /*
5207 * The exact context size is not known for BXT, so assume a page size
5208 * for this check.
5209 */
5210 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005211 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5212 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5213 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005214 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305215 enable_rc6 = false;
5216 }
5217
5218 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5219 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5220 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5221 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005222 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305223 enable_rc6 = false;
5224 }
5225
Imre Deakfc619842016-06-29 19:13:55 +03005226 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5227 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5228 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5229 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5230 enable_rc6 = false;
5231 }
5232
5233 if (!I915_READ(GEN6_GFXPAUSE)) {
5234 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5235 enable_rc6 = false;
5236 }
5237
5238 if (!I915_READ(GEN8_MISC_CTRL0)) {
5239 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305240 enable_rc6 = false;
5241 }
5242
5243 return enable_rc6;
5244}
5245
Chris Wilsondc979972016-05-10 14:10:04 +01005246int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005247{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005248 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005249 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005250 return 0;
5251
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305252 if (!enable_rc6)
5253 return 0;
5254
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005255 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305256 DRM_INFO("RC6 disabled by BIOS\n");
5257 return 0;
5258 }
5259
Daniel Vetter456470e2012-08-08 23:35:40 +02005260 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005261 if (enable_rc6 >= 0) {
5262 int mask;
5263
Chris Wilsondc979972016-05-10 14:10:04 +01005264 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005265 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5266 INTEL_RC6pp_ENABLE;
5267 else
5268 mask = INTEL_RC6_ENABLE;
5269
5270 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005271 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5272 "(requested %d, valid %d)\n",
5273 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005274
5275 return enable_rc6 & mask;
5276 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005277
Chris Wilsondc979972016-05-10 14:10:04 +01005278 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005279 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005280
5281 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005282}
5283
Chris Wilsondc979972016-05-10 14:10:04 +01005284static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005285{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005286 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005287
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005288 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005289 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005290 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005291 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5292 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5293 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5294 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005295 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005296 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5297 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5298 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5299 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005300 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005301 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005302
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005303 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005304 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5305 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005306 u32 ddcc_status = 0;
5307
5308 if (sandybridge_pcode_read(dev_priv,
5309 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5310 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005311 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005312 clamp_t(u8,
5313 ((ddcc_status >> 8) & 0xff),
5314 dev_priv->rps.min_freq,
5315 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005316 }
5317
Chris Wilsondc979972016-05-10 14:10:04 +01005318 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305319 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005320 * the natural hardware unit for SKL
5321 */
Akash Goelc5e06882015-06-29 14:50:19 +05305322 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5323 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5324 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5325 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5326 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5327 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005328}
5329
Chris Wilson3a45b052016-07-13 09:10:32 +01005330static void reset_rps(struct drm_i915_private *dev_priv,
5331 void (*set)(struct drm_i915_private *, u8))
5332{
5333 u8 freq = dev_priv->rps.cur_freq;
5334
5335 /* force a reset */
5336 dev_priv->rps.power = -1;
5337 dev_priv->rps.cur_freq = -1;
5338
5339 set(dev_priv, freq);
5340}
5341
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005342/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005343static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005344{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005345 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5346
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305347 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005348 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305349 /*
5350 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5351 * clear out the Control register just to avoid inconsitency
5352 * with debugfs interface, which will show Turbo as enabled
5353 * only and that is not expected by the User after adding the
5354 * WaGsvDisableTurbo. Apart from this there is no problem even
5355 * if the Turbo is left enabled in the Control register, as the
5356 * Up/Down interrupts would remain masked.
5357 */
Chris Wilsondc979972016-05-10 14:10:04 +01005358 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305359 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5360 return;
5361 }
5362
Akash Goel0beb0592015-03-06 11:07:20 +05305363 /* Program defaults and thresholds for RPS*/
5364 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5365 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005366
Akash Goel0beb0592015-03-06 11:07:20 +05305367 /* 1 second timeout*/
5368 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5369 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5370
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005371 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005372
Akash Goel0beb0592015-03-06 11:07:20 +05305373 /* Leaning on the below call to gen6_set_rps to program/setup the
5374 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5375 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005376 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005377
5378 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5379}
5380
Chris Wilsondc979972016-05-10 14:10:04 +01005381static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005382{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005383 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305384 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005385 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005386
5387 /* 1a: Software RC state - RC0 */
5388 I915_WRITE(GEN6_RC_STATE, 0);
5389
5390 /* 1b: Get forcewake during program sequence. Although the driver
5391 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005392 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005393
5394 /* 2a: Disable RC states. */
5395 I915_WRITE(GEN6_RC_CONTROL, 0);
5396
5397 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305398
5399 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005400 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305401 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5402 else
5403 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005404 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5405 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305406 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005407 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305408
Dave Gordon1a3d1892016-05-13 15:36:30 +01005409 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305410 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5411
Zhe Wang20e49362014-11-04 17:07:05 +00005412 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005413
Zhe Wang38c23522015-01-20 12:23:04 +00005414 /* 2c: Program Coarse Power Gating Policies. */
5415 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5416 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5417
Zhe Wang20e49362014-11-04 17:07:05 +00005418 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005419 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005420 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005421 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005422 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005423 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305424 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305425 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5426 GEN7_RC_CTL_TO_MODE |
5427 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305428 } else {
5429 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305430 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5431 GEN6_RC_CTL_EI_MODE(1) |
5432 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305433 }
Zhe Wang20e49362014-11-04 17:07:05 +00005434
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305435 /*
5436 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305437 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305438 */
Chris Wilsondc979972016-05-10 14:10:04 +01005439 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305440 I915_WRITE(GEN9_PG_ENABLE, 0);
5441 else
5442 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5443 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005444
Mika Kuoppala59bad942015-01-16 11:34:40 +02005445 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005446}
5447
Chris Wilsondc979972016-05-10 14:10:04 +01005448static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005449{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005450 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305451 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005452 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005453
5454 /* 1a: Software RC state - RC0 */
5455 I915_WRITE(GEN6_RC_STATE, 0);
5456
5457 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5458 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005459 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005460
5461 /* 2a: Disable RC states. */
5462 I915_WRITE(GEN6_RC_CONTROL, 0);
5463
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005464 /* 2b: Program RC6 thresholds.*/
5465 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5466 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5467 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305468 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005469 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005470 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005471 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005472 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5473 else
5474 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005475
5476 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005477 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005478 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005479 intel_print_rc6_info(dev_priv, rc6_mask);
5480 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005481 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5482 GEN7_RC_CTL_TO_MODE |
5483 rc6_mask);
5484 else
5485 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5486 GEN6_RC_CTL_EI_MODE(1) |
5487 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005488
5489 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005490 I915_WRITE(GEN6_RPNSWREQ,
5491 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5492 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5493 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005494 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5495 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005496
Daniel Vetter7526ed72014-09-29 15:07:19 +02005497 /* Docs recommend 900MHz, and 300 MHz respectively */
5498 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5499 dev_priv->rps.max_freq_softlimit << 24 |
5500 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005501
Daniel Vetter7526ed72014-09-29 15:07:19 +02005502 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5503 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5504 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5505 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005506
Daniel Vetter7526ed72014-09-29 15:07:19 +02005507 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005508
5509 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005510 I915_WRITE(GEN6_RP_CONTROL,
5511 GEN6_RP_MEDIA_TURBO |
5512 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5513 GEN6_RP_MEDIA_IS_GFX |
5514 GEN6_RP_ENABLE |
5515 GEN6_RP_UP_BUSY_AVG |
5516 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005517
Daniel Vetter7526ed72014-09-29 15:07:19 +02005518 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005519
Chris Wilson3a45b052016-07-13 09:10:32 +01005520 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005521
Mika Kuoppala59bad942015-01-16 11:34:40 +02005522 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005523}
5524
Chris Wilsondc979972016-05-10 14:10:04 +01005525static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005526{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005527 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305528 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005529 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005530 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005531 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005532 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005533
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005534 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005535
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005536 /* Here begins a magic sequence of register writes to enable
5537 * auto-downclocking.
5538 *
5539 * Perhaps there might be some value in exposing these to
5540 * userspace...
5541 */
5542 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005543
5544 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005545 gtfifodbg = I915_READ(GTFIFODBG);
5546 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005547 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5548 I915_WRITE(GTFIFODBG, gtfifodbg);
5549 }
5550
Mika Kuoppala59bad942015-01-16 11:34:40 +02005551 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005552
5553 /* disable the counters and set deterministic thresholds */
5554 I915_WRITE(GEN6_RC_CONTROL, 0);
5555
5556 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5557 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5558 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5559 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5560 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5561
Akash Goel3b3f1652016-10-13 22:44:48 +05305562 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005563 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005564
5565 I915_WRITE(GEN6_RC_SLEEP, 0);
5566 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005567 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005568 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5569 else
5570 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005571 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005572 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5573
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005574 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005575 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005576 if (rc6_mode & INTEL_RC6_ENABLE)
5577 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5578
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005579 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005580 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005581 if (rc6_mode & INTEL_RC6p_ENABLE)
5582 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005583
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005584 if (rc6_mode & INTEL_RC6pp_ENABLE)
5585 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5586 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005587
Chris Wilsondc979972016-05-10 14:10:04 +01005588 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005589
5590 I915_WRITE(GEN6_RC_CONTROL,
5591 rc6_mask |
5592 GEN6_RC_CTL_EI_MODE(1) |
5593 GEN6_RC_CTL_HW_ENABLE);
5594
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005595 /* Power down if completely idle for over 50ms */
5596 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005597 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005598
Chris Wilson3a45b052016-07-13 09:10:32 +01005599 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005600
Ben Widawsky31643d52012-09-26 10:34:01 -07005601 rc6vids = 0;
5602 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005603 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005604 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005605 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005606 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5607 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5608 rc6vids &= 0xffff00;
5609 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5610 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5611 if (ret)
5612 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5613 }
5614
Mika Kuoppala59bad942015-01-16 11:34:40 +02005615 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005616}
5617
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005618static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005619{
5620 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005621 unsigned int gpu_freq;
5622 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305623 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005624 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005625 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005626
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005627 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005628
Ben Widawskyeda79642013-10-07 17:15:48 -03005629 policy = cpufreq_cpu_get(0);
5630 if (policy) {
5631 max_ia_freq = policy->cpuinfo.max_freq;
5632 cpufreq_cpu_put(policy);
5633 } else {
5634 /*
5635 * Default to measured freq if none found, PCU will ensure we
5636 * don't go over
5637 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005638 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005639 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005640
5641 /* Convert from kHz to MHz */
5642 max_ia_freq /= 1000;
5643
Ben Widawsky153b4b952013-10-22 22:05:09 -07005644 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005645 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5646 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005647
Chris Wilsondc979972016-05-10 14:10:04 +01005648 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305649 /* Convert GT frequency to 50 HZ units */
5650 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5651 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5652 } else {
5653 min_gpu_freq = dev_priv->rps.min_freq;
5654 max_gpu_freq = dev_priv->rps.max_freq;
5655 }
5656
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005657 /*
5658 * For each potential GPU frequency, load a ring frequency we'd like
5659 * to use for memory access. We do this by specifying the IA frequency
5660 * the PCU should use as a reference to determine the ring frequency.
5661 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305662 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5663 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005664 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005665
Chris Wilsondc979972016-05-10 14:10:04 +01005666 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305667 /*
5668 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5669 * No floor required for ring frequency on SKL.
5670 */
5671 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005672 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005673 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5674 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005675 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005676 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005677 ring_freq = max(min_ring_freq, ring_freq);
5678 /* leave ia_freq as the default, chosen by cpufreq */
5679 } else {
5680 /* On older processors, there is no separate ring
5681 * clock domain, so in order to boost the bandwidth
5682 * of the ring, we need to upclock the CPU (ia_freq).
5683 *
5684 * For GPU frequencies less than 750MHz,
5685 * just use the lowest ring freq.
5686 */
5687 if (gpu_freq < min_freq)
5688 ia_freq = 800;
5689 else
5690 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5691 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5692 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005693
Ben Widawsky42c05262012-09-26 10:34:00 -07005694 sandybridge_pcode_write(dev_priv,
5695 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005696 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5697 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5698 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005699 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005700}
5701
Ville Syrjälä03af2042014-06-28 02:03:53 +03005702static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305703{
5704 u32 val, rp0;
5705
Jani Nikula5b5929c2015-10-07 11:17:46 +03005706 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305707
Imre Deak43b67992016-08-31 19:13:02 +03005708 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005709 case 8:
5710 /* (2 * 4) config */
5711 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5712 break;
5713 case 12:
5714 /* (2 * 6) config */
5715 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5716 break;
5717 case 16:
5718 /* (2 * 8) config */
5719 default:
5720 /* Setting (2 * 8) Min RP0 for any other combination */
5721 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5722 break;
Deepak S095acd52015-01-17 11:05:59 +05305723 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005724
5725 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5726
Deepak S2b6b3a02014-05-27 15:59:30 +05305727 return rp0;
5728}
5729
5730static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5731{
5732 u32 val, rpe;
5733
5734 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5735 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5736
5737 return rpe;
5738}
5739
Deepak S7707df42014-07-12 18:46:14 +05305740static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5741{
5742 u32 val, rp1;
5743
Jani Nikula5b5929c2015-10-07 11:17:46 +03005744 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5745 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5746
Deepak S7707df42014-07-12 18:46:14 +05305747 return rp1;
5748}
5749
Deepak Sf8f2b002014-07-10 13:16:21 +05305750static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5751{
5752 u32 val, rp1;
5753
5754 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5755
5756 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5757
5758 return rp1;
5759}
5760
Ville Syrjälä03af2042014-06-28 02:03:53 +03005761static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005762{
5763 u32 val, rp0;
5764
Jani Nikula64936252013-05-22 15:36:20 +03005765 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005766
5767 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5768 /* Clamp to max */
5769 rp0 = min_t(u32, rp0, 0xea);
5770
5771 return rp0;
5772}
5773
5774static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5775{
5776 u32 val, rpe;
5777
Jani Nikula64936252013-05-22 15:36:20 +03005778 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005779 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005780 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005781 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5782
5783 return rpe;
5784}
5785
Ville Syrjälä03af2042014-06-28 02:03:53 +03005786static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005787{
Imre Deak36146032014-12-04 18:39:35 +02005788 u32 val;
5789
5790 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5791 /*
5792 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5793 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5794 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5795 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5796 * to make sure it matches what Punit accepts.
5797 */
5798 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005799}
5800
Imre Deakae484342014-03-31 15:10:44 +03005801/* Check that the pctx buffer wasn't move under us. */
5802static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5803{
5804 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5805
5806 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5807 dev_priv->vlv_pctx->stolen->start);
5808}
5809
Deepak S38807742014-05-23 21:00:15 +05305810
5811/* Check that the pcbr address is not empty. */
5812static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5813{
5814 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5815
5816 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5817}
5818
Chris Wilsondc979972016-05-10 14:10:04 +01005819static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305820{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005822 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305823 u32 pcbr;
5824 int pctx_size = 32*1024;
5825
Deepak S38807742014-05-23 21:00:15 +05305826 pcbr = I915_READ(VLV_PCBR);
5827 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005828 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305829 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005830 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305831
5832 pctx_paddr = (paddr & (~4095));
5833 I915_WRITE(VLV_PCBR, pctx_paddr);
5834 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005835
5836 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305837}
5838
Chris Wilsondc979972016-05-10 14:10:04 +01005839static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005840{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005841 struct drm_i915_gem_object *pctx;
5842 unsigned long pctx_paddr;
5843 u32 pcbr;
5844 int pctx_size = 24*1024;
5845
5846 pcbr = I915_READ(VLV_PCBR);
5847 if (pcbr) {
5848 /* BIOS set it up already, grab the pre-alloc'd space */
5849 int pcbr_offset;
5850
5851 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005852 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005853 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005854 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005855 pctx_size);
5856 goto out;
5857 }
5858
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005859 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5860
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005861 /*
5862 * From the Gunit register HAS:
5863 * The Gfx driver is expected to program this register and ensure
5864 * proper allocation within Gfx stolen memory. For example, this
5865 * register should be programmed such than the PCBR range does not
5866 * overlap with other ranges, such as the frame buffer, protected
5867 * memory, or any other relevant ranges.
5868 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00005869 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005870 if (!pctx) {
5871 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005872 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005873 }
5874
5875 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5876 I915_WRITE(VLV_PCBR, pctx_paddr);
5877
5878out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005879 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005880 dev_priv->vlv_pctx = pctx;
5881}
5882
Chris Wilsondc979972016-05-10 14:10:04 +01005883static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005884{
Imre Deakae484342014-03-31 15:10:44 +03005885 if (WARN_ON(!dev_priv->vlv_pctx))
5886 return;
5887
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005888 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005889 dev_priv->vlv_pctx = NULL;
5890}
5891
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005892static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5893{
5894 dev_priv->rps.gpll_ref_freq =
5895 vlv_get_cck_clock(dev_priv, "GPLL ref",
5896 CCK_GPLL_CLOCK_CONTROL,
5897 dev_priv->czclk_freq);
5898
5899 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5900 dev_priv->rps.gpll_ref_freq);
5901}
5902
Chris Wilsondc979972016-05-10 14:10:04 +01005903static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005904{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005905 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005906
Chris Wilsondc979972016-05-10 14:10:04 +01005907 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005908
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005909 vlv_init_gpll_ref_freq(dev_priv);
5910
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005911 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5912 switch ((val >> 6) & 3) {
5913 case 0:
5914 case 1:
5915 dev_priv->mem_freq = 800;
5916 break;
5917 case 2:
5918 dev_priv->mem_freq = 1066;
5919 break;
5920 case 3:
5921 dev_priv->mem_freq = 1333;
5922 break;
5923 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005924 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005925
Imre Deak4e805192014-04-14 20:24:41 +03005926 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5927 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5928 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005929 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005930 dev_priv->rps.max_freq);
5931
5932 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5933 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005934 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005935 dev_priv->rps.efficient_freq);
5936
Deepak Sf8f2b002014-07-10 13:16:21 +05305937 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5938 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005939 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305940 dev_priv->rps.rp1_freq);
5941
Imre Deak4e805192014-04-14 20:24:41 +03005942 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5943 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005944 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005945 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005946}
5947
Chris Wilsondc979972016-05-10 14:10:04 +01005948static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305949{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005950 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305951
Chris Wilsondc979972016-05-10 14:10:04 +01005952 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305953
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005954 vlv_init_gpll_ref_freq(dev_priv);
5955
Ville Syrjäläa5805162015-05-26 20:42:30 +03005956 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005957 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005958 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005959
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005960 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005961 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005962 dev_priv->mem_freq = 2000;
5963 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005964 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005965 dev_priv->mem_freq = 1600;
5966 break;
5967 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005968 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005969
Deepak S2b6b3a02014-05-27 15:59:30 +05305970 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5971 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5972 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005973 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305974 dev_priv->rps.max_freq);
5975
5976 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5977 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005978 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305979 dev_priv->rps.efficient_freq);
5980
Deepak S7707df42014-07-12 18:46:14 +05305981 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5982 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005983 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305984 dev_priv->rps.rp1_freq);
5985
Deepak S5b7c91b2015-05-09 18:15:46 +05305986 /* PUnit validated range is only [RPe, RP0] */
5987 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305988 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005989 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305990 dev_priv->rps.min_freq);
5991
Ville Syrjälä1c147622014-08-18 14:42:43 +03005992 WARN_ONCE((dev_priv->rps.max_freq |
5993 dev_priv->rps.efficient_freq |
5994 dev_priv->rps.rp1_freq |
5995 dev_priv->rps.min_freq) & 1,
5996 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305997}
5998
Chris Wilsondc979972016-05-10 14:10:04 +01005999static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006000{
Chris Wilsondc979972016-05-10 14:10:04 +01006001 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006002}
6003
Chris Wilsondc979972016-05-10 14:10:04 +01006004static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306005{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006006 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306007 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306008 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306009
6010 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6011
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006012 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6013 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306014 if (gtfifodbg) {
6015 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6016 gtfifodbg);
6017 I915_WRITE(GTFIFODBG, gtfifodbg);
6018 }
6019
6020 cherryview_check_pctx(dev_priv);
6021
6022 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6023 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006024 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306025
Ville Syrjälä160614a2015-01-19 13:50:47 +02006026 /* Disable RC states. */
6027 I915_WRITE(GEN6_RC_CONTROL, 0);
6028
Deepak S38807742014-05-23 21:00:15 +05306029 /* 2a: Program RC6 thresholds.*/
6030 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6031 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6032 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6033
Akash Goel3b3f1652016-10-13 22:44:48 +05306034 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006035 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306036 I915_WRITE(GEN6_RC_SLEEP, 0);
6037
Deepak Sf4f71c72015-03-28 15:23:35 +05306038 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6039 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306040
6041 /* allows RC6 residency counter to work */
6042 I915_WRITE(VLV_COUNTER_CONTROL,
6043 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6044 VLV_MEDIA_RC6_COUNT_EN |
6045 VLV_RENDER_RC6_COUNT_EN));
6046
6047 /* For now we assume BIOS is allocating and populating the PCBR */
6048 pcbr = I915_READ(VLV_PCBR);
6049
Deepak S38807742014-05-23 21:00:15 +05306050 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006051 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6052 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006053 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306054
6055 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6056
Deepak S2b6b3a02014-05-27 15:59:30 +05306057 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006058 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306059 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6060 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6061 I915_WRITE(GEN6_RP_UP_EI, 66000);
6062 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6063
6064 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6065
6066 /* 5: Enable RPS */
6067 I915_WRITE(GEN6_RP_CONTROL,
6068 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006069 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306070 GEN6_RP_ENABLE |
6071 GEN6_RP_UP_BUSY_AVG |
6072 GEN6_RP_DOWN_IDLE_AVG);
6073
Deepak S3ef62342015-04-29 08:36:24 +05306074 /* Setting Fixed Bias */
6075 val = VLV_OVERRIDE_EN |
6076 VLV_SOC_TDP_EN |
6077 CHV_BIAS_CPU_50_SOC_50;
6078 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6079
Deepak S2b6b3a02014-05-27 15:59:30 +05306080 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6081
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006082 /* RPS code assumes GPLL is used */
6083 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6084
Jani Nikula742f4912015-09-03 11:16:09 +03006085 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306086 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6087
Chris Wilson3a45b052016-07-13 09:10:32 +01006088 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306089
Mika Kuoppala59bad942015-01-16 11:34:40 +02006090 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306091}
6092
Chris Wilsondc979972016-05-10 14:10:04 +01006093static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006094{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006095 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306096 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006097 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006098
6099 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6100
Imre Deakae484342014-03-31 15:10:44 +03006101 valleyview_check_pctx(dev_priv);
6102
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006103 gtfifodbg = I915_READ(GTFIFODBG);
6104 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006105 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6106 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006107 I915_WRITE(GTFIFODBG, gtfifodbg);
6108 }
6109
Deepak Sc8d9a592013-11-23 14:55:42 +05306110 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006111 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006112
Ville Syrjälä160614a2015-01-19 13:50:47 +02006113 /* Disable RC states. */
6114 I915_WRITE(GEN6_RC_CONTROL, 0);
6115
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006116 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006117 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6118 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6119 I915_WRITE(GEN6_RP_UP_EI, 66000);
6120 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6121
6122 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6123
6124 I915_WRITE(GEN6_RP_CONTROL,
6125 GEN6_RP_MEDIA_TURBO |
6126 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6127 GEN6_RP_MEDIA_IS_GFX |
6128 GEN6_RP_ENABLE |
6129 GEN6_RP_UP_BUSY_AVG |
6130 GEN6_RP_DOWN_IDLE_CONT);
6131
6132 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6133 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6134 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6135
Akash Goel3b3f1652016-10-13 22:44:48 +05306136 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006137 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006138
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006139 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006140
6141 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006142 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006143 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6144 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006145 VLV_MEDIA_RC6_COUNT_EN |
6146 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006147
Chris Wilsondc979972016-05-10 14:10:04 +01006148 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006149 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006150
Chris Wilsondc979972016-05-10 14:10:04 +01006151 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006152
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006153 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006154
Deepak S3ef62342015-04-29 08:36:24 +05306155 /* Setting Fixed Bias */
6156 val = VLV_OVERRIDE_EN |
6157 VLV_SOC_TDP_EN |
6158 VLV_BIAS_CPU_125_SOC_875;
6159 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6160
Jani Nikula64936252013-05-22 15:36:20 +03006161 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006162
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006163 /* RPS code assumes GPLL is used */
6164 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6165
Jani Nikula742f4912015-09-03 11:16:09 +03006166 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006167 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6168
Chris Wilson3a45b052016-07-13 09:10:32 +01006169 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006170
Mika Kuoppala59bad942015-01-16 11:34:40 +02006171 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006172}
6173
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006174static unsigned long intel_pxfreq(u32 vidfreq)
6175{
6176 unsigned long freq;
6177 int div = (vidfreq & 0x3f0000) >> 16;
6178 int post = (vidfreq & 0x3000) >> 12;
6179 int pre = (vidfreq & 0x7);
6180
6181 if (!pre)
6182 return 0;
6183
6184 freq = ((div * 133333) / ((1<<post) * pre));
6185
6186 return freq;
6187}
6188
Daniel Vettereb48eb02012-04-26 23:28:12 +02006189static const struct cparams {
6190 u16 i;
6191 u16 t;
6192 u16 m;
6193 u16 c;
6194} cparams[] = {
6195 { 1, 1333, 301, 28664 },
6196 { 1, 1066, 294, 24460 },
6197 { 1, 800, 294, 25192 },
6198 { 0, 1333, 276, 27605 },
6199 { 0, 1066, 276, 27605 },
6200 { 0, 800, 231, 23784 },
6201};
6202
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006203static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006204{
6205 u64 total_count, diff, ret;
6206 u32 count1, count2, count3, m = 0, c = 0;
6207 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6208 int i;
6209
Daniel Vetter02d71952012-08-09 16:44:54 +02006210 assert_spin_locked(&mchdev_lock);
6211
Daniel Vetter20e4d402012-08-08 23:35:39 +02006212 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006213
6214 /* Prevent division-by-zero if we are asking too fast.
6215 * Also, we don't get interesting results if we are polling
6216 * faster than once in 10ms, so just return the saved value
6217 * in such cases.
6218 */
6219 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006220 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006221
6222 count1 = I915_READ(DMIEC);
6223 count2 = I915_READ(DDREC);
6224 count3 = I915_READ(CSIEC);
6225
6226 total_count = count1 + count2 + count3;
6227
6228 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006229 if (total_count < dev_priv->ips.last_count1) {
6230 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006231 diff += total_count;
6232 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006233 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006234 }
6235
6236 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006237 if (cparams[i].i == dev_priv->ips.c_m &&
6238 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006239 m = cparams[i].m;
6240 c = cparams[i].c;
6241 break;
6242 }
6243 }
6244
6245 diff = div_u64(diff, diff1);
6246 ret = ((m * diff) + c);
6247 ret = div_u64(ret, 10);
6248
Daniel Vetter20e4d402012-08-08 23:35:39 +02006249 dev_priv->ips.last_count1 = total_count;
6250 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006251
Daniel Vetter20e4d402012-08-08 23:35:39 +02006252 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006253
6254 return ret;
6255}
6256
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006257unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6258{
6259 unsigned long val;
6260
Chris Wilsondc979972016-05-10 14:10:04 +01006261 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006262 return 0;
6263
6264 spin_lock_irq(&mchdev_lock);
6265
6266 val = __i915_chipset_val(dev_priv);
6267
6268 spin_unlock_irq(&mchdev_lock);
6269
6270 return val;
6271}
6272
Daniel Vettereb48eb02012-04-26 23:28:12 +02006273unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6274{
6275 unsigned long m, x, b;
6276 u32 tsfs;
6277
6278 tsfs = I915_READ(TSFS);
6279
6280 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6281 x = I915_READ8(TR1);
6282
6283 b = tsfs & TSFS_INTR_MASK;
6284
6285 return ((m * x) / 127) - b;
6286}
6287
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006288static int _pxvid_to_vd(u8 pxvid)
6289{
6290 if (pxvid == 0)
6291 return 0;
6292
6293 if (pxvid >= 8 && pxvid < 31)
6294 pxvid = 31;
6295
6296 return (pxvid + 2) * 125;
6297}
6298
6299static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006300{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006301 const int vd = _pxvid_to_vd(pxvid);
6302 const int vm = vd - 1125;
6303
Chris Wilsondc979972016-05-10 14:10:04 +01006304 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006305 return vm > 0 ? vm : 0;
6306
6307 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006308}
6309
Daniel Vetter02d71952012-08-09 16:44:54 +02006310static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006311{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006312 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006313 u32 count;
6314
Daniel Vetter02d71952012-08-09 16:44:54 +02006315 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006316
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006317 now = ktime_get_raw_ns();
6318 diffms = now - dev_priv->ips.last_time2;
6319 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006320
6321 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006322 if (!diffms)
6323 return;
6324
6325 count = I915_READ(GFXEC);
6326
Daniel Vetter20e4d402012-08-08 23:35:39 +02006327 if (count < dev_priv->ips.last_count2) {
6328 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006329 diff += count;
6330 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006331 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006332 }
6333
Daniel Vetter20e4d402012-08-08 23:35:39 +02006334 dev_priv->ips.last_count2 = count;
6335 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006336
6337 /* More magic constants... */
6338 diff = diff * 1181;
6339 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006340 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006341}
6342
Daniel Vetter02d71952012-08-09 16:44:54 +02006343void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6344{
Chris Wilsondc979972016-05-10 14:10:04 +01006345 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006346 return;
6347
Daniel Vetter92703882012-08-09 16:46:01 +02006348 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006349
6350 __i915_update_gfx_val(dev_priv);
6351
Daniel Vetter92703882012-08-09 16:46:01 +02006352 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006353}
6354
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006355static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006356{
6357 unsigned long t, corr, state1, corr2, state2;
6358 u32 pxvid, ext_v;
6359
Daniel Vetter02d71952012-08-09 16:44:54 +02006360 assert_spin_locked(&mchdev_lock);
6361
Ville Syrjälä616847e2015-09-18 20:03:19 +03006362 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006363 pxvid = (pxvid >> 24) & 0x7f;
6364 ext_v = pvid_to_extvid(dev_priv, pxvid);
6365
6366 state1 = ext_v;
6367
6368 t = i915_mch_val(dev_priv);
6369
6370 /* Revel in the empirically derived constants */
6371
6372 /* Correction factor in 1/100000 units */
6373 if (t > 80)
6374 corr = ((t * 2349) + 135940);
6375 else if (t >= 50)
6376 corr = ((t * 964) + 29317);
6377 else /* < 50 */
6378 corr = ((t * 301) + 1004);
6379
6380 corr = corr * ((150142 * state1) / 10000 - 78642);
6381 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006382 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006383
6384 state2 = (corr2 * state1) / 10000;
6385 state2 /= 100; /* convert to mW */
6386
Daniel Vetter02d71952012-08-09 16:44:54 +02006387 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006388
Daniel Vetter20e4d402012-08-08 23:35:39 +02006389 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006390}
6391
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006392unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6393{
6394 unsigned long val;
6395
Chris Wilsondc979972016-05-10 14:10:04 +01006396 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006397 return 0;
6398
6399 spin_lock_irq(&mchdev_lock);
6400
6401 val = __i915_gfx_val(dev_priv);
6402
6403 spin_unlock_irq(&mchdev_lock);
6404
6405 return val;
6406}
6407
Daniel Vettereb48eb02012-04-26 23:28:12 +02006408/**
6409 * i915_read_mch_val - return value for IPS use
6410 *
6411 * Calculate and return a value for the IPS driver to use when deciding whether
6412 * we have thermal and power headroom to increase CPU or GPU power budget.
6413 */
6414unsigned long i915_read_mch_val(void)
6415{
6416 struct drm_i915_private *dev_priv;
6417 unsigned long chipset_val, graphics_val, ret = 0;
6418
Daniel Vetter92703882012-08-09 16:46:01 +02006419 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006420 if (!i915_mch_dev)
6421 goto out_unlock;
6422 dev_priv = i915_mch_dev;
6423
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006424 chipset_val = __i915_chipset_val(dev_priv);
6425 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006426
6427 ret = chipset_val + graphics_val;
6428
6429out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006430 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006431
6432 return ret;
6433}
6434EXPORT_SYMBOL_GPL(i915_read_mch_val);
6435
6436/**
6437 * i915_gpu_raise - raise GPU frequency limit
6438 *
6439 * Raise the limit; IPS indicates we have thermal headroom.
6440 */
6441bool i915_gpu_raise(void)
6442{
6443 struct drm_i915_private *dev_priv;
6444 bool ret = true;
6445
Daniel Vetter92703882012-08-09 16:46:01 +02006446 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006447 if (!i915_mch_dev) {
6448 ret = false;
6449 goto out_unlock;
6450 }
6451 dev_priv = i915_mch_dev;
6452
Daniel Vetter20e4d402012-08-08 23:35:39 +02006453 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6454 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006455
6456out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006457 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006458
6459 return ret;
6460}
6461EXPORT_SYMBOL_GPL(i915_gpu_raise);
6462
6463/**
6464 * i915_gpu_lower - lower GPU frequency limit
6465 *
6466 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6467 * frequency maximum.
6468 */
6469bool i915_gpu_lower(void)
6470{
6471 struct drm_i915_private *dev_priv;
6472 bool ret = true;
6473
Daniel Vetter92703882012-08-09 16:46:01 +02006474 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006475 if (!i915_mch_dev) {
6476 ret = false;
6477 goto out_unlock;
6478 }
6479 dev_priv = i915_mch_dev;
6480
Daniel Vetter20e4d402012-08-08 23:35:39 +02006481 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6482 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006483
6484out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006485 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006486
6487 return ret;
6488}
6489EXPORT_SYMBOL_GPL(i915_gpu_lower);
6490
6491/**
6492 * i915_gpu_busy - indicate GPU business to IPS
6493 *
6494 * Tell the IPS driver whether or not the GPU is busy.
6495 */
6496bool i915_gpu_busy(void)
6497{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006498 bool ret = false;
6499
Daniel Vetter92703882012-08-09 16:46:01 +02006500 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006501 if (i915_mch_dev)
6502 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006503 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006504
6505 return ret;
6506}
6507EXPORT_SYMBOL_GPL(i915_gpu_busy);
6508
6509/**
6510 * i915_gpu_turbo_disable - disable graphics turbo
6511 *
6512 * Disable graphics turbo by resetting the max frequency and setting the
6513 * current frequency to the default.
6514 */
6515bool i915_gpu_turbo_disable(void)
6516{
6517 struct drm_i915_private *dev_priv;
6518 bool ret = true;
6519
Daniel Vetter92703882012-08-09 16:46:01 +02006520 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521 if (!i915_mch_dev) {
6522 ret = false;
6523 goto out_unlock;
6524 }
6525 dev_priv = i915_mch_dev;
6526
Daniel Vetter20e4d402012-08-08 23:35:39 +02006527 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006528
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006529 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006530 ret = false;
6531
6532out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006533 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006534
6535 return ret;
6536}
6537EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6538
6539/**
6540 * Tells the intel_ips driver that the i915 driver is now loaded, if
6541 * IPS got loaded first.
6542 *
6543 * This awkward dance is so that neither module has to depend on the
6544 * other in order for IPS to do the appropriate communication of
6545 * GPU turbo limits to i915.
6546 */
6547static void
6548ips_ping_for_i915_load(void)
6549{
6550 void (*link)(void);
6551
6552 link = symbol_get(ips_link_to_i915_driver);
6553 if (link) {
6554 link();
6555 symbol_put(ips_link_to_i915_driver);
6556 }
6557}
6558
6559void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6560{
Daniel Vetter02d71952012-08-09 16:44:54 +02006561 /* We only register the i915 ips part with intel-ips once everything is
6562 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006563 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006564 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006565 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006566
6567 ips_ping_for_i915_load();
6568}
6569
6570void intel_gpu_ips_teardown(void)
6571{
Daniel Vetter92703882012-08-09 16:46:01 +02006572 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006573 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006574 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006575}
Deepak S76c3552f2014-01-30 23:08:16 +05306576
Chris Wilsondc979972016-05-10 14:10:04 +01006577static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006578{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006579 u32 lcfuse;
6580 u8 pxw[16];
6581 int i;
6582
6583 /* Disable to program */
6584 I915_WRITE(ECR, 0);
6585 POSTING_READ(ECR);
6586
6587 /* Program energy weights for various events */
6588 I915_WRITE(SDEW, 0x15040d00);
6589 I915_WRITE(CSIEW0, 0x007f0000);
6590 I915_WRITE(CSIEW1, 0x1e220004);
6591 I915_WRITE(CSIEW2, 0x04000004);
6592
6593 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006594 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006595 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006596 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006597
6598 /* Program P-state weights to account for frequency power adjustment */
6599 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006600 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006601 unsigned long freq = intel_pxfreq(pxvidfreq);
6602 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6603 PXVFREQ_PX_SHIFT;
6604 unsigned long val;
6605
6606 val = vid * vid;
6607 val *= (freq / 1000);
6608 val *= 255;
6609 val /= (127*127*900);
6610 if (val > 0xff)
6611 DRM_ERROR("bad pxval: %ld\n", val);
6612 pxw[i] = val;
6613 }
6614 /* Render standby states get 0 weight */
6615 pxw[14] = 0;
6616 pxw[15] = 0;
6617
6618 for (i = 0; i < 4; i++) {
6619 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6620 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006621 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006622 }
6623
6624 /* Adjust magic regs to magic values (more experimental results) */
6625 I915_WRITE(OGW0, 0);
6626 I915_WRITE(OGW1, 0);
6627 I915_WRITE(EG0, 0x00007f00);
6628 I915_WRITE(EG1, 0x0000000e);
6629 I915_WRITE(EG2, 0x000e0000);
6630 I915_WRITE(EG3, 0x68000300);
6631 I915_WRITE(EG4, 0x42000000);
6632 I915_WRITE(EG5, 0x00140031);
6633 I915_WRITE(EG6, 0);
6634 I915_WRITE(EG7, 0);
6635
6636 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006637 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006638
6639 /* Enable PMON + select events */
6640 I915_WRITE(ECR, 0x80000019);
6641
6642 lcfuse = I915_READ(LCFUSE02);
6643
Daniel Vetter20e4d402012-08-08 23:35:39 +02006644 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006645}
6646
Chris Wilsondc979972016-05-10 14:10:04 +01006647void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006648{
Imre Deakb268c692015-12-15 20:10:31 +02006649 /*
6650 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6651 * requirement.
6652 */
6653 if (!i915.enable_rc6) {
6654 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6655 intel_runtime_pm_get(dev_priv);
6656 }
Imre Deake6069ca2014-04-18 16:01:02 +03006657
Chris Wilsonb5163db2016-08-10 13:58:24 +01006658 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006659 mutex_lock(&dev_priv->rps.hw_lock);
6660
6661 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006662 if (IS_CHERRYVIEW(dev_priv))
6663 cherryview_init_gt_powersave(dev_priv);
6664 else if (IS_VALLEYVIEW(dev_priv))
6665 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006666 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006667 gen6_init_rps_frequencies(dev_priv);
6668
6669 /* Derive initial user preferences/limits from the hardware limits */
6670 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6671 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6672
6673 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6674 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6675
6676 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6677 dev_priv->rps.min_freq_softlimit =
6678 max_t(int,
6679 dev_priv->rps.efficient_freq,
6680 intel_freq_opcode(dev_priv, 450));
6681
Chris Wilson99ac9612016-07-13 09:10:34 +01006682 /* After setting max-softlimit, find the overclock max freq */
6683 if (IS_GEN6(dev_priv) ||
6684 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6685 u32 params = 0;
6686
6687 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6688 if (params & BIT(31)) { /* OC supported */
6689 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6690 (dev_priv->rps.max_freq & 0xff) * 50,
6691 (params & 0xff) * 50);
6692 dev_priv->rps.max_freq = params & 0xff;
6693 }
6694 }
6695
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006696 /* Finally allow us to boost to max by default */
6697 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6698
Chris Wilson773ea9a2016-07-13 09:10:33 +01006699 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006700 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006701
6702 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006703}
6704
Chris Wilsondc979972016-05-10 14:10:04 +01006705void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006706{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006707 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006708 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006709
6710 if (!i915.enable_rc6)
6711 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006712}
6713
Chris Wilson54b4f682016-07-21 21:16:19 +01006714/**
6715 * intel_suspend_gt_powersave - suspend PM work and helper threads
6716 * @dev_priv: i915 device
6717 *
6718 * We don't want to disable RC6 or other features here, we just want
6719 * to make sure any work we've queued has finished and won't bother
6720 * us while we're suspended.
6721 */
6722void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6723{
6724 if (INTEL_GEN(dev_priv) < 6)
6725 return;
6726
6727 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6728 intel_runtime_pm_put(dev_priv);
6729
6730 /* gen6_rps_idle() will be called later to disable interrupts */
6731}
6732
Chris Wilsonb7137e02016-07-13 09:10:37 +01006733void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6734{
6735 dev_priv->rps.enabled = true; /* force disabling */
6736 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006737
6738 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006739}
6740
Chris Wilsondc979972016-05-10 14:10:04 +01006741void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006742{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006743 if (!READ_ONCE(dev_priv->rps.enabled))
6744 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006745
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006746 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006747
Chris Wilsonb7137e02016-07-13 09:10:37 +01006748 if (INTEL_GEN(dev_priv) >= 9) {
6749 gen9_disable_rc6(dev_priv);
6750 gen9_disable_rps(dev_priv);
6751 } else if (IS_CHERRYVIEW(dev_priv)) {
6752 cherryview_disable_rps(dev_priv);
6753 } else if (IS_VALLEYVIEW(dev_priv)) {
6754 valleyview_disable_rps(dev_priv);
6755 } else if (INTEL_GEN(dev_priv) >= 6) {
6756 gen6_disable_rps(dev_priv);
6757 } else if (IS_IRONLAKE_M(dev_priv)) {
6758 ironlake_disable_drps(dev_priv);
6759 }
6760
6761 dev_priv->rps.enabled = false;
6762 mutex_unlock(&dev_priv->rps.hw_lock);
6763}
6764
6765void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6766{
Chris Wilson54b4f682016-07-21 21:16:19 +01006767 /* We shouldn't be disabling as we submit, so this should be less
6768 * racy than it appears!
6769 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006770 if (READ_ONCE(dev_priv->rps.enabled))
6771 return;
6772
6773 /* Powersaving is controlled by the host when inside a VM */
6774 if (intel_vgpu_active(dev_priv))
6775 return;
6776
6777 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006778
Chris Wilsondc979972016-05-10 14:10:04 +01006779 if (IS_CHERRYVIEW(dev_priv)) {
6780 cherryview_enable_rps(dev_priv);
6781 } else if (IS_VALLEYVIEW(dev_priv)) {
6782 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006783 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006784 gen9_enable_rc6(dev_priv);
6785 gen9_enable_rps(dev_priv);
6786 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006787 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006788 } else if (IS_BROADWELL(dev_priv)) {
6789 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006790 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006791 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006792 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006793 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006794 } else if (IS_IRONLAKE_M(dev_priv)) {
6795 ironlake_enable_drps(dev_priv);
6796 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006797 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006798
6799 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6800 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6801
6802 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6803 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6804
Chris Wilson54b4f682016-07-21 21:16:19 +01006805 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006806 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006807}
Imre Deakc6df39b2014-04-14 20:24:29 +03006808
Chris Wilson54b4f682016-07-21 21:16:19 +01006809static void __intel_autoenable_gt_powersave(struct work_struct *work)
6810{
6811 struct drm_i915_private *dev_priv =
6812 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6813 struct intel_engine_cs *rcs;
6814 struct drm_i915_gem_request *req;
6815
6816 if (READ_ONCE(dev_priv->rps.enabled))
6817 goto out;
6818
Akash Goel3b3f1652016-10-13 22:44:48 +05306819 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00006820 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01006821 goto out;
6822
6823 if (!rcs->init_context)
6824 goto out;
6825
6826 mutex_lock(&dev_priv->drm.struct_mutex);
6827
6828 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6829 if (IS_ERR(req))
6830 goto unlock;
6831
6832 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6833 rcs->init_context(req);
6834
6835 /* Mark the device busy, calling intel_enable_gt_powersave() */
6836 i915_add_request_no_flush(req);
6837
6838unlock:
6839 mutex_unlock(&dev_priv->drm.struct_mutex);
6840out:
6841 intel_runtime_pm_put(dev_priv);
6842}
6843
6844void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6845{
6846 if (READ_ONCE(dev_priv->rps.enabled))
6847 return;
6848
6849 if (IS_IRONLAKE_M(dev_priv)) {
6850 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006851 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006852 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6853 /*
6854 * PCU communication is slow and this doesn't need to be
6855 * done at any specific time, so do this out of our fast path
6856 * to make resume and init faster.
6857 *
6858 * We depend on the HW RC6 power context save/restore
6859 * mechanism when entering D3 through runtime PM suspend. So
6860 * disable RPM until RPS/RC6 is properly setup. We can only
6861 * get here via the driver load/system resume/runtime resume
6862 * paths, so the _noresume version is enough (and in case of
6863 * runtime resume it's necessary).
6864 */
6865 if (queue_delayed_work(dev_priv->wq,
6866 &dev_priv->rps.autoenable_work,
6867 round_jiffies_up_relative(HZ)))
6868 intel_runtime_pm_get_noresume(dev_priv);
6869 }
6870}
6871
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006872static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006873{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006874 /*
6875 * On Ibex Peak and Cougar Point, we need to disable clock
6876 * gating for the panel power sequencer or it will fail to
6877 * start up when no ports are active.
6878 */
6879 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6880}
6881
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006882static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006883{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006884 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006885
Damien Lespiau055e3932014-08-18 13:49:10 +01006886 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006887 I915_WRITE(DSPCNTR(pipe),
6888 I915_READ(DSPCNTR(pipe)) |
6889 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006890
6891 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6892 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006893 }
6894}
6895
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006896static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02006897{
Ville Syrjälä017636c2013-12-05 15:51:37 +02006898 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6899 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6900 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6901
6902 /*
6903 * Don't touch WM1S_LP_EN here.
6904 * Doing so could cause underruns.
6905 */
6906}
6907
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006908static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006909{
Damien Lespiau231e54f2012-10-19 17:55:41 +01006910 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006911
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006912 /*
6913 * Required for FBC
6914 * WaFbcDisableDpfcClockGating:ilk
6915 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006916 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6917 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6918 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006919
6920 I915_WRITE(PCH_3DCGDIS0,
6921 MARIUNIT_CLOCK_GATE_DISABLE |
6922 SVSMUNIT_CLOCK_GATE_DISABLE);
6923 I915_WRITE(PCH_3DCGDIS1,
6924 VFMUNIT_CLOCK_GATE_DISABLE);
6925
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006926 /*
6927 * According to the spec the following bits should be set in
6928 * order to enable memory self-refresh
6929 * The bit 22/21 of 0x42004
6930 * The bit 5 of 0x42020
6931 * The bit 15 of 0x45000
6932 */
6933 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6934 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6935 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006936 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006937 I915_WRITE(DISP_ARB_CTL,
6938 (I915_READ(DISP_ARB_CTL) |
6939 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006940
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006941 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006942
6943 /*
6944 * Based on the document from hardware guys the following bits
6945 * should be set unconditionally in order to enable FBC.
6946 * The bit 22 of 0x42000
6947 * The bit 22 of 0x42004
6948 * The bit 7,8,9 of 0x42020.
6949 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006950 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006951 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006952 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6953 I915_READ(ILK_DISPLAY_CHICKEN1) |
6954 ILK_FBCQ_DIS);
6955 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6956 I915_READ(ILK_DISPLAY_CHICKEN2) |
6957 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006958 }
6959
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006960 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6961
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006962 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6963 I915_READ(ILK_DISPLAY_CHICKEN2) |
6964 ILK_ELPIN_409_SELECT);
6965 I915_WRITE(_3D_CHICKEN2,
6966 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6967 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006968
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006969 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006970 I915_WRITE(CACHE_MODE_0,
6971 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006972
Akash Goel4e046322014-04-04 17:14:38 +05306973 /* WaDisable_RenderCache_OperationalFlush:ilk */
6974 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6975
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006976 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006977
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006978 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006979}
6980
Ville Syrjälä46f16e62016-10-31 22:37:22 +02006981static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01006982{
Daniel Vetter3107bd42012-10-31 22:52:31 +01006983 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006984 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006985
6986 /*
6987 * On Ibex Peak and Cougar Point, we need to disable clock
6988 * gating for the panel power sequencer or it will fail to
6989 * start up when no ports are active.
6990 */
Jesse Barnescd664072013-10-02 10:34:19 -07006991 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6992 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6993 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006994 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6995 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006996 /* The below fixes the weird display corruption, a few pixels shifted
6997 * downward, on (only) LVDS of some HP laptops with IVY.
6998 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006999 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007000 val = I915_READ(TRANS_CHICKEN2(pipe));
7001 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7002 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007003 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007004 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007005 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7006 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7007 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007008 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7009 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007010 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007011 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007012 I915_WRITE(TRANS_CHICKEN1(pipe),
7013 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7014 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007015}
7016
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007017static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007018{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007019 uint32_t tmp;
7020
7021 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007022 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7023 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7024 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007025}
7026
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007027static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007028{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007029 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007030
Damien Lespiau231e54f2012-10-19 17:55:41 +01007031 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007032
7033 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7034 I915_READ(ILK_DISPLAY_CHICKEN2) |
7035 ILK_ELPIN_409_SELECT);
7036
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007037 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007038 I915_WRITE(_3D_CHICKEN,
7039 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7040
Akash Goel4e046322014-04-04 17:14:38 +05307041 /* WaDisable_RenderCache_OperationalFlush:snb */
7042 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7043
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007044 /*
7045 * BSpec recoomends 8x4 when MSAA is used,
7046 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007047 *
7048 * Note that PS/WM thread counts depend on the WIZ hashing
7049 * disable bit, which we don't touch here, but it's good
7050 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007051 */
7052 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007053 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007054
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007055 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007056
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007057 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007058 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007059
7060 I915_WRITE(GEN6_UCGCTL1,
7061 I915_READ(GEN6_UCGCTL1) |
7062 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7063 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7064
7065 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7066 * gating disable must be set. Failure to set it results in
7067 * flickering pixels due to Z write ordering failures after
7068 * some amount of runtime in the Mesa "fire" demo, and Unigine
7069 * Sanctuary and Tropics, and apparently anything else with
7070 * alpha test or pixel discard.
7071 *
7072 * According to the spec, bit 11 (RCCUNIT) must also be set,
7073 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007074 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007075 * WaDisableRCCUnitClockGating:snb
7076 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007077 */
7078 I915_WRITE(GEN6_UCGCTL2,
7079 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7080 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7081
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007082 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007083 I915_WRITE(_3D_CHICKEN3,
7084 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007085
7086 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007087 * Bspec says:
7088 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7089 * 3DSTATE_SF number of SF output attributes is more than 16."
7090 */
7091 I915_WRITE(_3D_CHICKEN3,
7092 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7093
7094 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007095 * According to the spec the following bits should be
7096 * set in order to enable memory self-refresh and fbc:
7097 * The bit21 and bit22 of 0x42000
7098 * The bit21 and bit22 of 0x42004
7099 * The bit5 and bit7 of 0x42020
7100 * The bit14 of 0x70180
7101 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007102 *
7103 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007104 */
7105 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7106 I915_READ(ILK_DISPLAY_CHICKEN1) |
7107 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7108 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7109 I915_READ(ILK_DISPLAY_CHICKEN2) |
7110 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007111 I915_WRITE(ILK_DSPCLK_GATE_D,
7112 I915_READ(ILK_DSPCLK_GATE_D) |
7113 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7114 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007115
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007116 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007117
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007118 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007119
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007120 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007121}
7122
7123static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7124{
7125 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7126
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007127 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007128 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007129 *
7130 * This actually overrides the dispatch
7131 * mode for all thread types.
7132 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007133 reg &= ~GEN7_FF_SCHED_MASK;
7134 reg |= GEN7_FF_TS_SCHED_HW;
7135 reg |= GEN7_FF_VS_SCHED_HW;
7136 reg |= GEN7_FF_DS_SCHED_HW;
7137
7138 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7139}
7140
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007141static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007142{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007143 /*
7144 * TODO: this bit should only be enabled when really needed, then
7145 * disabled when not needed anymore in order to save power.
7146 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007147 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007148 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7149 I915_READ(SOUTH_DSPCLK_GATE_D) |
7150 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007151
7152 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007153 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7154 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007155 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007156}
7157
Ville Syrjälä712bf362016-10-31 22:37:23 +02007158static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007159{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007160 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007161 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7162
7163 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7164 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7165 }
7166}
7167
Imre Deak450174f2016-05-03 15:54:21 +03007168static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7169 int general_prio_credits,
7170 int high_prio_credits)
7171{
7172 u32 misccpctl;
7173
7174 /* WaTempDisableDOPClkGating:bdw */
7175 misccpctl = I915_READ(GEN7_MISCCPCTL);
7176 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7177
7178 I915_WRITE(GEN8_L3SQCREG1,
7179 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7180 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7181
7182 /*
7183 * Wait at least 100 clocks before re-enabling clock gating.
7184 * See the definition of L3SQCREG1 in BSpec.
7185 */
7186 POSTING_READ(GEN8_L3SQCREG1);
7187 udelay(1);
7188 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7189}
7190
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007191static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007192{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007193 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007194
7195 /* WaDisableSDEUnitClockGating:kbl */
7196 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7197 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7198 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007199
7200 /* WaDisableGamClockGating:kbl */
7201 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7202 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7203 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007204
7205 /* WaFbcNukeOnHostModify:kbl */
7206 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7207 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007208}
7209
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007210static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007211{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007212 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007213
7214 /* WAC6entrylatency:skl */
7215 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7216 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007217
7218 /* WaFbcNukeOnHostModify:skl */
7219 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7220 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007221}
7222
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007223static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007224{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007225 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007226
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007227 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007228
Ben Widawskyab57fff2013-12-12 15:28:04 -08007229 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007230 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007231
Ben Widawskyab57fff2013-12-12 15:28:04 -08007232 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007233 I915_WRITE(CHICKEN_PAR1_1,
7234 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7235
Ben Widawskyab57fff2013-12-12 15:28:04 -08007236 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007237 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007238 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007239 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007240 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007241 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007242
Ben Widawskyab57fff2013-12-12 15:28:04 -08007243 /* WaVSRefCountFullforceMissDisable:bdw */
7244 /* WaDSRefCountFullforceMissDisable:bdw */
7245 I915_WRITE(GEN7_FF_THREAD_MODE,
7246 I915_READ(GEN7_FF_THREAD_MODE) &
7247 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007248
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007249 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7250 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007251
7252 /* WaDisableSDEUnitClockGating:bdw */
7253 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7254 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007255
Imre Deak450174f2016-05-03 15:54:21 +03007256 /* WaProgramL3SqcReg1Default:bdw */
7257 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007258
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007259 /*
7260 * WaGttCachingOffByDefault:bdw
7261 * GTT cache may not work with big pages, so if those
7262 * are ever enabled GTT cache may need to be disabled.
7263 */
7264 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7265
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007266 /* WaKVMNotificationOnConfigChange:bdw */
7267 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7268 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7269
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007270 lpt_init_clock_gating(dev_priv);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007271}
7272
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007273static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007274{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007275 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007276
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007277 /* L3 caching of data atomics doesn't work -- disable it. */
7278 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7279 I915_WRITE(HSW_ROW_CHICKEN3,
7280 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7281
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007282 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007283 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7284 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7285 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7286
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007287 /* WaVSRefCountFullforceMissDisable:hsw */
7288 I915_WRITE(GEN7_FF_THREAD_MODE,
7289 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007290
Akash Goel4e046322014-04-04 17:14:38 +05307291 /* WaDisable_RenderCache_OperationalFlush:hsw */
7292 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7293
Chia-I Wufe27c602014-01-28 13:29:33 +08007294 /* enable HiZ Raw Stall Optimization */
7295 I915_WRITE(CACHE_MODE_0_GEN7,
7296 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7297
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007298 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007299 I915_WRITE(CACHE_MODE_1,
7300 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007301
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007302 /*
7303 * BSpec recommends 8x4 when MSAA is used,
7304 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007305 *
7306 * Note that PS/WM thread counts depend on the WIZ hashing
7307 * disable bit, which we don't touch here, but it's good
7308 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007309 */
7310 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007311 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007312
Kenneth Graunke94411592014-12-31 16:23:00 -08007313 /* WaSampleCChickenBitEnable:hsw */
7314 I915_WRITE(HALF_SLICE_CHICKEN3,
7315 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7316
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007317 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007318 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7319
Paulo Zanoni90a88642013-05-03 17:23:45 -03007320 /* WaRsPkgCStateDisplayPMReq:hsw */
7321 I915_WRITE(CHICKEN_PAR1_1,
7322 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007323
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007324 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007325}
7326
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007327static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007328{
Ben Widawsky20848222012-05-04 18:58:59 -07007329 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007330
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007331 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007332
Damien Lespiau231e54f2012-10-19 17:55:41 +01007333 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007334
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007335 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007336 I915_WRITE(_3D_CHICKEN3,
7337 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7338
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007339 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007340 I915_WRITE(IVB_CHICKEN3,
7341 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7342 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7343
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007344 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007345 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007346 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7347 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007348
Akash Goel4e046322014-04-04 17:14:38 +05307349 /* WaDisable_RenderCache_OperationalFlush:ivb */
7350 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7351
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007352 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007353 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7354 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7355
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007356 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007357 I915_WRITE(GEN7_L3CNTLREG1,
7358 GEN7_WA_FOR_GEN7_L3_CONTROL);
7359 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007360 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007361 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007362 I915_WRITE(GEN7_ROW_CHICKEN2,
7363 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007364 else {
7365 /* must write both registers */
7366 I915_WRITE(GEN7_ROW_CHICKEN2,
7367 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007368 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7369 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007370 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007371
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007372 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007373 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7374 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7375
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007376 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007377 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007378 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007379 */
7380 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007381 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007382
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007383 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007384 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7385 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7386 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7387
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007388 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007389
7390 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007391
Chris Wilson22721342014-03-04 09:41:43 +00007392 if (0) { /* causes HiZ corruption on ivb:gt1 */
7393 /* enable HiZ Raw Stall Optimization */
7394 I915_WRITE(CACHE_MODE_0_GEN7,
7395 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7396 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007397
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007398 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007399 I915_WRITE(CACHE_MODE_1,
7400 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007401
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007402 /*
7403 * BSpec recommends 8x4 when MSAA is used,
7404 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007405 *
7406 * Note that PS/WM thread counts depend on the WIZ hashing
7407 * disable bit, which we don't touch here, but it's good
7408 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007409 */
7410 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007411 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007412
Ben Widawsky20848222012-05-04 18:58:59 -07007413 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7414 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7415 snpcr |= GEN6_MBC_SNPCR_MED;
7416 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007417
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007418 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007419 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007420
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007421 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007422}
7423
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007424static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007425{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007426 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007427 I915_WRITE(_3D_CHICKEN3,
7428 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7429
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007430 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007431 I915_WRITE(IVB_CHICKEN3,
7432 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7433 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7434
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007435 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007436 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007437 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007438 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7439 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007440
Akash Goel4e046322014-04-04 17:14:38 +05307441 /* WaDisable_RenderCache_OperationalFlush:vlv */
7442 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7443
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007444 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007445 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7446 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7447
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007448 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007449 I915_WRITE(GEN7_ROW_CHICKEN2,
7450 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7451
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007452 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007453 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7454 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7455 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7456
Ville Syrjälä46680e02014-01-22 21:33:01 +02007457 gen7_setup_fixed_func_scheduler(dev_priv);
7458
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007459 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007460 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007461 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007462 */
7463 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007464 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007465
Akash Goelc98f5062014-03-24 23:00:07 +05307466 /* WaDisableL3Bank2xClockGate:vlv
7467 * Disabling L3 clock gating- MMIO 940c[25] = 1
7468 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7469 I915_WRITE(GEN7_UCGCTL4,
7470 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007471
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007472 /*
7473 * BSpec says this must be set, even though
7474 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7475 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007476 I915_WRITE(CACHE_MODE_1,
7477 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007478
7479 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007480 * BSpec recommends 8x4 when MSAA is used,
7481 * however in practice 16x4 seems fastest.
7482 *
7483 * Note that PS/WM thread counts depend on the WIZ hashing
7484 * disable bit, which we don't touch here, but it's good
7485 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7486 */
7487 I915_WRITE(GEN7_GT_MODE,
7488 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7489
7490 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007491 * WaIncreaseL3CreditsForVLVB0:vlv
7492 * This is the hardware default actually.
7493 */
7494 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7495
7496 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007497 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007498 * Disable clock gating on th GCFG unit to prevent a delay
7499 * in the reporting of vblank events.
7500 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007501 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007502}
7503
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007504static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007505{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007506 /* WaVSRefCountFullforceMissDisable:chv */
7507 /* WaDSRefCountFullforceMissDisable:chv */
7508 I915_WRITE(GEN7_FF_THREAD_MODE,
7509 I915_READ(GEN7_FF_THREAD_MODE) &
7510 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007511
7512 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7513 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7514 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007515
7516 /* WaDisableCSUnitClockGating:chv */
7517 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7518 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007519
7520 /* WaDisableSDEUnitClockGating:chv */
7521 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7522 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007523
7524 /*
Imre Deak450174f2016-05-03 15:54:21 +03007525 * WaProgramL3SqcReg1Default:chv
7526 * See gfxspecs/Related Documents/Performance Guide/
7527 * LSQC Setting Recommendations.
7528 */
7529 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7530
7531 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007532 * GTT cache may not work with big pages, so if those
7533 * are ever enabled GTT cache may need to be disabled.
7534 */
7535 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007536}
7537
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007538static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007539{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007540 uint32_t dspclk_gate;
7541
7542 I915_WRITE(RENCLK_GATE_D1, 0);
7543 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7544 GS_UNIT_CLOCK_GATE_DISABLE |
7545 CL_UNIT_CLOCK_GATE_DISABLE);
7546 I915_WRITE(RAMCLK_GATE_D, 0);
7547 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7548 OVRUNIT_CLOCK_GATE_DISABLE |
7549 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007550 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007551 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7552 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007553
7554 /* WaDisableRenderCachePipelinedFlush */
7555 I915_WRITE(CACHE_MODE_0,
7556 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007557
Akash Goel4e046322014-04-04 17:14:38 +05307558 /* WaDisable_RenderCache_OperationalFlush:g4x */
7559 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7560
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007561 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007562}
7563
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007564static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007565{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007566 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7567 I915_WRITE(RENCLK_GATE_D2, 0);
7568 I915_WRITE(DSPCLK_GATE_D, 0);
7569 I915_WRITE(RAMCLK_GATE_D, 0);
7570 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007571 I915_WRITE(MI_ARB_STATE,
7572 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307573
7574 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7575 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007576}
7577
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007578static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007579{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007580 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7581 I965_RCC_CLOCK_GATE_DISABLE |
7582 I965_RCPB_CLOCK_GATE_DISABLE |
7583 I965_ISC_CLOCK_GATE_DISABLE |
7584 I965_FBC_CLOCK_GATE_DISABLE);
7585 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007586 I915_WRITE(MI_ARB_STATE,
7587 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307588
7589 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7590 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007591}
7592
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007593static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007594{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007595 u32 dstate = I915_READ(D_STATE);
7596
7597 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7598 DSTATE_DOT_CLOCK_GATING;
7599 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007600
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007601 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007602 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007603
7604 /* IIR "flip pending" means done if this bit is set */
7605 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007606
7607 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007608 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007609
7610 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7611 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007612
7613 I915_WRITE(MI_ARB_STATE,
7614 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007615}
7616
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007617static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007618{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007619 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007620
7621 /* interrupts should cause a wake up from C3 */
7622 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7623 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007624
7625 I915_WRITE(MEM_MODE,
7626 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007627}
7628
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007629static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007630{
Ville Syrjälä10383922014-08-15 01:21:54 +03007631 I915_WRITE(MEM_MODE,
7632 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7633 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007634}
7635
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007636void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007637{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007638 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007639}
7640
Ville Syrjälä712bf362016-10-31 22:37:23 +02007641void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007642{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007643 if (HAS_PCH_LPT(dev_priv))
7644 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007645}
7646
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007647static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007648{
7649 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7650}
7651
7652/**
7653 * intel_init_clock_gating_hooks - setup the clock gating hooks
7654 * @dev_priv: device private
7655 *
7656 * Setup the hooks that configure which clocks of a given platform can be
7657 * gated and also apply various GT and display specific workarounds for these
7658 * platforms. Note that some GT specific workarounds are applied separately
7659 * when GPU contexts or batchbuffers start their execution.
7660 */
7661void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7662{
7663 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007664 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007665 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007666 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02007667 else if (IS_GEN9_LP(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007668 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7669 else if (IS_BROADWELL(dev_priv))
7670 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7671 else if (IS_CHERRYVIEW(dev_priv))
7672 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7673 else if (IS_HASWELL(dev_priv))
7674 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7675 else if (IS_IVYBRIDGE(dev_priv))
7676 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7677 else if (IS_VALLEYVIEW(dev_priv))
7678 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7679 else if (IS_GEN6(dev_priv))
7680 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7681 else if (IS_GEN5(dev_priv))
7682 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7683 else if (IS_G4X(dev_priv))
7684 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007685 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007686 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007687 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007688 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7689 else if (IS_GEN3(dev_priv))
7690 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7691 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7692 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7693 else if (IS_GEN2(dev_priv))
7694 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7695 else {
7696 MISSING_CASE(INTEL_DEVID(dev_priv));
7697 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7698 }
7699}
7700
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007701/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007702void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007703{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007704 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007705
Daniel Vetterc921aba2012-04-26 23:28:17 +02007706 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007707 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007708 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007709 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02007710 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007711
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007712 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007713 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007714 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01007715 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01007716 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007717 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007718 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007719 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007720
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007721 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007722 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007723 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007724 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007725 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007726 dev_priv->display.compute_intermediate_wm =
7727 ilk_compute_intermediate_wm;
7728 dev_priv->display.initial_watermarks =
7729 ilk_initial_watermarks;
7730 dev_priv->display.optimize_watermarks =
7731 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007732 } else {
7733 DRM_DEBUG_KMS("Failed to read display plane latency. "
7734 "Disable CxSR\n");
7735 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02007736 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007737 vlv_setup_wm_latency(dev_priv);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007738 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007739 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007740 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007741 dev_priv->is_ddr3,
7742 dev_priv->fsb_freq,
7743 dev_priv->mem_freq)) {
7744 DRM_INFO("failed to find known CxSR latency "
7745 "(found ddr%s fsb freq %d, mem freq %d), "
7746 "disabling CxSR\n",
7747 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7748 dev_priv->fsb_freq, dev_priv->mem_freq);
7749 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007750 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007751 dev_priv->display.update_wm = NULL;
7752 } else
7753 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007754 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007755 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007756 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007757 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007758 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007759 dev_priv->display.update_wm = i9xx_update_wm;
7760 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007761 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007762 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007763 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007764 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007765 } else {
7766 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007767 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007768 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007769 } else {
7770 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007771 }
7772}
7773
Lyude87660502016-08-17 15:55:53 -04007774static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7775{
7776 uint32_t flags =
7777 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7778
7779 switch (flags) {
7780 case GEN6_PCODE_SUCCESS:
7781 return 0;
7782 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7783 case GEN6_PCODE_ILLEGAL_CMD:
7784 return -ENXIO;
7785 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007786 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007787 return -EOVERFLOW;
7788 case GEN6_PCODE_TIMEOUT:
7789 return -ETIMEDOUT;
7790 default:
7791 MISSING_CASE(flags)
7792 return 0;
7793 }
7794}
7795
7796static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7797{
7798 uint32_t flags =
7799 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7800
7801 switch (flags) {
7802 case GEN6_PCODE_SUCCESS:
7803 return 0;
7804 case GEN6_PCODE_ILLEGAL_CMD:
7805 return -ENXIO;
7806 case GEN7_PCODE_TIMEOUT:
7807 return -ETIMEDOUT;
7808 case GEN7_PCODE_ILLEGAL_DATA:
7809 return -EINVAL;
7810 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7811 return -EOVERFLOW;
7812 default:
7813 MISSING_CASE(flags);
7814 return 0;
7815 }
7816}
7817
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007818int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007819{
Lyude87660502016-08-17 15:55:53 -04007820 int status;
7821
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007822 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007823
Chris Wilson3f5582d2016-06-30 15:32:45 +01007824 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7825 * use te fw I915_READ variants to reduce the amount of work
7826 * required when reading/writing.
7827 */
7828
7829 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007830 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7831 return -EAGAIN;
7832 }
7833
Chris Wilson3f5582d2016-06-30 15:32:45 +01007834 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7835 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7836 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007837
Chris Wilson3f5582d2016-06-30 15:32:45 +01007838 if (intel_wait_for_register_fw(dev_priv,
7839 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7840 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007841 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7842 return -ETIMEDOUT;
7843 }
7844
Chris Wilson3f5582d2016-06-30 15:32:45 +01007845 *val = I915_READ_FW(GEN6_PCODE_DATA);
7846 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007847
Lyude87660502016-08-17 15:55:53 -04007848 if (INTEL_GEN(dev_priv) > 6)
7849 status = gen7_check_mailbox_status(dev_priv);
7850 else
7851 status = gen6_check_mailbox_status(dev_priv);
7852
7853 if (status) {
7854 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7855 status);
7856 return status;
7857 }
7858
Ben Widawsky42c05262012-09-26 10:34:00 -07007859 return 0;
7860}
7861
Chris Wilson3f5582d2016-06-30 15:32:45 +01007862int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007863 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007864{
Lyude87660502016-08-17 15:55:53 -04007865 int status;
7866
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007867 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007868
Chris Wilson3f5582d2016-06-30 15:32:45 +01007869 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7870 * use te fw I915_READ variants to reduce the amount of work
7871 * required when reading/writing.
7872 */
7873
7874 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007875 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7876 return -EAGAIN;
7877 }
7878
Chris Wilson3f5582d2016-06-30 15:32:45 +01007879 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02007880 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01007881 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007882
Chris Wilson3f5582d2016-06-30 15:32:45 +01007883 if (intel_wait_for_register_fw(dev_priv,
7884 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7885 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007886 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7887 return -ETIMEDOUT;
7888 }
7889
Chris Wilson3f5582d2016-06-30 15:32:45 +01007890 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007891
Lyude87660502016-08-17 15:55:53 -04007892 if (INTEL_GEN(dev_priv) > 6)
7893 status = gen7_check_mailbox_status(dev_priv);
7894 else
7895 status = gen6_check_mailbox_status(dev_priv);
7896
7897 if (status) {
7898 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7899 status);
7900 return status;
7901 }
7902
Ben Widawsky42c05262012-09-26 10:34:00 -07007903 return 0;
7904}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007905
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007906static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
7907 u32 request, u32 reply_mask, u32 reply,
7908 u32 *status)
7909{
7910 u32 val = request;
7911
7912 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
7913
7914 return *status || ((val & reply_mask) == reply);
7915}
7916
7917/**
7918 * skl_pcode_request - send PCODE request until acknowledgment
7919 * @dev_priv: device private
7920 * @mbox: PCODE mailbox ID the request is targeted for
7921 * @request: request ID
7922 * @reply_mask: mask used to check for request acknowledgment
7923 * @reply: value used to check for request acknowledgment
7924 * @timeout_base_ms: timeout for polling with preemption enabled
7925 *
7926 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deakd2533712017-02-24 16:32:10 +02007927 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007928 * The request is acknowledged once the PCODE reply dword equals @reply after
7929 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deakd2533712017-02-24 16:32:10 +02007930 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007931 * preemption disabled.
7932 *
7933 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
7934 * other error as reported by PCODE.
7935 */
7936int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
7937 u32 reply_mask, u32 reply, int timeout_base_ms)
7938{
7939 u32 status;
7940 int ret;
7941
7942 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7943
7944#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
7945 &status)
7946
7947 /*
7948 * Prime the PCODE by doing a request first. Normally it guarantees
7949 * that a subsequent request, at most @timeout_base_ms later, succeeds.
7950 * _wait_for() doesn't guarantee when its passed condition is evaluated
7951 * first, so send the first request explicitly.
7952 */
7953 if (COND) {
7954 ret = 0;
7955 goto out;
7956 }
7957 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
7958 if (!ret)
7959 goto out;
7960
7961 /*
7962 * The above can time out if the number of requests was low (2 in the
7963 * worst case) _and_ PCODE was busy for some reason even after a
7964 * (queued) request and @timeout_base_ms delay. As a workaround retry
7965 * the poll with preemption disabled to maximize the number of
Imre Deakd2533712017-02-24 16:32:10 +02007966 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007967 * account for interrupts that could reduce the number of these
Imre Deakd2533712017-02-24 16:32:10 +02007968 * requests, and for any quirks of the PCODE firmware that delays
7969 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007970 */
7971 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
7972 WARN_ON_ONCE(timeout_base_ms > 3);
7973 preempt_disable();
Imre Deakd2533712017-02-24 16:32:10 +02007974 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02007975 preempt_enable();
7976
7977out:
7978 return ret ? ret : status;
7979#undef COND
7980}
7981
Ville Syrjälädd06f882014-11-10 22:55:12 +02007982static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7983{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007984 /*
7985 * N = val - 0xb7
7986 * Slow = Fast = GPLL ref * N
7987 */
7988 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007989}
7990
Fengguang Wub55dd642014-07-12 11:21:39 +02007991static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007992{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007993 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007994}
7995
Fengguang Wub55dd642014-07-12 11:21:39 +02007996static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307997{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007998 /*
7999 * N = val / 2
8000 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8001 */
8002 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308003}
8004
Fengguang Wub55dd642014-07-12 11:21:39 +02008005static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308006{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008007 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008008 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308009}
8010
Ville Syrjälä616bc822015-01-23 21:04:25 +02008011int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8012{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008013 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008014 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8015 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008016 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008017 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008018 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008019 return byt_gpu_freq(dev_priv, val);
8020 else
8021 return val * GT_FREQUENCY_MULTIPLIER;
8022}
8023
Ville Syrjälä616bc822015-01-23 21:04:25 +02008024int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8025{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008026 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008027 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8028 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008029 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008030 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008031 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008032 return byt_freq_opcode(dev_priv, val);
8033 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008034 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308035}
8036
Chris Wilson6ad790c2015-04-07 16:20:31 +01008037struct request_boost {
8038 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008039 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008040};
8041
8042static void __intel_rps_boost_work(struct work_struct *work)
8043{
8044 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008045 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008046
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008047 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008048 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008049
Chris Wilsone8a261e2016-07-20 13:31:49 +01008050 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008051 kfree(boost);
8052}
8053
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008054void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008055{
8056 struct request_boost *boost;
8057
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008058 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008059 return;
8060
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008061 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008062 return;
8063
Chris Wilson6ad790c2015-04-07 16:20:31 +01008064 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8065 if (boost == NULL)
8066 return;
8067
Chris Wilsone8a261e2016-07-20 13:31:49 +01008068 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008069
8070 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008071 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008072}
8073
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008074void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008075{
Daniel Vetterf742a552013-12-06 10:17:53 +01008076 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008077 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008078
Chris Wilson54b4f682016-07-21 21:16:19 +01008079 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8080 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008081 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008082
Paulo Zanoni33688d92014-03-07 20:08:19 -03008083 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008084 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008085}