blob: a7b3af9e9a2adbff0b8ebec45dd61509e928630b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
Ulf Hanssonef289982014-03-17 13:56:32 +010016#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000018#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/err.h>
22#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040023#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010024#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010026#include <linux/mmc/card.h>
Ulf Hanssond2762092014-03-17 13:56:19 +010027#include <linux/mmc/slot-gpio.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000029#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020030#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010031#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010032#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010033#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000034#include <linux/dmaengine.h>
35#include <linux/dma-mapping.h>
36#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010037#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053038#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010039#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Russell King7b09cda2005-07-01 12:02:59 +010041#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010043#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#include "mmci.h"
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010046#include "mmci_qcom_dml.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRIVER_NAME "mmci-pl18x"
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050static unsigned int fmax = 515633;
51
Rabin Vincent4956e102010-07-21 12:54:40 +010052/**
53 * struct variant_data - MMCI variant-specific quirks
54 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010055 * @clkreg_enable: enable value for MMCICLOCK register
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010056 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010057 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
Rabin Vincent08458ef2010-07-21 12:55:59 +010058 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010059 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
60 * is asserted (likewise for RX)
61 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
62 * is asserted (likewise for RX)
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010063 * @data_cmd_enable: enable value for data commands.
Linus Walleij34177802010-10-19 12:43:58 +010064 * @sdio: variant supports SDIO
Linus Walleijb70a67f2010-12-06 09:24:14 +010065 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010066 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
Philippe Langlais1784b152011-03-25 08:51:52 +010067 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010068 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
69 * register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010070 * @pwrreg_powerup: power up value for MMCIPOWER register
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010071 * @f_max: maximum clk frequency supported by the controller.
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010072 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010073 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Ulf Hansson01259622013-05-15 20:53:22 +010074 * @busy_detect: true if busy detection on dat0 is supported
Ulf Hansson1ff44432013-09-04 09:05:17 +010075 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +010076 * @explicit_mclk_control: enable explicit mclk control in driver.
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +010077 * @qcom_fifo: enables qcom specific fifo pio read logic.
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010078 * @qcom_dml: enables qcom specific dma glue for dma transfers.
Ulf Hansson78782892014-06-13 13:21:38 +020079 * @reversed_irq_handling: handle data irq before cmd irq.
Rabin Vincent4956e102010-07-21 12:54:40 +010080 */
81struct variant_data {
82 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010083 unsigned int clkreg_enable;
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010084 unsigned int clkreg_8bit_bus_enable;
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010085 unsigned int clkreg_neg_edge_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010086 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010087 unsigned int fifosize;
88 unsigned int fifohalfsize;
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010089 unsigned int data_cmd_enable;
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010090 unsigned int datactrl_mask_ddrmode;
Linus Walleij34177802010-10-19 12:43:58 +010091 bool sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010092 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010093 bool blksz_datactrl16;
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010094 bool blksz_datactrl4;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010095 u32 pwrreg_powerup;
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010096 u32 f_max;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010097 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +010098 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +010099 bool busy_detect;
Ulf Hansson1ff44432013-09-04 09:05:17 +0100100 bool pwrreg_nopower;
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100101 bool explicit_mclk_control;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +0100102 bool qcom_fifo;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100103 bool qcom_dml;
Ulf Hansson78782892014-06-13 13:21:38 +0200104 bool reversed_irq_handling;
Rabin Vincent4956e102010-07-21 12:54:40 +0100105};
106
107static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100108 .fifosize = 16 * 4,
109 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100110 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100111 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100112 .f_max = 100000000,
Ulf Hansson78782892014-06-13 13:21:38 +0200113 .reversed_irq_handling = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100114};
115
Pawel Moll768fbc12011-03-11 17:18:07 +0000116static struct variant_data variant_arm_extended_fifo = {
117 .fifosize = 128 * 4,
118 .fifohalfsize = 64 * 4,
119 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100120 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100121 .f_max = 100000000,
Pawel Moll768fbc12011-03-11 17:18:07 +0000122};
123
Pawel Moll3a372982013-01-24 14:12:45 +0100124static struct variant_data variant_arm_extended_fifo_hwfc = {
125 .fifosize = 128 * 4,
126 .fifohalfsize = 64 * 4,
127 .clkreg_enable = MCI_ARM_HWFCEN,
128 .datalength_bits = 16,
129 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100130 .f_max = 100000000,
Pawel Moll3a372982013-01-24 14:12:45 +0100131};
132
Rabin Vincent4956e102010-07-21 12:54:40 +0100133static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100134 .fifosize = 16 * 4,
135 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100136 .clkreg_enable = MCI_ST_U300_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100137 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100138 .datalength_bits = 16,
Linus Walleij34177802010-10-19 12:43:58 +0100139 .sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100140 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100141 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100142 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100143 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100144 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100145};
146
Linus Walleij34fd4212012-04-10 17:43:59 +0100147static struct variant_data variant_nomadik = {
148 .fifosize = 16 * 4,
149 .fifohalfsize = 8 * 4,
150 .clkreg = MCI_CLK_ENABLE,
151 .datalength_bits = 24,
152 .sdio = true,
153 .st_clkdiv = true,
154 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100155 .f_max = 100000000,
Linus Walleij34fd4212012-04-10 17:43:59 +0100156 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100157 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100158 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100159};
160
Rabin Vincent4956e102010-07-21 12:54:40 +0100161static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100162 .fifosize = 30 * 4,
163 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100164 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100165 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100166 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100167 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100168 .datalength_bits = 24,
Linus Walleij34177802010-10-19 12:43:58 +0100169 .sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100170 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100171 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100172 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100173 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100174 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100175 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100176 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100177};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100178
Philippe Langlais1784b152011-03-25 08:51:52 +0100179static struct variant_data variant_ux500v2 = {
180 .fifosize = 30 * 4,
181 .fifohalfsize = 8 * 4,
182 .clkreg = MCI_CLK_ENABLE,
183 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100184 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100185 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100186 .datactrl_mask_ddrmode = MCI_ST_DPSM_DDRMODE,
Philippe Langlais1784b152011-03-25 08:51:52 +0100187 .datalength_bits = 24,
188 .sdio = true,
189 .st_clkdiv = true,
190 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100191 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100192 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100193 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100194 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100195 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100196 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100197};
198
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100199static struct variant_data variant_qcom = {
200 .fifosize = 16 * 4,
201 .fifohalfsize = 8 * 4,
202 .clkreg = MCI_CLK_ENABLE,
203 .clkreg_enable = MCI_QCOM_CLK_FLOWENA |
204 MCI_QCOM_CLK_SELECT_IN_FBCLK,
205 .clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8,
206 .datactrl_mask_ddrmode = MCI_QCOM_CLK_SELECT_IN_DDR_MODE,
207 .data_cmd_enable = MCI_QCOM_CSPM_DATCMD,
208 .blksz_datactrl4 = true,
209 .datalength_bits = 24,
210 .pwrreg_powerup = MCI_PWR_UP,
211 .f_max = 208000000,
212 .explicit_mclk_control = true,
213 .qcom_fifo = true,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100214 .qcom_dml = true,
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100215};
216
Ulf Hansson01259622013-05-15 20:53:22 +0100217static int mmci_card_busy(struct mmc_host *mmc)
218{
219 struct mmci_host *host = mmc_priv(mmc);
220 unsigned long flags;
221 int busy = 0;
222
223 pm_runtime_get_sync(mmc_dev(mmc));
224
225 spin_lock_irqsave(&host->lock, flags);
226 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
227 busy = 1;
228 spin_unlock_irqrestore(&host->lock, flags);
229
230 pm_runtime_mark_last_busy(mmc_dev(mmc));
231 pm_runtime_put_autosuspend(mmc_dev(mmc));
232
233 return busy;
234}
235
Linus Walleija6a64642009-09-14 12:56:14 +0100236/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100237 * Validate mmc prerequisites
238 */
239static int mmci_validate_data(struct mmci_host *host,
240 struct mmc_data *data)
241{
242 if (!data)
243 return 0;
244
245 if (!is_power_of_2(data->blksz)) {
246 dev_err(mmc_dev(host->mmc),
247 "unsupported block size (%d bytes)\n", data->blksz);
248 return -EINVAL;
249 }
250
251 return 0;
252}
253
Ulf Hanssonf829c042013-09-04 09:01:15 +0100254static void mmci_reg_delay(struct mmci_host *host)
255{
256 /*
257 * According to the spec, at least three feedback clock cycles
258 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
259 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
260 * Worst delay time during card init is at 100 kHz => 30 us.
261 * Worst delay time when up and running is at 25 MHz => 120 ns.
262 */
263 if (host->cclk < 25000000)
264 udelay(30);
265 else
266 ndelay(120);
267}
268
Ulf Hansson653a7612013-01-21 21:29:34 +0100269/*
Linus Walleija6a64642009-09-14 12:56:14 +0100270 * This must be called with host->lock held
271 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100272static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
273{
274 if (host->clk_reg != clk) {
275 host->clk_reg = clk;
276 writel(clk, host->base + MMCICLOCK);
277 }
278}
279
280/*
281 * This must be called with host->lock held
282 */
283static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
284{
285 if (host->pwr_reg != pwr) {
286 host->pwr_reg = pwr;
287 writel(pwr, host->base + MMCIPOWER);
288 }
289}
290
291/*
292 * This must be called with host->lock held
293 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100294static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
295{
Ulf Hansson01259622013-05-15 20:53:22 +0100296 /* Keep ST Micro busy mode if enabled */
297 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
298
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100299 if (host->datactrl_reg != datactrl) {
300 host->datactrl_reg = datactrl;
301 writel(datactrl, host->base + MMCIDATACTRL);
302 }
303}
304
305/*
306 * This must be called with host->lock held
307 */
Linus Walleija6a64642009-09-14 12:56:14 +0100308static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
309{
Rabin Vincent4956e102010-07-21 12:54:40 +0100310 struct variant_data *variant = host->variant;
311 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100312
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100313 /* Make sure cclk reflects the current calculated clock */
314 host->cclk = 0;
315
Linus Walleija6a64642009-09-14 12:56:14 +0100316 if (desired) {
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100317 if (variant->explicit_mclk_control) {
318 host->cclk = host->mclk;
319 } else if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100320 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100321 if (variant->st_clkdiv)
322 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100323 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100324 } else if (variant->st_clkdiv) {
325 /*
326 * DB8500 TRM says f = mclk / (clkdiv + 2)
327 * => clkdiv = (mclk / f) - 2
328 * Round the divider up so we don't exceed the max
329 * frequency
330 */
331 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
332 if (clk >= 256)
333 clk = 255;
334 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100335 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100336 /*
337 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
338 * => clkdiv = mclk / (2 * f) - 1
339 */
Linus Walleija6a64642009-09-14 12:56:14 +0100340 clk = host->mclk / (2 * desired) - 1;
341 if (clk >= 256)
342 clk = 255;
343 host->cclk = host->mclk / (2 * (clk + 1));
344 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100345
346 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100347 clk |= MCI_CLK_ENABLE;
348 /* This hasn't proven to be worthwhile */
349 /* clk |= MCI_CLK_PWRSAVE; */
350 }
351
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100352 /* Set actual clock for debug */
353 host->mmc->actual_clock = host->cclk;
354
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100355 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100356 clk |= MCI_4BIT_BUS;
357 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100358 clk |= variant->clkreg_8bit_bus_enable;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100359
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900360 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
361 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100362 clk |= variant->clkreg_neg_edge_enable;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100363
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100364 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100365}
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367static void
368mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
369{
370 writel(0, host->base + MMCICOMMAND);
371
Russell Kinge47c2222007-01-08 16:42:51 +0000372 BUG_ON(host->data);
373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 host->mrq = NULL;
375 host->cmd = NULL;
376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 mmc_request_done(host->mmc, mrq);
Ulf Hansson2cd976c2011-12-13 17:01:11 +0100378
379 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
380 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381}
382
Linus Walleij2686b4b2010-10-19 12:39:48 +0100383static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
384{
385 void __iomem *base = host->base;
386
387 if (host->singleirq) {
388 unsigned int mask0 = readl(base + MMCIMASK0);
389
390 mask0 &= ~MCI_IRQ1MASK;
391 mask0 |= mask;
392
393 writel(mask0, base + MMCIMASK0);
394 }
395
396 writel(mask, base + MMCIMASK1);
397}
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399static void mmci_stop_data(struct mmci_host *host)
400{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100401 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100402 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 host->data = NULL;
404}
405
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100406static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
407{
408 unsigned int flags = SG_MITER_ATOMIC;
409
410 if (data->flags & MMC_DATA_READ)
411 flags |= SG_MITER_TO_SG;
412 else
413 flags |= SG_MITER_FROM_SG;
414
415 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
416}
417
Russell Kingc8ebae32011-01-11 19:35:53 +0000418/*
419 * All the DMA operation mode stuff goes inside this ifdef.
420 * This assumes that you have a generic DMA device interface,
421 * no custom DMA interfaces are supported.
422 */
423#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500424static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000425{
Russell Kingc8ebae32011-01-11 19:35:53 +0000426 const char *rxname, *txname;
427 dma_cap_mask_t mask;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100428 struct variant_data *variant = host->variant;
Russell Kingc8ebae32011-01-11 19:35:53 +0000429
Lee Jones1fd83f02013-05-03 12:51:17 +0100430 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
431 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000432
Per Forlin58c7ccb2011-07-01 18:55:24 +0200433 /* initialize pre request cookie */
434 host->next_data.cookie = 1;
435
Russell Kingc8ebae32011-01-11 19:35:53 +0000436 /* Try to acquire a generic DMA engine slave channel */
437 dma_cap_zero(mask);
438 dma_cap_set(DMA_SLAVE, mask);
439
440 /*
441 * If only an RX channel is specified, the driver will
442 * attempt to use it bidirectionally, however if it is
443 * is specified but cannot be located, DMA will be disabled.
444 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100445 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000446 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000447
448 if (host->dma_rx_channel)
449 rxname = dma_chan_name(host->dma_rx_channel);
450 else
451 rxname = "none";
452
453 if (host->dma_tx_channel)
454 txname = dma_chan_name(host->dma_tx_channel);
455 else
456 txname = "none";
457
458 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
459 rxname, txname);
460
461 /*
462 * Limit the maximum segment size in any SG entry according to
463 * the parameters of the DMA engine device.
464 */
465 if (host->dma_tx_channel) {
466 struct device *dev = host->dma_tx_channel->device->dev;
467 unsigned int max_seg_size = dma_get_max_seg_size(dev);
468
469 if (max_seg_size < host->mmc->max_seg_size)
470 host->mmc->max_seg_size = max_seg_size;
471 }
472 if (host->dma_rx_channel) {
473 struct device *dev = host->dma_rx_channel->device->dev;
474 unsigned int max_seg_size = dma_get_max_seg_size(dev);
475
476 if (max_seg_size < host->mmc->max_seg_size)
477 host->mmc->max_seg_size = max_seg_size;
478 }
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100479
480 if (variant->qcom_dml && host->dma_rx_channel && host->dma_tx_channel)
481 if (dml_hw_init(host, host->mmc->parent->of_node))
482 variant->qcom_dml = false;
Russell Kingc8ebae32011-01-11 19:35:53 +0000483}
484
485/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500486 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000487 * so it can be discarded.
488 */
489static inline void mmci_dma_release(struct mmci_host *host)
490{
Russell Kingc8ebae32011-01-11 19:35:53 +0000491 if (host->dma_rx_channel)
492 dma_release_channel(host->dma_rx_channel);
Ulf Hansson8c3a05b2014-05-20 06:45:54 +0200493 if (host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000494 dma_release_channel(host->dma_tx_channel);
495 host->dma_rx_channel = host->dma_tx_channel = NULL;
496}
497
Ulf Hansson653a7612013-01-21 21:29:34 +0100498static void mmci_dma_data_error(struct mmci_host *host)
499{
500 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
501 dmaengine_terminate_all(host->dma_current);
502 host->dma_current = NULL;
503 host->dma_desc_current = NULL;
504 host->data->host_cookie = 0;
505}
506
Russell Kingc8ebae32011-01-11 19:35:53 +0000507static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
508{
Ulf Hansson653a7612013-01-21 21:29:34 +0100509 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000510 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100511
512 if (data->flags & MMC_DATA_READ) {
513 dir = DMA_FROM_DEVICE;
514 chan = host->dma_rx_channel;
515 } else {
516 dir = DMA_TO_DEVICE;
517 chan = host->dma_tx_channel;
518 }
519
520 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
521}
522
523static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
524{
Russell Kingc8ebae32011-01-11 19:35:53 +0000525 u32 status;
526 int i;
527
528 /* Wait up to 1ms for the DMA to complete */
529 for (i = 0; ; i++) {
530 status = readl(host->base + MMCISTATUS);
531 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
532 break;
533 udelay(10);
534 }
535
536 /*
537 * Check to see whether we still have some data left in the FIFO -
538 * this catches DMA controllers which are unable to monitor the
539 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
540 * contiguous buffers. On TX, we'll get a FIFO underrun error.
541 */
542 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100543 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000544 if (!data->error)
545 data->error = -EIO;
546 }
547
Per Forlin58c7ccb2011-07-01 18:55:24 +0200548 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100549 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000550
551 /*
552 * Use of DMA with scatter-gather is impossible.
553 * Give up with DMA and switch back to PIO mode.
554 */
555 if (status & MCI_RXDATAAVLBLMASK) {
556 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
557 mmci_dma_release(host);
558 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100559
560 host->dma_current = NULL;
561 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000562}
563
Ulf Hansson653a7612013-01-21 21:29:34 +0100564/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
565static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
566 struct dma_chan **dma_chan,
567 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000568{
569 struct variant_data *variant = host->variant;
570 struct dma_slave_config conf = {
571 .src_addr = host->phybase + MMCIFIFO,
572 .dst_addr = host->phybase + MMCIFIFO,
573 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
574 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
575 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
576 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530577 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000578 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000579 struct dma_chan *chan;
580 struct dma_device *device;
581 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530582 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000583 int nr_sg;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100584 unsigned long flags = DMA_CTRL_ACK;
Russell Kingc8ebae32011-01-11 19:35:53 +0000585
Russell Kingc8ebae32011-01-11 19:35:53 +0000586 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530587 conf.direction = DMA_DEV_TO_MEM;
588 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000589 chan = host->dma_rx_channel;
590 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530591 conf.direction = DMA_MEM_TO_DEV;
592 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000593 chan = host->dma_tx_channel;
594 }
595
596 /* If there's no DMA channel, fall back to PIO */
597 if (!chan)
598 return -EINVAL;
599
600 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200601 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000602 return -EINVAL;
603
604 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530605 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000606 if (nr_sg == 0)
607 return -EINVAL;
608
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100609 if (host->variant->qcom_dml)
610 flags |= DMA_PREP_INTERRUPT;
611
Russell Kingc8ebae32011-01-11 19:35:53 +0000612 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500613 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100614 conf.direction, flags);
Russell Kingc8ebae32011-01-11 19:35:53 +0000615 if (!desc)
616 goto unmap_exit;
617
Ulf Hansson653a7612013-01-21 21:29:34 +0100618 *dma_chan = chan;
619 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000620
Per Forlin58c7ccb2011-07-01 18:55:24 +0200621 return 0;
622
623 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530624 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200625 return -ENOMEM;
626}
627
Ulf Hansson653a7612013-01-21 21:29:34 +0100628static inline int mmci_dma_prep_data(struct mmci_host *host,
629 struct mmc_data *data)
630{
631 /* Check if next job is already prepared. */
632 if (host->dma_current && host->dma_desc_current)
633 return 0;
634
635 /* No job were prepared thus do it now. */
636 return __mmci_dma_prep_data(host, data, &host->dma_current,
637 &host->dma_desc_current);
638}
639
640static inline int mmci_dma_prep_next(struct mmci_host *host,
641 struct mmc_data *data)
642{
643 struct mmci_host_next *nd = &host->next_data;
644 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
645}
646
Per Forlin58c7ccb2011-07-01 18:55:24 +0200647static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
648{
649 int ret;
650 struct mmc_data *data = host->data;
651
Ulf Hansson653a7612013-01-21 21:29:34 +0100652 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200653 if (ret)
654 return ret;
655
656 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000657 dev_vdbg(mmc_dev(host->mmc),
658 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
659 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200660 dmaengine_submit(host->dma_desc_current);
661 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000662
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100663 if (host->variant->qcom_dml)
664 dml_start_xfer(host, data);
665
Russell Kingc8ebae32011-01-11 19:35:53 +0000666 datactrl |= MCI_DPSM_DMAENABLE;
667
668 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100669 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000670
671 /*
672 * Let the MMCI say when the data is ended and it's time
673 * to fire next DMA request. When that happens, MMCI will
674 * call mmci_data_end()
675 */
676 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
677 host->base + MMCIMASK0);
678 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000679}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200680
681static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
682{
683 struct mmci_host_next *next = &host->next_data;
684
Ulf Hansson653a7612013-01-21 21:29:34 +0100685 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
686 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200687
688 host->dma_desc_current = next->dma_desc;
689 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200690 next->dma_desc = NULL;
691 next->dma_chan = NULL;
692}
693
694static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
695 bool is_first_req)
696{
697 struct mmci_host *host = mmc_priv(mmc);
698 struct mmc_data *data = mrq->data;
699 struct mmci_host_next *nd = &host->next_data;
700
701 if (!data)
702 return;
703
Ulf Hansson653a7612013-01-21 21:29:34 +0100704 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200705
Ulf Hansson653a7612013-01-21 21:29:34 +0100706 if (mmci_validate_data(host, data))
707 return;
708
709 if (!mmci_dma_prep_next(host, data))
710 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200711}
712
713static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
714 int err)
715{
716 struct mmci_host *host = mmc_priv(mmc);
717 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200718
Ulf Hansson653a7612013-01-21 21:29:34 +0100719 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200720 return;
721
Ulf Hansson653a7612013-01-21 21:29:34 +0100722 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200723
Ulf Hansson653a7612013-01-21 21:29:34 +0100724 if (err) {
725 struct mmci_host_next *next = &host->next_data;
726 struct dma_chan *chan;
727 if (data->flags & MMC_DATA_READ)
728 chan = host->dma_rx_channel;
729 else
730 chan = host->dma_tx_channel;
731 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200732
Ulf Hansson653a7612013-01-21 21:29:34 +0100733 next->dma_desc = NULL;
734 next->dma_chan = NULL;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200735 }
736}
737
Russell Kingc8ebae32011-01-11 19:35:53 +0000738#else
739/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200740static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
741{
742}
Russell Kingc8ebae32011-01-11 19:35:53 +0000743static inline void mmci_dma_setup(struct mmci_host *host)
744{
745}
746
747static inline void mmci_dma_release(struct mmci_host *host)
748{
749}
750
751static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
752{
753}
754
Ulf Hansson653a7612013-01-21 21:29:34 +0100755static inline void mmci_dma_finalize(struct mmci_host *host,
756 struct mmc_data *data)
757{
758}
759
Russell Kingc8ebae32011-01-11 19:35:53 +0000760static inline void mmci_dma_data_error(struct mmci_host *host)
761{
762}
763
764static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
765{
766 return -ENOSYS;
767}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200768
769#define mmci_pre_request NULL
770#define mmci_post_request NULL
771
Russell Kingc8ebae32011-01-11 19:35:53 +0000772#endif
773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
775{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100776 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100778 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100780 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
Linus Walleij64de0282010-02-19 01:09:10 +0100782 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
783 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100786 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000787 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Russell King7b09cda2005-07-01 12:02:59 +0100789 clks = (unsigned long long)data->timeout_ns * host->cclk;
Srinivas Kandagatlac4a35762014-06-02 10:08:39 +0100790 do_div(clks, NSEC_PER_SEC);
Russell King7b09cda2005-07-01 12:02:59 +0100791
792 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 base = host->base;
795 writel(timeout, base + MMCIDATATIMER);
796 writel(host->size, base + MMCIDATALENGTH);
797
Russell King3bc87f22006-08-27 13:51:28 +0100798 blksz_bits = ffs(data->blksz) - 1;
799 BUG_ON(1 << blksz_bits != data->blksz);
800
Philippe Langlais1784b152011-03-25 08:51:52 +0100801 if (variant->blksz_datactrl16)
802 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
Srinivas Kandagatlaff783232014-06-02 10:09:06 +0100803 else if (variant->blksz_datactrl4)
804 datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
Philippe Langlais1784b152011-03-25 08:51:52 +0100805 else
806 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000807
808 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000810
Ulf Hansson7258db72011-12-13 17:05:28 +0100811 /* The ST Micro variants has a special bit to enable SDIO */
812 if (variant->sdio && host->mmc->card)
Ulf Hansson06c1a122012-10-12 14:01:50 +0100813 if (mmc_card_sdio(host->mmc->card)) {
814 /*
815 * The ST Micro variants has a special bit
816 * to enable SDIO.
817 */
818 u32 clk;
819
Ulf Hansson7258db72011-12-13 17:05:28 +0100820 datactrl |= MCI_ST_DPSM_SDIOEN;
821
Ulf Hansson06c1a122012-10-12 14:01:50 +0100822 /*
Ulf Hansson70ac0932012-10-12 14:07:36 +0100823 * The ST Micro variant for SDIO small write transfers
824 * needs to have clock H/W flow control disabled,
825 * otherwise the transfer will not start. The threshold
826 * depends on the rate of MCLK.
Ulf Hansson06c1a122012-10-12 14:01:50 +0100827 */
Ulf Hansson70ac0932012-10-12 14:07:36 +0100828 if (data->flags & MMC_DATA_WRITE &&
829 (host->size < 8 ||
830 (host->size <= 8 && host->mclk > 50000000)))
Ulf Hansson06c1a122012-10-12 14:01:50 +0100831 clk = host->clk_reg & ~variant->clkreg_enable;
832 else
833 clk = host->clk_reg | variant->clkreg_enable;
834
835 mmci_write_clkreg(host, clk);
836 }
837
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900838 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
839 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100840 datactrl |= variant->datactrl_mask_ddrmode;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100841
Russell Kingc8ebae32011-01-11 19:35:53 +0000842 /*
843 * Attempt to use DMA operation mode, if this
844 * should fail, fall back to PIO mode
845 */
846 if (!mmci_dma_start_data(host, datactrl))
847 return;
848
849 /* IRQ mode, map the SG list for CPU reading/writing */
850 mmci_init_sg(host, data);
851
852 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000854
855 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000856 * If we have less than the fifo 'half-full' threshold to
857 * transfer, trigger a PIO interrupt as soon as any data
858 * is available.
Russell King0425a142006-02-16 16:48:31 +0000859 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000860 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000861 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 } else {
863 /*
864 * We don't actually need to include "FIFO empty" here
865 * since its implicit in "FIFO half empty".
866 */
867 irqmask = MCI_TXFIFOHALFEMPTYMASK;
868 }
869
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100870 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100872 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873}
874
875static void
876mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
877{
878 void __iomem *base = host->base;
879
Linus Walleij64de0282010-02-19 01:09:10 +0100880 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 cmd->opcode, cmd->arg, cmd->flags);
882
883 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
884 writel(0, base + MMCICOMMAND);
Srinivas Kandagatla6adb2a82014-06-02 10:08:57 +0100885 mmci_reg_delay(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 }
887
888 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000889 if (cmd->flags & MMC_RSP_PRESENT) {
890 if (cmd->flags & MMC_RSP_136)
891 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 }
894 if (/*interrupt*/0)
895 c |= MCI_CPSM_INTERRUPT;
896
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +0100897 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
898 c |= host->variant->data_cmd_enable;
899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 host->cmd = cmd;
901
902 writel(cmd->arg, base + MMCIARGUMENT);
903 writel(c, base + MMCICOMMAND);
904}
905
906static void
907mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
908 unsigned int status)
909{
Ulf Hansson1cb9da52014-06-12 14:42:23 +0200910 /* Make sure we have data to handle */
911 if (!data)
912 return;
913
Linus Walleijf20f8f212010-10-19 13:41:24 +0100914 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100915 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
916 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100917 u32 remain, success;
Linus Walleijf20f8f212010-10-19 13:41:24 +0100918
Russell Kingc8ebae32011-01-11 19:35:53 +0000919 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100920 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000921 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100922 mmci_dma_unmap(host, data);
923 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000924
Russell Kingc8afc9d2011-02-04 09:19:46 +0000925 /*
926 * Calculate how far we are into the transfer. Note that
927 * the data counter gives the number of bytes transferred
928 * on the MMC bus, not on the host side. On reads, this
929 * can be as much as a FIFO-worth of data ahead. This
930 * matters for FIFO overruns only.
931 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100932 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100933 success = data->blksz * data->blocks - remain;
934
Russell Kingc8afc9d2011-02-04 09:19:46 +0000935 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
936 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100937 if (status & MCI_DATACRCFAIL) {
938 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000939 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200940 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100941 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200942 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100943 } else if (status & MCI_STARTBITERR) {
944 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000945 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200946 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000947 } else if (status & MCI_RXOVERRUN) {
948 if (success > host->variant->fifosize)
949 success -= host->variant->fifosize;
950 else
951 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100952 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100953 }
Russell King51d43752011-01-27 10:56:52 +0000954 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 }
Linus Walleijf20f8f212010-10-19 13:41:24 +0100956
Linus Walleij8cb28152011-01-24 15:22:13 +0100957 if (status & MCI_DATABLOCKEND)
958 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f212010-10-19 13:41:24 +0100959
Russell Kingccff9b52011-01-30 21:03:50 +0000960 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000961 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100962 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 mmci_stop_data(host);
964
Linus Walleij8cb28152011-01-24 15:22:13 +0100965 if (!data->error)
966 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000967 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f212010-10-19 13:41:24 +0100968
Ulf Hansson024629c2013-05-13 15:40:56 +0100969 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 mmci_request_end(host, data->mrq);
971 } else {
972 mmci_start_command(host, data->stop, 0);
973 }
974 }
975}
976
977static void
978mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
979 unsigned int status)
980{
981 void __iomem *base = host->base;
Ulf Hanssonad82bfe2014-06-12 15:01:57 +0200982 bool sbc, busy_resp;
983
984 if (!cmd)
985 return;
986
987 sbc = (cmd == host->mrq->sbc);
988 busy_resp = host->variant->busy_detect && (cmd->flags & MMC_RSP_BUSY);
989
990 if (!((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
991 MCI_CMDSENT|MCI_CMDRESPEND)))
992 return;
Ulf Hansson8d94b542014-01-13 16:49:31 +0100993
994 /* Check if we need to wait for busy completion. */
995 if (host->busy_status && (status & MCI_ST_CARDBUSY))
996 return;
997
998 /* Enable busy completion if needed and supported. */
999 if (!host->busy_status && busy_resp &&
1000 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
1001 (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
1002 writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
1003 base + MMCIMASK0);
1004 host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
1005 return;
1006 }
1007
1008 /* At busy completion, mask the IRQ and complete the request. */
1009 if (host->busy_status) {
1010 writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
1011 base + MMCIMASK0);
1012 host->busy_status = 0;
1013 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015 host->cmd = NULL;
1016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001018 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001020 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +00001021 } else {
1022 cmd->resp[0] = readl(base + MMCIRESPONSE0);
1023 cmd->resp[1] = readl(base + MMCIRESPONSE1);
1024 cmd->resp[2] = readl(base + MMCIRESPONSE2);
1025 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 }
1027
Ulf Hansson024629c2013-05-13 15:40:56 +01001028 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001029 if (host->data) {
1030 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +01001031 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001032 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +01001033 mmci_dma_unmap(host, host->data);
1034 }
Russell Kinge47c2222007-01-08 16:42:51 +00001035 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001036 }
Ulf Hansson024629c2013-05-13 15:40:56 +01001037 mmci_request_end(host, host->mrq);
1038 } else if (sbc) {
1039 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
1041 mmci_start_data(host, cmd->data);
1042 }
1043}
1044
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001045static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain)
1046{
1047 return remain - (readl(host->base + MMCIFIFOCNT) << 2);
1048}
1049
1050static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r)
1051{
1052 /*
1053 * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses
1054 * from the fifo range should be used
1055 */
1056 if (status & MCI_RXFIFOHALFFULL)
1057 return host->variant->fifohalfsize;
1058 else if (status & MCI_RXDATAAVLBL)
1059 return 4;
1060
1061 return 0;
1062}
1063
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
1065{
1066 void __iomem *base = host->base;
1067 char *ptr = buffer;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001068 u32 status = readl(host->base + MMCISTATUS);
Linus Walleij26eed9a2008-04-26 23:39:44 +01001069 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070
1071 do {
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001072 int count = host->get_rx_fifocnt(host, status, host_remain);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
1074 if (count > remain)
1075 count = remain;
1076
1077 if (count <= 0)
1078 break;
1079
Ulf Hansson393e5e22011-12-13 17:08:04 +01001080 /*
1081 * SDIO especially may want to send something that is
1082 * not divisible by 4 (as opposed to card sectors
1083 * etc). Therefore make sure to always read the last bytes
1084 * while only doing full 32-bit reads towards the FIFO.
1085 */
1086 if (unlikely(count & 0x3)) {
1087 if (count < 4) {
1088 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001089 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001090 memcpy(ptr, buf, count);
1091 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001092 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001093 count &= ~0x3;
1094 }
1095 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001096 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001097 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
1099 ptr += count;
1100 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +01001101 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
1103 if (remain == 0)
1104 break;
1105
1106 status = readl(base + MMCISTATUS);
1107 } while (status & MCI_RXDATAAVLBL);
1108
1109 return ptr - buffer;
1110}
1111
1112static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1113{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001114 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 void __iomem *base = host->base;
1116 char *ptr = buffer;
1117
1118 do {
1119 unsigned int count, maxcnt;
1120
Rabin Vincent8301bb62010-08-09 12:57:30 +01001121 maxcnt = status & MCI_TXFIFOEMPTY ?
1122 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 count = min(remain, maxcnt);
1124
Linus Walleij34177802010-10-19 12:43:58 +01001125 /*
Linus Walleij34177802010-10-19 12:43:58 +01001126 * SDIO especially may want to send something that is
1127 * not divisible by 4 (as opposed to card sectors
1128 * etc), and the FIFO only accept full 32-bit writes.
1129 * So compensate by adding +3 on the count, a single
1130 * byte become a 32bit write, 7 bytes will be two
1131 * 32bit writes etc.
1132 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001133 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 ptr += count;
1136 remain -= count;
1137
1138 if (remain == 0)
1139 break;
1140
1141 status = readl(base + MMCISTATUS);
1142 } while (status & MCI_TXFIFOHALFEMPTY);
1143
1144 return ptr - buffer;
1145}
1146
1147/*
1148 * PIO data transfer IRQ handler.
1149 */
David Howells7d12e782006-10-05 14:55:46 +01001150static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151{
1152 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001153 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001154 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001156 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 u32 status;
1158
1159 status = readl(base + MMCISTATUS);
1160
Linus Walleij64de0282010-02-19 01:09:10 +01001161 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001163 local_irq_save(flags);
1164
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 unsigned int remain, len;
1167 char *buffer;
1168
1169 /*
1170 * For write, we only need to test the half-empty flag
1171 * here - if the FIFO is completely empty, then by
1172 * definition it is more than half empty.
1173 *
1174 * For read, check for data available.
1175 */
1176 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1177 break;
1178
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001179 if (!sg_miter_next(sg_miter))
1180 break;
1181
1182 buffer = sg_miter->addr;
1183 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184
1185 len = 0;
1186 if (status & MCI_RXACTIVE)
1187 len = mmci_pio_read(host, buffer, remain);
1188 if (status & MCI_TXACTIVE)
1189 len = mmci_pio_write(host, buffer, remain, status);
1190
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001191 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 host->size -= len;
1194 remain -= len;
1195
1196 if (remain)
1197 break;
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 status = readl(base + MMCISTATUS);
1200 } while (1);
1201
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001202 sg_miter_stop(sg_miter);
1203
1204 local_irq_restore(flags);
1205
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001207 * If we have less than the fifo 'half-full' threshold to transfer,
1208 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001210 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001211 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 /*
1214 * If we run out of data, disable the data IRQs; this
1215 * prevents a race where the FIFO becomes empty before
1216 * the chip itself has disabled the data path, and
1217 * stops us racing with our data end IRQ.
1218 */
1219 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001220 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1222 }
1223
1224 return IRQ_HANDLED;
1225}
1226
1227/*
1228 * Handle completion of command and data transfers.
1229 */
David Howells7d12e782006-10-05 14:55:46 +01001230static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231{
1232 struct mmci_host *host = dev_id;
1233 u32 status;
1234 int ret = 0;
1235
1236 spin_lock(&host->lock);
1237
1238 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001240
1241 if (host->singleirq) {
1242 if (status & readl(host->base + MMCIMASK1))
1243 mmci_pio_irq(irq, dev_id);
1244
1245 status &= ~MCI_IRQ1MASK;
1246 }
1247
Ulf Hansson8d94b542014-01-13 16:49:31 +01001248 /*
1249 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1250 * enabled) since the HW seems to be triggering the IRQ on both
1251 * edges while monitoring DAT0 for busy completion.
1252 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 status &= readl(host->base + MMCIMASK0);
1254 writel(status, host->base + MMCICLEAR);
1255
Linus Walleij64de0282010-02-19 01:09:10 +01001256 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
Ulf Hansson78782892014-06-13 13:21:38 +02001258 if (host->variant->reversed_irq_handling) {
1259 mmci_data_irq(host, host->data, status);
1260 mmci_cmd_irq(host, host->cmd, status);
1261 } else {
1262 mmci_cmd_irq(host, host->cmd, status);
1263 mmci_data_irq(host, host->data, status);
1264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
Ulf Hansson8d94b542014-01-13 16:49:31 +01001266 /* Don't poll for busy completion in irq context. */
1267 if (host->busy_status)
1268 status &= ~MCI_ST_CARDBUSY;
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 ret = 1;
1271 } while (status);
1272
1273 spin_unlock(&host->lock);
1274
1275 return IRQ_RETVAL(ret);
1276}
1277
1278static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1279{
1280 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001281 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
1283 WARN_ON(host->mrq != NULL);
1284
Ulf Hansson653a7612013-01-21 21:29:34 +01001285 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1286 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001287 mmc_request_done(mmc, mrq);
1288 return;
1289 }
1290
Russell King1c3be362011-08-14 09:17:05 +01001291 pm_runtime_get_sync(mmc_dev(mmc));
1292
Linus Walleij9e943022008-10-24 21:17:50 +01001293 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
1295 host->mrq = mrq;
1296
Per Forlin58c7ccb2011-07-01 18:55:24 +02001297 if (mrq->data)
1298 mmci_get_next_data(host, mrq->data);
1299
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1301 mmci_start_data(host, mrq->data);
1302
Ulf Hansson024629c2013-05-13 15:40:56 +01001303 if (mrq->sbc)
1304 mmci_start_command(host, mrq->sbc, 0);
1305 else
1306 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
Linus Walleij9e943022008-10-24 21:17:50 +01001308 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309}
1310
1311static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1312{
1313 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001314 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001315 u32 pwr = 0;
1316 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001317 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001319 pm_runtime_get_sync(mmc_dev(mmc));
1320
Ulf Hanssonbc521812011-12-13 16:57:55 +01001321 if (host->plat->ios_handler &&
1322 host->plat->ios_handler(mmc_dev(mmc), ios))
1323 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 switch (ios->power_mode) {
1326 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001327 if (!IS_ERR(mmc->supply.vmmc))
1328 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001329
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001330 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001331 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001332 host->vqmmc_enabled = false;
1333 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 break;
1336 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001337 if (!IS_ERR(mmc->supply.vmmc))
1338 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1339
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001340 /*
1341 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1342 * and instead uses MCI_PWR_ON so apply whatever value is
1343 * configured in the variant data.
1344 */
1345 pwr |= variant->pwrreg_powerup;
1346
1347 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001349 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001350 ret = regulator_enable(mmc->supply.vqmmc);
1351 if (ret < 0)
1352 dev_err(mmc_dev(mmc),
1353 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001354 else
1355 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001356 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001357
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 pwr |= MCI_PWR_ON;
1359 break;
1360 }
1361
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001362 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1363 /*
1364 * The ST Micro variant has some additional bits
1365 * indicating signal direction for the signals in
1366 * the SD/MMC bus and feedback-clock usage.
1367 */
Ulf Hansson4593df22014-03-21 10:13:05 +01001368 pwr |= host->pwr_reg_add;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001369
1370 if (ios->bus_width == MMC_BUS_WIDTH_4)
1371 pwr &= ~MCI_ST_DATA74DIREN;
1372 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1373 pwr &= (~MCI_ST_DATA74DIREN &
1374 ~MCI_ST_DATA31DIREN &
1375 ~MCI_ST_DATA2DIREN);
1376 }
1377
Linus Walleijcc30d602009-01-04 15:18:54 +01001378 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001379 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001380 pwr |= MCI_ROD;
1381 else {
1382 /*
1383 * The ST Micro variant use the ROD bit for something
1384 * else and only has OD (Open Drain).
1385 */
1386 pwr |= MCI_OD;
1387 }
1388 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001390 /*
1391 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1392 * gating the clock, the MCI_PWR_ON bit is cleared.
1393 */
1394 if (!ios->clock && variant->pwrreg_clkgate)
1395 pwr &= ~MCI_PWR_ON;
1396
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001397 if (host->variant->explicit_mclk_control &&
1398 ios->clock != host->clock_cache) {
1399 ret = clk_set_rate(host->clk, ios->clock);
1400 if (ret < 0)
1401 dev_err(mmc_dev(host->mmc),
1402 "Error setting clock rate (%d)\n", ret);
1403 else
1404 host->mclk = clk_get_rate(host->clk);
1405 }
1406 host->clock_cache = ios->clock;
1407
Linus Walleija6a64642009-09-14 12:56:14 +01001408 spin_lock_irqsave(&host->lock, flags);
1409
1410 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001411 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001412 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001413
1414 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001415
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001416 pm_runtime_mark_last_busy(mmc_dev(mmc));
1417 pm_runtime_put_autosuspend(mmc_dev(mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418}
1419
Russell King89001442009-07-09 15:16:07 +01001420static int mmci_get_cd(struct mmc_host *mmc)
1421{
1422 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001423 struct mmci_platform_data *plat = host->plat;
Ulf Hanssond2762092014-03-17 13:56:19 +01001424 unsigned int status = mmc_gpio_get_cd(mmc);
Russell King89001442009-07-09 15:16:07 +01001425
Ulf Hanssond2762092014-03-17 13:56:19 +01001426 if (status == -ENOSYS) {
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001427 if (!plat->status)
1428 return 1; /* Assume always present */
1429
Rabin Vincent29719442010-08-09 12:54:43 +01001430 status = plat->status(mmc_dev(host->mmc));
Ulf Hanssond2762092014-03-17 13:56:19 +01001431 }
Russell King74bc8092010-07-29 15:58:59 +01001432 return status;
Russell King89001442009-07-09 15:16:07 +01001433}
1434
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001435static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1436{
1437 int ret = 0;
1438
1439 if (!IS_ERR(mmc->supply.vqmmc)) {
1440
1441 pm_runtime_get_sync(mmc_dev(mmc));
1442
1443 switch (ios->signal_voltage) {
1444 case MMC_SIGNAL_VOLTAGE_330:
1445 ret = regulator_set_voltage(mmc->supply.vqmmc,
1446 2700000, 3600000);
1447 break;
1448 case MMC_SIGNAL_VOLTAGE_180:
1449 ret = regulator_set_voltage(mmc->supply.vqmmc,
1450 1700000, 1950000);
1451 break;
1452 case MMC_SIGNAL_VOLTAGE_120:
1453 ret = regulator_set_voltage(mmc->supply.vqmmc,
1454 1100000, 1300000);
1455 break;
1456 }
1457
1458 if (ret)
1459 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1460
1461 pm_runtime_mark_last_busy(mmc_dev(mmc));
1462 pm_runtime_put_autosuspend(mmc_dev(mmc));
1463 }
1464
1465 return ret;
1466}
1467
Ulf Hansson01259622013-05-15 20:53:22 +01001468static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001470 .pre_req = mmci_pre_request,
1471 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 .set_ios = mmci_set_ios,
Ulf Hanssond2762092014-03-17 13:56:19 +01001473 .get_ro = mmc_gpio_get_ro,
Russell King89001442009-07-09 15:16:07 +01001474 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001475 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476};
1477
Ulf Hansson78f87df2014-03-17 15:53:07 +01001478static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
1479{
Ulf Hansson4593df22014-03-21 10:13:05 +01001480 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson78f87df2014-03-17 15:53:07 +01001481 int ret = mmc_of_parse(mmc);
Lee Jones000bc9d2012-04-16 10:18:43 +01001482
Ulf Hansson78f87df2014-03-17 15:53:07 +01001483 if (ret)
1484 return ret;
Lee Jones000bc9d2012-04-16 10:18:43 +01001485
Ulf Hansson4593df22014-03-21 10:13:05 +01001486 if (of_get_property(np, "st,sig-dir-dat0", NULL))
1487 host->pwr_reg_add |= MCI_ST_DATA0DIREN;
1488 if (of_get_property(np, "st,sig-dir-dat2", NULL))
1489 host->pwr_reg_add |= MCI_ST_DATA2DIREN;
1490 if (of_get_property(np, "st,sig-dir-dat31", NULL))
1491 host->pwr_reg_add |= MCI_ST_DATA31DIREN;
1492 if (of_get_property(np, "st,sig-dir-dat74", NULL))
1493 host->pwr_reg_add |= MCI_ST_DATA74DIREN;
1494 if (of_get_property(np, "st,sig-dir-cmd", NULL))
1495 host->pwr_reg_add |= MCI_ST_CMDDIREN;
1496 if (of_get_property(np, "st,sig-pin-fbclk", NULL))
1497 host->pwr_reg_add |= MCI_ST_FBCLKEN;
1498
Lee Jones000bc9d2012-04-16 10:18:43 +01001499 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001500 mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001501 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001502 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001503
Ulf Hansson78f87df2014-03-17 15:53:07 +01001504 return 0;
Lee Jones000bc9d2012-04-16 10:18:43 +01001505}
Lee Jones000bc9d2012-04-16 10:18:43 +01001506
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001507static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001508 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001510 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001511 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001512 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 struct mmci_host *host;
1514 struct mmc_host *mmc;
1515 int ret;
1516
Lee Jones000bc9d2012-04-16 10:18:43 +01001517 /* Must have platform data or Device Tree. */
1518 if (!plat && !np) {
1519 dev_err(&dev->dev, "No plat data or DT found\n");
1520 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 }
1522
Lee Jonesb9b52912012-06-12 10:49:51 +01001523 if (!plat) {
1524 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1525 if (!plat)
1526 return -ENOMEM;
1527 }
1528
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
Ulf Hanssonef289982014-03-17 13:56:32 +01001530 if (!mmc)
1531 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Ulf Hansson78f87df2014-03-17 15:53:07 +01001533 ret = mmci_of_parse(np, mmc);
1534 if (ret)
1535 goto host_free;
1536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301538 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001539
1540 host->hw_designer = amba_manf(dev);
1541 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001542 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1543 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001544
Ulf Hansson665ba562013-05-13 15:39:17 +01001545 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 if (IS_ERR(host->clk)) {
1547 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 goto host_free;
1549 }
1550
Julia Lawallac940932012-08-26 16:00:59 +00001551 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001553 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001555 if (variant->qcom_fifo)
1556 host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt;
1557 else
1558 host->get_rx_fifocnt = mmci_get_rx_fifocnt;
1559
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001561 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001563 /*
1564 * According to the spec, mclk is max 100 MHz,
1565 * so we try to adjust the clock down to this,
1566 * (if possible).
1567 */
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +01001568 if (host->mclk > variant->f_max) {
1569 ret = clk_set_rate(host->clk, variant->f_max);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001570 if (ret < 0)
1571 goto clk_disable;
1572 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001573 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1574 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001575 }
Ulf Hanssonef289982014-03-17 13:56:32 +01001576
Russell Kingc8ebae32011-01-11 19:35:53 +00001577 host->phybase = dev->res.start;
Ulf Hanssonef289982014-03-17 13:56:32 +01001578 host->base = devm_ioremap_resource(&dev->dev, &dev->res);
1579 if (IS_ERR(host->base)) {
1580 ret = PTR_ERR(host->base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 goto clk_disable;
1582 }
1583
Linus Walleij7f294e42011-07-08 09:57:15 +01001584 /*
1585 * The ARM and ST versions of the block have slightly different
1586 * clock divider equations which means that the minimum divider
1587 * differs too.
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001588 * on Qualcomm like controllers get the nearest minimum clock to 100Khz
Linus Walleij7f294e42011-07-08 09:57:15 +01001589 */
1590 if (variant->st_clkdiv)
1591 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001592 else if (variant->explicit_mclk_control)
1593 mmc->f_min = clk_round_rate(host->clk, 100000);
Linus Walleij7f294e42011-07-08 09:57:15 +01001594 else
1595 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001596 /*
Ulf Hansson78f87df2014-03-17 15:53:07 +01001597 * If no maximum operating frequency is supplied, fall back to use
1598 * the module parameter, which has a (low) default value in case it
1599 * is not specified. Either value must not exceed the clock rate into
Ulf Hansson5080a082014-03-21 10:46:39 +01001600 * the block, of course.
Linus Walleij808d97c2010-04-08 07:39:38 +01001601 */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001602 if (mmc->f_max)
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001603 mmc->f_max = variant->explicit_mclk_control ?
1604 min(variant->f_max, mmc->f_max) :
1605 min(host->mclk, mmc->f_max);
Linus Walleij808d97c2010-04-08 07:39:38 +01001606 else
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001607 mmc->f_max = variant->explicit_mclk_control ?
1608 fmax : min(host->mclk, fmax);
1609
1610
Linus Walleij64de0282010-02-19 01:09:10 +01001611 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1612
Ulf Hansson599c1d52013-01-07 16:22:50 +01001613 /* Get regulators and the supported OCR mask */
1614 mmc_regulator_get_supply(mmc);
1615 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001616 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001617 else if (plat->ocr_mask)
1618 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1619
Ulf Hansson78f87df2014-03-17 15:53:07 +01001620 /* DT takes precedence over platform data. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001621 if (!np) {
1622 if (!plat->cd_invert)
1623 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
1624 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1625 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Ulf Hansson9dd8a8b2014-03-19 13:54:18 +01001627 /* We support these capabilities. */
1628 mmc->caps |= MMC_CAP_CMD23;
1629
Ulf Hansson8d94b542014-01-13 16:49:31 +01001630 if (variant->busy_detect) {
1631 mmci_ops.card_busy = mmci_card_busy;
1632 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1633 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1634 mmc->max_busy_timeout = 0;
1635 }
1636
1637 mmc->ops = &mmci_ops;
1638
Ulf Hansson70be2082013-01-07 15:35:06 +01001639 /* We support these PM capabilities. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001640 mmc->pm_caps |= MMC_PM_KEEP_POWER;
Ulf Hansson70be2082013-01-07 15:35:06 +01001641
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 /*
1643 * We can do SGIO
1644 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001645 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
1647 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001648 * Since only a certain number of bits are valid in the data length
1649 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1650 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001652 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654 /*
1655 * Set the maximum segment size. Since we aren't doing DMA
1656 * (yet) we are only limited by the data length register.
1657 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001658 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001660 /*
1661 * Block size can be up to 2048 bytes, but must be a power of two.
1662 */
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001663 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001664
Pierre Ossman55db8902006-11-21 17:55:45 +01001665 /*
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001666 * Limit the number of blocks transferred so that we don't overflow
1667 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001668 */
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001669 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001670
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 spin_lock_init(&host->lock);
1672
1673 writel(0, host->base + MMCIMASK0);
1674 writel(0, host->base + MMCIMASK1);
1675 writel(0xfff, host->base + MMCICLEAR);
1676
Ulf Hansson78f87df2014-03-17 15:53:07 +01001677 /* If DT, cd/wp gpios must be supplied through it. */
1678 if (!np && gpio_is_valid(plat->gpio_cd)) {
Ulf Hanssond2762092014-03-17 13:56:19 +01001679 ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
1680 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001681 goto clk_disable;
Russell King89001442009-07-09 15:16:07 +01001682 }
Ulf Hansson78f87df2014-03-17 15:53:07 +01001683 if (!np && gpio_is_valid(plat->gpio_wp)) {
Ulf Hanssond2762092014-03-17 13:56:19 +01001684 ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
1685 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001686 goto clk_disable;
Russell King89001442009-07-09 15:16:07 +01001687 }
1688
Ulf Hanssonef289982014-03-17 13:56:32 +01001689 ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
1690 DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001692 goto clk_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Russell Kingdfb85182012-05-03 11:33:15 +01001694 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001695 host->singleirq = true;
1696 else {
Ulf Hanssonef289982014-03-17 13:56:32 +01001697 ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
1698 IRQF_SHARED, DRIVER_NAME " (pio)", host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001699 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001700 goto clk_disable;
Linus Walleij2686b4b2010-10-19 12:39:48 +01001701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
Linus Walleij8cb28152011-01-24 15:22:13 +01001703 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
1705 amba_set_drvdata(dev, mmc);
1706
Russell Kingc8ebae32011-01-11 19:35:53 +00001707 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1708 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1709 amba_rev(dev), (unsigned long long)dev->res.start,
1710 dev->irq[0], dev->irq[1]);
1711
1712 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001714 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1715 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001716 pm_runtime_put(&dev->dev);
1717
Russell King8c11a942010-12-28 19:40:40 +00001718 mmc_add_host(mmc);
1719
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 return 0;
1721
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001723 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 host_free:
1725 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 return ret;
1727}
1728
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001729static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730{
1731 struct mmc_host *mmc = amba_get_drvdata(dev);
1732
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 if (mmc) {
1734 struct mmci_host *host = mmc_priv(mmc);
1735
Russell King1c3be362011-08-14 09:17:05 +01001736 /*
1737 * Undo pm_runtime_put() in probe. We use the _sync
1738 * version here so that we can access the primecell.
1739 */
1740 pm_runtime_get_sync(&dev->dev);
1741
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 mmc_remove_host(mmc);
1743
1744 writel(0, host->base + MMCIMASK0);
1745 writel(0, host->base + MMCIMASK1);
1746
1747 writel(0, host->base + MMCICOMMAND);
1748 writel(0, host->base + MMCIDATACTRL);
1749
Russell Kingc8ebae32011-01-11 19:35:53 +00001750 mmci_dma_release(host);
Julia Lawallac940932012-08-26 16:00:59 +00001751 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 }
1754
1755 return 0;
1756}
1757
Ulf Hansson571dce42014-01-23 00:38:00 +01001758#ifdef CONFIG_PM
Ulf Hansson1ff44432013-09-04 09:05:17 +01001759static void mmci_save(struct mmci_host *host)
1760{
1761 unsigned long flags;
1762
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001763 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001764
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001765 writel(0, host->base + MMCIMASK0);
1766 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001767 writel(0, host->base + MMCIDATACTRL);
1768 writel(0, host->base + MMCIPOWER);
1769 writel(0, host->base + MMCICLOCK);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001770 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001771 mmci_reg_delay(host);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001772
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001773 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001774}
1775
1776static void mmci_restore(struct mmci_host *host)
1777{
1778 unsigned long flags;
1779
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001780 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001781
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001782 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001783 writel(host->clk_reg, host->base + MMCICLOCK);
1784 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1785 writel(host->pwr_reg, host->base + MMCIPOWER);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001786 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001787 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1788 mmci_reg_delay(host);
1789
1790 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001791}
1792
Ulf Hansson82592932013-01-09 11:15:26 +01001793static int mmci_runtime_suspend(struct device *dev)
1794{
1795 struct amba_device *adev = to_amba_device(dev);
1796 struct mmc_host *mmc = amba_get_drvdata(adev);
1797
1798 if (mmc) {
1799 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001800 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001801 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001802 clk_disable_unprepare(host->clk);
1803 }
1804
1805 return 0;
1806}
1807
1808static int mmci_runtime_resume(struct device *dev)
1809{
1810 struct amba_device *adev = to_amba_device(dev);
1811 struct mmc_host *mmc = amba_get_drvdata(adev);
1812
1813 if (mmc) {
1814 struct mmci_host *host = mmc_priv(mmc);
1815 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001816 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001817 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001818 }
1819
1820 return 0;
1821}
1822#endif
1823
Ulf Hansson48fa7002011-12-13 16:59:34 +01001824static const struct dev_pm_ops mmci_dev_pm_ops = {
Ulf Hanssonf3737fa2014-01-23 01:11:33 +01001825 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1826 pm_runtime_force_resume)
Ulf Hansson571dce42014-01-23 00:38:00 +01001827 SET_PM_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001828};
1829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830static struct amba_id mmci_ids[] = {
1831 {
1832 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001833 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001834 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 },
1836 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001837 .id = 0x01041180,
1838 .mask = 0xff0fffff,
1839 .data = &variant_arm_extended_fifo,
1840 },
1841 {
Pawel Moll3a372982013-01-24 14:12:45 +01001842 .id = 0x02041180,
1843 .mask = 0xff0fffff,
1844 .data = &variant_arm_extended_fifo_hwfc,
1845 },
1846 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 .id = 0x00041181,
1848 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001849 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001851 /* ST Micro variants */
1852 {
1853 .id = 0x00180180,
1854 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001855 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001856 },
1857 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001858 .id = 0x10180180,
1859 .mask = 0xf0ffffff,
1860 .data = &variant_nomadik,
1861 },
1862 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001863 .id = 0x00280180,
1864 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001865 .data = &variant_u300,
1866 },
1867 {
1868 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001869 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001870 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001871 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001872 {
1873 .id = 0x10480180,
1874 .mask = 0xf0ffffff,
1875 .data = &variant_ux500v2,
1876 },
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +01001877 /* Qualcomm variants */
1878 {
1879 .id = 0x00051180,
1880 .mask = 0x000fffff,
1881 .data = &variant_qcom,
1882 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 { 0, 0 },
1884};
1885
Dave Martin9f998352011-10-05 15:15:21 +01001886MODULE_DEVICE_TABLE(amba, mmci_ids);
1887
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888static struct amba_driver mmci_driver = {
1889 .drv = {
1890 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001891 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 },
1893 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001894 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 .id_table = mmci_ids,
1896};
1897
viresh kumar9e5ed092012-03-15 10:40:38 +01001898module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900module_param(fmax, uint, 0444);
1901
1902MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1903MODULE_LICENSE("GPL");