blob: 7e853932393bf00a0131d1a93206fc0c57ea5daa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
16#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000017#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010018#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/delay.h>
20#include <linux/err.h>
21#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040022#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010023#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010025#include <linux/mmc/card.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000026#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000027#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020028#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010029#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010030#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010031#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000032#include <linux/dmaengine.h>
33#include <linux/dma-mapping.h>
34#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010035#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053036#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010037#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Russell King7b09cda2005-07-01 12:02:59 +010039#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010041#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43#include "mmci.h"
44
45#define DRIVER_NAME "mmci-pl18x"
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047static unsigned int fmax = 515633;
48
Rabin Vincent4956e102010-07-21 12:54:40 +010049/**
50 * struct variant_data - MMCI variant-specific quirks
51 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010052 * @clkreg_enable: enable value for MMCICLOCK register
Rabin Vincent08458ef2010-07-21 12:55:59 +010053 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010054 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
55 * is asserted (likewise for RX)
56 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
57 * is asserted (likewise for RX)
Linus Walleij34177802010-10-19 12:43:58 +010058 * @sdio: variant supports SDIO
Linus Walleijb70a67f2010-12-06 09:24:14 +010059 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Philippe Langlais1784b152011-03-25 08:51:52 +010060 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010061 * @pwrreg_powerup: power up value for MMCIPOWER register
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010062 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010063 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Ulf Hansson01259622013-05-15 20:53:22 +010064 * @busy_detect: true if busy detection on dat0 is supported
Ulf Hansson1ff44432013-09-04 09:05:17 +010065 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Rabin Vincent4956e102010-07-21 12:54:40 +010066 */
67struct variant_data {
68 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010069 unsigned int clkreg_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010070 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010071 unsigned int fifosize;
72 unsigned int fifohalfsize;
Linus Walleij34177802010-10-19 12:43:58 +010073 bool sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010074 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010075 bool blksz_datactrl16;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010076 u32 pwrreg_powerup;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010077 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +010078 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +010079 bool busy_detect;
Ulf Hansson1ff44432013-09-04 09:05:17 +010080 bool pwrreg_nopower;
Rabin Vincent4956e102010-07-21 12:54:40 +010081};
82
83static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010084 .fifosize = 16 * 4,
85 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +010086 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010087 .pwrreg_powerup = MCI_PWR_UP,
Rabin Vincent4956e102010-07-21 12:54:40 +010088};
89
Pawel Moll768fbc12011-03-11 17:18:07 +000090static struct variant_data variant_arm_extended_fifo = {
91 .fifosize = 128 * 4,
92 .fifohalfsize = 64 * 4,
93 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010094 .pwrreg_powerup = MCI_PWR_UP,
Pawel Moll768fbc12011-03-11 17:18:07 +000095};
96
Pawel Moll3a372982013-01-24 14:12:45 +010097static struct variant_data variant_arm_extended_fifo_hwfc = {
98 .fifosize = 128 * 4,
99 .fifohalfsize = 64 * 4,
100 .clkreg_enable = MCI_ARM_HWFCEN,
101 .datalength_bits = 16,
102 .pwrreg_powerup = MCI_PWR_UP,
103};
104
Rabin Vincent4956e102010-07-21 12:54:40 +0100105static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100106 .fifosize = 16 * 4,
107 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100108 .clkreg_enable = MCI_ST_U300_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100109 .datalength_bits = 16,
Linus Walleij34177802010-10-19 12:43:58 +0100110 .sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100111 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100112 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100113 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100114 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100115};
116
Linus Walleij34fd4212012-04-10 17:43:59 +0100117static struct variant_data variant_nomadik = {
118 .fifosize = 16 * 4,
119 .fifohalfsize = 8 * 4,
120 .clkreg = MCI_CLK_ENABLE,
121 .datalength_bits = 24,
122 .sdio = true,
123 .st_clkdiv = true,
124 .pwrreg_powerup = MCI_PWR_ON,
125 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100126 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100127 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100128};
129
Rabin Vincent4956e102010-07-21 12:54:40 +0100130static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100131 .fifosize = 30 * 4,
132 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100133 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100134 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100135 .datalength_bits = 24,
Linus Walleij34177802010-10-19 12:43:58 +0100136 .sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100137 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100138 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100139 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100140 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100141 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100142 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100143};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100144
Philippe Langlais1784b152011-03-25 08:51:52 +0100145static struct variant_data variant_ux500v2 = {
146 .fifosize = 30 * 4,
147 .fifohalfsize = 8 * 4,
148 .clkreg = MCI_CLK_ENABLE,
149 .clkreg_enable = MCI_ST_UX500_HWFCEN,
150 .datalength_bits = 24,
151 .sdio = true,
152 .st_clkdiv = true,
153 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100154 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100155 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100156 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100157 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100158 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100159};
160
Ulf Hansson01259622013-05-15 20:53:22 +0100161static int mmci_card_busy(struct mmc_host *mmc)
162{
163 struct mmci_host *host = mmc_priv(mmc);
164 unsigned long flags;
165 int busy = 0;
166
167 pm_runtime_get_sync(mmc_dev(mmc));
168
169 spin_lock_irqsave(&host->lock, flags);
170 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
171 busy = 1;
172 spin_unlock_irqrestore(&host->lock, flags);
173
174 pm_runtime_mark_last_busy(mmc_dev(mmc));
175 pm_runtime_put_autosuspend(mmc_dev(mmc));
176
177 return busy;
178}
179
Linus Walleija6a64642009-09-14 12:56:14 +0100180/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100181 * Validate mmc prerequisites
182 */
183static int mmci_validate_data(struct mmci_host *host,
184 struct mmc_data *data)
185{
186 if (!data)
187 return 0;
188
189 if (!is_power_of_2(data->blksz)) {
190 dev_err(mmc_dev(host->mmc),
191 "unsupported block size (%d bytes)\n", data->blksz);
192 return -EINVAL;
193 }
194
195 return 0;
196}
197
Ulf Hanssonf829c042013-09-04 09:01:15 +0100198static void mmci_reg_delay(struct mmci_host *host)
199{
200 /*
201 * According to the spec, at least three feedback clock cycles
202 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
203 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
204 * Worst delay time during card init is at 100 kHz => 30 us.
205 * Worst delay time when up and running is at 25 MHz => 120 ns.
206 */
207 if (host->cclk < 25000000)
208 udelay(30);
209 else
210 ndelay(120);
211}
212
Ulf Hansson653a7612013-01-21 21:29:34 +0100213/*
Linus Walleija6a64642009-09-14 12:56:14 +0100214 * This must be called with host->lock held
215 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100216static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
217{
218 if (host->clk_reg != clk) {
219 host->clk_reg = clk;
220 writel(clk, host->base + MMCICLOCK);
221 }
222}
223
224/*
225 * This must be called with host->lock held
226 */
227static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
228{
229 if (host->pwr_reg != pwr) {
230 host->pwr_reg = pwr;
231 writel(pwr, host->base + MMCIPOWER);
232 }
233}
234
235/*
236 * This must be called with host->lock held
237 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100238static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
239{
Ulf Hansson01259622013-05-15 20:53:22 +0100240 /* Keep ST Micro busy mode if enabled */
241 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
242
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100243 if (host->datactrl_reg != datactrl) {
244 host->datactrl_reg = datactrl;
245 writel(datactrl, host->base + MMCIDATACTRL);
246 }
247}
248
249/*
250 * This must be called with host->lock held
251 */
Linus Walleija6a64642009-09-14 12:56:14 +0100252static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
253{
Rabin Vincent4956e102010-07-21 12:54:40 +0100254 struct variant_data *variant = host->variant;
255 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100256
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100257 /* Make sure cclk reflects the current calculated clock */
258 host->cclk = 0;
259
Linus Walleija6a64642009-09-14 12:56:14 +0100260 if (desired) {
261 if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100262 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100263 if (variant->st_clkdiv)
264 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100265 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100266 } else if (variant->st_clkdiv) {
267 /*
268 * DB8500 TRM says f = mclk / (clkdiv + 2)
269 * => clkdiv = (mclk / f) - 2
270 * Round the divider up so we don't exceed the max
271 * frequency
272 */
273 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
274 if (clk >= 256)
275 clk = 255;
276 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100277 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100278 /*
279 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
280 * => clkdiv = mclk / (2 * f) - 1
281 */
Linus Walleija6a64642009-09-14 12:56:14 +0100282 clk = host->mclk / (2 * desired) - 1;
283 if (clk >= 256)
284 clk = 255;
285 host->cclk = host->mclk / (2 * (clk + 1));
286 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100287
288 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100289 clk |= MCI_CLK_ENABLE;
290 /* This hasn't proven to be worthwhile */
291 /* clk |= MCI_CLK_PWRSAVE; */
292 }
293
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100294 /* Set actual clock for debug */
295 host->mmc->actual_clock = host->cclk;
296
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100297 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100298 clk |= MCI_4BIT_BUS;
299 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
300 clk |= MCI_ST_8BIT_BUS;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100301
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900302 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
303 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100304 clk |= MCI_ST_UX500_NEG_EDGE;
305
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100306 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100307}
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309static void
310mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
311{
312 writel(0, host->base + MMCICOMMAND);
313
Russell Kinge47c2222007-01-08 16:42:51 +0000314 BUG_ON(host->data);
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 host->mrq = NULL;
317 host->cmd = NULL;
318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 mmc_request_done(host->mmc, mrq);
Ulf Hansson2cd976c2011-12-13 17:01:11 +0100320
321 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
322 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323}
324
Linus Walleij2686b4b2010-10-19 12:39:48 +0100325static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
326{
327 void __iomem *base = host->base;
328
329 if (host->singleirq) {
330 unsigned int mask0 = readl(base + MMCIMASK0);
331
332 mask0 &= ~MCI_IRQ1MASK;
333 mask0 |= mask;
334
335 writel(mask0, base + MMCIMASK0);
336 }
337
338 writel(mask, base + MMCIMASK1);
339}
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341static void mmci_stop_data(struct mmci_host *host)
342{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100343 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100344 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 host->data = NULL;
346}
347
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100348static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
349{
350 unsigned int flags = SG_MITER_ATOMIC;
351
352 if (data->flags & MMC_DATA_READ)
353 flags |= SG_MITER_TO_SG;
354 else
355 flags |= SG_MITER_FROM_SG;
356
357 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
358}
359
Russell Kingc8ebae32011-01-11 19:35:53 +0000360/*
361 * All the DMA operation mode stuff goes inside this ifdef.
362 * This assumes that you have a generic DMA device interface,
363 * no custom DMA interfaces are supported.
364 */
365#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500366static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000367{
368 struct mmci_platform_data *plat = host->plat;
369 const char *rxname, *txname;
370 dma_cap_mask_t mask;
371
Lee Jones1fd83f02013-05-03 12:51:17 +0100372 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
373 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000374
Per Forlin58c7ccb2011-07-01 18:55:24 +0200375 /* initialize pre request cookie */
376 host->next_data.cookie = 1;
377
Russell Kingc8ebae32011-01-11 19:35:53 +0000378 /* Try to acquire a generic DMA engine slave channel */
379 dma_cap_zero(mask);
380 dma_cap_set(DMA_SLAVE, mask);
381
Lee Jones1fd83f02013-05-03 12:51:17 +0100382 if (plat && plat->dma_filter) {
383 if (!host->dma_rx_channel && plat->dma_rx_param) {
384 host->dma_rx_channel = dma_request_channel(mask,
385 plat->dma_filter,
386 plat->dma_rx_param);
387 /* E.g if no DMA hardware is present */
388 if (!host->dma_rx_channel)
389 dev_err(mmc_dev(host->mmc), "no RX DMA channel\n");
390 }
391
392 if (!host->dma_tx_channel && plat->dma_tx_param) {
393 host->dma_tx_channel = dma_request_channel(mask,
394 plat->dma_filter,
395 plat->dma_tx_param);
396 if (!host->dma_tx_channel)
397 dev_warn(mmc_dev(host->mmc), "no TX DMA channel\n");
398 }
399 }
400
Russell Kingc8ebae32011-01-11 19:35:53 +0000401 /*
402 * If only an RX channel is specified, the driver will
403 * attempt to use it bidirectionally, however if it is
404 * is specified but cannot be located, DMA will be disabled.
405 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100406 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000407 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000408
409 if (host->dma_rx_channel)
410 rxname = dma_chan_name(host->dma_rx_channel);
411 else
412 rxname = "none";
413
414 if (host->dma_tx_channel)
415 txname = dma_chan_name(host->dma_tx_channel);
416 else
417 txname = "none";
418
419 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
420 rxname, txname);
421
422 /*
423 * Limit the maximum segment size in any SG entry according to
424 * the parameters of the DMA engine device.
425 */
426 if (host->dma_tx_channel) {
427 struct device *dev = host->dma_tx_channel->device->dev;
428 unsigned int max_seg_size = dma_get_max_seg_size(dev);
429
430 if (max_seg_size < host->mmc->max_seg_size)
431 host->mmc->max_seg_size = max_seg_size;
432 }
433 if (host->dma_rx_channel) {
434 struct device *dev = host->dma_rx_channel->device->dev;
435 unsigned int max_seg_size = dma_get_max_seg_size(dev);
436
437 if (max_seg_size < host->mmc->max_seg_size)
438 host->mmc->max_seg_size = max_seg_size;
439 }
440}
441
442/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500443 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000444 * so it can be discarded.
445 */
446static inline void mmci_dma_release(struct mmci_host *host)
447{
448 struct mmci_platform_data *plat = host->plat;
449
450 if (host->dma_rx_channel)
451 dma_release_channel(host->dma_rx_channel);
452 if (host->dma_tx_channel && plat->dma_tx_param)
453 dma_release_channel(host->dma_tx_channel);
454 host->dma_rx_channel = host->dma_tx_channel = NULL;
455}
456
Ulf Hansson653a7612013-01-21 21:29:34 +0100457static void mmci_dma_data_error(struct mmci_host *host)
458{
459 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
460 dmaengine_terminate_all(host->dma_current);
461 host->dma_current = NULL;
462 host->dma_desc_current = NULL;
463 host->data->host_cookie = 0;
464}
465
Russell Kingc8ebae32011-01-11 19:35:53 +0000466static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
467{
Ulf Hansson653a7612013-01-21 21:29:34 +0100468 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000469 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100470
471 if (data->flags & MMC_DATA_READ) {
472 dir = DMA_FROM_DEVICE;
473 chan = host->dma_rx_channel;
474 } else {
475 dir = DMA_TO_DEVICE;
476 chan = host->dma_tx_channel;
477 }
478
479 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
480}
481
482static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
483{
Russell Kingc8ebae32011-01-11 19:35:53 +0000484 u32 status;
485 int i;
486
487 /* Wait up to 1ms for the DMA to complete */
488 for (i = 0; ; i++) {
489 status = readl(host->base + MMCISTATUS);
490 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
491 break;
492 udelay(10);
493 }
494
495 /*
496 * Check to see whether we still have some data left in the FIFO -
497 * this catches DMA controllers which are unable to monitor the
498 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
499 * contiguous buffers. On TX, we'll get a FIFO underrun error.
500 */
501 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100502 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000503 if (!data->error)
504 data->error = -EIO;
505 }
506
Per Forlin58c7ccb2011-07-01 18:55:24 +0200507 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100508 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000509
510 /*
511 * Use of DMA with scatter-gather is impossible.
512 * Give up with DMA and switch back to PIO mode.
513 */
514 if (status & MCI_RXDATAAVLBLMASK) {
515 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
516 mmci_dma_release(host);
517 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100518
519 host->dma_current = NULL;
520 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000521}
522
Ulf Hansson653a7612013-01-21 21:29:34 +0100523/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
524static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
525 struct dma_chan **dma_chan,
526 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000527{
528 struct variant_data *variant = host->variant;
529 struct dma_slave_config conf = {
530 .src_addr = host->phybase + MMCIFIFO,
531 .dst_addr = host->phybase + MMCIFIFO,
532 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
533 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
534 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
535 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530536 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000537 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000538 struct dma_chan *chan;
539 struct dma_device *device;
540 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530541 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000542 int nr_sg;
543
Russell Kingc8ebae32011-01-11 19:35:53 +0000544 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530545 conf.direction = DMA_DEV_TO_MEM;
546 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000547 chan = host->dma_rx_channel;
548 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530549 conf.direction = DMA_MEM_TO_DEV;
550 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000551 chan = host->dma_tx_channel;
552 }
553
554 /* If there's no DMA channel, fall back to PIO */
555 if (!chan)
556 return -EINVAL;
557
558 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200559 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000560 return -EINVAL;
561
562 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530563 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000564 if (nr_sg == 0)
565 return -EINVAL;
566
567 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500568 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Russell Kingc8ebae32011-01-11 19:35:53 +0000569 conf.direction, DMA_CTRL_ACK);
570 if (!desc)
571 goto unmap_exit;
572
Ulf Hansson653a7612013-01-21 21:29:34 +0100573 *dma_chan = chan;
574 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000575
Per Forlin58c7ccb2011-07-01 18:55:24 +0200576 return 0;
577
578 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530579 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200580 return -ENOMEM;
581}
582
Ulf Hansson653a7612013-01-21 21:29:34 +0100583static inline int mmci_dma_prep_data(struct mmci_host *host,
584 struct mmc_data *data)
585{
586 /* Check if next job is already prepared. */
587 if (host->dma_current && host->dma_desc_current)
588 return 0;
589
590 /* No job were prepared thus do it now. */
591 return __mmci_dma_prep_data(host, data, &host->dma_current,
592 &host->dma_desc_current);
593}
594
595static inline int mmci_dma_prep_next(struct mmci_host *host,
596 struct mmc_data *data)
597{
598 struct mmci_host_next *nd = &host->next_data;
599 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
600}
601
Per Forlin58c7ccb2011-07-01 18:55:24 +0200602static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
603{
604 int ret;
605 struct mmc_data *data = host->data;
606
Ulf Hansson653a7612013-01-21 21:29:34 +0100607 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200608 if (ret)
609 return ret;
610
611 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000612 dev_vdbg(mmc_dev(host->mmc),
613 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
614 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200615 dmaengine_submit(host->dma_desc_current);
616 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000617
618 datactrl |= MCI_DPSM_DMAENABLE;
619
620 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100621 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000622
623 /*
624 * Let the MMCI say when the data is ended and it's time
625 * to fire next DMA request. When that happens, MMCI will
626 * call mmci_data_end()
627 */
628 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
629 host->base + MMCIMASK0);
630 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000631}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200632
633static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
634{
635 struct mmci_host_next *next = &host->next_data;
636
Ulf Hansson653a7612013-01-21 21:29:34 +0100637 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
638 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200639
640 host->dma_desc_current = next->dma_desc;
641 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200642 next->dma_desc = NULL;
643 next->dma_chan = NULL;
644}
645
646static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
647 bool is_first_req)
648{
649 struct mmci_host *host = mmc_priv(mmc);
650 struct mmc_data *data = mrq->data;
651 struct mmci_host_next *nd = &host->next_data;
652
653 if (!data)
654 return;
655
Ulf Hansson653a7612013-01-21 21:29:34 +0100656 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200657
Ulf Hansson653a7612013-01-21 21:29:34 +0100658 if (mmci_validate_data(host, data))
659 return;
660
661 if (!mmci_dma_prep_next(host, data))
662 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200663}
664
665static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
666 int err)
667{
668 struct mmci_host *host = mmc_priv(mmc);
669 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200670
Ulf Hansson653a7612013-01-21 21:29:34 +0100671 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200672 return;
673
Ulf Hansson653a7612013-01-21 21:29:34 +0100674 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200675
Ulf Hansson653a7612013-01-21 21:29:34 +0100676 if (err) {
677 struct mmci_host_next *next = &host->next_data;
678 struct dma_chan *chan;
679 if (data->flags & MMC_DATA_READ)
680 chan = host->dma_rx_channel;
681 else
682 chan = host->dma_tx_channel;
683 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200684
Ulf Hansson653a7612013-01-21 21:29:34 +0100685 next->dma_desc = NULL;
686 next->dma_chan = NULL;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200687 }
688}
689
Russell Kingc8ebae32011-01-11 19:35:53 +0000690#else
691/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200692static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
693{
694}
Russell Kingc8ebae32011-01-11 19:35:53 +0000695static inline void mmci_dma_setup(struct mmci_host *host)
696{
697}
698
699static inline void mmci_dma_release(struct mmci_host *host)
700{
701}
702
703static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
704{
705}
706
Ulf Hansson653a7612013-01-21 21:29:34 +0100707static inline void mmci_dma_finalize(struct mmci_host *host,
708 struct mmc_data *data)
709{
710}
711
Russell Kingc8ebae32011-01-11 19:35:53 +0000712static inline void mmci_dma_data_error(struct mmci_host *host)
713{
714}
715
716static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
717{
718 return -ENOSYS;
719}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200720
721#define mmci_pre_request NULL
722#define mmci_post_request NULL
723
Russell Kingc8ebae32011-01-11 19:35:53 +0000724#endif
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
727{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100728 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100730 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100732 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Linus Walleij64de0282010-02-19 01:09:10 +0100734 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
735 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100738 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000739 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Russell King7b09cda2005-07-01 12:02:59 +0100741 clks = (unsigned long long)data->timeout_ns * host->cclk;
742 do_div(clks, 1000000000UL);
743
744 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
746 base = host->base;
747 writel(timeout, base + MMCIDATATIMER);
748 writel(host->size, base + MMCIDATALENGTH);
749
Russell King3bc87f22006-08-27 13:51:28 +0100750 blksz_bits = ffs(data->blksz) - 1;
751 BUG_ON(1 << blksz_bits != data->blksz);
752
Philippe Langlais1784b152011-03-25 08:51:52 +0100753 if (variant->blksz_datactrl16)
754 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
755 else
756 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000757
758 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000760
Ulf Hansson7258db72011-12-13 17:05:28 +0100761 /* The ST Micro variants has a special bit to enable SDIO */
762 if (variant->sdio && host->mmc->card)
Ulf Hansson06c1a122012-10-12 14:01:50 +0100763 if (mmc_card_sdio(host->mmc->card)) {
764 /*
765 * The ST Micro variants has a special bit
766 * to enable SDIO.
767 */
768 u32 clk;
769
Ulf Hansson7258db72011-12-13 17:05:28 +0100770 datactrl |= MCI_ST_DPSM_SDIOEN;
771
Ulf Hansson06c1a122012-10-12 14:01:50 +0100772 /*
Ulf Hansson70ac0932012-10-12 14:07:36 +0100773 * The ST Micro variant for SDIO small write transfers
774 * needs to have clock H/W flow control disabled,
775 * otherwise the transfer will not start. The threshold
776 * depends on the rate of MCLK.
Ulf Hansson06c1a122012-10-12 14:01:50 +0100777 */
Ulf Hansson70ac0932012-10-12 14:07:36 +0100778 if (data->flags & MMC_DATA_WRITE &&
779 (host->size < 8 ||
780 (host->size <= 8 && host->mclk > 50000000)))
Ulf Hansson06c1a122012-10-12 14:01:50 +0100781 clk = host->clk_reg & ~variant->clkreg_enable;
782 else
783 clk = host->clk_reg | variant->clkreg_enable;
784
785 mmci_write_clkreg(host, clk);
786 }
787
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900788 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
789 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100790 datactrl |= MCI_ST_DPSM_DDRMODE;
791
Russell Kingc8ebae32011-01-11 19:35:53 +0000792 /*
793 * Attempt to use DMA operation mode, if this
794 * should fail, fall back to PIO mode
795 */
796 if (!mmci_dma_start_data(host, datactrl))
797 return;
798
799 /* IRQ mode, map the SG list for CPU reading/writing */
800 mmci_init_sg(host, data);
801
802 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000804
805 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000806 * If we have less than the fifo 'half-full' threshold to
807 * transfer, trigger a PIO interrupt as soon as any data
808 * is available.
Russell King0425a142006-02-16 16:48:31 +0000809 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000810 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000811 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 } else {
813 /*
814 * We don't actually need to include "FIFO empty" here
815 * since its implicit in "FIFO half empty".
816 */
817 irqmask = MCI_TXFIFOHALFEMPTYMASK;
818 }
819
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100820 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100822 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823}
824
825static void
826mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
827{
828 void __iomem *base = host->base;
829
Linus Walleij64de0282010-02-19 01:09:10 +0100830 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 cmd->opcode, cmd->arg, cmd->flags);
832
833 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
834 writel(0, base + MMCICOMMAND);
835 udelay(1);
836 }
837
838 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000839 if (cmd->flags & MMC_RSP_PRESENT) {
840 if (cmd->flags & MMC_RSP_136)
841 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 }
844 if (/*interrupt*/0)
845 c |= MCI_CPSM_INTERRUPT;
846
847 host->cmd = cmd;
848
849 writel(cmd->arg, base + MMCIARGUMENT);
850 writel(c, base + MMCICOMMAND);
851}
852
853static void
854mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
855 unsigned int status)
856{
Linus Walleijf20f8f212010-10-19 13:41:24 +0100857 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100858 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
859 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100860 u32 remain, success;
Linus Walleijf20f8f212010-10-19 13:41:24 +0100861
Russell Kingc8ebae32011-01-11 19:35:53 +0000862 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100863 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000864 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100865 mmci_dma_unmap(host, data);
866 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000867
Russell Kingc8afc9d2011-02-04 09:19:46 +0000868 /*
869 * Calculate how far we are into the transfer. Note that
870 * the data counter gives the number of bytes transferred
871 * on the MMC bus, not on the host side. On reads, this
872 * can be as much as a FIFO-worth of data ahead. This
873 * matters for FIFO overruns only.
874 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100875 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100876 success = data->blksz * data->blocks - remain;
877
Russell Kingc8afc9d2011-02-04 09:19:46 +0000878 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
879 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100880 if (status & MCI_DATACRCFAIL) {
881 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000882 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200883 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100884 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200885 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100886 } else if (status & MCI_STARTBITERR) {
887 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000888 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200889 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000890 } else if (status & MCI_RXOVERRUN) {
891 if (success > host->variant->fifosize)
892 success -= host->variant->fifosize;
893 else
894 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100895 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100896 }
Russell King51d43752011-01-27 10:56:52 +0000897 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 }
Linus Walleijf20f8f212010-10-19 13:41:24 +0100899
Linus Walleij8cb28152011-01-24 15:22:13 +0100900 if (status & MCI_DATABLOCKEND)
901 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f212010-10-19 13:41:24 +0100902
Russell Kingccff9b52011-01-30 21:03:50 +0000903 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000904 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100905 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 mmci_stop_data(host);
907
Linus Walleij8cb28152011-01-24 15:22:13 +0100908 if (!data->error)
909 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000910 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f212010-10-19 13:41:24 +0100911
Ulf Hansson024629c2013-05-13 15:40:56 +0100912 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 mmci_request_end(host, data->mrq);
914 } else {
915 mmci_start_command(host, data->stop, 0);
916 }
917 }
918}
919
920static void
921mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
922 unsigned int status)
923{
924 void __iomem *base = host->base;
Ulf Hansson024629c2013-05-13 15:40:56 +0100925 bool sbc = (cmd == host->mrq->sbc);
Ulf Hansson8d94b542014-01-13 16:49:31 +0100926 bool busy_resp = host->variant->busy_detect &&
927 (cmd->flags & MMC_RSP_BUSY);
928
929 /* Check if we need to wait for busy completion. */
930 if (host->busy_status && (status & MCI_ST_CARDBUSY))
931 return;
932
933 /* Enable busy completion if needed and supported. */
934 if (!host->busy_status && busy_resp &&
935 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
936 (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
937 writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
938 base + MMCIMASK0);
939 host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
940 return;
941 }
942
943 /* At busy completion, mask the IRQ and complete the request. */
944 if (host->busy_status) {
945 writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
946 base + MMCIMASK0);
947 host->busy_status = 0;
948 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
950 host->cmd = NULL;
951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200953 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200955 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +0000956 } else {
957 cmd->resp[0] = readl(base + MMCIRESPONSE0);
958 cmd->resp[1] = readl(base + MMCIRESPONSE1);
959 cmd->resp[2] = readl(base + MMCIRESPONSE2);
960 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 }
962
Ulf Hansson024629c2013-05-13 15:40:56 +0100963 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100964 if (host->data) {
965 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100966 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100967 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100968 mmci_dma_unmap(host, host->data);
969 }
Russell Kinge47c2222007-01-08 16:42:51 +0000970 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100971 }
Ulf Hansson024629c2013-05-13 15:40:56 +0100972 mmci_request_end(host, host->mrq);
973 } else if (sbc) {
974 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
976 mmci_start_data(host, cmd->data);
977 }
978}
979
980static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
981{
982 void __iomem *base = host->base;
983 char *ptr = buffer;
984 u32 status;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100985 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
987 do {
Linus Walleij26eed9a2008-04-26 23:39:44 +0100988 int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
990 if (count > remain)
991 count = remain;
992
993 if (count <= 0)
994 break;
995
Ulf Hansson393e5e22011-12-13 17:08:04 +0100996 /*
997 * SDIO especially may want to send something that is
998 * not divisible by 4 (as opposed to card sectors
999 * etc). Therefore make sure to always read the last bytes
1000 * while only doing full 32-bit reads towards the FIFO.
1001 */
1002 if (unlikely(count & 0x3)) {
1003 if (count < 4) {
1004 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001005 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001006 memcpy(ptr, buf, count);
1007 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001008 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001009 count &= ~0x3;
1010 }
1011 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001012 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001013 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015 ptr += count;
1016 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +01001017 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
1019 if (remain == 0)
1020 break;
1021
1022 status = readl(base + MMCISTATUS);
1023 } while (status & MCI_RXDATAAVLBL);
1024
1025 return ptr - buffer;
1026}
1027
1028static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1029{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001030 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 void __iomem *base = host->base;
1032 char *ptr = buffer;
1033
1034 do {
1035 unsigned int count, maxcnt;
1036
Rabin Vincent8301bb62010-08-09 12:57:30 +01001037 maxcnt = status & MCI_TXFIFOEMPTY ?
1038 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 count = min(remain, maxcnt);
1040
Linus Walleij34177802010-10-19 12:43:58 +01001041 /*
Linus Walleij34177802010-10-19 12:43:58 +01001042 * SDIO especially may want to send something that is
1043 * not divisible by 4 (as opposed to card sectors
1044 * etc), and the FIFO only accept full 32-bit writes.
1045 * So compensate by adding +3 on the count, a single
1046 * byte become a 32bit write, 7 bytes will be two
1047 * 32bit writes etc.
1048 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001049 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
1051 ptr += count;
1052 remain -= count;
1053
1054 if (remain == 0)
1055 break;
1056
1057 status = readl(base + MMCISTATUS);
1058 } while (status & MCI_TXFIFOHALFEMPTY);
1059
1060 return ptr - buffer;
1061}
1062
1063/*
1064 * PIO data transfer IRQ handler.
1065 */
David Howells7d12e782006-10-05 14:55:46 +01001066static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067{
1068 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001069 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001070 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001072 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 u32 status;
1074
1075 status = readl(base + MMCISTATUS);
1076
Linus Walleij64de0282010-02-19 01:09:10 +01001077 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001079 local_irq_save(flags);
1080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 unsigned int remain, len;
1083 char *buffer;
1084
1085 /*
1086 * For write, we only need to test the half-empty flag
1087 * here - if the FIFO is completely empty, then by
1088 * definition it is more than half empty.
1089 *
1090 * For read, check for data available.
1091 */
1092 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1093 break;
1094
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001095 if (!sg_miter_next(sg_miter))
1096 break;
1097
1098 buffer = sg_miter->addr;
1099 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
1101 len = 0;
1102 if (status & MCI_RXACTIVE)
1103 len = mmci_pio_read(host, buffer, remain);
1104 if (status & MCI_TXACTIVE)
1105 len = mmci_pio_write(host, buffer, remain, status);
1106
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001107 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 host->size -= len;
1110 remain -= len;
1111
1112 if (remain)
1113 break;
1114
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 status = readl(base + MMCISTATUS);
1116 } while (1);
1117
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001118 sg_miter_stop(sg_miter);
1119
1120 local_irq_restore(flags);
1121
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001123 * If we have less than the fifo 'half-full' threshold to transfer,
1124 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001126 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001127 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
1129 /*
1130 * If we run out of data, disable the data IRQs; this
1131 * prevents a race where the FIFO becomes empty before
1132 * the chip itself has disabled the data path, and
1133 * stops us racing with our data end IRQ.
1134 */
1135 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001136 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1138 }
1139
1140 return IRQ_HANDLED;
1141}
1142
1143/*
1144 * Handle completion of command and data transfers.
1145 */
David Howells7d12e782006-10-05 14:55:46 +01001146static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147{
1148 struct mmci_host *host = dev_id;
1149 u32 status;
1150 int ret = 0;
1151
1152 spin_lock(&host->lock);
1153
1154 do {
1155 struct mmc_command *cmd;
1156 struct mmc_data *data;
1157
1158 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001159
1160 if (host->singleirq) {
1161 if (status & readl(host->base + MMCIMASK1))
1162 mmci_pio_irq(irq, dev_id);
1163
1164 status &= ~MCI_IRQ1MASK;
1165 }
1166
Ulf Hansson8d94b542014-01-13 16:49:31 +01001167 /*
1168 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1169 * enabled) since the HW seems to be triggering the IRQ on both
1170 * edges while monitoring DAT0 for busy completion.
1171 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 status &= readl(host->base + MMCIMASK0);
1173 writel(status, host->base + MMCICLEAR);
1174
Linus Walleij64de0282010-02-19 01:09:10 +01001175 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Ulf Hanssone7f3d222014-01-10 14:51:42 +01001177 cmd = host->cmd;
Ulf Hansson8d94b542014-01-13 16:49:31 +01001178 if ((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
1179 MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
Ulf Hanssone7f3d222014-01-10 14:51:42 +01001180 mmci_cmd_irq(host, cmd, status);
1181
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 data = host->data;
Ulf Hanssonb63038d2011-12-13 16:51:04 +01001183 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
1184 MCI_TXUNDERRUN|MCI_RXOVERRUN|MCI_DATAEND|
1185 MCI_DATABLOCKEND) && data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 mmci_data_irq(host, data, status);
1187
Ulf Hansson8d94b542014-01-13 16:49:31 +01001188 /* Don't poll for busy completion in irq context. */
1189 if (host->busy_status)
1190 status &= ~MCI_ST_CARDBUSY;
1191
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 ret = 1;
1193 } while (status);
1194
1195 spin_unlock(&host->lock);
1196
1197 return IRQ_RETVAL(ret);
1198}
1199
1200static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1201{
1202 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001203 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
1205 WARN_ON(host->mrq != NULL);
1206
Ulf Hansson653a7612013-01-21 21:29:34 +01001207 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1208 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001209 mmc_request_done(mmc, mrq);
1210 return;
1211 }
1212
Russell King1c3be362011-08-14 09:17:05 +01001213 pm_runtime_get_sync(mmc_dev(mmc));
1214
Linus Walleij9e943022008-10-24 21:17:50 +01001215 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
1217 host->mrq = mrq;
1218
Per Forlin58c7ccb2011-07-01 18:55:24 +02001219 if (mrq->data)
1220 mmci_get_next_data(host, mrq->data);
1221
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1223 mmci_start_data(host, mrq->data);
1224
Ulf Hansson024629c2013-05-13 15:40:56 +01001225 if (mrq->sbc)
1226 mmci_start_command(host, mrq->sbc, 0);
1227 else
1228 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Linus Walleij9e943022008-10-24 21:17:50 +01001230 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231}
1232
1233static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1234{
1235 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001236 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001237 u32 pwr = 0;
1238 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001239 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001241 pm_runtime_get_sync(mmc_dev(mmc));
1242
Ulf Hanssonbc521812011-12-13 16:57:55 +01001243 if (host->plat->ios_handler &&
1244 host->plat->ios_handler(mmc_dev(mmc), ios))
1245 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1246
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 switch (ios->power_mode) {
1248 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001249 if (!IS_ERR(mmc->supply.vmmc))
1250 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001251
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001252 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001253 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001254 host->vqmmc_enabled = false;
1255 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001256
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 break;
1258 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001259 if (!IS_ERR(mmc->supply.vmmc))
1260 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1261
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001262 /*
1263 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1264 * and instead uses MCI_PWR_ON so apply whatever value is
1265 * configured in the variant data.
1266 */
1267 pwr |= variant->pwrreg_powerup;
1268
1269 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001271 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001272 ret = regulator_enable(mmc->supply.vqmmc);
1273 if (ret < 0)
1274 dev_err(mmc_dev(mmc),
1275 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001276 else
1277 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001278 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001279
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 pwr |= MCI_PWR_ON;
1281 break;
1282 }
1283
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001284 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1285 /*
1286 * The ST Micro variant has some additional bits
1287 * indicating signal direction for the signals in
1288 * the SD/MMC bus and feedback-clock usage.
1289 */
1290 pwr |= host->plat->sigdir;
1291
1292 if (ios->bus_width == MMC_BUS_WIDTH_4)
1293 pwr &= ~MCI_ST_DATA74DIREN;
1294 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1295 pwr &= (~MCI_ST_DATA74DIREN &
1296 ~MCI_ST_DATA31DIREN &
1297 ~MCI_ST_DATA2DIREN);
1298 }
1299
Linus Walleijcc30d602009-01-04 15:18:54 +01001300 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001301 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001302 pwr |= MCI_ROD;
1303 else {
1304 /*
1305 * The ST Micro variant use the ROD bit for something
1306 * else and only has OD (Open Drain).
1307 */
1308 pwr |= MCI_OD;
1309 }
1310 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001312 /*
1313 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1314 * gating the clock, the MCI_PWR_ON bit is cleared.
1315 */
1316 if (!ios->clock && variant->pwrreg_clkgate)
1317 pwr &= ~MCI_PWR_ON;
1318
Linus Walleija6a64642009-09-14 12:56:14 +01001319 spin_lock_irqsave(&host->lock, flags);
1320
1321 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001322 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001323 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001324
1325 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001326
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001327 pm_runtime_mark_last_busy(mmc_dev(mmc));
1328 pm_runtime_put_autosuspend(mmc_dev(mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329}
1330
Russell King89001442009-07-09 15:16:07 +01001331static int mmci_get_ro(struct mmc_host *mmc)
1332{
1333 struct mmci_host *host = mmc_priv(mmc);
1334
1335 if (host->gpio_wp == -ENOSYS)
1336 return -ENOSYS;
1337
Linus Walleij18a063012010-09-12 12:56:44 +01001338 return gpio_get_value_cansleep(host->gpio_wp);
Russell King89001442009-07-09 15:16:07 +01001339}
1340
1341static int mmci_get_cd(struct mmc_host *mmc)
1342{
1343 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001344 struct mmci_platform_data *plat = host->plat;
Russell King89001442009-07-09 15:16:07 +01001345 unsigned int status;
1346
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001347 if (host->gpio_cd == -ENOSYS) {
1348 if (!plat->status)
1349 return 1; /* Assume always present */
1350
Rabin Vincent29719442010-08-09 12:54:43 +01001351 status = plat->status(mmc_dev(host->mmc));
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001352 } else
Linus Walleij18a063012010-09-12 12:56:44 +01001353 status = !!gpio_get_value_cansleep(host->gpio_cd)
1354 ^ plat->cd_invert;
Russell King89001442009-07-09 15:16:07 +01001355
Russell King74bc8092010-07-29 15:58:59 +01001356 /*
1357 * Use positive logic throughout - status is zero for no card,
1358 * non-zero for card inserted.
1359 */
1360 return status;
Russell King89001442009-07-09 15:16:07 +01001361}
1362
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001363static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1364{
1365 int ret = 0;
1366
1367 if (!IS_ERR(mmc->supply.vqmmc)) {
1368
1369 pm_runtime_get_sync(mmc_dev(mmc));
1370
1371 switch (ios->signal_voltage) {
1372 case MMC_SIGNAL_VOLTAGE_330:
1373 ret = regulator_set_voltage(mmc->supply.vqmmc,
1374 2700000, 3600000);
1375 break;
1376 case MMC_SIGNAL_VOLTAGE_180:
1377 ret = regulator_set_voltage(mmc->supply.vqmmc,
1378 1700000, 1950000);
1379 break;
1380 case MMC_SIGNAL_VOLTAGE_120:
1381 ret = regulator_set_voltage(mmc->supply.vqmmc,
1382 1100000, 1300000);
1383 break;
1384 }
1385
1386 if (ret)
1387 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1388
1389 pm_runtime_mark_last_busy(mmc_dev(mmc));
1390 pm_runtime_put_autosuspend(mmc_dev(mmc));
1391 }
1392
1393 return ret;
1394}
1395
Rabin Vincent148b8b32010-08-09 12:55:48 +01001396static irqreturn_t mmci_cd_irq(int irq, void *dev_id)
1397{
1398 struct mmci_host *host = dev_id;
1399
1400 mmc_detect_change(host->mmc, msecs_to_jiffies(500));
1401
1402 return IRQ_HANDLED;
1403}
1404
Ulf Hansson01259622013-05-15 20:53:22 +01001405static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001407 .pre_req = mmci_pre_request,
1408 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 .set_ios = mmci_set_ios,
Russell King89001442009-07-09 15:16:07 +01001410 .get_ro = mmci_get_ro,
1411 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001412 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413};
1414
Lee Jones000bc9d2012-04-16 10:18:43 +01001415#ifdef CONFIG_OF
1416static void mmci_dt_populate_generic_pdata(struct device_node *np,
1417 struct mmci_platform_data *pdata)
1418{
1419 int bus_width = 0;
1420
Lee Jones9a597012012-04-12 16:51:13 +01001421 pdata->gpio_wp = of_get_named_gpio(np, "wp-gpios", 0);
Lee Jones9a597012012-04-12 16:51:13 +01001422 pdata->gpio_cd = of_get_named_gpio(np, "cd-gpios", 0);
Lee Jones000bc9d2012-04-16 10:18:43 +01001423
1424 if (of_get_property(np, "cd-inverted", NULL))
1425 pdata->cd_invert = true;
1426 else
1427 pdata->cd_invert = false;
1428
1429 of_property_read_u32(np, "max-frequency", &pdata->f_max);
1430 if (!pdata->f_max)
1431 pr_warn("%s has no 'max-frequency' property\n", np->full_name);
1432
1433 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
1434 pdata->capabilities |= MMC_CAP_MMC_HIGHSPEED;
1435 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
1436 pdata->capabilities |= MMC_CAP_SD_HIGHSPEED;
1437
1438 of_property_read_u32(np, "bus-width", &bus_width);
1439 switch (bus_width) {
1440 case 0 :
1441 /* No bus-width supplied. */
1442 break;
1443 case 4 :
1444 pdata->capabilities |= MMC_CAP_4_BIT_DATA;
1445 break;
1446 case 8 :
1447 pdata->capabilities |= MMC_CAP_8_BIT_DATA;
1448 break;
1449 default :
1450 pr_warn("%s: Unsupported bus width\n", np->full_name);
1451 }
1452}
Lee Jonesc0a120a2012-05-08 13:59:38 +01001453#else
1454static void mmci_dt_populate_generic_pdata(struct device_node *np,
1455 struct mmci_platform_data *pdata)
1456{
1457 return;
1458}
Lee Jones000bc9d2012-04-16 10:18:43 +01001459#endif
1460
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001461static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001462 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001464 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001465 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001466 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 struct mmci_host *host;
1468 struct mmc_host *mmc;
1469 int ret;
1470
Lee Jones000bc9d2012-04-16 10:18:43 +01001471 /* Must have platform data or Device Tree. */
1472 if (!plat && !np) {
1473 dev_err(&dev->dev, "No plat data or DT found\n");
1474 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 }
1476
Lee Jonesb9b52912012-06-12 10:49:51 +01001477 if (!plat) {
1478 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1479 if (!plat)
1480 return -ENOMEM;
1481 }
1482
Lee Jones000bc9d2012-04-16 10:18:43 +01001483 if (np)
1484 mmci_dt_populate_generic_pdata(np, plat);
1485
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 ret = amba_request_regions(dev, DRIVER_NAME);
1487 if (ret)
1488 goto out;
1489
1490 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
1491 if (!mmc) {
1492 ret = -ENOMEM;
1493 goto rel_regions;
1494 }
1495
1496 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301497 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001498
Russell King89001442009-07-09 15:16:07 +01001499 host->gpio_wp = -ENOSYS;
1500 host->gpio_cd = -ENOSYS;
Rabin Vincent148b8b32010-08-09 12:55:48 +01001501 host->gpio_cd_irq = -1;
Russell King89001442009-07-09 15:16:07 +01001502
Russell King012b7d32009-07-09 15:13:56 +01001503 host->hw_designer = amba_manf(dev);
1504 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001505 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1506 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001507
Ulf Hansson665ba562013-05-13 15:39:17 +01001508 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 if (IS_ERR(host->clk)) {
1510 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 goto host_free;
1512 }
1513
Julia Lawallac940932012-08-26 16:00:59 +00001514 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001516 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001519 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001521 /*
1522 * According to the spec, mclk is max 100 MHz,
1523 * so we try to adjust the clock down to this,
1524 * (if possible).
1525 */
1526 if (host->mclk > 100000000) {
1527 ret = clk_set_rate(host->clk, 100000000);
1528 if (ret < 0)
1529 goto clk_disable;
1530 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001531 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1532 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001533 }
Russell Kingc8ebae32011-01-11 19:35:53 +00001534 host->phybase = dev->res.start;
Linus Walleijdc890c22009-06-07 23:27:31 +01001535 host->base = ioremap(dev->res.start, resource_size(&dev->res));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 if (!host->base) {
1537 ret = -ENOMEM;
1538 goto clk_disable;
1539 }
1540
Linus Walleij7f294e42011-07-08 09:57:15 +01001541 /*
1542 * The ARM and ST versions of the block have slightly different
1543 * clock divider equations which means that the minimum divider
1544 * differs too.
1545 */
1546 if (variant->st_clkdiv)
1547 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
1548 else
1549 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001550 /*
1551 * If the platform data supplies a maximum operating
1552 * frequency, this takes precedence. Else, we fall back
1553 * to using the module parameter, which has a (low)
1554 * default value in case it is not specified. Either
1555 * value must not exceed the clock rate into the block,
1556 * of course.
1557 */
1558 if (plat->f_max)
1559 mmc->f_max = min(host->mclk, plat->f_max);
1560 else
1561 mmc->f_max = min(host->mclk, fmax);
Linus Walleij64de0282010-02-19 01:09:10 +01001562 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1563
Ulf Hansson599c1d52013-01-07 16:22:50 +01001564 /* Get regulators and the supported OCR mask */
1565 mmc_regulator_get_supply(mmc);
1566 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001567 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001568 else if (plat->ocr_mask)
1569 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1570
Linus Walleij9e6c82c2009-09-14 12:57:11 +01001571 mmc->caps = plat->capabilities;
Per Forlin5a092622011-11-14 12:02:28 +01001572 mmc->caps2 = plat->capabilities2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Ulf Hansson8d94b542014-01-13 16:49:31 +01001574 if (variant->busy_detect) {
1575 mmci_ops.card_busy = mmci_card_busy;
1576 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1577 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1578 mmc->max_busy_timeout = 0;
1579 }
1580
1581 mmc->ops = &mmci_ops;
1582
Ulf Hansson70be2082013-01-07 15:35:06 +01001583 /* We support these PM capabilities. */
1584 mmc->pm_caps = MMC_PM_KEEP_POWER;
1585
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 /*
1587 * We can do SGIO
1588 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001589 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
1591 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001592 * Since only a certain number of bits are valid in the data length
1593 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1594 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001596 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597
1598 /*
1599 * Set the maximum segment size. Since we aren't doing DMA
1600 * (yet) we are only limited by the data length register.
1601 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001602 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001604 /*
1605 * Block size can be up to 2048 bytes, but must be a power of two.
1606 */
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001607 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001608
Pierre Ossman55db8902006-11-21 17:55:45 +01001609 /*
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001610 * Limit the number of blocks transferred so that we don't overflow
1611 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001612 */
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001613 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001614
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 spin_lock_init(&host->lock);
1616
1617 writel(0, host->base + MMCIMASK0);
1618 writel(0, host->base + MMCIMASK1);
1619 writel(0xfff, host->base + MMCICLEAR);
1620
Roland Stigge2805b9a2012-06-17 21:14:27 +01001621 if (plat->gpio_cd == -EPROBE_DEFER) {
1622 ret = -EPROBE_DEFER;
1623 goto err_gpio_cd;
1624 }
Russell King89001442009-07-09 15:16:07 +01001625 if (gpio_is_valid(plat->gpio_cd)) {
1626 ret = gpio_request(plat->gpio_cd, DRIVER_NAME " (cd)");
1627 if (ret == 0)
1628 ret = gpio_direction_input(plat->gpio_cd);
1629 if (ret == 0)
1630 host->gpio_cd = plat->gpio_cd;
1631 else if (ret != -ENOSYS)
1632 goto err_gpio_cd;
Rabin Vincent148b8b32010-08-09 12:55:48 +01001633
Linus Walleij17ee0832011-05-05 17:23:10 +01001634 /*
1635 * A gpio pin that will detect cards when inserted and removed
1636 * will most likely want to trigger on the edges if it is
1637 * 0 when ejected and 1 when inserted (or mutatis mutandis
1638 * for the inverted case) so we request triggers on both
1639 * edges.
1640 */
Rabin Vincent148b8b32010-08-09 12:55:48 +01001641 ret = request_any_context_irq(gpio_to_irq(plat->gpio_cd),
Linus Walleij17ee0832011-05-05 17:23:10 +01001642 mmci_cd_irq,
1643 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
1644 DRIVER_NAME " (cd)", host);
Rabin Vincent148b8b32010-08-09 12:55:48 +01001645 if (ret >= 0)
1646 host->gpio_cd_irq = gpio_to_irq(plat->gpio_cd);
Russell King89001442009-07-09 15:16:07 +01001647 }
Roland Stigge2805b9a2012-06-17 21:14:27 +01001648 if (plat->gpio_wp == -EPROBE_DEFER) {
1649 ret = -EPROBE_DEFER;
1650 goto err_gpio_wp;
1651 }
Russell King89001442009-07-09 15:16:07 +01001652 if (gpio_is_valid(plat->gpio_wp)) {
1653 ret = gpio_request(plat->gpio_wp, DRIVER_NAME " (wp)");
1654 if (ret == 0)
1655 ret = gpio_direction_input(plat->gpio_wp);
1656 if (ret == 0)
1657 host->gpio_wp = plat->gpio_wp;
1658 else if (ret != -ENOSYS)
1659 goto err_gpio_wp;
1660 }
1661
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001662 if ((host->plat->status || host->gpio_cd != -ENOSYS)
1663 && host->gpio_cd_irq < 0)
Rabin Vincent148b8b32010-08-09 12:55:48 +01001664 mmc->caps |= MMC_CAP_NEEDS_POLL;
1665
Thomas Gleixnerdace1452006-07-01 19:29:38 -07001666 ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 if (ret)
1668 goto unmap;
1669
Russell Kingdfb85182012-05-03 11:33:15 +01001670 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001671 host->singleirq = true;
1672 else {
1673 ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED,
1674 DRIVER_NAME " (pio)", host);
1675 if (ret)
1676 goto irq0_free;
1677 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Linus Walleij8cb28152011-01-24 15:22:13 +01001679 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
1681 amba_set_drvdata(dev, mmc);
1682
Russell Kingc8ebae32011-01-11 19:35:53 +00001683 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1684 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1685 amba_rev(dev), (unsigned long long)dev->res.start,
1686 dev->irq[0], dev->irq[1]);
1687
1688 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001690 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1691 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001692 pm_runtime_put(&dev->dev);
1693
Russell King8c11a942010-12-28 19:40:40 +00001694 mmc_add_host(mmc);
1695
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 return 0;
1697
1698 irq0_free:
1699 free_irq(dev->irq[0], host);
1700 unmap:
Russell King89001442009-07-09 15:16:07 +01001701 if (host->gpio_wp != -ENOSYS)
1702 gpio_free(host->gpio_wp);
1703 err_gpio_wp:
Rabin Vincent148b8b32010-08-09 12:55:48 +01001704 if (host->gpio_cd_irq >= 0)
1705 free_irq(host->gpio_cd_irq, host);
Russell King89001442009-07-09 15:16:07 +01001706 if (host->gpio_cd != -ENOSYS)
1707 gpio_free(host->gpio_cd);
1708 err_gpio_cd:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 iounmap(host->base);
1710 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001711 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 host_free:
1713 mmc_free_host(mmc);
1714 rel_regions:
1715 amba_release_regions(dev);
1716 out:
1717 return ret;
1718}
1719
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001720static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721{
1722 struct mmc_host *mmc = amba_get_drvdata(dev);
1723
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 if (mmc) {
1725 struct mmci_host *host = mmc_priv(mmc);
1726
Russell King1c3be362011-08-14 09:17:05 +01001727 /*
1728 * Undo pm_runtime_put() in probe. We use the _sync
1729 * version here so that we can access the primecell.
1730 */
1731 pm_runtime_get_sync(&dev->dev);
1732
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 mmc_remove_host(mmc);
1734
1735 writel(0, host->base + MMCIMASK0);
1736 writel(0, host->base + MMCIMASK1);
1737
1738 writel(0, host->base + MMCICOMMAND);
1739 writel(0, host->base + MMCIDATACTRL);
1740
Russell Kingc8ebae32011-01-11 19:35:53 +00001741 mmci_dma_release(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 free_irq(dev->irq[0], host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001743 if (!host->singleirq)
1744 free_irq(dev->irq[1], host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745
Russell King89001442009-07-09 15:16:07 +01001746 if (host->gpio_wp != -ENOSYS)
1747 gpio_free(host->gpio_wp);
Rabin Vincent148b8b32010-08-09 12:55:48 +01001748 if (host->gpio_cd_irq >= 0)
1749 free_irq(host->gpio_cd_irq, host);
Russell King89001442009-07-09 15:16:07 +01001750 if (host->gpio_cd != -ENOSYS)
1751 gpio_free(host->gpio_cd);
1752
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 iounmap(host->base);
Julia Lawallac940932012-08-26 16:00:59 +00001754 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
1756 mmc_free_host(mmc);
1757
1758 amba_release_regions(dev);
1759 }
1760
1761 return 0;
1762}
1763
Ulf Hansson48fa7002011-12-13 16:59:34 +01001764#ifdef CONFIG_SUSPEND
1765static int mmci_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766{
Ulf Hansson48fa7002011-12-13 16:59:34 +01001767 struct amba_device *adev = to_amba_device(dev);
1768 struct mmc_host *mmc = amba_get_drvdata(adev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
1770 if (mmc) {
1771 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson578aebc2013-09-26 10:54:30 +02001772 pm_runtime_get_sync(dev);
1773 writel(0, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 }
1775
Ulf Hansson578aebc2013-09-26 10:54:30 +02001776 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777}
1778
Ulf Hansson48fa7002011-12-13 16:59:34 +01001779static int mmci_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780{
Ulf Hansson48fa7002011-12-13 16:59:34 +01001781 struct amba_device *adev = to_amba_device(dev);
1782 struct mmc_host *mmc = amba_get_drvdata(adev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
1784 if (mmc) {
1785 struct mmci_host *host = mmc_priv(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001787 pm_runtime_put(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 }
1789
Ulf Hansson578aebc2013-09-26 10:54:30 +02001790 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792#endif
1793
Ulf Hansson82592932013-01-09 11:15:26 +01001794#ifdef CONFIG_PM_RUNTIME
Ulf Hansson1ff44432013-09-04 09:05:17 +01001795static void mmci_save(struct mmci_host *host)
1796{
1797 unsigned long flags;
1798
1799 if (host->variant->pwrreg_nopower) {
1800 spin_lock_irqsave(&host->lock, flags);
1801
1802 writel(0, host->base + MMCIMASK0);
1803 writel(0, host->base + MMCIDATACTRL);
1804 writel(0, host->base + MMCIPOWER);
1805 writel(0, host->base + MMCICLOCK);
1806 mmci_reg_delay(host);
1807
1808 spin_unlock_irqrestore(&host->lock, flags);
1809 }
1810
1811}
1812
1813static void mmci_restore(struct mmci_host *host)
1814{
1815 unsigned long flags;
1816
1817 if (host->variant->pwrreg_nopower) {
1818 spin_lock_irqsave(&host->lock, flags);
1819
1820 writel(host->clk_reg, host->base + MMCICLOCK);
1821 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1822 writel(host->pwr_reg, host->base + MMCIPOWER);
1823 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1824 mmci_reg_delay(host);
1825
1826 spin_unlock_irqrestore(&host->lock, flags);
1827 }
1828}
1829
Ulf Hansson82592932013-01-09 11:15:26 +01001830static int mmci_runtime_suspend(struct device *dev)
1831{
1832 struct amba_device *adev = to_amba_device(dev);
1833 struct mmc_host *mmc = amba_get_drvdata(adev);
1834
1835 if (mmc) {
1836 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001837 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001838 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001839 clk_disable_unprepare(host->clk);
1840 }
1841
1842 return 0;
1843}
1844
1845static int mmci_runtime_resume(struct device *dev)
1846{
1847 struct amba_device *adev = to_amba_device(dev);
1848 struct mmc_host *mmc = amba_get_drvdata(adev);
1849
1850 if (mmc) {
1851 struct mmci_host *host = mmc_priv(mmc);
1852 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001853 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001854 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001855 }
1856
1857 return 0;
1858}
1859#endif
1860
Ulf Hansson48fa7002011-12-13 16:59:34 +01001861static const struct dev_pm_ops mmci_dev_pm_ops = {
1862 SET_SYSTEM_SLEEP_PM_OPS(mmci_suspend, mmci_resume)
Ulf Hansson82592932013-01-09 11:15:26 +01001863 SET_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001864};
1865
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866static struct amba_id mmci_ids[] = {
1867 {
1868 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001869 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001870 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 },
1872 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001873 .id = 0x01041180,
1874 .mask = 0xff0fffff,
1875 .data = &variant_arm_extended_fifo,
1876 },
1877 {
Pawel Moll3a372982013-01-24 14:12:45 +01001878 .id = 0x02041180,
1879 .mask = 0xff0fffff,
1880 .data = &variant_arm_extended_fifo_hwfc,
1881 },
1882 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 .id = 0x00041181,
1884 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001885 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001887 /* ST Micro variants */
1888 {
1889 .id = 0x00180180,
1890 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001891 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001892 },
1893 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001894 .id = 0x10180180,
1895 .mask = 0xf0ffffff,
1896 .data = &variant_nomadik,
1897 },
1898 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001899 .id = 0x00280180,
1900 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001901 .data = &variant_u300,
1902 },
1903 {
1904 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001905 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001906 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001907 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001908 {
1909 .id = 0x10480180,
1910 .mask = 0xf0ffffff,
1911 .data = &variant_ux500v2,
1912 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 { 0, 0 },
1914};
1915
Dave Martin9f998352011-10-05 15:15:21 +01001916MODULE_DEVICE_TABLE(amba, mmci_ids);
1917
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918static struct amba_driver mmci_driver = {
1919 .drv = {
1920 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001921 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 },
1923 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001924 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 .id_table = mmci_ids,
1926};
1927
viresh kumar9e5ed092012-03-15 10:40:38 +01001928module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930module_param(fmax, uint, 0444);
1931
1932MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1933MODULE_LICENSE("GPL");