Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 1994 Waldorf GMBH |
| 7 | * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle |
| 8 | * Copyright (C) 1996 Paul M. Antoine |
| 9 | * Copyright (C) 1999, 2000 Silicon Graphics, Inc. |
| 10 | */ |
| 11 | #ifndef _ASM_PROCESSOR_H |
| 12 | #define _ASM_PROCESSOR_H |
| 13 | |
Paul Burton | 432c6ba | 2016-07-08 11:06:19 +0100 | [diff] [blame] | 14 | #include <linux/atomic.h> |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 15 | #include <linux/cpumask.h> |
Paul Burton | ea7e048 | 2018-09-25 15:51:26 -0700 | [diff] [blame] | 16 | #include <linux/sizes.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <linux/threads.h> |
| 18 | |
| 19 | #include <asm/cachectl.h> |
| 20 | #include <asm/cpu.h> |
| 21 | #include <asm/cpu-info.h> |
Paul Burton | 432c6ba | 2016-07-08 11:06:19 +0100 | [diff] [blame] | 22 | #include <asm/dsemul.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/mipsregs.h> |
| 24 | #include <asm/prefetch.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
| 26 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | * System setup and hardware flags.. |
| 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
| 30 | extern unsigned int vced_count, vcei_count; |
| 31 | |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 32 | #ifdef CONFIG_32BIT |
Sanjay Lal | 9843b03 | 2012-11-21 18:34:03 -0800 | [diff] [blame] | 33 | #ifdef CONFIG_KVM_GUEST |
| 34 | /* User space process size is limited to 1GB in KVM Guest Mode */ |
| 35 | #define TASK_SIZE 0x3fff8000UL |
| 36 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | /* |
| 38 | * User space process size: 2GB. This is hardcoded into a few places, |
| 39 | * so don't change it unless you know what you are doing. |
| 40 | */ |
Ralf Baechle | d7de413 | 2016-02-04 01:24:40 +0100 | [diff] [blame] | 41 | #define TASK_SIZE 0x80000000UL |
Sanjay Lal | 9843b03 | 2012-11-21 18:34:03 -0800 | [diff] [blame] | 42 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 44 | #define STACK_TOP_MAX TASK_SIZE |
David Daney | 1091458 | 2010-07-19 13:14:56 -0700 | [diff] [blame] | 45 | |
| 46 | #define TASK_IS_32BIT_ADDR 1 |
| 47 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | #endif |
| 49 | |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 50 | #ifdef CONFIG_64BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | /* |
| 52 | * User space process size: 1TB. This is hardcoded into a few places, |
| 53 | * so don't change it unless you know what you are doing. TASK_SIZE |
| 54 | * is limited to 1TB by the R4000 architecture; R10000 and better can |
| 55 | * support 16TB; the architectural reserve for future expansion is |
| 56 | * 8192EB ... |
| 57 | */ |
| 58 | #define TASK_SIZE32 0x7fff8000UL |
Leonid Yegoshin | 1e321fa | 2015-05-14 18:34:43 -0700 | [diff] [blame] | 59 | #ifdef CONFIG_MIPS_VA_BITS_48 |
| 60 | #define TASK_SIZE64 (0x1UL << ((cpu_data[0].vmbits>48)?48:cpu_data[0].vmbits)) |
| 61 | #else |
| 62 | #define TASK_SIZE64 0x10000000000UL |
| 63 | #endif |
David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 64 | #define TASK_SIZE (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64) |
David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 65 | #define STACK_TOP_MAX TASK_SIZE64 |
David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 66 | |
Dave Hansen | 8245525 | 2008-02-04 22:28:59 -0800 | [diff] [blame] | 67 | #define TASK_SIZE_OF(tsk) \ |
David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 68 | (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64) |
David Daney | 1091458 | 2010-07-19 13:14:56 -0700 | [diff] [blame] | 69 | |
| 70 | #define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR) |
| 71 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | #endif |
| 73 | |
Huacai Chen | c61c7de | 2018-10-16 09:20:42 +0800 | [diff] [blame] | 74 | #define VDSO_RANDOMIZE_SIZE (TASK_IS_32BIT_ADDR ? SZ_1M : SZ_64M) |
Paul Burton | ea7e048 | 2018-09-25 15:51:26 -0700 | [diff] [blame] | 75 | |
| 76 | extern unsigned long mips_stack_top(void); |
| 77 | #define STACK_TOP mips_stack_top() |
David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 78 | |
| 79 | /* |
| 80 | * This decides where the kernel will search for a free chunk of vm |
| 81 | * space during mmap's. |
| 82 | */ |
| 83 | #define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE / 3) |
| 84 | |
David Howells | 922a70d | 2008-02-08 04:19:26 -0800 | [diff] [blame] | 85 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | #define NUM_FPU_REGS 32 |
Paul Burton | 1db1af8 | 2014-01-27 15:23:11 +0000 | [diff] [blame] | 87 | |
| 88 | #ifdef CONFIG_CPU_HAS_MSA |
| 89 | # define FPU_REG_WIDTH 128 |
| 90 | #else |
| 91 | # define FPU_REG_WIDTH 64 |
| 92 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | |
Paul Burton | bbd426f | 2014-02-13 11:26:41 +0000 | [diff] [blame] | 94 | union fpureg { |
| 95 | __u32 val32[FPU_REG_WIDTH / 32]; |
| 96 | __u64 val64[FPU_REG_WIDTH / 64]; |
| 97 | }; |
| 98 | |
| 99 | #ifdef CONFIG_CPU_LITTLE_ENDIAN |
| 100 | # define FPR_IDX(width, idx) (idx) |
| 101 | #else |
James Hogan | 1f3a2c6 | 2015-01-30 12:09:39 +0000 | [diff] [blame] | 102 | # define FPR_IDX(width, idx) ((idx) ^ ((64 / (width)) - 1)) |
Paul Burton | bbd426f | 2014-02-13 11:26:41 +0000 | [diff] [blame] | 103 | #endif |
| 104 | |
| 105 | #define BUILD_FPR_ACCESS(width) \ |
| 106 | static inline u##width get_fpr##width(union fpureg *fpr, unsigned idx) \ |
| 107 | { \ |
| 108 | return fpr->val##width[FPR_IDX(width, idx)]; \ |
| 109 | } \ |
| 110 | \ |
| 111 | static inline void set_fpr##width(union fpureg *fpr, unsigned idx, \ |
| 112 | u##width val) \ |
| 113 | { \ |
| 114 | fpr->val##width[FPR_IDX(width, idx)] = val; \ |
| 115 | } |
| 116 | |
| 117 | BUILD_FPR_ACCESS(32) |
| 118 | BUILD_FPR_ACCESS(64) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | /* |
Paul Burton | e87ce94 | 2014-01-27 15:23:01 +0000 | [diff] [blame] | 121 | * It would be nice to add some more fields for emulator statistics, |
| 122 | * the additional information is private to the FPU emulator for now. |
| 123 | * See arch/mips/include/asm/fpu_emulator.h. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | */ |
| 125 | |
Atsushi Nemoto | eae8907 | 2006-05-16 01:26:03 +0900 | [diff] [blame] | 126 | struct mips_fpu_struct { |
Paul Burton | bbd426f | 2014-02-13 11:26:41 +0000 | [diff] [blame] | 127 | union fpureg fpr[NUM_FPU_REGS]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | unsigned int fcr31; |
Paul Burton | 1db1af8 | 2014-01-27 15:23:11 +0000 | [diff] [blame] | 129 | unsigned int msacsr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | }; |
| 131 | |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 132 | #define NUM_DSP_REGS 6 |
| 133 | |
Maciej W. Rozycki | f5958b4 | 2018-05-15 23:33:26 +0100 | [diff] [blame] | 134 | typedef unsigned long dspreg_t; |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 135 | |
| 136 | struct mips_dsp_state { |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 137 | dspreg_t dspr[NUM_DSP_REGS]; |
| 138 | unsigned int dspcontrol; |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 139 | }; |
| 140 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 141 | #define INIT_CPUMASK { \ |
| 142 | {0,} \ |
| 143 | } |
| 144 | |
David Daney | 6aa3524 | 2008-09-23 00:05:54 -0700 | [diff] [blame] | 145 | struct mips3264_watch_reg_state { |
| 146 | /* The width of watchlo is 32 in a 32 bit kernel and 64 in a |
| 147 | 64 bit kernel. We use unsigned long as it has the same |
| 148 | property. */ |
| 149 | unsigned long watchlo[NUM_WATCH_REGS]; |
| 150 | /* Only the mask and IRW bits from watchhi. */ |
| 151 | u16 watchhi[NUM_WATCH_REGS]; |
| 152 | }; |
| 153 | |
| 154 | union mips_watch_reg_state { |
| 155 | struct mips3264_watch_reg_state mips3264; |
| 156 | }; |
| 157 | |
Jayachandran C | 2c952e0 | 2013-06-10 06:30:00 +0000 | [diff] [blame] | 158 | #if defined(CONFIG_CPU_CAVIUM_OCTEON) |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 159 | |
| 160 | struct octeon_cop2_state { |
| 161 | /* DMFC2 rt, 0x0201 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 162 | unsigned long cop2_crc_iv; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 163 | /* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 164 | unsigned long cop2_crc_length; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 165 | /* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 166 | unsigned long cop2_crc_poly; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 167 | /* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 168 | unsigned long cop2_llm_dat[2]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 169 | /* DMFC2 rt, 0x0084 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 170 | unsigned long cop2_3des_iv; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 171 | /* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 172 | unsigned long cop2_3des_key[3]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 173 | /* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 174 | unsigned long cop2_3des_result; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 175 | /* DMFC2 rt, 0x0111 (FIXME: Read Pass1 Errata) */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 176 | unsigned long cop2_aes_inp0; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 177 | /* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 178 | unsigned long cop2_aes_iv[2]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 179 | /* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2 |
| 180 | * rt, 0x0107 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 181 | unsigned long cop2_aes_key[4]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 182 | /* DMFC2 rt, 0x0110 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 183 | unsigned long cop2_aes_keylen; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 184 | /* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 185 | unsigned long cop2_aes_result[2]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 186 | /* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2 |
| 187 | * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt, |
| 188 | * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt, |
| 189 | * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt, |
| 190 | * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 191 | unsigned long cop2_hsh_datw[15]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 192 | /* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2 |
| 193 | * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt, |
| 194 | * 0x0256; DMFC2 rt, 0x0257 - Pass2 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 195 | unsigned long cop2_hsh_ivw[8]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 196 | /* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 197 | unsigned long cop2_gfm_mult[2]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 198 | /* DMFC2 rt, 0x025E - Pass2 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 199 | unsigned long cop2_gfm_poly; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 200 | /* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 201 | unsigned long cop2_gfm_result[2]; |
David Daney | 6b3a287 | 2015-01-15 16:11:07 +0300 | [diff] [blame] | 202 | /* DMFC2 rt, 0x24F, DMFC2 rt, 0x50, OCTEON III */ |
| 203 | unsigned long cop2_sha3[2]; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 204 | }; |
Jayachandran C | 2c952e0 | 2013-06-10 06:30:00 +0000 | [diff] [blame] | 205 | #define COP2_INIT \ |
| 206 | .cp2 = {0,}, |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 207 | |
| 208 | struct octeon_cvmseg_state { |
| 209 | unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE] |
| 210 | [cpu_dcache_line_size() / sizeof(unsigned long)]; |
| 211 | }; |
| 212 | |
Jayachandran C | 5649d37 | 2013-06-10 06:30:04 +0000 | [diff] [blame] | 213 | #elif defined(CONFIG_CPU_XLP) |
| 214 | struct nlm_cop2_state { |
| 215 | u64 rx[4]; |
| 216 | u64 tx[4]; |
| 217 | u32 tx_msg_status; |
| 218 | u32 rx_msg_status; |
| 219 | }; |
| 220 | |
| 221 | #define COP2_INIT \ |
| 222 | .cp2 = {{0}, {0}, 0, 0}, |
Jayachandran C | 2c952e0 | 2013-06-10 06:30:00 +0000 | [diff] [blame] | 223 | #else |
| 224 | #define COP2_INIT |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 225 | #endif |
| 226 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | typedef struct { |
| 228 | unsigned long seg; |
| 229 | } mm_segment_t; |
| 230 | |
Paul Burton | 37cddff | 2014-07-11 16:46:54 +0100 | [diff] [blame] | 231 | #ifdef CONFIG_CPU_HAS_MSA |
| 232 | # define ARCH_MIN_TASKALIGN 16 |
| 233 | # define FPU_ALIGN __aligned(16) |
| 234 | #else |
| 235 | # define ARCH_MIN_TASKALIGN 8 |
| 236 | # define FPU_ALIGN |
| 237 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 239 | struct mips_abi; |
| 240 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | /* |
| 242 | * If you change thread_struct remember to change the #defines below too! |
| 243 | */ |
| 244 | struct thread_struct { |
| 245 | /* Saved main processor registers. */ |
| 246 | unsigned long reg16; |
| 247 | unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23; |
| 248 | unsigned long reg29, reg30, reg31; |
| 249 | |
| 250 | /* Saved cp0 stuff. */ |
| 251 | unsigned long cp0_status; |
| 252 | |
Paul Burton | 2725f37 | 2018-11-07 23:14:10 +0000 | [diff] [blame] | 253 | #ifdef CONFIG_MIPS_FP_SUPPORT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | /* Saved fpu/fpu emulator stuff. */ |
Paul Burton | 37cddff | 2014-07-11 16:46:54 +0100 | [diff] [blame] | 255 | struct mips_fpu_struct fpu FPU_ALIGN; |
Paul Burton | 2725f37 | 2018-11-07 23:14:10 +0000 | [diff] [blame] | 256 | #endif |
Paul Burton | 432c6ba | 2016-07-08 11:06:19 +0100 | [diff] [blame] | 257 | /* Assigned branch delay slot 'emulation' frame */ |
| 258 | atomic_t bd_emu_frame; |
| 259 | /* PC of the branch from a branch delay slot 'emulation' */ |
| 260 | unsigned long bd_emu_branch_pc; |
| 261 | /* PC to continue from following a branch delay slot 'emulation' */ |
| 262 | unsigned long bd_emu_cont_pc; |
Ralf Baechle | f088fc8 | 2006-04-05 09:45:47 +0100 | [diff] [blame] | 263 | #ifdef CONFIG_MIPS_MT_FPAFF |
| 264 | /* Emulated instruction count */ |
| 265 | unsigned long emulated_fp; |
| 266 | /* Saved per-thread scheduler affinity mask */ |
| 267 | cpumask_t user_cpus_allowed; |
| 268 | #endif /* CONFIG_MIPS_MT_FPAFF */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 270 | /* Saved state of the DSP ASE, if available. */ |
| 271 | struct mips_dsp_state dsp; |
| 272 | |
David Daney | 6aa3524 | 2008-09-23 00:05:54 -0700 | [diff] [blame] | 273 | /* Saved watch register state, if available. */ |
| 274 | union mips_watch_reg_state watch; |
| 275 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | /* Other stuff associated with the thread. */ |
| 277 | unsigned long cp0_badvaddr; /* Last user fault */ |
| 278 | unsigned long cp0_baduaddr; /* Last kernel fault accessing USEG */ |
| 279 | unsigned long error_code; |
Ralf Baechle | e3b2883 | 2015-07-28 20:37:43 +0200 | [diff] [blame] | 280 | unsigned long trap_nr; |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 281 | #ifdef CONFIG_CPU_CAVIUM_OCTEON |
Tony Wu | fc192e5 | 2013-06-21 10:10:46 +0000 | [diff] [blame] | 282 | struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128))); |
| 283 | struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128))); |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 284 | #endif |
Jayachandran C | 5649d37 | 2013-06-10 06:30:04 +0000 | [diff] [blame] | 285 | #ifdef CONFIG_CPU_XLP |
| 286 | struct nlm_cop2_state cp2; |
| 287 | #endif |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 288 | struct mips_abi *abi; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | }; |
| 290 | |
Ralf Baechle | f088fc8 | 2006-04-05 09:45:47 +0100 | [diff] [blame] | 291 | #ifdef CONFIG_MIPS_MT_FPAFF |
Ralf Baechle | fee578f | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 292 | #define FPAFF_INIT \ |
| 293 | .emulated_fp = 0, \ |
| 294 | .user_cpus_allowed = INIT_CPUMASK, |
Ralf Baechle | f088fc8 | 2006-04-05 09:45:47 +0100 | [diff] [blame] | 295 | #else |
| 296 | #define FPAFF_INIT |
| 297 | #endif /* CONFIG_MIPS_MT_FPAFF */ |
| 298 | |
Paul Burton | 2725f37 | 2018-11-07 23:14:10 +0000 | [diff] [blame] | 299 | #ifdef CONFIG_MIPS_FP_SUPPORT |
| 300 | # define FPU_INIT \ |
| 301 | .fpu = { \ |
| 302 | .fpr = {{{0,},},}, \ |
| 303 | .fcr31 = 0, \ |
| 304 | .msacsr = 0, \ |
| 305 | }, |
| 306 | #else |
| 307 | # define FPU_INIT |
| 308 | #endif |
| 309 | |
Ralf Baechle | fee578f | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 310 | #define INIT_THREAD { \ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 311 | /* \ |
| 312 | * Saved main processor registers \ |
| 313 | */ \ |
Ralf Baechle | fee578f | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 314 | .reg16 = 0, \ |
| 315 | .reg17 = 0, \ |
| 316 | .reg18 = 0, \ |
| 317 | .reg19 = 0, \ |
| 318 | .reg20 = 0, \ |
| 319 | .reg21 = 0, \ |
| 320 | .reg22 = 0, \ |
| 321 | .reg23 = 0, \ |
| 322 | .reg29 = 0, \ |
| 323 | .reg30 = 0, \ |
| 324 | .reg31 = 0, \ |
| 325 | /* \ |
| 326 | * Saved cp0 stuff \ |
| 327 | */ \ |
| 328 | .cp0_status = 0, \ |
| 329 | /* \ |
| 330 | * Saved FPU/FPU emulator stuff \ |
| 331 | */ \ |
Paul Burton | 2725f37 | 2018-11-07 23:14:10 +0000 | [diff] [blame] | 332 | FPU_INIT \ |
Ralf Baechle | fee578f | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 333 | /* \ |
| 334 | * FPU affinity state (null if not FPAFF) \ |
| 335 | */ \ |
| 336 | FPAFF_INIT \ |
Paul Burton | 432c6ba | 2016-07-08 11:06:19 +0100 | [diff] [blame] | 337 | /* Delay slot emulation */ \ |
| 338 | .bd_emu_frame = ATOMIC_INIT(BD_EMUFRAME_NONE), \ |
| 339 | .bd_emu_branch_pc = 0, \ |
| 340 | .bd_emu_cont_pc = 0, \ |
Ralf Baechle | fee578f | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 341 | /* \ |
| 342 | * Saved DSP stuff \ |
| 343 | */ \ |
| 344 | .dsp = { \ |
| 345 | .dspr = {0, }, \ |
| 346 | .dspcontrol = 0, \ |
| 347 | }, \ |
| 348 | /* \ |
David Daney | 6aa3524 | 2008-09-23 00:05:54 -0700 | [diff] [blame] | 349 | * saved watch register stuff \ |
| 350 | */ \ |
| 351 | .watch = {{{0,},},}, \ |
| 352 | /* \ |
Ralf Baechle | fee578f | 2007-07-10 17:33:02 +0100 | [diff] [blame] | 353 | * Other stuff associated with the process \ |
| 354 | */ \ |
| 355 | .cp0_badvaddr = 0, \ |
| 356 | .cp0_baduaddr = 0, \ |
| 357 | .error_code = 0, \ |
Ralf Baechle | e3b2883 | 2015-07-28 20:37:43 +0200 | [diff] [blame] | 358 | .trap_nr = 0, \ |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 359 | /* \ |
Jayachandran C | 2c952e0 | 2013-06-10 06:30:00 +0000 | [diff] [blame] | 360 | * Platform specific cop2 registers(null if no COP2) \ |
David Daney | b5e00af | 2008-12-11 15:33:30 -0800 | [diff] [blame] | 361 | */ \ |
Jayachandran C | 2c952e0 | 2013-06-10 06:30:00 +0000 | [diff] [blame] | 362 | COP2_INIT \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | } |
| 364 | |
| 365 | struct task_struct; |
| 366 | |
| 367 | /* Free all resources held by a thread. */ |
| 368 | #define release_thread(thread) do { } while(0) |
| 369 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | /* |
| 371 | * Do necessary setup to start up a newly executed thread. |
| 372 | */ |
| 373 | extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp); |
| 374 | |
Ralf Baechle | 04cc89d | 2016-03-27 00:07:14 +0100 | [diff] [blame] | 375 | static inline void flush_thread(void) |
| 376 | { |
| 377 | } |
| 378 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | unsigned long get_wchan(struct task_struct *p); |
| 380 | |
David Daney | 484889f | 2009-07-08 10:07:50 -0700 | [diff] [blame] | 381 | #define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \ |
| 382 | THREAD_SIZE - 32 - sizeof(struct pt_regs)) |
| 383 | #define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk)) |
Al Viro | 40bc9c6 | 2006-01-12 01:06:07 -0800 | [diff] [blame] | 384 | #define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc) |
| 385 | #define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29]) |
| 386 | #define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | |
Jiaxun Yang | 268a2d6 | 2019-10-20 22:43:13 +0800 | [diff] [blame] | 388 | #ifdef CONFIG_CPU_LOONGSON64 |
Huacai Chen | a307188 | 2018-07-13 15:37:57 +0800 | [diff] [blame] | 389 | /* |
| 390 | * Loongson-3's SFB (Store-Fill-Buffer) may buffer writes indefinitely when a |
| 391 | * tight read loop is executed, because reads take priority over writes & the |
| 392 | * hardware (incorrectly) doesn't ensure that writes will eventually occur. |
| 393 | * |
| 394 | * Since spin loops of any kind should have a cpu_relax() in them, force an SFB |
| 395 | * flush from cpu_relax() such that any pending writes will become visible as |
| 396 | * expected. |
| 397 | */ |
| 398 | #define cpu_relax() smp_mb() |
| 399 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | #define cpu_relax() barrier() |
Huacai Chen | a307188 | 2018-07-13 15:37:57 +0800 | [diff] [blame] | 401 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | |
| 403 | /* |
| 404 | * Return_address is a replacement for __builtin_return_address(count) |
| 405 | * which on certain architectures cannot reasonably be implemented in GCC |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 406 | * (MIPS, Alpha) or is unusable with -fomit-frame-pointer (i386). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | * Note that __builtin_return_address(x>=1) is forbidden because GCC |
| 408 | * aborts compilation on some CPUs. It's simply not possible to unwind |
| 409 | * some CPU's stackframes. |
| 410 | * |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 411 | * __builtin_return_address works only for non-leaf functions. We avoid the |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | * overhead of a function call by forcing the compiler to save the return |
| 413 | * address register on the stack. |
| 414 | */ |
| 415 | #define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);}) |
| 416 | |
| 417 | #ifdef CONFIG_CPU_HAS_PREFETCH |
| 418 | |
| 419 | #define ARCH_HAS_PREFETCH |
David Daney | 0453fb3 | 2010-05-14 12:44:18 -0700 | [diff] [blame] | 420 | #define prefetch(x) __builtin_prefetch((x), 0, 1) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | |
David Daney | 0453fb3 | 2010-05-14 12:44:18 -0700 | [diff] [blame] | 422 | #define ARCH_HAS_PREFETCHW |
| 423 | #define prefetchw(x) __builtin_prefetch((x), 1, 1) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | #endif |
| 426 | |
Paul Burton | 9791554 | 2015-01-08 12:17:37 +0000 | [diff] [blame] | 427 | /* |
| 428 | * Functions & macros implementing the PR_GET_FP_MODE & PR_SET_FP_MODE options |
| 429 | * to the prctl syscall. |
| 430 | */ |
| 431 | extern int mips_get_process_fp_mode(struct task_struct *task); |
| 432 | extern int mips_set_process_fp_mode(struct task_struct *task, |
| 433 | unsigned int value); |
| 434 | |
| 435 | #define GET_FP_MODE(task) mips_get_process_fp_mode(task) |
| 436 | #define SET_FP_MODE(task,value) mips_set_process_fp_mode(task, value) |
| 437 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | #endif /* _ASM_PROCESSOR_H */ |