blob: 041153f5cf93432ea1140c10cd53c3d48e91ab76 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_PROCESSOR_H
12#define _ASM_PROCESSOR_H
13
Ralf Baechle41c594a2006-04-05 09:45:45 +010014#include <linux/cpumask.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/threads.h>
16
17#include <asm/cachectl.h>
18#include <asm/cpu.h>
19#include <asm/cpu-info.h>
20#include <asm/mipsregs.h>
21#include <asm/prefetch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23/*
24 * Return current * instruction pointer ("program counter").
25 */
26#define current_text_addr() ({ __label__ _l; _l: &&_l;})
27
28/*
29 * System setup and hardware flags..
30 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32extern unsigned int vced_count, vcei_count;
33
David Daneyc52d0d32010-02-18 16:13:04 -080034/*
David Daney10914582010-07-19 13:14:56 -070035 * MIPS does have an arch_pick_mmap_layout()
36 */
37#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
38
Ralf Baechle875d43e2005-09-03 15:56:16 -070039#ifdef CONFIG_32BIT
Sanjay Lal9843b032012-11-21 18:34:03 -080040#ifdef CONFIG_KVM_GUEST
41/* User space process size is limited to 1GB in KVM Guest Mode */
42#define TASK_SIZE 0x3fff8000UL
43#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070044/*
45 * User space process size: 2GB. This is hardcoded into a few places,
46 * so don't change it unless you know what you are doing.
47 */
Ralf Baechled7de4132016-02-04 01:24:40 +010048#define TASK_SIZE 0x80000000UL
Sanjay Lal9843b032012-11-21 18:34:03 -080049#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
David Daney949e51b2010-10-14 11:32:33 -070051#define STACK_TOP_MAX TASK_SIZE
David Daney10914582010-07-19 13:14:56 -070052
53#define TASK_IS_32BIT_ADDR 1
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#endif
56
Ralf Baechle875d43e2005-09-03 15:56:16 -070057#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/*
59 * User space process size: 1TB. This is hardcoded into a few places,
60 * so don't change it unless you know what you are doing. TASK_SIZE
61 * is limited to 1TB by the R4000 architecture; R10000 and better can
62 * support 16TB; the architectural reserve for future expansion is
63 * 8192EB ...
64 */
65#define TASK_SIZE32 0x7fff8000UL
David Daney949e51b2010-10-14 11:32:33 -070066#define TASK_SIZE64 0x10000000000UL
67#define TASK_SIZE (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
David Daney949e51b2010-10-14 11:32:33 -070068#define STACK_TOP_MAX TASK_SIZE64
David Daney949e51b2010-10-14 11:32:33 -070069
Dave Hansen82455252008-02-04 22:28:59 -080070#define TASK_SIZE_OF(tsk) \
David Daney949e51b2010-10-14 11:32:33 -070071 (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
David Daney10914582010-07-19 13:14:56 -070072
73#define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR)
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#endif
76
Alex Smithebb5e782015-10-21 09:54:38 +010077#define STACK_TOP (TASK_SIZE & PAGE_MASK)
David Daney949e51b2010-10-14 11:32:33 -070078
79/*
80 * This decides where the kernel will search for a free chunk of vm
81 * space during mmap's.
82 */
83#define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE / 3)
84
David Howells922a70d2008-02-08 04:19:26 -080085
Linus Torvalds1da177e2005-04-16 15:20:36 -070086#define NUM_FPU_REGS 32
Paul Burton1db1af82014-01-27 15:23:11 +000087
88#ifdef CONFIG_CPU_HAS_MSA
89# define FPU_REG_WIDTH 128
90#else
91# define FPU_REG_WIDTH 64
92#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Paul Burtonbbd426f2014-02-13 11:26:41 +000094union fpureg {
95 __u32 val32[FPU_REG_WIDTH / 32];
96 __u64 val64[FPU_REG_WIDTH / 64];
97};
98
99#ifdef CONFIG_CPU_LITTLE_ENDIAN
100# define FPR_IDX(width, idx) (idx)
101#else
James Hogan1f3a2c62015-01-30 12:09:39 +0000102# define FPR_IDX(width, idx) ((idx) ^ ((64 / (width)) - 1))
Paul Burtonbbd426f2014-02-13 11:26:41 +0000103#endif
104
105#define BUILD_FPR_ACCESS(width) \
106static inline u##width get_fpr##width(union fpureg *fpr, unsigned idx) \
107{ \
108 return fpr->val##width[FPR_IDX(width, idx)]; \
109} \
110 \
111static inline void set_fpr##width(union fpureg *fpr, unsigned idx, \
112 u##width val) \
113{ \
114 fpr->val##width[FPR_IDX(width, idx)] = val; \
115}
116
117BUILD_FPR_ACCESS(32)
118BUILD_FPR_ACCESS(64)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120/*
Paul Burtone87ce942014-01-27 15:23:01 +0000121 * It would be nice to add some more fields for emulator statistics,
122 * the additional information is private to the FPU emulator for now.
123 * See arch/mips/include/asm/fpu_emulator.h.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 */
125
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900126struct mips_fpu_struct {
Paul Burtonbbd426f2014-02-13 11:26:41 +0000127 union fpureg fpr[NUM_FPU_REGS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 unsigned int fcr31;
Paul Burton1db1af82014-01-27 15:23:11 +0000129 unsigned int msacsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130};
131
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000132#define NUM_DSP_REGS 6
133
134typedef __u32 dspreg_t;
135
136struct mips_dsp_state {
Ralf Baechle70342282013-01-22 12:59:30 +0100137 dspreg_t dspr[NUM_DSP_REGS];
138 unsigned int dspcontrol;
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000139};
140
Ralf Baechle41c594a2006-04-05 09:45:45 +0100141#define INIT_CPUMASK { \
142 {0,} \
143}
144
David Daney6aa35242008-09-23 00:05:54 -0700145struct mips3264_watch_reg_state {
146 /* The width of watchlo is 32 in a 32 bit kernel and 64 in a
147 64 bit kernel. We use unsigned long as it has the same
148 property. */
149 unsigned long watchlo[NUM_WATCH_REGS];
150 /* Only the mask and IRW bits from watchhi. */
151 u16 watchhi[NUM_WATCH_REGS];
152};
153
154union mips_watch_reg_state {
155 struct mips3264_watch_reg_state mips3264;
156};
157
Jayachandran C2c952e02013-06-10 06:30:00 +0000158#if defined(CONFIG_CPU_CAVIUM_OCTEON)
David Daneyb5e00af2008-12-11 15:33:30 -0800159
160struct octeon_cop2_state {
161 /* DMFC2 rt, 0x0201 */
Ralf Baechle70342282013-01-22 12:59:30 +0100162 unsigned long cop2_crc_iv;
David Daneyb5e00af2008-12-11 15:33:30 -0800163 /* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */
Ralf Baechle70342282013-01-22 12:59:30 +0100164 unsigned long cop2_crc_length;
David Daneyb5e00af2008-12-11 15:33:30 -0800165 /* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */
Ralf Baechle70342282013-01-22 12:59:30 +0100166 unsigned long cop2_crc_poly;
David Daneyb5e00af2008-12-11 15:33:30 -0800167 /* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */
Ralf Baechle70342282013-01-22 12:59:30 +0100168 unsigned long cop2_llm_dat[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800169 /* DMFC2 rt, 0x0084 */
Ralf Baechle70342282013-01-22 12:59:30 +0100170 unsigned long cop2_3des_iv;
David Daneyb5e00af2008-12-11 15:33:30 -0800171 /* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */
Ralf Baechle70342282013-01-22 12:59:30 +0100172 unsigned long cop2_3des_key[3];
David Daneyb5e00af2008-12-11 15:33:30 -0800173 /* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */
Ralf Baechle70342282013-01-22 12:59:30 +0100174 unsigned long cop2_3des_result;
David Daneyb5e00af2008-12-11 15:33:30 -0800175 /* DMFC2 rt, 0x0111 (FIXME: Read Pass1 Errata) */
Ralf Baechle70342282013-01-22 12:59:30 +0100176 unsigned long cop2_aes_inp0;
David Daneyb5e00af2008-12-11 15:33:30 -0800177 /* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */
Ralf Baechle70342282013-01-22 12:59:30 +0100178 unsigned long cop2_aes_iv[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800179 /* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2
180 * rt, 0x0107 */
Ralf Baechle70342282013-01-22 12:59:30 +0100181 unsigned long cop2_aes_key[4];
David Daneyb5e00af2008-12-11 15:33:30 -0800182 /* DMFC2 rt, 0x0110 */
Ralf Baechle70342282013-01-22 12:59:30 +0100183 unsigned long cop2_aes_keylen;
David Daneyb5e00af2008-12-11 15:33:30 -0800184 /* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */
Ralf Baechle70342282013-01-22 12:59:30 +0100185 unsigned long cop2_aes_result[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800186 /* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2
187 * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt,
188 * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt,
189 * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt,
190 * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100191 unsigned long cop2_hsh_datw[15];
David Daneyb5e00af2008-12-11 15:33:30 -0800192 /* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2
193 * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt,
194 * 0x0256; DMFC2 rt, 0x0257 - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100195 unsigned long cop2_hsh_ivw[8];
David Daneyb5e00af2008-12-11 15:33:30 -0800196 /* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100197 unsigned long cop2_gfm_mult[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800198 /* DMFC2 rt, 0x025E - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100199 unsigned long cop2_gfm_poly;
David Daneyb5e00af2008-12-11 15:33:30 -0800200 /* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100201 unsigned long cop2_gfm_result[2];
David Daney6b3a2872015-01-15 16:11:07 +0300202 /* DMFC2 rt, 0x24F, DMFC2 rt, 0x50, OCTEON III */
203 unsigned long cop2_sha3[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800204};
Jayachandran C2c952e02013-06-10 06:30:00 +0000205#define COP2_INIT \
206 .cp2 = {0,},
David Daneyb5e00af2008-12-11 15:33:30 -0800207
208struct octeon_cvmseg_state {
209 unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
210 [cpu_dcache_line_size() / sizeof(unsigned long)];
211};
212
Jayachandran C5649d372013-06-10 06:30:04 +0000213#elif defined(CONFIG_CPU_XLP)
214struct nlm_cop2_state {
215 u64 rx[4];
216 u64 tx[4];
217 u32 tx_msg_status;
218 u32 rx_msg_status;
219};
220
221#define COP2_INIT \
222 .cp2 = {{0}, {0}, 0, 0},
Jayachandran C2c952e02013-06-10 06:30:00 +0000223#else
224#define COP2_INIT
David Daneyb5e00af2008-12-11 15:33:30 -0800225#endif
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227typedef struct {
228 unsigned long seg;
229} mm_segment_t;
230
Paul Burton37cddff2014-07-11 16:46:54 +0100231#ifdef CONFIG_CPU_HAS_MSA
232# define ARCH_MIN_TASKALIGN 16
233# define FPU_ALIGN __aligned(16)
234#else
235# define ARCH_MIN_TASKALIGN 8
236# define FPU_ALIGN
237#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000239struct mips_abi;
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241/*
242 * If you change thread_struct remember to change the #defines below too!
243 */
244struct thread_struct {
245 /* Saved main processor registers. */
246 unsigned long reg16;
247 unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
248 unsigned long reg29, reg30, reg31;
249
250 /* Saved cp0 stuff. */
251 unsigned long cp0_status;
252
253 /* Saved fpu/fpu emulator stuff. */
Paul Burton37cddff2014-07-11 16:46:54 +0100254 struct mips_fpu_struct fpu FPU_ALIGN;
Ralf Baechlef088fc82006-04-05 09:45:47 +0100255#ifdef CONFIG_MIPS_MT_FPAFF
256 /* Emulated instruction count */
257 unsigned long emulated_fp;
258 /* Saved per-thread scheduler affinity mask */
259 cpumask_t user_cpus_allowed;
260#endif /* CONFIG_MIPS_MT_FPAFF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000262 /* Saved state of the DSP ASE, if available. */
263 struct mips_dsp_state dsp;
264
David Daney6aa35242008-09-23 00:05:54 -0700265 /* Saved watch register state, if available. */
266 union mips_watch_reg_state watch;
267
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 /* Other stuff associated with the thread. */
269 unsigned long cp0_badvaddr; /* Last user fault */
270 unsigned long cp0_baduaddr; /* Last kernel fault accessing USEG */
271 unsigned long error_code;
Ralf Baechlee3b28832015-07-28 20:37:43 +0200272 unsigned long trap_nr;
David Daneyb5e00af2008-12-11 15:33:30 -0800273#ifdef CONFIG_CPU_CAVIUM_OCTEON
Tony Wufc192e52013-06-21 10:10:46 +0000274 struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
275 struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
David Daneyb5e00af2008-12-11 15:33:30 -0800276#endif
Jayachandran C5649d372013-06-10 06:30:04 +0000277#ifdef CONFIG_CPU_XLP
278 struct nlm_cop2_state cp2;
279#endif
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000280 struct mips_abi *abi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281};
282
Ralf Baechlef088fc82006-04-05 09:45:47 +0100283#ifdef CONFIG_MIPS_MT_FPAFF
Ralf Baechlefee578f2007-07-10 17:33:02 +0100284#define FPAFF_INIT \
285 .emulated_fp = 0, \
286 .user_cpus_allowed = INIT_CPUMASK,
Ralf Baechlef088fc82006-04-05 09:45:47 +0100287#else
288#define FPAFF_INIT
289#endif /* CONFIG_MIPS_MT_FPAFF */
290
Ralf Baechlefee578f2007-07-10 17:33:02 +0100291#define INIT_THREAD { \
Ralf Baechle70342282013-01-22 12:59:30 +0100292 /* \
293 * Saved main processor registers \
294 */ \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100295 .reg16 = 0, \
296 .reg17 = 0, \
297 .reg18 = 0, \
298 .reg19 = 0, \
299 .reg20 = 0, \
300 .reg21 = 0, \
301 .reg22 = 0, \
302 .reg23 = 0, \
303 .reg29 = 0, \
304 .reg30 = 0, \
305 .reg31 = 0, \
306 /* \
307 * Saved cp0 stuff \
308 */ \
309 .cp0_status = 0, \
310 /* \
311 * Saved FPU/FPU emulator stuff \
312 */ \
313 .fpu = { \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000314 .fpr = {{{0,},},}, \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100315 .fcr31 = 0, \
Paul Burton1db1af82014-01-27 15:23:11 +0000316 .msacsr = 0, \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100317 }, \
318 /* \
319 * FPU affinity state (null if not FPAFF) \
320 */ \
321 FPAFF_INIT \
322 /* \
323 * Saved DSP stuff \
324 */ \
325 .dsp = { \
326 .dspr = {0, }, \
327 .dspcontrol = 0, \
328 }, \
329 /* \
David Daney6aa35242008-09-23 00:05:54 -0700330 * saved watch register stuff \
331 */ \
332 .watch = {{{0,},},}, \
333 /* \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100334 * Other stuff associated with the process \
335 */ \
336 .cp0_badvaddr = 0, \
337 .cp0_baduaddr = 0, \
338 .error_code = 0, \
Ralf Baechlee3b28832015-07-28 20:37:43 +0200339 .trap_nr = 0, \
David Daneyb5e00af2008-12-11 15:33:30 -0800340 /* \
Jayachandran C2c952e02013-06-10 06:30:00 +0000341 * Platform specific cop2 registers(null if no COP2) \
David Daneyb5e00af2008-12-11 15:33:30 -0800342 */ \
Jayachandran C2c952e02013-06-10 06:30:00 +0000343 COP2_INIT \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344}
345
346struct task_struct;
347
348/* Free all resources held by a thread. */
349#define release_thread(thread) do { } while(0)
350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351extern unsigned long thread_saved_pc(struct task_struct *tsk);
352
353/*
354 * Do necessary setup to start up a newly executed thread.
355 */
356extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
357
358unsigned long get_wchan(struct task_struct *p);
359
David Daney484889f2009-07-08 10:07:50 -0700360#define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
361 THREAD_SIZE - 32 - sizeof(struct pt_regs))
362#define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
Al Viro40bc9c62006-01-12 01:06:07 -0800363#define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
364#define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
365#define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367#define cpu_relax() barrier()
Davidlohr Bueso3a6bfbc2014-06-29 15:09:33 -0700368#define cpu_relax_lowlatency() cpu_relax()
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370/*
371 * Return_address is a replacement for __builtin_return_address(count)
372 * which on certain architectures cannot reasonably be implemented in GCC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300373 * (MIPS, Alpha) or is unusable with -fomit-frame-pointer (i386).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 * Note that __builtin_return_address(x>=1) is forbidden because GCC
375 * aborts compilation on some CPUs. It's simply not possible to unwind
376 * some CPU's stackframes.
377 *
Ralf Baechle70342282013-01-22 12:59:30 +0100378 * __builtin_return_address works only for non-leaf functions. We avoid the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 * overhead of a function call by forcing the compiler to save the return
380 * address register on the stack.
381 */
382#define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
383
384#ifdef CONFIG_CPU_HAS_PREFETCH
385
386#define ARCH_HAS_PREFETCH
David Daney0453fb32010-05-14 12:44:18 -0700387#define prefetch(x) __builtin_prefetch((x), 0, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
David Daney0453fb32010-05-14 12:44:18 -0700389#define ARCH_HAS_PREFETCHW
390#define prefetchw(x) __builtin_prefetch((x), 1, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392#endif
393
Paul Burton97915542015-01-08 12:17:37 +0000394/*
395 * Functions & macros implementing the PR_GET_FP_MODE & PR_SET_FP_MODE options
396 * to the prctl syscall.
397 */
398extern int mips_get_process_fp_mode(struct task_struct *task);
399extern int mips_set_process_fp_mode(struct task_struct *task,
400 unsigned int value);
401
402#define GET_FP_MODE(task) mips_get_process_fp_mode(task)
403#define SET_FP_MODE(task,value) mips_set_process_fp_mode(task, value)
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405#endif /* _ASM_PROCESSOR_H */