blob: 15322c08de80e81b7f32d789df14510e1d7841f1 [file] [log] [blame]
Mugunthan V Ndf828592012-03-18 20:17:54 +00001/*
2 * Texas Instruments Ethernet Switch Driver
3 *
4 * Copyright (C) 2012 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/kernel.h>
17#include <linux/io.h>
18#include <linux/clk.h>
19#include <linux/timer.h>
20#include <linux/module.h>
21#include <linux/platform_device.h>
22#include <linux/irqreturn.h>
23#include <linux/interrupt.h>
24#include <linux/if_ether.h>
25#include <linux/etherdevice.h>
26#include <linux/netdevice.h>
Richard Cochran2e5b38a2012-10-29 08:45:20 +000027#include <linux/net_tstamp.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000028#include <linux/phy.h>
29#include <linux/workqueue.h>
30#include <linux/delay.h>
Mugunthan V Nf150bd72012-07-17 08:09:50 +000031#include <linux/pm_runtime.h>
Mugunthan V N1d147cc2015-09-07 15:16:44 +053032#include <linux/gpio.h>
Mugunthan V N2eb32b02012-07-30 10:17:14 +000033#include <linux/of.h>
Heiko Schocher9e42f712015-10-17 06:04:35 +020034#include <linux/of_mdio.h>
Mugunthan V N2eb32b02012-07-30 10:17:14 +000035#include <linux/of_net.h>
36#include <linux/of_device.h>
Mugunthan V N3b72c2f2013-02-05 08:26:48 +000037#include <linux/if_vlan.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000038
Mugunthan V N739683b2013-06-06 23:45:14 +053039#include <linux/pinctrl/consumer.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000040
Mugunthan V Ndbe34722013-08-19 17:47:40 +053041#include "cpsw.h"
Mugunthan V Ndf828592012-03-18 20:17:54 +000042#include "cpsw_ale.h"
Richard Cochran2e5b38a2012-10-29 08:45:20 +000043#include "cpts.h"
Mugunthan V Ndf828592012-03-18 20:17:54 +000044#include "davinci_cpdma.h"
45
46#define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \
47 NETIF_MSG_DRV | NETIF_MSG_LINK | \
48 NETIF_MSG_IFUP | NETIF_MSG_INTR | \
49 NETIF_MSG_PROBE | NETIF_MSG_TIMER | \
50 NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \
51 NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \
52 NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \
53 NETIF_MSG_RX_STATUS)
54
55#define cpsw_info(priv, type, format, ...) \
56do { \
57 if (netif_msg_##type(priv) && net_ratelimit()) \
58 dev_info(priv->dev, format, ## __VA_ARGS__); \
59} while (0)
60
61#define cpsw_err(priv, type, format, ...) \
62do { \
63 if (netif_msg_##type(priv) && net_ratelimit()) \
64 dev_err(priv->dev, format, ## __VA_ARGS__); \
65} while (0)
66
67#define cpsw_dbg(priv, type, format, ...) \
68do { \
69 if (netif_msg_##type(priv) && net_ratelimit()) \
70 dev_dbg(priv->dev, format, ## __VA_ARGS__); \
71} while (0)
72
73#define cpsw_notice(priv, type, format, ...) \
74do { \
75 if (netif_msg_##type(priv) && net_ratelimit()) \
76 dev_notice(priv->dev, format, ## __VA_ARGS__); \
77} while (0)
78
Mugunthan V N5c50a852012-10-29 08:45:11 +000079#define ALE_ALL_PORTS 0x7
80
Mugunthan V Ndf828592012-03-18 20:17:54 +000081#define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7)
82#define CPSW_MINOR_VERSION(reg) (reg & 0xff)
83#define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f)
84
Richard Cochrane90cfac2012-10-29 08:45:14 +000085#define CPSW_VERSION_1 0x19010a
86#define CPSW_VERSION_2 0x19010c
Mugunthan V Nc193f362013-08-05 17:30:05 +053087#define CPSW_VERSION_3 0x19010f
Mugunthan V N926489b2013-08-12 17:11:15 +053088#define CPSW_VERSION_4 0x190112
Richard Cochran549985e2012-11-14 09:07:56 +000089
90#define HOST_PORT_NUM 0
91#define SLIVER_SIZE 0x40
92
93#define CPSW1_HOST_PORT_OFFSET 0x028
94#define CPSW1_SLAVE_OFFSET 0x050
95#define CPSW1_SLAVE_SIZE 0x040
96#define CPSW1_CPDMA_OFFSET 0x100
97#define CPSW1_STATERAM_OFFSET 0x200
Mugunthan V Nd9718542013-07-23 15:38:17 +053098#define CPSW1_HW_STATS 0x400
Richard Cochran549985e2012-11-14 09:07:56 +000099#define CPSW1_CPTS_OFFSET 0x500
100#define CPSW1_ALE_OFFSET 0x600
101#define CPSW1_SLIVER_OFFSET 0x700
102
103#define CPSW2_HOST_PORT_OFFSET 0x108
104#define CPSW2_SLAVE_OFFSET 0x200
105#define CPSW2_SLAVE_SIZE 0x100
106#define CPSW2_CPDMA_OFFSET 0x800
Mugunthan V Nd9718542013-07-23 15:38:17 +0530107#define CPSW2_HW_STATS 0x900
Richard Cochran549985e2012-11-14 09:07:56 +0000108#define CPSW2_STATERAM_OFFSET 0xa00
109#define CPSW2_CPTS_OFFSET 0xc00
110#define CPSW2_ALE_OFFSET 0xd00
111#define CPSW2_SLIVER_OFFSET 0xd80
112#define CPSW2_BD_OFFSET 0x2000
113
Mugunthan V Ndf828592012-03-18 20:17:54 +0000114#define CPDMA_RXTHRESH 0x0c0
115#define CPDMA_RXFREE 0x0e0
116#define CPDMA_TXHDP 0x00
117#define CPDMA_RXHDP 0x20
118#define CPDMA_TXCP 0x40
119#define CPDMA_RXCP 0x60
120
Mugunthan V Ndf828592012-03-18 20:17:54 +0000121#define CPSW_POLL_WEIGHT 64
122#define CPSW_MIN_PACKET_SIZE 60
123#define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4)
124
125#define RX_PRIORITY_MAPPING 0x76543210
126#define TX_PRIORITY_MAPPING 0x33221100
127#define CPDMA_TX_PRIORITY_MAP 0x76543210
128
Mugunthan V N3b72c2f2013-02-05 08:26:48 +0000129#define CPSW_VLAN_AWARE BIT(1)
130#define CPSW_ALE_VLAN_AWARE 1
131
John Ogness35717d82014-11-14 15:42:52 +0100132#define CPSW_FIFO_NORMAL_MODE (0 << 16)
133#define CPSW_FIFO_DUAL_MAC_MODE (1 << 16)
134#define CPSW_FIFO_RATE_LIMIT_MODE (2 << 16)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000135
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000136#define CPSW_INTPACEEN (0x3f << 16)
137#define CPSW_INTPRESCALE_MASK (0x7FF << 0)
138#define CPSW_CMINTMAX_CNT 63
139#define CPSW_CMINTMIN_CNT 2
140#define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT)
141#define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1)
142
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +0000143#define cpsw_slave_index(priv) \
144 ((priv->data.dual_emac) ? priv->emac_port : \
145 priv->data.active_slave)
146
Mugunthan V Ndf828592012-03-18 20:17:54 +0000147static int debug_level;
148module_param(debug_level, int, 0);
149MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
150
151static int ale_ageout = 10;
152module_param(ale_ageout, int, 0);
153MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
154
155static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
156module_param(rx_packet_max, int, 0);
157MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
158
Richard Cochran996a5c22012-10-29 08:45:12 +0000159struct cpsw_wr_regs {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000160 u32 id_ver;
161 u32 soft_reset;
162 u32 control;
163 u32 int_control;
164 u32 rx_thresh_en;
165 u32 rx_en;
166 u32 tx_en;
167 u32 misc_en;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000168 u32 mem_allign1[8];
169 u32 rx_thresh_stat;
170 u32 rx_stat;
171 u32 tx_stat;
172 u32 misc_stat;
173 u32 mem_allign2[8];
174 u32 rx_imax;
175 u32 tx_imax;
176
Mugunthan V Ndf828592012-03-18 20:17:54 +0000177};
178
Richard Cochran996a5c22012-10-29 08:45:12 +0000179struct cpsw_ss_regs {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000180 u32 id_ver;
181 u32 control;
182 u32 soft_reset;
183 u32 stat_port_en;
184 u32 ptype;
Richard Cochranbd357af2012-10-29 08:45:13 +0000185 u32 soft_idle;
186 u32 thru_rate;
187 u32 gap_thresh;
188 u32 tx_start_wds;
189 u32 flow_control;
190 u32 vlan_ltype;
191 u32 ts_ltype;
192 u32 dlr_ltype;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000193};
194
Richard Cochran9750a3a2012-10-29 08:45:15 +0000195/* CPSW_PORT_V1 */
196#define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */
197#define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */
198#define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */
199#define CPSW1_PORT_VLAN 0x0c /* VLAN Register */
200#define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */
201#define CPSW1_TS_CTL 0x14 /* Time Sync Control */
202#define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */
203#define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */
204
205/* CPSW_PORT_V2 */
206#define CPSW2_CONTROL 0x00 /* Control Register */
207#define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */
208#define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */
209#define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */
210#define CPSW2_PORT_VLAN 0x14 /* VLAN Register */
211#define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */
212#define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */
213
214/* CPSW_PORT_V1 and V2 */
215#define SA_LO 0x20 /* CPGMAC_SL Source Address Low */
216#define SA_HI 0x24 /* CPGMAC_SL Source Address High */
217#define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */
218
219/* CPSW_PORT_V2 only */
220#define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */
221#define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */
222#define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */
223#define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */
224#define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */
225#define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */
226#define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */
227#define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */
228
229/* Bit definitions for the CPSW2_CONTROL register */
230#define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */
231#define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */
232#define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */
233#define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */
234#define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */
235#define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */
236#define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */
237#define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */
238#define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */
239#define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */
George Cherian09c55372014-05-02 12:02:02 +0530240#define TS_TTL_NONZERO (1<<8) /* Time Sync Time To Live Non-zero enable */
241#define TS_ANNEX_F_EN (1<<6) /* Time Sync Annex F enable */
Richard Cochran9750a3a2012-10-29 08:45:15 +0000242#define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */
243#define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */
244#define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */
245#define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */
246#define TS_RX_EN (1<<0) /* Time Sync Receive Enable */
247
George Cherian09c55372014-05-02 12:02:02 +0530248#define CTRL_V2_TS_BITS \
249 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
250 TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN)
Richard Cochran9750a3a2012-10-29 08:45:15 +0000251
George Cherian09c55372014-05-02 12:02:02 +0530252#define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
253#define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN)
254#define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN)
255
256
257#define CTRL_V3_TS_BITS \
258 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
259 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
260 TS_LTYPE1_EN)
261
262#define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
263#define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN)
264#define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN)
Richard Cochran9750a3a2012-10-29 08:45:15 +0000265
266/* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
267#define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */
268#define TS_SEQ_ID_OFFSET_MASK (0x3f)
269#define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */
270#define TS_MSG_TYPE_EN_MASK (0xffff)
271
272/* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
273#define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
Mugunthan V Ndf828592012-03-18 20:17:54 +0000274
Richard Cochran2e5b38a2012-10-29 08:45:20 +0000275/* Bit definitions for the CPSW1_TS_CTL register */
276#define CPSW_V1_TS_RX_EN BIT(0)
277#define CPSW_V1_TS_TX_EN BIT(4)
278#define CPSW_V1_MSG_TYPE_OFS 16
279
280/* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
281#define CPSW_V1_SEQ_ID_OFS_SHIFT 16
282
Mugunthan V Ndf828592012-03-18 20:17:54 +0000283struct cpsw_host_regs {
284 u32 max_blks;
285 u32 blk_cnt;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000286 u32 tx_in_ctl;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000287 u32 port_vlan;
288 u32 tx_pri_map;
289 u32 cpdma_tx_pri_map;
290 u32 cpdma_rx_chan_map;
291};
292
293struct cpsw_sliver_regs {
294 u32 id_ver;
295 u32 mac_control;
296 u32 mac_status;
297 u32 soft_reset;
298 u32 rx_maxlen;
299 u32 __reserved_0;
300 u32 rx_pause;
301 u32 tx_pause;
302 u32 __reserved_1;
303 u32 rx_pri_map;
304};
305
Mugunthan V Nd9718542013-07-23 15:38:17 +0530306struct cpsw_hw_stats {
307 u32 rxgoodframes;
308 u32 rxbroadcastframes;
309 u32 rxmulticastframes;
310 u32 rxpauseframes;
311 u32 rxcrcerrors;
312 u32 rxaligncodeerrors;
313 u32 rxoversizedframes;
314 u32 rxjabberframes;
315 u32 rxundersizedframes;
316 u32 rxfragments;
317 u32 __pad_0[2];
318 u32 rxoctets;
319 u32 txgoodframes;
320 u32 txbroadcastframes;
321 u32 txmulticastframes;
322 u32 txpauseframes;
323 u32 txdeferredframes;
324 u32 txcollisionframes;
325 u32 txsinglecollframes;
326 u32 txmultcollframes;
327 u32 txexcessivecollisions;
328 u32 txlatecollisions;
329 u32 txunderrun;
330 u32 txcarriersenseerrors;
331 u32 txoctets;
332 u32 octetframes64;
333 u32 octetframes65t127;
334 u32 octetframes128t255;
335 u32 octetframes256t511;
336 u32 octetframes512t1023;
337 u32 octetframes1024tup;
338 u32 netoctets;
339 u32 rxsofoverruns;
340 u32 rxmofoverruns;
341 u32 rxdmaoverruns;
342};
343
Mugunthan V Ndf828592012-03-18 20:17:54 +0000344struct cpsw_slave {
Richard Cochran9750a3a2012-10-29 08:45:15 +0000345 void __iomem *regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000346 struct cpsw_sliver_regs __iomem *sliver;
347 int slave_num;
348 u32 mac_control;
349 struct cpsw_slave_data *data;
350 struct phy_device *phy;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000351 struct net_device *ndev;
352 u32 port_vlan;
353 u32 open_stat;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000354};
355
Richard Cochran9750a3a2012-10-29 08:45:15 +0000356static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
357{
358 return __raw_readl(slave->regs + offset);
359}
360
361static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
362{
363 __raw_writel(val, slave->regs + offset);
364}
365
Mugunthan V Ndf828592012-03-18 20:17:54 +0000366struct cpsw_priv {
367 spinlock_t lock;
368 struct platform_device *pdev;
369 struct net_device *ndev;
Heiko Schocher9e42f712015-10-17 06:04:35 +0200370 struct device_node *phy_node;
Mugunthan V N32a74322015-08-04 16:06:20 +0530371 struct napi_struct napi_rx;
372 struct napi_struct napi_tx;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000373 struct device *dev;
374 struct cpsw_platform_data data;
Richard Cochran996a5c22012-10-29 08:45:12 +0000375 struct cpsw_ss_regs __iomem *regs;
376 struct cpsw_wr_regs __iomem *wr_regs;
Mugunthan V Nd9718542013-07-23 15:38:17 +0530377 u8 __iomem *hw_stats;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000378 struct cpsw_host_regs __iomem *host_port_regs;
379 u32 msg_enable;
Richard Cochrane90cfac2012-10-29 08:45:14 +0000380 u32 version;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000381 u32 coal_intvl;
382 u32 bus_freq_mhz;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000383 int rx_packet_max;
384 int host_port;
385 struct clk *clk;
386 u8 mac_addr[ETH_ALEN];
387 struct cpsw_slave *slaves;
388 struct cpdma_ctlr *dma;
389 struct cpdma_chan *txch, *rxch;
390 struct cpsw_ale *ale;
Mugunthan V N1923d6e2014-09-08 22:54:02 +0530391 bool rx_pause;
392 bool tx_pause;
Mugunthan V N7da11602015-08-12 15:22:53 +0530393 bool quirk_irq;
394 bool rx_irq_disabled;
395 bool tx_irq_disabled;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000396 /* snapshot of IRQ numbers */
397 u32 irqs_table[4];
398 u32 num_irqs;
Mugunthan V N9232b162013-02-11 09:52:19 +0000399 struct cpts *cpts;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000400 u32 emac_port;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000401};
402
Mugunthan V Nd9718542013-07-23 15:38:17 +0530403struct cpsw_stats {
404 char stat_string[ETH_GSTRING_LEN];
405 int type;
406 int sizeof_stat;
407 int stat_offset;
408};
409
410enum {
411 CPSW_STATS,
412 CPDMA_RX_STATS,
413 CPDMA_TX_STATS,
414};
415
416#define CPSW_STAT(m) CPSW_STATS, \
417 sizeof(((struct cpsw_hw_stats *)0)->m), \
418 offsetof(struct cpsw_hw_stats, m)
419#define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \
420 sizeof(((struct cpdma_chan_stats *)0)->m), \
421 offsetof(struct cpdma_chan_stats, m)
422#define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \
423 sizeof(((struct cpdma_chan_stats *)0)->m), \
424 offsetof(struct cpdma_chan_stats, m)
425
426static const struct cpsw_stats cpsw_gstrings_stats[] = {
427 { "Good Rx Frames", CPSW_STAT(rxgoodframes) },
428 { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
429 { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
430 { "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
431 { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
432 { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
433 { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
434 { "Rx Jabbers", CPSW_STAT(rxjabberframes) },
435 { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
436 { "Rx Fragments", CPSW_STAT(rxfragments) },
437 { "Rx Octets", CPSW_STAT(rxoctets) },
438 { "Good Tx Frames", CPSW_STAT(txgoodframes) },
439 { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
440 { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
441 { "Pause Tx Frames", CPSW_STAT(txpauseframes) },
442 { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
443 { "Collisions", CPSW_STAT(txcollisionframes) },
444 { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
445 { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
446 { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
447 { "Late Collisions", CPSW_STAT(txlatecollisions) },
448 { "Tx Underrun", CPSW_STAT(txunderrun) },
449 { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
450 { "Tx Octets", CPSW_STAT(txoctets) },
451 { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
452 { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
453 { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
454 { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
455 { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
456 { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
457 { "Net Octets", CPSW_STAT(netoctets) },
458 { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
459 { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
460 { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
461 { "Rx DMA chan: head_enqueue", CPDMA_RX_STAT(head_enqueue) },
462 { "Rx DMA chan: tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
463 { "Rx DMA chan: pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
464 { "Rx DMA chan: misqueued", CPDMA_RX_STAT(misqueued) },
465 { "Rx DMA chan: desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
466 { "Rx DMA chan: pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
467 { "Rx DMA chan: runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
468 { "Rx DMA chan: runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
469 { "Rx DMA chan: empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
470 { "Rx DMA chan: busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
471 { "Rx DMA chan: good_dequeue", CPDMA_RX_STAT(good_dequeue) },
472 { "Rx DMA chan: requeue", CPDMA_RX_STAT(requeue) },
473 { "Rx DMA chan: teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
474 { "Tx DMA chan: head_enqueue", CPDMA_TX_STAT(head_enqueue) },
475 { "Tx DMA chan: tail_enqueue", CPDMA_TX_STAT(tail_enqueue) },
476 { "Tx DMA chan: pad_enqueue", CPDMA_TX_STAT(pad_enqueue) },
477 { "Tx DMA chan: misqueued", CPDMA_TX_STAT(misqueued) },
478 { "Tx DMA chan: desc_alloc_fail", CPDMA_TX_STAT(desc_alloc_fail) },
479 { "Tx DMA chan: pad_alloc_fail", CPDMA_TX_STAT(pad_alloc_fail) },
480 { "Tx DMA chan: runt_receive_buf", CPDMA_TX_STAT(runt_receive_buff) },
481 { "Tx DMA chan: runt_transmit_buf", CPDMA_TX_STAT(runt_transmit_buff) },
482 { "Tx DMA chan: empty_dequeue", CPDMA_TX_STAT(empty_dequeue) },
483 { "Tx DMA chan: busy_dequeue", CPDMA_TX_STAT(busy_dequeue) },
484 { "Tx DMA chan: good_dequeue", CPDMA_TX_STAT(good_dequeue) },
485 { "Tx DMA chan: requeue", CPDMA_TX_STAT(requeue) },
486 { "Tx DMA chan: teardown_dequeue", CPDMA_TX_STAT(teardown_dequeue) },
487};
488
489#define CPSW_STATS_LEN ARRAY_SIZE(cpsw_gstrings_stats)
490
Mugunthan V Ndf828592012-03-18 20:17:54 +0000491#define napi_to_priv(napi) container_of(napi, struct cpsw_priv, napi)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000492#define for_each_slave(priv, func, arg...) \
493 do { \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000494 struct cpsw_slave *slave; \
495 int n; \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000496 if (priv->data.dual_emac) \
497 (func)((priv)->slaves + priv->emac_port, ##arg);\
498 else \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000499 for (n = (priv)->data.slaves, \
500 slave = (priv)->slaves; \
501 n; n--) \
502 (func)(slave++, ##arg); \
Mugunthan V Ndf828592012-03-18 20:17:54 +0000503 } while (0)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000504#define cpsw_get_slave_ndev(priv, __slave_no__) \
Mugunthan V N1973db02015-07-07 18:30:39 +0530505 ((__slave_no__ < priv->data.slaves) ? \
506 priv->slaves[__slave_no__].ndev : NULL)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000507#define cpsw_get_slave_priv(priv, __slave_no__) \
Mugunthan V N1973db02015-07-07 18:30:39 +0530508 (((__slave_no__ < priv->data.slaves) && \
509 (priv->slaves[__slave_no__].ndev)) ? \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000510 netdev_priv(priv->slaves[__slave_no__].ndev) : NULL) \
511
512#define cpsw_dual_emac_src_port_detect(status, priv, ndev, skb) \
513 do { \
514 if (!priv->data.dual_emac) \
515 break; \
516 if (CPDMA_RX_SOURCE_PORT(status) == 1) { \
517 ndev = cpsw_get_slave_ndev(priv, 0); \
518 priv = netdev_priv(ndev); \
519 skb->dev = ndev; \
520 } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \
521 ndev = cpsw_get_slave_ndev(priv, 1); \
522 priv = netdev_priv(ndev); \
523 skb->dev = ndev; \
524 } \
525 } while (0)
526#define cpsw_add_mcast(priv, addr) \
527 do { \
528 if (priv->data.dual_emac) { \
529 struct cpsw_slave *slave = priv->slaves + \
530 priv->emac_port; \
531 int slave_port = cpsw_get_slave_port(priv, \
532 slave->slave_num); \
533 cpsw_ale_add_mcast(priv->ale, addr, \
534 1 << slave_port | 1 << priv->host_port, \
535 ALE_VLAN, slave->port_vlan, 0); \
536 } else { \
537 cpsw_ale_add_mcast(priv->ale, addr, \
538 ALE_ALL_PORTS << priv->host_port, \
539 0, 0, 0); \
540 } \
541 } while (0)
542
543static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
544{
545 if (priv->host_port == 0)
546 return slave_num + 1;
547 else
548 return slave_num;
549}
Mugunthan V Ndf828592012-03-18 20:17:54 +0000550
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530551static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
552{
553 struct cpsw_priv *priv = netdev_priv(ndev);
554 struct cpsw_ale *ale = priv->ale;
555 int i;
556
557 if (priv->data.dual_emac) {
558 bool flag = false;
559
560 /* Enabling promiscuous mode for one interface will be
561 * common for both the interface as the interface shares
562 * the same hardware resource.
563 */
Heiko Schocher0d961b32014-02-13 14:47:27 +0100564 for (i = 0; i < priv->data.slaves; i++)
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530565 if (priv->slaves[i].ndev->flags & IFF_PROMISC)
566 flag = true;
567
568 if (!enable && flag) {
569 enable = true;
570 dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
571 }
572
573 if (enable) {
574 /* Enable Bypass */
575 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);
576
577 dev_dbg(&ndev->dev, "promiscuity enabled\n");
578 } else {
579 /* Disable Bypass */
580 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
581 dev_dbg(&ndev->dev, "promiscuity disabled\n");
582 }
583 } else {
584 if (enable) {
585 unsigned long timeout = jiffies + HZ;
586
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400587 /* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */
588 for (i = 0; i <= priv->data.slaves; i++) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530589 cpsw_ale_control_set(ale, i,
590 ALE_PORT_NOLEARN, 1);
591 cpsw_ale_control_set(ale, i,
592 ALE_PORT_NO_SA_UPDATE, 1);
593 }
594
595 /* Clear All Untouched entries */
596 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
597 do {
598 cpu_relax();
599 if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
600 break;
601 } while (time_after(timeout, jiffies));
602 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
603
604 /* Clear all mcast from ALE */
605 cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS <<
Mugunthan V N25906052015-01-13 17:35:49 +0530606 priv->host_port, -1);
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530607
608 /* Flood All Unicast Packets to Host port */
609 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
610 dev_dbg(&ndev->dev, "promiscuity enabled\n");
611 } else {
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400612 /* Don't Flood All Unicast Packets to Host port */
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530613 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);
614
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400615 /* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */
616 for (i = 0; i <= priv->data.slaves; i++) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530617 cpsw_ale_control_set(ale, i,
618 ALE_PORT_NOLEARN, 0);
619 cpsw_ale_control_set(ale, i,
620 ALE_PORT_NO_SA_UPDATE, 0);
621 }
622 dev_dbg(&ndev->dev, "promiscuity disabled\n");
623 }
624 }
625}
626
Mugunthan V N5c50a852012-10-29 08:45:11 +0000627static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
628{
629 struct cpsw_priv *priv = netdev_priv(ndev);
Mugunthan V N25906052015-01-13 17:35:49 +0530630 int vid;
631
632 if (priv->data.dual_emac)
633 vid = priv->slaves[priv->emac_port].port_vlan;
634 else
635 vid = priv->data.default_vlan;
Mugunthan V N5c50a852012-10-29 08:45:11 +0000636
637 if (ndev->flags & IFF_PROMISC) {
638 /* Enable promiscuous mode */
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530639 cpsw_set_promiscious(ndev, true);
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -0400640 cpsw_ale_set_allmulti(priv->ale, IFF_ALLMULTI);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000641 return;
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530642 } else {
643 /* Disable promiscuous mode */
644 cpsw_set_promiscious(ndev, false);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000645 }
646
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -0400647 /* Restore allmulti on vlans if necessary */
648 cpsw_ale_set_allmulti(priv->ale, priv->ndev->flags & IFF_ALLMULTI);
649
Mugunthan V N5c50a852012-10-29 08:45:11 +0000650 /* Clear all mcast from ALE */
Mugunthan V N25906052015-01-13 17:35:49 +0530651 cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port,
652 vid);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000653
654 if (!netdev_mc_empty(ndev)) {
655 struct netdev_hw_addr *ha;
656
657 /* program multicast address list into ALE register */
658 netdev_for_each_mc_addr(ha, ndev) {
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000659 cpsw_add_mcast(priv, (u8 *)ha->addr);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000660 }
661 }
662}
663
Mugunthan V Ndf828592012-03-18 20:17:54 +0000664static void cpsw_intr_enable(struct cpsw_priv *priv)
665{
Richard Cochran996a5c22012-10-29 08:45:12 +0000666 __raw_writel(0xFF, &priv->wr_regs->tx_en);
667 __raw_writel(0xFF, &priv->wr_regs->rx_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000668
669 cpdma_ctlr_int_ctrl(priv->dma, true);
670 return;
671}
672
673static void cpsw_intr_disable(struct cpsw_priv *priv)
674{
Richard Cochran996a5c22012-10-29 08:45:12 +0000675 __raw_writel(0, &priv->wr_regs->tx_en);
676 __raw_writel(0, &priv->wr_regs->rx_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000677
678 cpdma_ctlr_int_ctrl(priv->dma, false);
679 return;
680}
681
Olof Johansson1a3b5052013-12-11 15:58:07 -0800682static void cpsw_tx_handler(void *token, int len, int status)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000683{
684 struct sk_buff *skb = token;
685 struct net_device *ndev = skb->dev;
686 struct cpsw_priv *priv = netdev_priv(ndev);
687
Mugunthan V Nfae50822013-01-17 06:31:34 +0000688 /* Check whether the queue is stopped due to stalled tx dma, if the
689 * queue is stopped then start the queue as we have free desc for tx
690 */
Mugunthan V Ndf828592012-03-18 20:17:54 +0000691 if (unlikely(netif_queue_stopped(ndev)))
Mugunthan V Nb56d6b3f2013-03-27 04:41:59 +0000692 netif_wake_queue(ndev);
Mugunthan V N9232b162013-02-11 09:52:19 +0000693 cpts_tx_timestamp(priv->cpts, skb);
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100694 ndev->stats.tx_packets++;
695 ndev->stats.tx_bytes += len;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000696 dev_kfree_skb_any(skb);
697}
698
Olof Johansson1a3b5052013-12-11 15:58:07 -0800699static void cpsw_rx_handler(void *token, int len, int status)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000700{
701 struct sk_buff *skb = token;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000702 struct sk_buff *new_skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000703 struct net_device *ndev = skb->dev;
704 struct cpsw_priv *priv = netdev_priv(ndev);
705 int ret = 0;
706
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000707 cpsw_dual_emac_src_port_detect(status, priv, ndev, skb);
708
Mugunthan V N16e5c572014-04-10 14:23:23 +0530709 if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530710 bool ndev_status = false;
711 struct cpsw_slave *slave = priv->slaves;
712 int n;
713
714 if (priv->data.dual_emac) {
715 /* In dual emac mode check for all interfaces */
716 for (n = priv->data.slaves; n; n--, slave++)
717 if (netif_running(slave->ndev))
718 ndev_status = true;
719 }
720
721 if (ndev_status && (status >= 0)) {
722 /* The packet received is for the interface which
723 * is already down and the other interface is up
Joe Perchesdbedd442015-03-06 20:49:12 -0800724 * and running, instead of freeing which results
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530725 * in reducing of the number of rx descriptor in
726 * DMA engine, requeue skb back to cpdma.
727 */
728 new_skb = skb;
729 goto requeue;
730 }
731
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000732 /* the interface is going down, skbs are purged */
Mugunthan V Ndf828592012-03-18 20:17:54 +0000733 dev_kfree_skb_any(skb);
734 return;
735 }
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000736
737 new_skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max);
738 if (new_skb) {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000739 skb_put(skb, len);
Mugunthan V N9232b162013-02-11 09:52:19 +0000740 cpts_rx_timestamp(priv->cpts, skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000741 skb->protocol = eth_type_trans(skb, ndev);
742 netif_receive_skb(skb);
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100743 ndev->stats.rx_bytes += len;
744 ndev->stats.rx_packets++;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000745 } else {
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100746 ndev->stats.rx_dropped++;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000747 new_skb = skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000748 }
749
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530750requeue:
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000751 ret = cpdma_chan_submit(priv->rxch, new_skb, new_skb->data,
752 skb_tailroom(new_skb), 0);
753 if (WARN_ON(ret < 0))
754 dev_kfree_skb_any(new_skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000755}
756
Felipe Balbic03abd82015-01-16 10:11:12 -0600757static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000758{
759 struct cpsw_priv *priv = dev_id;
Felipe Balbi7ce67a32015-01-02 16:15:59 -0600760
Mugunthan V N32a74322015-08-04 16:06:20 +0530761 writel(0, &priv->wr_regs->tx_en);
Felipe Balbic03abd82015-01-16 10:11:12 -0600762 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
Felipe Balbic03abd82015-01-16 10:11:12 -0600763
Mugunthan V N7da11602015-08-12 15:22:53 +0530764 if (priv->quirk_irq) {
765 disable_irq_nosync(priv->irqs_table[1]);
766 priv->tx_irq_disabled = true;
767 }
768
Mugunthan V N32a74322015-08-04 16:06:20 +0530769 napi_schedule(&priv->napi_tx);
Felipe Balbic03abd82015-01-16 10:11:12 -0600770 return IRQ_HANDLED;
771}
772
773static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id)
774{
775 struct cpsw_priv *priv = dev_id;
776
777 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
Mugunthan V N870915f2015-08-04 16:06:18 +0530778 writel(0, &priv->wr_regs->rx_en);
Sebastian Siewiorfd51cf12013-04-23 07:31:37 +0000779
Mugunthan V N7da11602015-08-12 15:22:53 +0530780 if (priv->quirk_irq) {
781 disable_irq_nosync(priv->irqs_table[0]);
782 priv->rx_irq_disabled = true;
783 }
784
Mugunthan V N32a74322015-08-04 16:06:20 +0530785 napi_schedule(&priv->napi_rx);
Mugunthan V Nd354eb82015-08-04 16:06:19 +0530786 return IRQ_HANDLED;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000787}
788
Mugunthan V N32a74322015-08-04 16:06:20 +0530789static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000790{
Mugunthan V N32a74322015-08-04 16:06:20 +0530791 struct cpsw_priv *priv = napi_to_priv(napi_tx);
792 int num_tx;
793
794 num_tx = cpdma_chan_process(priv->txch, budget);
795 if (num_tx < budget) {
796 napi_complete(napi_tx);
797 writel(0xff, &priv->wr_regs->tx_en);
Mugunthan V N7da11602015-08-12 15:22:53 +0530798 if (priv->quirk_irq && priv->tx_irq_disabled) {
799 priv->tx_irq_disabled = false;
800 enable_irq(priv->irqs_table[1]);
801 }
Mugunthan V N32a74322015-08-04 16:06:20 +0530802 }
803
804 if (num_tx)
805 cpsw_dbg(priv, intr, "poll %d tx pkts\n", num_tx);
806
807 return num_tx;
808}
809
810static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget)
811{
812 struct cpsw_priv *priv = napi_to_priv(napi_rx);
Mugunthan V N1e353cd2015-07-21 16:00:42 +0530813 int num_rx;
Mugunthan V N510a1e722013-02-17 22:19:20 +0000814
Mugunthan V Ndf828592012-03-18 20:17:54 +0000815 num_rx = cpdma_chan_process(priv->rxch, budget);
Mugunthan V N510a1e722013-02-17 22:19:20 +0000816 if (num_rx < budget) {
Mugunthan V N32a74322015-08-04 16:06:20 +0530817 napi_complete(napi_rx);
Mugunthan V N870915f2015-08-04 16:06:18 +0530818 writel(0xff, &priv->wr_regs->rx_en);
Mugunthan V N7da11602015-08-12 15:22:53 +0530819 if (priv->quirk_irq && priv->rx_irq_disabled) {
820 priv->rx_irq_disabled = false;
821 enable_irq(priv->irqs_table[0]);
822 }
Mugunthan V N510a1e722013-02-17 22:19:20 +0000823 }
Mugunthan V Ndf828592012-03-18 20:17:54 +0000824
Mugunthan V N1e353cd2015-07-21 16:00:42 +0530825 if (num_rx)
826 cpsw_dbg(priv, intr, "poll %d rx pkts\n", num_rx);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000827
Mugunthan V Ndf828592012-03-18 20:17:54 +0000828 return num_rx;
829}
830
831static inline void soft_reset(const char *module, void __iomem *reg)
832{
833 unsigned long timeout = jiffies + HZ;
834
835 __raw_writel(1, reg);
836 do {
837 cpu_relax();
838 } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
839
840 WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
841}
842
843#define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \
844 ((mac)[2] << 16) | ((mac)[3] << 24))
845#define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8))
846
847static void cpsw_set_slave_mac(struct cpsw_slave *slave,
848 struct cpsw_priv *priv)
849{
Richard Cochran9750a3a2012-10-29 08:45:15 +0000850 slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
851 slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000852}
853
854static void _cpsw_adjust_link(struct cpsw_slave *slave,
855 struct cpsw_priv *priv, bool *link)
856{
857 struct phy_device *phy = slave->phy;
858 u32 mac_control = 0;
859 u32 slave_port;
860
861 if (!phy)
862 return;
863
864 slave_port = cpsw_get_slave_port(priv, slave->slave_num);
865
866 if (phy->link) {
867 mac_control = priv->data.mac_control;
868
869 /* enable forwarding */
870 cpsw_ale_control_set(priv->ale, slave_port,
871 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
872
873 if (phy->speed == 1000)
874 mac_control |= BIT(7); /* GIGABITEN */
875 if (phy->duplex)
876 mac_control |= BIT(0); /* FULLDUPLEXEN */
Daniel Mack342b7b72012-09-27 09:19:34 +0000877
878 /* set speed_in input in case RMII mode is used in 100Mbps */
879 if (phy->speed == 100)
880 mac_control |= BIT(15);
Mugunthan V Na81d8762013-12-13 18:42:55 +0530881 else if (phy->speed == 10)
882 mac_control |= BIT(18); /* In Band mode */
Daniel Mack342b7b72012-09-27 09:19:34 +0000883
Mugunthan V N1923d6e2014-09-08 22:54:02 +0530884 if (priv->rx_pause)
885 mac_control |= BIT(3);
886
887 if (priv->tx_pause)
888 mac_control |= BIT(4);
889
Mugunthan V Ndf828592012-03-18 20:17:54 +0000890 *link = true;
891 } else {
892 mac_control = 0;
893 /* disable forwarding */
894 cpsw_ale_control_set(priv->ale, slave_port,
895 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
896 }
897
898 if (mac_control != slave->mac_control) {
899 phy_print_status(phy);
900 __raw_writel(mac_control, &slave->sliver->mac_control);
901 }
902
903 slave->mac_control = mac_control;
904}
905
906static void cpsw_adjust_link(struct net_device *ndev)
907{
908 struct cpsw_priv *priv = netdev_priv(ndev);
909 bool link = false;
910
911 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
912
913 if (link) {
914 netif_carrier_on(ndev);
915 if (netif_running(ndev))
916 netif_wake_queue(ndev);
917 } else {
918 netif_carrier_off(ndev);
919 netif_stop_queue(ndev);
920 }
921}
922
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000923static int cpsw_get_coalesce(struct net_device *ndev,
924 struct ethtool_coalesce *coal)
925{
926 struct cpsw_priv *priv = netdev_priv(ndev);
927
928 coal->rx_coalesce_usecs = priv->coal_intvl;
929 return 0;
930}
931
932static int cpsw_set_coalesce(struct net_device *ndev,
933 struct ethtool_coalesce *coal)
934{
935 struct cpsw_priv *priv = netdev_priv(ndev);
936 u32 int_ctrl;
937 u32 num_interrupts = 0;
938 u32 prescale = 0;
939 u32 addnl_dvdr = 1;
940 u32 coal_intvl = 0;
941
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000942 coal_intvl = coal->rx_coalesce_usecs;
943
944 int_ctrl = readl(&priv->wr_regs->int_control);
945 prescale = priv->bus_freq_mhz * 4;
946
Mugunthan V Na84bc2a2014-07-15 20:26:53 +0530947 if (!coal->rx_coalesce_usecs) {
948 int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
949 goto update_return;
950 }
951
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000952 if (coal_intvl < CPSW_CMINTMIN_INTVL)
953 coal_intvl = CPSW_CMINTMIN_INTVL;
954
955 if (coal_intvl > CPSW_CMINTMAX_INTVL) {
956 /* Interrupt pacer works with 4us Pulse, we can
957 * throttle further by dilating the 4us pulse.
958 */
959 addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
960
961 if (addnl_dvdr > 1) {
962 prescale *= addnl_dvdr;
963 if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
964 coal_intvl = (CPSW_CMINTMAX_INTVL
965 * addnl_dvdr);
966 } else {
967 addnl_dvdr = 1;
968 coal_intvl = CPSW_CMINTMAX_INTVL;
969 }
970 }
971
972 num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
973 writel(num_interrupts, &priv->wr_regs->rx_imax);
974 writel(num_interrupts, &priv->wr_regs->tx_imax);
975
976 int_ctrl |= CPSW_INTPACEEN;
977 int_ctrl &= (~CPSW_INTPRESCALE_MASK);
978 int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
Mugunthan V Na84bc2a2014-07-15 20:26:53 +0530979
980update_return:
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000981 writel(int_ctrl, &priv->wr_regs->int_control);
982
983 cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
984 if (priv->data.dual_emac) {
985 int i;
986
987 for (i = 0; i < priv->data.slaves; i++) {
988 priv = netdev_priv(priv->slaves[i].ndev);
989 priv->coal_intvl = coal_intvl;
990 }
991 } else {
992 priv->coal_intvl = coal_intvl;
993 }
994
995 return 0;
996}
997
Mugunthan V Nd9718542013-07-23 15:38:17 +0530998static int cpsw_get_sset_count(struct net_device *ndev, int sset)
999{
1000 switch (sset) {
1001 case ETH_SS_STATS:
1002 return CPSW_STATS_LEN;
1003 default:
1004 return -EOPNOTSUPP;
1005 }
1006}
1007
1008static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1009{
1010 u8 *p = data;
1011 int i;
1012
1013 switch (stringset) {
1014 case ETH_SS_STATS:
1015 for (i = 0; i < CPSW_STATS_LEN; i++) {
1016 memcpy(p, cpsw_gstrings_stats[i].stat_string,
1017 ETH_GSTRING_LEN);
1018 p += ETH_GSTRING_LEN;
1019 }
1020 break;
1021 }
1022}
1023
1024static void cpsw_get_ethtool_stats(struct net_device *ndev,
1025 struct ethtool_stats *stats, u64 *data)
1026{
1027 struct cpsw_priv *priv = netdev_priv(ndev);
1028 struct cpdma_chan_stats rx_stats;
1029 struct cpdma_chan_stats tx_stats;
1030 u32 val;
1031 u8 *p;
1032 int i;
1033
1034 /* Collect Davinci CPDMA stats for Rx and Tx Channel */
1035 cpdma_chan_get_stats(priv->rxch, &rx_stats);
1036 cpdma_chan_get_stats(priv->txch, &tx_stats);
1037
1038 for (i = 0; i < CPSW_STATS_LEN; i++) {
1039 switch (cpsw_gstrings_stats[i].type) {
1040 case CPSW_STATS:
1041 val = readl(priv->hw_stats +
1042 cpsw_gstrings_stats[i].stat_offset);
1043 data[i] = val;
1044 break;
1045
1046 case CPDMA_RX_STATS:
1047 p = (u8 *)&rx_stats +
1048 cpsw_gstrings_stats[i].stat_offset;
1049 data[i] = *(u32 *)p;
1050 break;
1051
1052 case CPDMA_TX_STATS:
1053 p = (u8 *)&tx_stats +
1054 cpsw_gstrings_stats[i].stat_offset;
1055 data[i] = *(u32 *)p;
1056 break;
1057 }
1058 }
1059}
1060
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001061static int cpsw_common_res_usage_state(struct cpsw_priv *priv)
1062{
1063 u32 i;
1064 u32 usage_count = 0;
1065
1066 if (!priv->data.dual_emac)
1067 return 0;
1068
1069 for (i = 0; i < priv->data.slaves; i++)
1070 if (priv->slaves[i].open_stat)
1071 usage_count++;
1072
1073 return usage_count;
1074}
1075
1076static inline int cpsw_tx_packet_submit(struct net_device *ndev,
1077 struct cpsw_priv *priv, struct sk_buff *skb)
1078{
1079 if (!priv->data.dual_emac)
1080 return cpdma_chan_submit(priv->txch, skb, skb->data,
Sebastian Siewioraef614e2013-04-23 07:31:38 +00001081 skb->len, 0);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001082
1083 if (ndev == cpsw_get_slave_ndev(priv, 0))
1084 return cpdma_chan_submit(priv->txch, skb, skb->data,
Sebastian Siewioraef614e2013-04-23 07:31:38 +00001085 skb->len, 1);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001086 else
1087 return cpdma_chan_submit(priv->txch, skb, skb->data,
Sebastian Siewioraef614e2013-04-23 07:31:38 +00001088 skb->len, 2);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001089}
1090
1091static inline void cpsw_add_dual_emac_def_ale_entries(
1092 struct cpsw_priv *priv, struct cpsw_slave *slave,
1093 u32 slave_port)
1094{
1095 u32 port_mask = 1 << slave_port | 1 << priv->host_port;
1096
1097 if (priv->version == CPSW_VERSION_1)
1098 slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
1099 else
1100 slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
1101 cpsw_ale_add_vlan(priv->ale, slave->port_vlan, port_mask,
1102 port_mask, port_mask, 0);
1103 cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1104 port_mask, ALE_VLAN, slave->port_vlan, 0);
1105 cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
George McCollister568871492015-02-26 15:19:30 -06001106 priv->host_port, ALE_VLAN | ALE_SECURE, slave->port_vlan);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001107}
1108
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001109static void soft_reset_slave(struct cpsw_slave *slave)
Mugunthan V Ndf828592012-03-18 20:17:54 +00001110{
1111 char name[32];
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001112
1113 snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
1114 soft_reset(name, &slave->sliver->soft_reset);
1115}
1116
1117static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
1118{
Mugunthan V Ndf828592012-03-18 20:17:54 +00001119 u32 slave_port;
1120
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001121 soft_reset_slave(slave);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001122
1123 /* setup priority mapping */
1124 __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
Richard Cochran9750a3a2012-10-29 08:45:15 +00001125
1126 switch (priv->version) {
1127 case CPSW_VERSION_1:
1128 slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
1129 break;
1130 case CPSW_VERSION_2:
Mugunthan V Nc193f362013-08-05 17:30:05 +05301131 case CPSW_VERSION_3:
Mugunthan V N926489b2013-08-12 17:11:15 +05301132 case CPSW_VERSION_4:
Richard Cochran9750a3a2012-10-29 08:45:15 +00001133 slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
1134 break;
1135 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001136
1137 /* setup max packet size, and mac address */
1138 __raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen);
1139 cpsw_set_slave_mac(slave, priv);
1140
1141 slave->mac_control = 0; /* no link yet */
1142
1143 slave_port = cpsw_get_slave_port(priv, slave->slave_num);
1144
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001145 if (priv->data.dual_emac)
1146 cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1147 else
1148 cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1149 1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001150
Heiko Schocher9e42f712015-10-17 06:04:35 +02001151 if (priv->phy_node)
1152 slave->phy = of_phy_connect(priv->ndev, priv->phy_node,
1153 &cpsw_adjust_link, 0, slave->data->phy_if);
1154 else
1155 slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001156 &cpsw_adjust_link, slave->data->phy_if);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001157 if (IS_ERR(slave->phy)) {
1158 dev_err(priv->dev, "phy %s not found on slave %d\n",
1159 slave->data->phy_id, slave->slave_num);
1160 slave->phy = NULL;
1161 } else {
1162 dev_info(priv->dev, "phy found : id is : 0x%x\n",
1163 slave->phy->phy_id);
1164 phy_start(slave->phy);
Mugunthan V N388367a2013-09-21 00:50:40 +05301165
1166 /* Configure GMII_SEL register */
1167 cpsw_phy_sel(&priv->pdev->dev, slave->phy->interface,
1168 slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001169 }
1170}
1171
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001172static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
1173{
1174 const int vlan = priv->data.default_vlan;
1175 const int port = priv->host_port;
1176 u32 reg;
1177 int i;
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001178 int unreg_mcast_mask;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001179
1180 reg = (priv->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
1181 CPSW2_PORT_VLAN;
1182
1183 writel(vlan, &priv->host_port_regs->port_vlan);
1184
Daniel Mack0237c112013-02-26 04:06:20 +00001185 for (i = 0; i < priv->data.slaves; i++)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001186 slave_write(priv->slaves + i, vlan, reg);
1187
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001188 if (priv->ndev->flags & IFF_ALLMULTI)
1189 unreg_mcast_mask = ALE_ALL_PORTS;
1190 else
1191 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1192
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001193 cpsw_ale_add_vlan(priv->ale, vlan, ALE_ALL_PORTS << port,
1194 ALE_ALL_PORTS << port, ALE_ALL_PORTS << port,
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001195 unreg_mcast_mask << port);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001196}
1197
Mugunthan V Ndf828592012-03-18 20:17:54 +00001198static void cpsw_init_host_port(struct cpsw_priv *priv)
1199{
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001200 u32 control_reg;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001201 u32 fifo_mode;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001202
Mugunthan V Ndf828592012-03-18 20:17:54 +00001203 /* soft reset the controller and initialize ale */
1204 soft_reset("cpsw", &priv->regs->soft_reset);
1205 cpsw_ale_start(priv->ale);
1206
1207 /* switch to vlan unaware mode */
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001208 cpsw_ale_control_set(priv->ale, priv->host_port, ALE_VLAN_AWARE,
1209 CPSW_ALE_VLAN_AWARE);
1210 control_reg = readl(&priv->regs->control);
1211 control_reg |= CPSW_VLAN_AWARE;
1212 writel(control_reg, &priv->regs->control);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001213 fifo_mode = (priv->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
1214 CPSW_FIFO_NORMAL_MODE;
1215 writel(fifo_mode, &priv->host_port_regs->tx_in_ctl);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001216
1217 /* setup host port priority mapping */
1218 __raw_writel(CPDMA_TX_PRIORITY_MAP,
1219 &priv->host_port_regs->cpdma_tx_pri_map);
1220 __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
1221
1222 cpsw_ale_control_set(priv->ale, priv->host_port,
1223 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1224
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001225 if (!priv->data.dual_emac) {
1226 cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port,
1227 0, 0);
1228 cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1229 1 << priv->host_port, 0, 0, ALE_MCAST_FWD_2);
1230 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001231}
1232
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001233static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv)
1234{
Schuyler Patton3995d262014-03-03 16:19:06 +05301235 u32 slave_port;
1236
1237 slave_port = cpsw_get_slave_port(priv, slave->slave_num);
1238
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001239 if (!slave->phy)
1240 return;
1241 phy_stop(slave->phy);
1242 phy_disconnect(slave->phy);
1243 slave->phy = NULL;
Schuyler Patton3995d262014-03-03 16:19:06 +05301244 cpsw_ale_control_set(priv->ale, slave_port,
1245 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001246}
1247
Mugunthan V Ndf828592012-03-18 20:17:54 +00001248static int cpsw_ndo_open(struct net_device *ndev)
1249{
1250 struct cpsw_priv *priv = netdev_priv(ndev);
1251 int i, ret;
1252 u32 reg;
1253
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001254 if (!cpsw_common_res_usage_state(priv))
1255 cpsw_intr_disable(priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001256 netif_carrier_off(ndev);
1257
Mugunthan V Nf150bd72012-07-17 08:09:50 +00001258 pm_runtime_get_sync(&priv->pdev->dev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001259
Richard Cochran549985e2012-11-14 09:07:56 +00001260 reg = priv->version;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001261
1262 dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1263 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1264 CPSW_RTL_VERSION(reg));
1265
1266 /* initialize host and slave ports */
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001267 if (!cpsw_common_res_usage_state(priv))
1268 cpsw_init_host_port(priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001269 for_each_slave(priv, cpsw_slave_open, priv);
1270
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001271 /* Add default VLAN */
Mugunthan V Ne6afea02014-06-18 17:21:48 +05301272 if (!priv->data.dual_emac)
1273 cpsw_add_default_vlan(priv);
1274 else
1275 cpsw_ale_add_vlan(priv->ale, priv->data.default_vlan,
1276 ALE_ALL_PORTS << priv->host_port,
1277 ALE_ALL_PORTS << priv->host_port, 0, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001278
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001279 if (!cpsw_common_res_usage_state(priv)) {
Mugunthan V Nd354eb82015-08-04 16:06:19 +05301280 struct cpsw_priv *priv_sl0 = cpsw_get_slave_priv(priv, 0);
1281
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001282 /* setup tx dma to fixed prio and zero offset */
1283 cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1);
1284 cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001285
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001286 /* disable priority elevation */
1287 __raw_writel(0, &priv->regs->ptype);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001288
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001289 /* enable statistics collection only on all ports */
1290 __raw_writel(0x7, &priv->regs->stat_port_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001291
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301292 /* Enable internal fifo flow control */
1293 writel(0x7, &priv->regs->flow_control);
1294
Mugunthan V N32a74322015-08-04 16:06:20 +05301295 napi_enable(&priv_sl0->napi_rx);
1296 napi_enable(&priv_sl0->napi_tx);
Mugunthan V Nd354eb82015-08-04 16:06:19 +05301297
Mugunthan V N7da11602015-08-12 15:22:53 +05301298 if (priv_sl0->tx_irq_disabled) {
1299 priv_sl0->tx_irq_disabled = false;
1300 enable_irq(priv->irqs_table[1]);
1301 }
1302
1303 if (priv_sl0->rx_irq_disabled) {
1304 priv_sl0->rx_irq_disabled = false;
1305 enable_irq(priv->irqs_table[0]);
1306 }
1307
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001308 if (WARN_ON(!priv->data.rx_descs))
1309 priv->data.rx_descs = 128;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001310
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001311 for (i = 0; i < priv->data.rx_descs; i++) {
1312 struct sk_buff *skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001313
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001314 ret = -ENOMEM;
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001315 skb = __netdev_alloc_skb_ip_align(priv->ndev,
1316 priv->rx_packet_max, GFP_KERNEL);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001317 if (!skb)
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001318 goto err_cleanup;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001319 ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
Sebastian Siewioraef614e2013-04-23 07:31:38 +00001320 skb_tailroom(skb), 0);
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001321 if (ret < 0) {
1322 kfree_skb(skb);
1323 goto err_cleanup;
1324 }
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001325 }
1326 /* continue even if we didn't manage to submit all
1327 * receive descs
1328 */
1329 cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i);
Mugunthan V Nf280e892013-12-11 22:09:05 -06001330
1331 if (cpts_register(&priv->pdev->dev, priv->cpts,
1332 priv->data.cpts_clock_mult,
1333 priv->data.cpts_clock_shift))
1334 dev_err(priv->dev, "error registering cpts device\n");
1335
Mugunthan V Ndf828592012-03-18 20:17:54 +00001336 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001337
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001338 /* Enable Interrupt pacing if configured */
1339 if (priv->coal_intvl != 0) {
1340 struct ethtool_coalesce coal;
1341
1342 coal.rx_coalesce_usecs = (priv->coal_intvl << 4);
1343 cpsw_set_coalesce(ndev, &coal);
1344 }
1345
Mugunthan V Nf63a9752014-04-10 14:23:24 +05301346 cpdma_ctlr_start(priv->dma);
1347 cpsw_intr_enable(priv);
Mugunthan V Nf63a9752014-04-10 14:23:24 +05301348
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001349 if (priv->data.dual_emac)
1350 priv->slaves[priv->emac_port].open_stat = true;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001351 return 0;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001352
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001353err_cleanup:
1354 cpdma_ctlr_stop(priv->dma);
1355 for_each_slave(priv, cpsw_slave_stop, priv);
1356 pm_runtime_put_sync(&priv->pdev->dev);
1357 netif_carrier_off(priv->ndev);
1358 return ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001359}
1360
1361static int cpsw_ndo_stop(struct net_device *ndev)
1362{
1363 struct cpsw_priv *priv = netdev_priv(ndev);
1364
1365 cpsw_info(priv, ifdown, "shutting down cpsw device\n");
Mugunthan V Ndf828592012-03-18 20:17:54 +00001366 netif_stop_queue(priv->ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001367 netif_carrier_off(priv->ndev);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001368
1369 if (cpsw_common_res_usage_state(priv) <= 1) {
Mugunthan V Nd354eb82015-08-04 16:06:19 +05301370 struct cpsw_priv *priv_sl0 = cpsw_get_slave_priv(priv, 0);
1371
Mugunthan V N32a74322015-08-04 16:06:20 +05301372 napi_disable(&priv_sl0->napi_rx);
1373 napi_disable(&priv_sl0->napi_tx);
Mugunthan V Nf280e892013-12-11 22:09:05 -06001374 cpts_unregister(priv->cpts);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001375 cpsw_intr_disable(priv);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001376 cpdma_ctlr_stop(priv->dma);
1377 cpsw_ale_stop(priv->ale);
1378 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001379 for_each_slave(priv, cpsw_slave_stop, priv);
Mugunthan V Nf150bd72012-07-17 08:09:50 +00001380 pm_runtime_put_sync(&priv->pdev->dev);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001381 if (priv->data.dual_emac)
1382 priv->slaves[priv->emac_port].open_stat = false;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001383 return 0;
1384}
1385
1386static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1387 struct net_device *ndev)
1388{
1389 struct cpsw_priv *priv = netdev_priv(ndev);
1390 int ret;
1391
1392 ndev->trans_start = jiffies;
1393
1394 if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1395 cpsw_err(priv, tx_err, "packet pad failed\n");
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001396 ndev->stats.tx_dropped++;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001397 return NETDEV_TX_OK;
1398 }
1399
Mugunthan V N9232b162013-02-11 09:52:19 +00001400 if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
1401 priv->cpts->tx_enable)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001402 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1403
1404 skb_tx_timestamp(skb);
1405
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001406 ret = cpsw_tx_packet_submit(ndev, priv, skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001407 if (unlikely(ret != 0)) {
1408 cpsw_err(priv, tx_err, "desc submit failed\n");
1409 goto fail;
1410 }
1411
Mugunthan V Nfae50822013-01-17 06:31:34 +00001412 /* If there is no more tx desc left free then we need to
1413 * tell the kernel to stop sending us tx frames.
1414 */
Daniel Mackd35162f2013-03-12 06:31:19 +00001415 if (unlikely(!cpdma_check_free_tx_desc(priv->txch)))
Mugunthan V Nfae50822013-01-17 06:31:34 +00001416 netif_stop_queue(ndev);
1417
Mugunthan V Ndf828592012-03-18 20:17:54 +00001418 return NETDEV_TX_OK;
1419fail:
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001420 ndev->stats.tx_dropped++;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001421 netif_stop_queue(ndev);
1422 return NETDEV_TX_BUSY;
1423}
1424
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001425#ifdef CONFIG_TI_CPTS
1426
1427static void cpsw_hwtstamp_v1(struct cpsw_priv *priv)
1428{
Mugunthan V Ne86ac132013-03-11 23:16:35 +00001429 struct cpsw_slave *slave = &priv->slaves[priv->data.active_slave];
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001430 u32 ts_en, seq_id;
1431
Mugunthan V N9232b162013-02-11 09:52:19 +00001432 if (!priv->cpts->tx_enable && !priv->cpts->rx_enable) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001433 slave_write(slave, 0, CPSW1_TS_CTL);
1434 return;
1435 }
1436
1437 seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
1438 ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
1439
Mugunthan V N9232b162013-02-11 09:52:19 +00001440 if (priv->cpts->tx_enable)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001441 ts_en |= CPSW_V1_TS_TX_EN;
1442
Mugunthan V N9232b162013-02-11 09:52:19 +00001443 if (priv->cpts->rx_enable)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001444 ts_en |= CPSW_V1_TS_RX_EN;
1445
1446 slave_write(slave, ts_en, CPSW1_TS_CTL);
1447 slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
1448}
1449
1450static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
1451{
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001452 struct cpsw_slave *slave;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001453 u32 ctrl, mtype;
1454
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001455 if (priv->data.dual_emac)
1456 slave = &priv->slaves[priv->emac_port];
1457 else
Mugunthan V Ne86ac132013-03-11 23:16:35 +00001458 slave = &priv->slaves[priv->data.active_slave];
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001459
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001460 ctrl = slave_read(slave, CPSW2_CONTROL);
George Cherian09c55372014-05-02 12:02:02 +05301461 switch (priv->version) {
1462 case CPSW_VERSION_2:
1463 ctrl &= ~CTRL_V2_ALL_TS_MASK;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001464
George Cherian09c55372014-05-02 12:02:02 +05301465 if (priv->cpts->tx_enable)
1466 ctrl |= CTRL_V2_TX_TS_BITS;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001467
George Cherian09c55372014-05-02 12:02:02 +05301468 if (priv->cpts->rx_enable)
1469 ctrl |= CTRL_V2_RX_TS_BITS;
Richard Cochran26fe7eb2015-05-25 11:02:13 +02001470 break;
George Cherian09c55372014-05-02 12:02:02 +05301471 case CPSW_VERSION_3:
1472 default:
1473 ctrl &= ~CTRL_V3_ALL_TS_MASK;
1474
1475 if (priv->cpts->tx_enable)
1476 ctrl |= CTRL_V3_TX_TS_BITS;
1477
1478 if (priv->cpts->rx_enable)
1479 ctrl |= CTRL_V3_RX_TS_BITS;
Richard Cochran26fe7eb2015-05-25 11:02:13 +02001480 break;
George Cherian09c55372014-05-02 12:02:02 +05301481 }
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001482
1483 mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
1484
1485 slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
1486 slave_write(slave, ctrl, CPSW2_CONTROL);
1487 __raw_writel(ETH_P_1588, &priv->regs->ts_ltype);
1488}
1489
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001490static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001491{
Mugunthan V N3177bf62012-11-27 07:53:40 +00001492 struct cpsw_priv *priv = netdev_priv(dev);
Mugunthan V N9232b162013-02-11 09:52:19 +00001493 struct cpts *cpts = priv->cpts;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001494 struct hwtstamp_config cfg;
1495
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001496 if (priv->version != CPSW_VERSION_1 &&
George Cherianf7d403c2014-05-02 12:02:01 +05301497 priv->version != CPSW_VERSION_2 &&
1498 priv->version != CPSW_VERSION_3)
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001499 return -EOPNOTSUPP;
1500
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001501 if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1502 return -EFAULT;
1503
1504 /* reserved for future extensions */
1505 if (cfg.flags)
1506 return -EINVAL;
1507
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001508 if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001509 return -ERANGE;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001510
1511 switch (cfg.rx_filter) {
1512 case HWTSTAMP_FILTER_NONE:
1513 cpts->rx_enable = 0;
1514 break;
1515 case HWTSTAMP_FILTER_ALL:
1516 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1517 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1518 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1519 return -ERANGE;
1520 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1521 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1522 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1523 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1524 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1525 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1526 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1527 case HWTSTAMP_FILTER_PTP_V2_SYNC:
1528 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1529 cpts->rx_enable = 1;
1530 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
1531 break;
1532 default:
1533 return -ERANGE;
1534 }
1535
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001536 cpts->tx_enable = cfg.tx_type == HWTSTAMP_TX_ON;
1537
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001538 switch (priv->version) {
1539 case CPSW_VERSION_1:
1540 cpsw_hwtstamp_v1(priv);
1541 break;
1542 case CPSW_VERSION_2:
George Cherianf7d403c2014-05-02 12:02:01 +05301543 case CPSW_VERSION_3:
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001544 cpsw_hwtstamp_v2(priv);
1545 break;
1546 default:
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001547 WARN_ON(1);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001548 }
1549
1550 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1551}
1552
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001553static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1554{
1555 struct cpsw_priv *priv = netdev_priv(dev);
1556 struct cpts *cpts = priv->cpts;
1557 struct hwtstamp_config cfg;
1558
1559 if (priv->version != CPSW_VERSION_1 &&
George Cherianf7d403c2014-05-02 12:02:01 +05301560 priv->version != CPSW_VERSION_2 &&
1561 priv->version != CPSW_VERSION_3)
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001562 return -EOPNOTSUPP;
1563
1564 cfg.flags = 0;
1565 cfg.tx_type = cpts->tx_enable ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1566 cfg.rx_filter = (cpts->rx_enable ?
1567 HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE);
1568
1569 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1570}
1571
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001572#endif /*CONFIG_TI_CPTS*/
1573
1574static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
1575{
Mugunthan V N11f2c982013-03-11 23:16:38 +00001576 struct cpsw_priv *priv = netdev_priv(dev);
Mugunthan V N11f2c982013-03-11 23:16:38 +00001577 int slave_no = cpsw_slave_index(priv);
1578
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001579 if (!netif_running(dev))
1580 return -EINVAL;
1581
Mugunthan V N11f2c982013-03-11 23:16:38 +00001582 switch (cmd) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001583#ifdef CONFIG_TI_CPTS
Mugunthan V N11f2c982013-03-11 23:16:38 +00001584 case SIOCSHWTSTAMP:
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001585 return cpsw_hwtstamp_set(dev, req);
1586 case SIOCGHWTSTAMP:
1587 return cpsw_hwtstamp_get(dev, req);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001588#endif
Mugunthan V N11f2c982013-03-11 23:16:38 +00001589 }
1590
Stefan Sørensenc1b59942014-02-16 14:54:25 +01001591 if (!priv->slaves[slave_no].phy)
1592 return -EOPNOTSUPP;
1593 return phy_mii_ioctl(priv->slaves[slave_no].phy, req, cmd);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001594}
1595
Mugunthan V Ndf828592012-03-18 20:17:54 +00001596static void cpsw_ndo_tx_timeout(struct net_device *ndev)
1597{
1598 struct cpsw_priv *priv = netdev_priv(ndev);
1599
1600 cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001601 ndev->stats.tx_errors++;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001602 cpsw_intr_disable(priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001603 cpdma_chan_stop(priv->txch);
1604 cpdma_chan_start(priv->txch);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001605 cpsw_intr_enable(priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001606}
1607
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301608static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
1609{
1610 struct cpsw_priv *priv = netdev_priv(ndev);
1611 struct sockaddr *addr = (struct sockaddr *)p;
1612 int flags = 0;
1613 u16 vid = 0;
1614
1615 if (!is_valid_ether_addr(addr->sa_data))
1616 return -EADDRNOTAVAIL;
1617
1618 if (priv->data.dual_emac) {
1619 vid = priv->slaves[priv->emac_port].port_vlan;
1620 flags = ALE_VLAN;
1621 }
1622
1623 cpsw_ale_del_ucast(priv->ale, priv->mac_addr, priv->host_port,
1624 flags, vid);
1625 cpsw_ale_add_ucast(priv->ale, addr->sa_data, priv->host_port,
1626 flags, vid);
1627
1628 memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
1629 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1630 for_each_slave(priv, cpsw_set_slave_mac, priv);
1631
1632 return 0;
1633}
1634
Mugunthan V Ndf828592012-03-18 20:17:54 +00001635#ifdef CONFIG_NET_POLL_CONTROLLER
1636static void cpsw_ndo_poll_controller(struct net_device *ndev)
1637{
1638 struct cpsw_priv *priv = netdev_priv(ndev);
1639
1640 cpsw_intr_disable(priv);
Felipe Balbi92cb13f2015-01-19 11:52:36 -06001641 cpsw_rx_interrupt(priv->irqs_table[0], priv);
1642 cpsw_tx_interrupt(priv->irqs_table[1], priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001643 cpsw_intr_enable(priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001644}
1645#endif
1646
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001647static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
1648 unsigned short vid)
1649{
1650 int ret;
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301651 int unreg_mcast_mask = 0;
1652 u32 port_mask;
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001653
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301654 if (priv->data.dual_emac) {
1655 port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001656
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301657 if (priv->ndev->flags & IFF_ALLMULTI)
1658 unreg_mcast_mask = port_mask;
1659 } else {
1660 port_mask = ALE_ALL_PORTS;
1661
1662 if (priv->ndev->flags & IFF_ALLMULTI)
1663 unreg_mcast_mask = ALE_ALL_PORTS;
1664 else
1665 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1666 }
1667
1668 ret = cpsw_ale_add_vlan(priv->ale, vid, port_mask, 0, port_mask,
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001669 unreg_mcast_mask << priv->host_port);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001670 if (ret != 0)
1671 return ret;
1672
1673 ret = cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
1674 priv->host_port, ALE_VLAN, vid);
1675 if (ret != 0)
1676 goto clean_vid;
1677
1678 ret = cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301679 port_mask, ALE_VLAN, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001680 if (ret != 0)
1681 goto clean_vlan_ucast;
1682 return 0;
1683
1684clean_vlan_ucast:
1685 cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
1686 priv->host_port, ALE_VLAN, vid);
1687clean_vid:
1688 cpsw_ale_del_vlan(priv->ale, vid, 0);
1689 return ret;
1690}
1691
1692static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
Patrick McHardy80d5c362013-04-19 02:04:28 +00001693 __be16 proto, u16 vid)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001694{
1695 struct cpsw_priv *priv = netdev_priv(ndev);
1696
1697 if (vid == priv->data.default_vlan)
1698 return 0;
1699
Mugunthan V N02a54162015-01-22 15:19:22 +05301700 if (priv->data.dual_emac) {
1701 /* In dual EMAC, reserved VLAN id should not be used for
1702 * creating VLAN interfaces as this can break the dual
1703 * EMAC port separation
1704 */
1705 int i;
1706
1707 for (i = 0; i < priv->data.slaves; i++) {
1708 if (vid == priv->slaves[i].port_vlan)
1709 return -EINVAL;
1710 }
1711 }
1712
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001713 dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
1714 return cpsw_add_vlan_ale_entry(priv, vid);
1715}
1716
1717static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
Patrick McHardy80d5c362013-04-19 02:04:28 +00001718 __be16 proto, u16 vid)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001719{
1720 struct cpsw_priv *priv = netdev_priv(ndev);
1721 int ret;
1722
1723 if (vid == priv->data.default_vlan)
1724 return 0;
1725
Mugunthan V N02a54162015-01-22 15:19:22 +05301726 if (priv->data.dual_emac) {
1727 int i;
1728
1729 for (i = 0; i < priv->data.slaves; i++) {
1730 if (vid == priv->slaves[i].port_vlan)
1731 return -EINVAL;
1732 }
1733 }
1734
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001735 dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
1736 ret = cpsw_ale_del_vlan(priv->ale, vid, 0);
1737 if (ret != 0)
1738 return ret;
1739
1740 ret = cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
1741 priv->host_port, ALE_VLAN, vid);
1742 if (ret != 0)
1743 return ret;
1744
1745 return cpsw_ale_del_mcast(priv->ale, priv->ndev->broadcast,
1746 0, ALE_VLAN, vid);
1747}
1748
Mugunthan V Ndf828592012-03-18 20:17:54 +00001749static const struct net_device_ops cpsw_netdev_ops = {
1750 .ndo_open = cpsw_ndo_open,
1751 .ndo_stop = cpsw_ndo_stop,
1752 .ndo_start_xmit = cpsw_ndo_start_xmit,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301753 .ndo_set_mac_address = cpsw_ndo_set_mac_address,
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001754 .ndo_do_ioctl = cpsw_ndo_ioctl,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001755 .ndo_validate_addr = eth_validate_addr,
David S. Miller5c473ed2012-03-20 00:33:59 -04001756 .ndo_change_mtu = eth_change_mtu,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001757 .ndo_tx_timeout = cpsw_ndo_tx_timeout,
Mugunthan V N5c50a852012-10-29 08:45:11 +00001758 .ndo_set_rx_mode = cpsw_ndo_set_rx_mode,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001759#ifdef CONFIG_NET_POLL_CONTROLLER
1760 .ndo_poll_controller = cpsw_ndo_poll_controller,
1761#endif
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001762 .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid,
1763 .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001764};
1765
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301766static int cpsw_get_regs_len(struct net_device *ndev)
1767{
1768 struct cpsw_priv *priv = netdev_priv(ndev);
1769
1770 return priv->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
1771}
1772
1773static void cpsw_get_regs(struct net_device *ndev,
1774 struct ethtool_regs *regs, void *p)
1775{
1776 struct cpsw_priv *priv = netdev_priv(ndev);
1777 u32 *reg = p;
1778
1779 /* update CPSW IP version */
1780 regs->version = priv->version;
1781
1782 cpsw_ale_dump(priv->ale, reg);
1783}
1784
Mugunthan V Ndf828592012-03-18 20:17:54 +00001785static void cpsw_get_drvinfo(struct net_device *ndev,
1786 struct ethtool_drvinfo *info)
1787{
1788 struct cpsw_priv *priv = netdev_priv(ndev);
Jiri Pirko7826d432013-01-06 00:44:26 +00001789
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301790 strlcpy(info->driver, "cpsw", sizeof(info->driver));
Jiri Pirko7826d432013-01-06 00:44:26 +00001791 strlcpy(info->version, "1.0", sizeof(info->version));
1792 strlcpy(info->bus_info, priv->pdev->name, sizeof(info->bus_info));
Mugunthan V Ndf828592012-03-18 20:17:54 +00001793}
1794
1795static u32 cpsw_get_msglevel(struct net_device *ndev)
1796{
1797 struct cpsw_priv *priv = netdev_priv(ndev);
1798 return priv->msg_enable;
1799}
1800
1801static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
1802{
1803 struct cpsw_priv *priv = netdev_priv(ndev);
1804 priv->msg_enable = value;
1805}
1806
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001807static int cpsw_get_ts_info(struct net_device *ndev,
1808 struct ethtool_ts_info *info)
1809{
1810#ifdef CONFIG_TI_CPTS
1811 struct cpsw_priv *priv = netdev_priv(ndev);
1812
1813 info->so_timestamping =
1814 SOF_TIMESTAMPING_TX_HARDWARE |
1815 SOF_TIMESTAMPING_TX_SOFTWARE |
1816 SOF_TIMESTAMPING_RX_HARDWARE |
1817 SOF_TIMESTAMPING_RX_SOFTWARE |
1818 SOF_TIMESTAMPING_SOFTWARE |
1819 SOF_TIMESTAMPING_RAW_HARDWARE;
Mugunthan V N9232b162013-02-11 09:52:19 +00001820 info->phc_index = priv->cpts->phc_index;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001821 info->tx_types =
1822 (1 << HWTSTAMP_TX_OFF) |
1823 (1 << HWTSTAMP_TX_ON);
1824 info->rx_filters =
1825 (1 << HWTSTAMP_FILTER_NONE) |
1826 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
1827#else
1828 info->so_timestamping =
1829 SOF_TIMESTAMPING_TX_SOFTWARE |
1830 SOF_TIMESTAMPING_RX_SOFTWARE |
1831 SOF_TIMESTAMPING_SOFTWARE;
1832 info->phc_index = -1;
1833 info->tx_types = 0;
1834 info->rx_filters = 0;
1835#endif
1836 return 0;
1837}
1838
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00001839static int cpsw_get_settings(struct net_device *ndev,
1840 struct ethtool_cmd *ecmd)
1841{
1842 struct cpsw_priv *priv = netdev_priv(ndev);
1843 int slave_no = cpsw_slave_index(priv);
1844
1845 if (priv->slaves[slave_no].phy)
1846 return phy_ethtool_gset(priv->slaves[slave_no].phy, ecmd);
1847 else
1848 return -EOPNOTSUPP;
1849}
1850
1851static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1852{
1853 struct cpsw_priv *priv = netdev_priv(ndev);
1854 int slave_no = cpsw_slave_index(priv);
1855
1856 if (priv->slaves[slave_no].phy)
1857 return phy_ethtool_sset(priv->slaves[slave_no].phy, ecmd);
1858 else
1859 return -EOPNOTSUPP;
1860}
1861
Matus Ujhelyid8a64422013-08-20 07:59:38 +02001862static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1863{
1864 struct cpsw_priv *priv = netdev_priv(ndev);
1865 int slave_no = cpsw_slave_index(priv);
1866
1867 wol->supported = 0;
1868 wol->wolopts = 0;
1869
1870 if (priv->slaves[slave_no].phy)
1871 phy_ethtool_get_wol(priv->slaves[slave_no].phy, wol);
1872}
1873
1874static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1875{
1876 struct cpsw_priv *priv = netdev_priv(ndev);
1877 int slave_no = cpsw_slave_index(priv);
1878
1879 if (priv->slaves[slave_no].phy)
1880 return phy_ethtool_set_wol(priv->slaves[slave_no].phy, wol);
1881 else
1882 return -EOPNOTSUPP;
1883}
1884
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301885static void cpsw_get_pauseparam(struct net_device *ndev,
1886 struct ethtool_pauseparam *pause)
1887{
1888 struct cpsw_priv *priv = netdev_priv(ndev);
1889
1890 pause->autoneg = AUTONEG_DISABLE;
1891 pause->rx_pause = priv->rx_pause ? true : false;
1892 pause->tx_pause = priv->tx_pause ? true : false;
1893}
1894
1895static int cpsw_set_pauseparam(struct net_device *ndev,
1896 struct ethtool_pauseparam *pause)
1897{
1898 struct cpsw_priv *priv = netdev_priv(ndev);
1899 bool link;
1900
1901 priv->rx_pause = pause->rx_pause ? true : false;
1902 priv->tx_pause = pause->tx_pause ? true : false;
1903
1904 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
1905
1906 return 0;
1907}
1908
Mugunthan V Ndf828592012-03-18 20:17:54 +00001909static const struct ethtool_ops cpsw_ethtool_ops = {
1910 .get_drvinfo = cpsw_get_drvinfo,
1911 .get_msglevel = cpsw_get_msglevel,
1912 .set_msglevel = cpsw_set_msglevel,
1913 .get_link = ethtool_op_get_link,
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001914 .get_ts_info = cpsw_get_ts_info,
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00001915 .get_settings = cpsw_get_settings,
1916 .set_settings = cpsw_set_settings,
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001917 .get_coalesce = cpsw_get_coalesce,
1918 .set_coalesce = cpsw_set_coalesce,
Mugunthan V Nd9718542013-07-23 15:38:17 +05301919 .get_sset_count = cpsw_get_sset_count,
1920 .get_strings = cpsw_get_strings,
1921 .get_ethtool_stats = cpsw_get_ethtool_stats,
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301922 .get_pauseparam = cpsw_get_pauseparam,
1923 .set_pauseparam = cpsw_set_pauseparam,
Matus Ujhelyid8a64422013-08-20 07:59:38 +02001924 .get_wol = cpsw_get_wol,
1925 .set_wol = cpsw_set_wol,
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301926 .get_regs_len = cpsw_get_regs_len,
1927 .get_regs = cpsw_get_regs,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001928};
1929
Richard Cochran549985e2012-11-14 09:07:56 +00001930static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv,
1931 u32 slave_reg_ofs, u32 sliver_reg_ofs)
Mugunthan V Ndf828592012-03-18 20:17:54 +00001932{
1933 void __iomem *regs = priv->regs;
1934 int slave_num = slave->slave_num;
1935 struct cpsw_slave_data *data = priv->data.slave_data + slave_num;
1936
1937 slave->data = data;
Richard Cochran549985e2012-11-14 09:07:56 +00001938 slave->regs = regs + slave_reg_ofs;
1939 slave->sliver = regs + sliver_reg_ofs;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001940 slave->port_vlan = data->dual_emac_res_vlan;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001941}
1942
Heiko Schocher9e42f712015-10-17 06:04:35 +02001943static int cpsw_probe_dt(struct cpsw_priv *priv,
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001944 struct platform_device *pdev)
1945{
1946 struct device_node *node = pdev->dev.of_node;
1947 struct device_node *slave_node;
Heiko Schocher9e42f712015-10-17 06:04:35 +02001948 struct cpsw_platform_data *data = &priv->data;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001949 int i = 0, ret;
1950 u32 prop;
1951
1952 if (!node)
1953 return -EINVAL;
1954
1955 if (of_property_read_u32(node, "slaves", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05301956 dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001957 return -EINVAL;
1958 }
1959 data->slaves = prop;
1960
Mugunthan V Ne86ac132013-03-11 23:16:35 +00001961 if (of_property_read_u32(node, "active_slave", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05301962 dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05301963 return -EINVAL;
Richard Cochran78ca0b22012-10-29 08:45:18 +00001964 }
Mugunthan V Ne86ac132013-03-11 23:16:35 +00001965 data->active_slave = prop;
Richard Cochran78ca0b22012-10-29 08:45:18 +00001966
Richard Cochran00ab94e2012-10-29 08:45:19 +00001967 if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05301968 dev_err(&pdev->dev, "Missing cpts_clock_mult property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05301969 return -EINVAL;
Richard Cochran00ab94e2012-10-29 08:45:19 +00001970 }
1971 data->cpts_clock_mult = prop;
1972
1973 if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05301974 dev_err(&pdev->dev, "Missing cpts_clock_shift property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05301975 return -EINVAL;
Richard Cochran00ab94e2012-10-29 08:45:19 +00001976 }
1977 data->cpts_clock_shift = prop;
1978
Daniel Mackaa1a15e2013-09-21 00:50:38 +05301979 data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
1980 * sizeof(struct cpsw_slave_data),
1981 GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00001982 if (!data->slave_data)
Daniel Mackaa1a15e2013-09-21 00:50:38 +05301983 return -ENOMEM;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001984
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001985 if (of_property_read_u32(node, "cpdma_channels", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05301986 dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05301987 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001988 }
1989 data->channels = prop;
1990
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001991 if (of_property_read_u32(node, "ale_entries", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05301992 dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05301993 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001994 }
1995 data->ale_entries = prop;
1996
Mugunthan V N2eb32b02012-07-30 10:17:14 +00001997 if (of_property_read_u32(node, "bd_ram_size", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05301998 dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05301999 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002000 }
2001 data->bd_ram_size = prop;
2002
2003 if (of_property_read_u32(node, "rx_descs", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302004 dev_err(&pdev->dev, "Missing rx_descs property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302005 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002006 }
2007 data->rx_descs = prop;
2008
2009 if (of_property_read_u32(node, "mac_control", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302010 dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302011 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002012 }
2013 data->mac_control = prop;
2014
Markus Pargmann281abd92013-10-04 14:44:40 +02002015 if (of_property_read_bool(node, "dual_emac"))
2016 data->dual_emac = 1;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002017
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002018 /*
2019 * Populate all the child nodes here...
2020 */
2021 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2022 /* We do not want to force this, as in some cases may not have child */
2023 if (ret)
George Cherian88c99ff2014-05-12 10:21:19 +05302024 dev_warn(&pdev->dev, "Doesn't have any child node\n");
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002025
Markus Pargmannf468b102013-10-04 14:44:39 +02002026 for_each_child_of_node(node, slave_node) {
Richard Cochran549985e2012-11-14 09:07:56 +00002027 struct cpsw_slave_data *slave_data = data->slave_data + i;
2028 const void *mac_addr = NULL;
2029 u32 phyid;
2030 int lenp;
2031 const __be32 *parp;
2032 struct device_node *mdio_node;
2033 struct platform_device *mdio;
2034
Markus Pargmannf468b102013-10-04 14:44:39 +02002035 /* This is no slave child node, continue */
2036 if (strcmp(slave_node->name, "slave"))
2037 continue;
2038
Heiko Schocher9e42f712015-10-17 06:04:35 +02002039 priv->phy_node = of_parse_phandle(slave_node, "phy-handle", 0);
Markus Brunner1f71e8c2015-11-03 22:09:51 +01002040 if (of_phy_is_fixed_link(slave_node)) {
2041 struct phy_device *pd;
2042
2043 ret = of_phy_register_fixed_link(slave_node);
2044 if (ret)
2045 return ret;
2046 pd = of_phy_find_device(slave_node);
2047 if (!pd)
2048 return -ENODEV;
2049 snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
2050 PHY_ID_FMT, pd->bus->id, pd->phy_id);
2051 goto no_phy_slave;
2052 }
Richard Cochran549985e2012-11-14 09:07:56 +00002053 parp = of_get_property(slave_node, "phy_id", &lenp);
Lothar Waßmannce162942013-03-21 02:20:11 +00002054 if ((parp == NULL) || (lenp != (sizeof(void *) * 2))) {
George Cherian88c99ff2014-05-12 10:21:19 +05302055 dev_err(&pdev->dev, "Missing slave[%d] phy_id property\n", i);
Mugunthan V N47276fc2014-10-24 18:51:33 +05302056 goto no_phy_slave;
Richard Cochran549985e2012-11-14 09:07:56 +00002057 }
2058 mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
2059 phyid = be32_to_cpup(parp+1);
2060 mdio = of_find_device_by_node(mdio_node);
Johan Hovold60e71ab2014-05-08 10:09:24 +02002061 of_node_put(mdio_node);
Johan Hovold6954cc12014-05-08 10:09:23 +02002062 if (!mdio) {
Markus Pargmann56fdb2e2014-09-29 08:53:16 +02002063 dev_err(&pdev->dev, "Missing mdio platform device\n");
Johan Hovold6954cc12014-05-08 10:09:23 +02002064 return -EINVAL;
Stefan Roesef8d56d82014-01-29 11:32:37 +01002065 }
Johan Hovold59993f482014-05-08 10:09:22 +02002066 snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
2067 PHY_ID_FMT, mdio->name, phyid);
Mugunthan V N47276fc2014-10-24 18:51:33 +05302068 slave_data->phy_if = of_get_phy_mode(slave_node);
2069 if (slave_data->phy_if < 0) {
2070 dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
2071 i);
2072 return slave_data->phy_if;
2073 }
2074
2075no_phy_slave:
Richard Cochran549985e2012-11-14 09:07:56 +00002076 mac_addr = of_get_mac_address(slave_node);
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002077 if (mac_addr) {
Richard Cochran549985e2012-11-14 09:07:56 +00002078 memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002079 } else {
Mugunthan V Nb6745f62015-09-21 15:56:50 +05302080 ret = ti_cm_get_macid(&pdev->dev, i,
2081 slave_data->mac_addr);
2082 if (ret)
2083 return ret;
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002084 }
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002085 if (data->dual_emac) {
Mugunthan V N91c41662013-04-15 07:31:28 +00002086 if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002087 &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302088 dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002089 slave_data->dual_emac_res_vlan = i+1;
George Cherian88c99ff2014-05-12 10:21:19 +05302090 dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
2091 slave_data->dual_emac_res_vlan, i);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002092 } else {
2093 slave_data->dual_emac_res_vlan = prop;
2094 }
2095 }
2096
Richard Cochran549985e2012-11-14 09:07:56 +00002097 i++;
Mugunthan V N3a27bfa2013-12-02 12:53:39 +05302098 if (i == data->slaves)
2099 break;
Richard Cochran549985e2012-11-14 09:07:56 +00002100 }
2101
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002102 return 0;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002103}
2104
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002105static int cpsw_probe_dual_emac(struct platform_device *pdev,
2106 struct cpsw_priv *priv)
2107{
2108 struct cpsw_platform_data *data = &priv->data;
2109 struct net_device *ndev;
2110 struct cpsw_priv *priv_sl2;
2111 int ret = 0, i;
2112
2113 ndev = alloc_etherdev(sizeof(struct cpsw_priv));
2114 if (!ndev) {
George Cherian88c99ff2014-05-12 10:21:19 +05302115 dev_err(&pdev->dev, "cpsw: error allocating net_device\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002116 return -ENOMEM;
2117 }
2118
2119 priv_sl2 = netdev_priv(ndev);
2120 spin_lock_init(&priv_sl2->lock);
2121 priv_sl2->data = *data;
2122 priv_sl2->pdev = pdev;
2123 priv_sl2->ndev = ndev;
2124 priv_sl2->dev = &ndev->dev;
2125 priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2126 priv_sl2->rx_packet_max = max(rx_packet_max, 128);
2127
2128 if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
2129 memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
2130 ETH_ALEN);
George Cherian88c99ff2014-05-12 10:21:19 +05302131 dev_info(&pdev->dev, "cpsw: Detected MACID = %pM\n", priv_sl2->mac_addr);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002132 } else {
2133 random_ether_addr(priv_sl2->mac_addr);
George Cherian88c99ff2014-05-12 10:21:19 +05302134 dev_info(&pdev->dev, "cpsw: Random MACID = %pM\n", priv_sl2->mac_addr);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002135 }
2136 memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
2137
2138 priv_sl2->slaves = priv->slaves;
2139 priv_sl2->clk = priv->clk;
2140
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00002141 priv_sl2->coal_intvl = 0;
2142 priv_sl2->bus_freq_mhz = priv->bus_freq_mhz;
2143
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002144 priv_sl2->regs = priv->regs;
2145 priv_sl2->host_port = priv->host_port;
2146 priv_sl2->host_port_regs = priv->host_port_regs;
2147 priv_sl2->wr_regs = priv->wr_regs;
Mugunthan V Nd9718542013-07-23 15:38:17 +05302148 priv_sl2->hw_stats = priv->hw_stats;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002149 priv_sl2->dma = priv->dma;
2150 priv_sl2->txch = priv->txch;
2151 priv_sl2->rxch = priv->rxch;
2152 priv_sl2->ale = priv->ale;
2153 priv_sl2->emac_port = 1;
2154 priv->slaves[1].ndev = ndev;
2155 priv_sl2->cpts = priv->cpts;
2156 priv_sl2->version = priv->version;
2157
2158 for (i = 0; i < priv->num_irqs; i++) {
2159 priv_sl2->irqs_table[i] = priv->irqs_table[i];
2160 priv_sl2->num_irqs = priv->num_irqs;
2161 }
Patrick McHardyf6469682013-04-19 02:04:27 +00002162 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002163
2164 ndev->netdev_ops = &cpsw_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002165 ndev->ethtool_ops = &cpsw_ethtool_ops;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002166
2167 /* register the network device */
2168 SET_NETDEV_DEV(ndev, &pdev->dev);
2169 ret = register_netdev(ndev);
2170 if (ret) {
George Cherian88c99ff2014-05-12 10:21:19 +05302171 dev_err(&pdev->dev, "cpsw: error registering net device\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002172 free_netdev(ndev);
2173 ret = -ENODEV;
2174 }
2175
2176 return ret;
2177}
2178
Mugunthan V N7da11602015-08-12 15:22:53 +05302179#define CPSW_QUIRK_IRQ BIT(0)
2180
2181static struct platform_device_id cpsw_devtype[] = {
2182 {
2183 /* keep it for existing comaptibles */
2184 .name = "cpsw",
2185 .driver_data = CPSW_QUIRK_IRQ,
2186 }, {
2187 .name = "am335x-cpsw",
2188 .driver_data = CPSW_QUIRK_IRQ,
2189 }, {
2190 .name = "am4372-cpsw",
2191 .driver_data = 0,
2192 }, {
2193 .name = "dra7-cpsw",
2194 .driver_data = 0,
2195 }, {
2196 /* sentinel */
2197 }
2198};
2199MODULE_DEVICE_TABLE(platform, cpsw_devtype);
2200
2201enum ti_cpsw_type {
2202 CPSW = 0,
2203 AM335X_CPSW,
2204 AM4372_CPSW,
2205 DRA7_CPSW,
2206};
2207
2208static const struct of_device_id cpsw_of_mtable[] = {
2209 { .compatible = "ti,cpsw", .data = &cpsw_devtype[CPSW], },
2210 { .compatible = "ti,am335x-cpsw", .data = &cpsw_devtype[AM335X_CPSW], },
2211 { .compatible = "ti,am4372-cpsw", .data = &cpsw_devtype[AM4372_CPSW], },
2212 { .compatible = "ti,dra7-cpsw", .data = &cpsw_devtype[DRA7_CPSW], },
2213 { /* sentinel */ },
2214};
2215MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
2216
Bill Pemberton663e12e2012-12-03 09:23:45 -05002217static int cpsw_probe(struct platform_device *pdev)
Mugunthan V Ndf828592012-03-18 20:17:54 +00002218{
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00002219 struct cpsw_platform_data *data;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002220 struct net_device *ndev;
2221 struct cpsw_priv *priv;
2222 struct cpdma_params dma_params;
2223 struct cpsw_ale_params ale_params;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302224 void __iomem *ss_regs;
2225 struct resource *res, *ss_res;
Mugunthan V N7da11602015-08-12 15:22:53 +05302226 const struct of_device_id *of_id;
Mugunthan V N1d147cc2015-09-07 15:16:44 +05302227 struct gpio_descs *mode;
Richard Cochran549985e2012-11-14 09:07:56 +00002228 u32 slave_offset, sliver_offset, slave_size;
Felipe Balbi5087b912015-01-16 10:11:11 -06002229 int ret = 0, i;
2230 int irq;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002231
Mugunthan V Ndf828592012-03-18 20:17:54 +00002232 ndev = alloc_etherdev(sizeof(struct cpsw_priv));
2233 if (!ndev) {
George Cherian88c99ff2014-05-12 10:21:19 +05302234 dev_err(&pdev->dev, "error allocating net_device\n");
Mugunthan V Ndf828592012-03-18 20:17:54 +00002235 return -ENOMEM;
2236 }
2237
2238 platform_set_drvdata(pdev, ndev);
2239 priv = netdev_priv(ndev);
2240 spin_lock_init(&priv->lock);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002241 priv->pdev = pdev;
2242 priv->ndev = ndev;
2243 priv->dev = &ndev->dev;
2244 priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
2245 priv->rx_packet_max = max(rx_packet_max, 128);
Mugunthan V N9232b162013-02-11 09:52:19 +00002246 priv->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL);
Sebastian Siewiorab8e99d2013-06-17 19:31:52 +02002247 if (!priv->cpts) {
George Cherian88c99ff2014-05-12 10:21:19 +05302248 dev_err(&pdev->dev, "error allocating cpts\n");
Markus Pargmann4d507df2014-09-29 08:53:14 +02002249 ret = -ENOMEM;
Mugunthan V N9232b162013-02-11 09:52:19 +00002250 goto clean_ndev_ret;
2251 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00002252
Mugunthan V N1d147cc2015-09-07 15:16:44 +05302253 mode = devm_gpiod_get_array_optional(&pdev->dev, "mode", GPIOD_OUT_LOW);
2254 if (IS_ERR(mode)) {
2255 ret = PTR_ERR(mode);
2256 dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret);
2257 goto clean_ndev_ret;
2258 }
2259
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002260 /*
2261 * This may be required here for child devices.
2262 */
2263 pm_runtime_enable(&pdev->dev);
2264
Mugunthan V N739683b2013-06-06 23:45:14 +05302265 /* Select default pin state */
2266 pinctrl_pm_select_default_state(&pdev->dev);
2267
Heiko Schocher9e42f712015-10-17 06:04:35 +02002268 if (cpsw_probe_dt(priv, pdev)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302269 dev_err(&pdev->dev, "cpsw: platform data missing\n");
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002270 ret = -ENODEV;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302271 goto clean_runtime_disable_ret;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002272 }
2273 data = &priv->data;
2274
Mugunthan V Ndf828592012-03-18 20:17:54 +00002275 if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
2276 memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
George Cherian88c99ff2014-05-12 10:21:19 +05302277 dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002278 } else {
Joe Perches7efd26d2012-07-12 19:33:06 +00002279 eth_random_addr(priv->mac_addr);
George Cherian88c99ff2014-05-12 10:21:19 +05302280 dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002281 }
2282
2283 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
2284
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302285 priv->slaves = devm_kzalloc(&pdev->dev,
2286 sizeof(struct cpsw_slave) * data->slaves,
2287 GFP_KERNEL);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002288 if (!priv->slaves) {
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302289 ret = -ENOMEM;
2290 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002291 }
2292 for (i = 0; i < data->slaves; i++)
2293 priv->slaves[i].slave_num = i;
2294
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002295 priv->slaves[0].ndev = ndev;
2296 priv->emac_port = 0;
2297
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302298 priv->clk = devm_clk_get(&pdev->dev, "fck");
Mugunthan V Ndf828592012-03-18 20:17:54 +00002299 if (IS_ERR(priv->clk)) {
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302300 dev_err(priv->dev, "fck is not found\n");
Mugunthan V Nf150bd72012-07-17 08:09:50 +00002301 ret = -ENODEV;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302302 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002303 }
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00002304 priv->coal_intvl = 0;
2305 priv->bus_freq_mhz = clk_get_rate(priv->clk) / 1000000;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002306
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302307 ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2308 ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
2309 if (IS_ERR(ss_regs)) {
2310 ret = PTR_ERR(ss_regs);
2311 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002312 }
Richard Cochran549985e2012-11-14 09:07:56 +00002313 priv->regs = ss_regs;
Richard Cochran549985e2012-11-14 09:07:56 +00002314 priv->host_port = HOST_PORT_NUM;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002315
Mugunthan V Nf280e892013-12-11 22:09:05 -06002316 /* Need to enable clocks with runtime PM api to access module
2317 * registers
2318 */
2319 pm_runtime_get_sync(&pdev->dev);
2320 priv->version = readl(&priv->regs->id_ver);
2321 pm_runtime_put_sync(&pdev->dev);
2322
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302323 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2324 priv->wr_regs = devm_ioremap_resource(&pdev->dev, res);
2325 if (IS_ERR(priv->wr_regs)) {
2326 ret = PTR_ERR(priv->wr_regs);
2327 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002328 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00002329
2330 memset(&dma_params, 0, sizeof(dma_params));
Richard Cochran549985e2012-11-14 09:07:56 +00002331 memset(&ale_params, 0, sizeof(ale_params));
2332
2333 switch (priv->version) {
2334 case CPSW_VERSION_1:
2335 priv->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
Mugunthan V Nd9718542013-07-23 15:38:17 +05302336 priv->cpts->reg = ss_regs + CPSW1_CPTS_OFFSET;
2337 priv->hw_stats = ss_regs + CPSW1_HW_STATS;
Richard Cochran549985e2012-11-14 09:07:56 +00002338 dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET;
2339 dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET;
2340 ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET;
2341 slave_offset = CPSW1_SLAVE_OFFSET;
2342 slave_size = CPSW1_SLAVE_SIZE;
2343 sliver_offset = CPSW1_SLIVER_OFFSET;
2344 dma_params.desc_mem_phys = 0;
2345 break;
2346 case CPSW_VERSION_2:
Mugunthan V Nc193f362013-08-05 17:30:05 +05302347 case CPSW_VERSION_3:
Mugunthan V N926489b2013-08-12 17:11:15 +05302348 case CPSW_VERSION_4:
Richard Cochran549985e2012-11-14 09:07:56 +00002349 priv->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
Mugunthan V Nd9718542013-07-23 15:38:17 +05302350 priv->cpts->reg = ss_regs + CPSW2_CPTS_OFFSET;
2351 priv->hw_stats = ss_regs + CPSW2_HW_STATS;
Richard Cochran549985e2012-11-14 09:07:56 +00002352 dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET;
2353 dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET;
2354 ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET;
2355 slave_offset = CPSW2_SLAVE_OFFSET;
2356 slave_size = CPSW2_SLAVE_SIZE;
2357 sliver_offset = CPSW2_SLIVER_OFFSET;
2358 dma_params.desc_mem_phys =
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302359 (u32 __force) ss_res->start + CPSW2_BD_OFFSET;
Richard Cochran549985e2012-11-14 09:07:56 +00002360 break;
2361 default:
2362 dev_err(priv->dev, "unknown version 0x%08x\n", priv->version);
2363 ret = -ENODEV;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302364 goto clean_runtime_disable_ret;
Richard Cochran549985e2012-11-14 09:07:56 +00002365 }
2366 for (i = 0; i < priv->data.slaves; i++) {
2367 struct cpsw_slave *slave = &priv->slaves[i];
2368 cpsw_slave_init(slave, priv, slave_offset, sliver_offset);
2369 slave_offset += slave_size;
2370 sliver_offset += SLIVER_SIZE;
2371 }
2372
Mugunthan V Ndf828592012-03-18 20:17:54 +00002373 dma_params.dev = &pdev->dev;
Richard Cochran549985e2012-11-14 09:07:56 +00002374 dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH;
2375 dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE;
2376 dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP;
2377 dma_params.txcp = dma_params.txhdp + CPDMA_TXCP;
2378 dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002379
2380 dma_params.num_chan = data->channels;
2381 dma_params.has_soft_reset = true;
2382 dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE;
2383 dma_params.desc_mem_size = data->bd_ram_size;
2384 dma_params.desc_align = 16;
2385 dma_params.has_ext_regs = true;
Richard Cochran549985e2012-11-14 09:07:56 +00002386 dma_params.desc_hw_addr = dma_params.desc_mem_phys;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002387
2388 priv->dma = cpdma_ctlr_create(&dma_params);
2389 if (!priv->dma) {
2390 dev_err(priv->dev, "error initializing dma\n");
2391 ret = -ENOMEM;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302392 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002393 }
2394
2395 priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0),
2396 cpsw_tx_handler);
2397 priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0),
2398 cpsw_rx_handler);
2399
2400 if (WARN_ON(!priv->txch || !priv->rxch)) {
2401 dev_err(priv->dev, "error initializing dma channels\n");
2402 ret = -ENOMEM;
2403 goto clean_dma_ret;
2404 }
2405
Mugunthan V Ndf828592012-03-18 20:17:54 +00002406 ale_params.dev = &ndev->dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002407 ale_params.ale_ageout = ale_ageout;
2408 ale_params.ale_entries = data->ale_entries;
2409 ale_params.ale_ports = data->slaves;
2410
2411 priv->ale = cpsw_ale_create(&ale_params);
2412 if (!priv->ale) {
2413 dev_err(priv->dev, "error initializing ale engine\n");
2414 ret = -ENODEV;
2415 goto clean_dma_ret;
2416 }
2417
Felipe Balbic03abd82015-01-16 10:11:12 -06002418 ndev->irq = platform_get_irq(pdev, 1);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002419 if (ndev->irq < 0) {
2420 dev_err(priv->dev, "error getting irq resource\n");
2421 ret = -ENOENT;
2422 goto clean_ale_ret;
2423 }
2424
Mugunthan V N7da11602015-08-12 15:22:53 +05302425 of_id = of_match_device(cpsw_of_mtable, &pdev->dev);
2426 if (of_id) {
2427 pdev->id_entry = of_id->data;
2428 if (pdev->id_entry->driver_data)
2429 priv->quirk_irq = true;
2430 }
2431
Felipe Balbic03abd82015-01-16 10:11:12 -06002432 /* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and
2433 * MISC IRQs which are always kept disabled with this driver so
2434 * we will not request them.
2435 *
2436 * If anyone wants to implement support for those, make sure to
2437 * first request and append them to irqs_table array.
2438 */
Daniel Mackc2b32e52014-09-04 09:00:23 +02002439
Felipe Balbic03abd82015-01-16 10:11:12 -06002440 /* RX IRQ */
Felipe Balbi5087b912015-01-16 10:11:11 -06002441 irq = platform_get_irq(pdev, 1);
2442 if (irq < 0)
2443 goto clean_ale_ret;
2444
Felipe Balbic03abd82015-01-16 10:11:12 -06002445 priv->irqs_table[0] = irq;
2446 ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt,
Felipe Balbi5087b912015-01-16 10:11:11 -06002447 0, dev_name(&pdev->dev), priv);
2448 if (ret < 0) {
2449 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
2450 goto clean_ale_ret;
2451 }
2452
Felipe Balbic03abd82015-01-16 10:11:12 -06002453 /* TX IRQ */
Felipe Balbi5087b912015-01-16 10:11:11 -06002454 irq = platform_get_irq(pdev, 2);
2455 if (irq < 0)
2456 goto clean_ale_ret;
2457
Felipe Balbic03abd82015-01-16 10:11:12 -06002458 priv->irqs_table[1] = irq;
2459 ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt,
Felipe Balbi5087b912015-01-16 10:11:11 -06002460 0, dev_name(&pdev->dev), priv);
2461 if (ret < 0) {
2462 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
2463 goto clean_ale_ret;
2464 }
Felipe Balbic03abd82015-01-16 10:11:12 -06002465 priv->num_irqs = 2;
Daniel Mackc2b32e52014-09-04 09:00:23 +02002466
Patrick McHardyf6469682013-04-19 02:04:27 +00002467 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002468
2469 ndev->netdev_ops = &cpsw_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002470 ndev->ethtool_ops = &cpsw_ethtool_ops;
Mugunthan V N32a74322015-08-04 16:06:20 +05302471 netif_napi_add(ndev, &priv->napi_rx, cpsw_rx_poll, CPSW_POLL_WEIGHT);
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002472 netif_tx_napi_add(ndev, &priv->napi_tx, cpsw_tx_poll, CPSW_POLL_WEIGHT);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002473
2474 /* register the network device */
2475 SET_NETDEV_DEV(ndev, &pdev->dev);
2476 ret = register_netdev(ndev);
2477 if (ret) {
2478 dev_err(priv->dev, "error registering net device\n");
2479 ret = -ENODEV;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302480 goto clean_ale_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002481 }
2482
Olof Johansson1a3b5052013-12-11 15:58:07 -08002483 cpsw_notice(priv, probe, "initialized device (regs %pa, irq %d)\n",
2484 &ss_res->start, ndev->irq);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002485
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002486 if (priv->data.dual_emac) {
2487 ret = cpsw_probe_dual_emac(pdev, priv);
2488 if (ret) {
2489 cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302490 goto clean_ale_ret;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002491 }
2492 }
2493
Mugunthan V Ndf828592012-03-18 20:17:54 +00002494 return 0;
2495
Mugunthan V Ndf828592012-03-18 20:17:54 +00002496clean_ale_ret:
2497 cpsw_ale_destroy(priv->ale);
2498clean_dma_ret:
2499 cpdma_chan_destroy(priv->txch);
2500 cpdma_chan_destroy(priv->rxch);
2501 cpdma_ctlr_destroy(priv->dma);
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302502clean_runtime_disable_ret:
Mugunthan V Nf150bd72012-07-17 08:09:50 +00002503 pm_runtime_disable(&pdev->dev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002504clean_ndev_ret:
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00002505 free_netdev(priv->ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002506 return ret;
2507}
2508
Mugunthan V N030b16a2014-10-13 22:21:07 +05302509static int cpsw_remove_child_device(struct device *dev, void *c)
2510{
2511 struct platform_device *pdev = to_platform_device(dev);
2512
2513 of_device_unregister(pdev);
2514
2515 return 0;
2516}
2517
Bill Pemberton663e12e2012-12-03 09:23:45 -05002518static int cpsw_remove(struct platform_device *pdev)
Mugunthan V Ndf828592012-03-18 20:17:54 +00002519{
2520 struct net_device *ndev = platform_get_drvdata(pdev);
2521 struct cpsw_priv *priv = netdev_priv(ndev);
2522
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00002523 if (priv->data.dual_emac)
2524 unregister_netdev(cpsw_get_slave_ndev(priv, 1));
2525 unregister_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002526
Mugunthan V Ndf828592012-03-18 20:17:54 +00002527 cpsw_ale_destroy(priv->ale);
2528 cpdma_chan_destroy(priv->txch);
2529 cpdma_chan_destroy(priv->rxch);
2530 cpdma_ctlr_destroy(priv->dma);
Mugunthan V Nf150bd72012-07-17 08:09:50 +00002531 pm_runtime_disable(&pdev->dev);
Mugunthan V N030b16a2014-10-13 22:21:07 +05302532 device_for_each_child(&pdev->dev, NULL, cpsw_remove_child_device);
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00002533 if (priv->data.dual_emac)
2534 free_netdev(cpsw_get_slave_ndev(priv, 1));
Mugunthan V Ndf828592012-03-18 20:17:54 +00002535 free_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002536 return 0;
2537}
2538
Grygorii Strashko8963a502015-02-27 13:19:45 +02002539#ifdef CONFIG_PM_SLEEP
Mugunthan V Ndf828592012-03-18 20:17:54 +00002540static int cpsw_suspend(struct device *dev)
2541{
2542 struct platform_device *pdev = to_platform_device(dev);
2543 struct net_device *ndev = platform_get_drvdata(pdev);
Mugunthan V Nb90fc272013-06-21 19:15:09 +05302544 struct cpsw_priv *priv = netdev_priv(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002545
Mugunthan V N618073e2014-09-11 22:52:38 +05302546 if (priv->data.dual_emac) {
2547 int i;
Daniel Mack1e7a2e22013-11-15 08:29:16 +01002548
Mugunthan V N618073e2014-09-11 22:52:38 +05302549 for (i = 0; i < priv->data.slaves; i++) {
2550 if (netif_running(priv->slaves[i].ndev))
2551 cpsw_ndo_stop(priv->slaves[i].ndev);
2552 soft_reset_slave(priv->slaves + i);
2553 }
2554 } else {
2555 if (netif_running(ndev))
2556 cpsw_ndo_stop(ndev);
2557 for_each_slave(priv, soft_reset_slave);
2558 }
Daniel Mack1e7a2e22013-11-15 08:29:16 +01002559
Mugunthan V Nf150bd72012-07-17 08:09:50 +00002560 pm_runtime_put_sync(&pdev->dev);
2561
Mugunthan V N739683b2013-06-06 23:45:14 +05302562 /* Select sleep pin state */
2563 pinctrl_pm_select_sleep_state(&pdev->dev);
2564
Mugunthan V Ndf828592012-03-18 20:17:54 +00002565 return 0;
2566}
2567
2568static int cpsw_resume(struct device *dev)
2569{
2570 struct platform_device *pdev = to_platform_device(dev);
2571 struct net_device *ndev = platform_get_drvdata(pdev);
Mugunthan V N618073e2014-09-11 22:52:38 +05302572 struct cpsw_priv *priv = netdev_priv(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002573
Mugunthan V Nf150bd72012-07-17 08:09:50 +00002574 pm_runtime_get_sync(&pdev->dev);
Mugunthan V N739683b2013-06-06 23:45:14 +05302575
2576 /* Select default pin state */
2577 pinctrl_pm_select_default_state(&pdev->dev);
2578
Mugunthan V N618073e2014-09-11 22:52:38 +05302579 if (priv->data.dual_emac) {
2580 int i;
2581
2582 for (i = 0; i < priv->data.slaves; i++) {
2583 if (netif_running(priv->slaves[i].ndev))
2584 cpsw_ndo_open(priv->slaves[i].ndev);
2585 }
2586 } else {
2587 if (netif_running(ndev))
2588 cpsw_ndo_open(ndev);
2589 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00002590 return 0;
2591}
Grygorii Strashko8963a502015-02-27 13:19:45 +02002592#endif
Mugunthan V Ndf828592012-03-18 20:17:54 +00002593
Grygorii Strashko8963a502015-02-27 13:19:45 +02002594static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002595
2596static struct platform_driver cpsw_driver = {
2597 .driver = {
2598 .name = "cpsw",
Mugunthan V Ndf828592012-03-18 20:17:54 +00002599 .pm = &cpsw_pm_ops,
Sachin Kamat1e5c76d2013-09-30 09:55:12 +05302600 .of_match_table = cpsw_of_mtable,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002601 },
2602 .probe = cpsw_probe,
Bill Pemberton663e12e2012-12-03 09:23:45 -05002603 .remove = cpsw_remove,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002604};
2605
Grygorii Strashko6fb3b6b52015-10-23 14:41:12 +03002606module_platform_driver(cpsw_driver);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002607
2608MODULE_LICENSE("GPL");
2609MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
2610MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
2611MODULE_DESCRIPTION("TI CPSW Ethernet driver");