blob: a943f6e00fe1a3e332bf1aa015ec9d7ee7a77b9f [file] [log] [blame]
Felipe Balbibfad65e2017-04-19 14:59:27 +03001/*
Felipe Balbi72246da2011-08-19 18:10:58 +03002 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030039 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030043 * Caller should take care of locking. This function will return 0 on
44 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020045 */
46int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
47{
48 u32 reg;
49
50 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
51 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
52
53 switch (mode) {
54 case TEST_J:
55 case TEST_K:
56 case TEST_SE0_NAK:
57 case TEST_PACKET:
58 case TEST_FORCE_EN:
59 reg |= mode << 1;
60 break;
61 default:
62 return -EINVAL;
63 }
64
65 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
66
67 return 0;
68}
69
Felipe Balbi8598bde2012-01-02 18:55:57 +020070/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030071 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * @dwc: pointer to our context structure
73 *
74 * Caller should take care of locking. This function will
75 * return the link state on success (>= 0) or -ETIMEDOUT.
76 */
77int dwc3_gadget_get_link_state(struct dwc3 *dwc)
78{
79 u32 reg;
80
81 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
82
83 return DWC3_DSTS_USBLNKST(reg);
84}
85
86/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030087 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * @dwc: pointer to our context structure
89 * @state: the state to put link into
90 *
91 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080092 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020093 */
94int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
95{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080096 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020097 u32 reg;
98
Paul Zimmerman802fde92012-04-27 13:10:52 +030099 /*
100 * Wait until device controller is ready. Only applies to 1.94a and
101 * later RTL.
102 */
103 if (dwc->revision >= DWC3_REVISION_194A) {
104 while (--retries) {
105 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
106 if (reg & DWC3_DSTS_DCNRD)
107 udelay(5);
108 else
109 break;
110 }
111
112 if (retries <= 0)
113 return -ETIMEDOUT;
114 }
115
Felipe Balbi8598bde2012-01-02 18:55:57 +0200116 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
117 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
118
119 /* set requested state */
120 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
121 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
122
Paul Zimmerman802fde92012-04-27 13:10:52 +0300123 /*
124 * The following code is racy when called from dwc3_gadget_wakeup,
125 * and is not needed, at least on newer versions
126 */
127 if (dwc->revision >= DWC3_REVISION_194A)
128 return 0;
129
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300131 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200132 while (--retries) {
133 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
134
Felipe Balbi8598bde2012-01-02 18:55:57 +0200135 if (DWC3_DSTS_USBLNKST(reg) == state)
136 return 0;
137
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800138 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 }
140
Felipe Balbi8598bde2012-01-02 18:55:57 +0200141 return -ETIMEDOUT;
142}
143
John Youndca01192016-05-19 17:26:05 -0700144/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300145 * dwc3_ep_inc_trb - increment a trb index.
146 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700147 *
148 * The index should never point to the link TRB. After incrementing,
149 * if it is point to the link TRB, wrap around to the beginning. The
150 * link TRB is always at the last TRB entry.
151 */
152static void dwc3_ep_inc_trb(u8 *index)
153{
154 (*index)++;
155 if (*index == (DWC3_TRB_NUM - 1))
156 *index = 0;
157}
158
Felipe Balbibfad65e2017-04-19 14:59:27 +0300159/**
160 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
161 * @dep: The endpoint whose enqueue pointer we're incrementing
162 */
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbibfad65e2017-04-19 14:59:27 +0300168/**
169 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
170 * @dep: The endpoint whose enqueue pointer we're incrementing
171 */
Felipe Balbief966b92016-04-05 13:09:51 +0300172static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
173{
John Youndca01192016-05-19 17:26:05 -0700174 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200175}
176
Felipe Balbibfad65e2017-04-19 14:59:27 +0300177/**
178 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
179 * @dep: The endpoint to whom the request belongs to
180 * @req: The request we're giving back
181 * @status: completion code for the request
182 *
183 * Must be called with controller's lock held and interrupts disabled. This
184 * function will unmap @req and call its ->complete() callback to notify upper
185 * layers that it has completed.
186 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300187void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
188 int status)
189{
190 struct dwc3 *dwc = dep->dwc;
191
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300192 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300193 list_del(&req->list);
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300194 req->remaining = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300195
196 if (req->request.status == -EINPROGRESS)
197 req->request.status = status;
198
Jack Pham4a71fcb2017-06-29 00:53:31 -0700199 if (req->trb)
200 usb_gadget_unmap_request_by_dev(dwc->sysdev,
201 &req->request, req->direction);
202
203 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300204
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500205 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300206
207 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200208 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300209 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300210
211 if (dep->number > 1)
212 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300213}
214
Felipe Balbibfad65e2017-04-19 14:59:27 +0300215/**
216 * dwc3_send_gadget_generic_command - issue a generic command for the controller
217 * @dwc: pointer to the controller context
218 * @cmd: the command to be issued
219 * @param: command parameter
220 *
221 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
222 * and wait for its completion.
223 */
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500224int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300225{
226 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300227 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229 u32 reg;
230
231 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
232 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
233
234 do {
235 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
236 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300237 status = DWC3_DGCMD_STATUS(reg);
238 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300239 ret = -EINVAL;
240 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300241 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100242 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300243
244 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300245 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300246 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300247 }
248
Felipe Balbi71f7e702016-05-23 14:16:19 +0300249 trace_dwc3_gadget_generic_cmd(cmd, param, status);
250
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300251 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300252}
253
Felipe Balbic36d8e92016-04-04 12:46:33 +0300254static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
255
Felipe Balbibfad65e2017-04-19 14:59:27 +0300256/**
257 * dwc3_send_gadget_ep_cmd - issue an endpoint command
258 * @dep: the endpoint to which the command is going to be issued
259 * @cmd: the command to be issued
260 * @params: parameters to the command
261 *
262 * Caller should handle locking. This function will issue @cmd with given
263 * @params to @dep and wait for its completion.
264 */
Felipe Balbi2cd47182016-04-12 16:42:43 +0300265int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
266 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300267{
Felipe Balbi8897a762016-09-22 10:56:08 +0300268 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300269 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200270 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300271 u32 reg;
272
Felipe Balbi0933df12016-05-23 14:02:33 +0300273 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300274 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300275 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300276
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300277 /*
278 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
279 * we're issuing an endpoint command, we must check if
280 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
281 *
282 * We will also set SUSPHY bit to what it was before returning as stated
283 * by the same section on Synopsys databook.
284 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300285 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
286 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
287 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
288 susphy = true;
289 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
290 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
291 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300292 }
293
Felipe Balbi59999142016-09-22 12:25:28 +0300294 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300295 int needs_wakeup;
296
297 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
298 dwc->link_state == DWC3_LINK_STATE_U2 ||
299 dwc->link_state == DWC3_LINK_STATE_U3);
300
301 if (unlikely(needs_wakeup)) {
302 ret = __dwc3_gadget_wakeup(dwc);
303 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
304 ret);
305 }
306 }
307
Felipe Balbi2eb88012016-04-12 16:53:39 +0300308 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
309 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
310 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300311
Felipe Balbi8897a762016-09-22 10:56:08 +0300312 /*
313 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
314 * not relying on XferNotReady, we can make use of a special "No
315 * Response Update Transfer" command where we should clear both CmdAct
316 * and CmdIOC bits.
317 *
318 * With this, we don't need to wait for command completion and can
319 * straight away issue further commands to the endpoint.
320 *
321 * NOTICE: We're making an assumption that control endpoints will never
322 * make use of Update Transfer command. This is a safe assumption
323 * because we can never have more than one request at a time with
324 * Control Endpoints. If anybody changes that assumption, this chunk
325 * needs to be updated accordingly.
326 */
327 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
328 !usb_endpoint_xfer_isoc(desc))
329 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
330 else
331 cmd |= DWC3_DEPCMD_CMDACT;
332
333 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300334 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300335 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300336 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300337 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000338
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000339 switch (cmd_status) {
340 case 0:
341 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300342 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000343 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000344 ret = -EINVAL;
345 break;
346 case DEPEVT_TRANSFER_BUS_EXPIRY:
347 /*
348 * SW issues START TRANSFER command to
349 * isochronous ep with future frame interval. If
350 * future interval time has already passed when
351 * core receives the command, it will respond
352 * with an error status of 'Bus Expiry'.
353 *
354 * Instead of always returning -EINVAL, let's
355 * give a hint to the gadget driver that this is
356 * the case by returning -EAGAIN.
357 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000358 ret = -EAGAIN;
359 break;
360 default:
361 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
362 }
363
Felipe Balbic0ca3242016-04-04 09:11:51 +0300364 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300365 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300366 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300367
Felipe Balbif6bb2252016-05-23 13:53:34 +0300368 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300369 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300370 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300371 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300372
Felipe Balbi0933df12016-05-23 14:02:33 +0300373 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
374
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +0300375 if (ret == 0) {
376 switch (DWC3_DEPCMD_CMD(cmd)) {
377 case DWC3_DEPCMD_STARTTRANSFER:
378 dep->flags |= DWC3_EP_TRANSFER_STARTED;
379 break;
380 case DWC3_DEPCMD_ENDTRANSFER:
381 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
382 break;
383 default:
384 /* nothing */
385 break;
386 }
387 }
388
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300389 if (unlikely(susphy)) {
390 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
391 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
392 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
393 }
394
Felipe Balbic0ca3242016-04-04 09:11:51 +0300395 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300396}
397
John Youn50c763f2016-05-31 17:49:56 -0700398static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
399{
400 struct dwc3 *dwc = dep->dwc;
401 struct dwc3_gadget_ep_cmd_params params;
402 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
403
404 /*
405 * As of core revision 2.60a the recommended programming model
406 * is to set the ClearPendIN bit when issuing a Clear Stall EP
407 * command for IN endpoints. This is to prevent an issue where
408 * some (non-compliant) hosts may not send ACK TPs for pending
409 * IN transfers due to a mishandled error condition. Synopsys
410 * STAR 9000614252.
411 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800412 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
413 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700414 cmd |= DWC3_DEPCMD_CLEARPENDIN;
415
416 memset(&params, 0, sizeof(params));
417
Felipe Balbi2cd47182016-04-12 16:42:43 +0300418 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700419}
420
Felipe Balbi72246da2011-08-19 18:10:58 +0300421static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200422 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300423{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300424 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300425
426 return dep->trb_pool_dma + offset;
427}
428
429static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
430{
431 struct dwc3 *dwc = dep->dwc;
432
433 if (dep->trb_pool)
434 return 0;
435
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530436 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300437 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
438 &dep->trb_pool_dma, GFP_KERNEL);
439 if (!dep->trb_pool) {
440 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
441 dep->name);
442 return -ENOMEM;
443 }
444
445 return 0;
446}
447
448static void dwc3_free_trb_pool(struct dwc3_ep *dep)
449{
450 struct dwc3 *dwc = dep->dwc;
451
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530452 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300453 dep->trb_pool, dep->trb_pool_dma);
454
455 dep->trb_pool = NULL;
456 dep->trb_pool_dma = 0;
457}
458
John Younc4509602016-02-16 20:10:53 -0800459static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
460
461/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300462 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800463 * @dwc: pointer to our controller context structure
464 * @dep: endpoint that is being enabled
465 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300466 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
467 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800468 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300469 * The assignment of transfer resources cannot perfectly follow the data book
470 * due to the fact that the controller driver does not have all knowledge of the
471 * configuration in advance. It is given this information piecemeal by the
472 * composite gadget framework after every SET_CONFIGURATION and
473 * SET_INTERFACE. Trying to follow the databook programming model in this
474 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800475 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300476 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
477 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
478 * incorrect in the scenario of multiple interfaces.
479 *
480 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800481 * endpoint on alt setting (8.1.6).
482 *
483 * The following simplified method is used instead:
484 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300485 * All hardware endpoints can be assigned a transfer resource and this setting
486 * will stay persistent until either a core reset or hibernation. So whenever we
487 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
488 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800489 * guaranteed that there are as many transfer resources as endpoints.
490 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300491 * This function is called for each endpoint when it is being enabled but is
492 * triggered only when called for EP0-out, which always happens first, and which
493 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800494 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300495static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
496{
497 struct dwc3_gadget_ep_cmd_params params;
498 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800499 int i;
500 int ret;
501
502 if (dep->number)
503 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300504
505 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800506 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300507
Felipe Balbi2cd47182016-04-12 16:42:43 +0300508 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800509 if (ret)
510 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300511
John Younc4509602016-02-16 20:10:53 -0800512 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
513 struct dwc3_ep *dep = dwc->eps[i];
514
515 if (!dep)
516 continue;
517
518 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
519 if (ret)
520 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300521 }
522
523 return 0;
524}
525
526static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300527 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300528{
John Youn39ebb052016-11-09 16:36:28 -0800529 const struct usb_ss_ep_comp_descriptor *comp_desc;
530 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300531 struct dwc3_gadget_ep_cmd_params params;
532
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300533 if (dev_WARN_ONCE(dwc->dev, modify && restore,
534 "Can't modify and restore\n"))
535 return -EINVAL;
536
John Youn39ebb052016-11-09 16:36:28 -0800537 comp_desc = dep->endpoint.comp_desc;
538 desc = dep->endpoint.desc;
539
Felipe Balbi72246da2011-08-19 18:10:58 +0300540 memset(&params, 0x00, sizeof(params));
541
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300542 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900543 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
544
545 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800546 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300547 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300548 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900549 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300550
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300551 if (modify) {
552 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
553 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600554 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
555 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300556 } else {
557 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600558 }
559
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300560 if (usb_endpoint_xfer_control(desc))
561 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300562
563 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
564 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300565
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200566 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300567 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
568 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300569 dep->stream_capable = true;
570 }
571
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500572 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300573 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300574
575 /*
576 * We are doing 1:1 mapping for endpoints, meaning
577 * Physical Endpoints 2 maps to Logical Endpoint 2 and
578 * so on. We consider the direction bit as part of the physical
579 * endpoint number. So USB endpoint 0x81 is 0x03.
580 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300581 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300582
583 /*
584 * We must use the lower 16 TX FIFOs even though
585 * HW might have more
586 */
587 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300588 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
590 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300591 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300592 dep->interval = 1 << (desc->bInterval - 1);
593 }
594
Felipe Balbi2cd47182016-04-12 16:42:43 +0300595 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300596}
597
598static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
599{
600 struct dwc3_gadget_ep_cmd_params params;
601
602 memset(&params, 0x00, sizeof(params));
603
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300604 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300605
Felipe Balbi2cd47182016-04-12 16:42:43 +0300606 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
607 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300608}
609
610/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300611 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300612 * @dep: endpoint to be initialized
Felipe Balbibfad65e2017-04-19 14:59:27 +0300613 * @modify: if true, modify existing endpoint configuration
614 * @restore: if true, restore endpoint configuration from scratch buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300615 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300616 * Caller should take care of locking. Execute all necessary commands to
617 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 */
619static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300620 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300621{
John Youn39ebb052016-11-09 16:36:28 -0800622 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300623 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800624
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300626 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300627
628 if (!(dep->flags & DWC3_EP_ENABLED)) {
629 ret = dwc3_gadget_start_config(dwc, dep);
630 if (ret)
631 return ret;
632 }
633
John Youn39ebb052016-11-09 16:36:28 -0800634 ret = dwc3_gadget_set_ep_config(dwc, dep, modify, restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300635 if (ret)
636 return ret;
637
638 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200639 struct dwc3_trb *trb_st_hw;
640 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300641
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 dep->type = usb_endpoint_type(desc);
643 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800644 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300645
646 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
647 reg |= DWC3_DALEPENA_EP(dep->number);
648 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
649
Baolin Wang76a638f2016-10-31 19:38:36 +0800650 init_waitqueue_head(&dep->wait_end_transfer);
651
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300652 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200653 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300654
John Youn0d257442016-05-19 17:26:08 -0700655 /* Initialize the TRB ring */
656 dep->trb_dequeue = 0;
657 dep->trb_enqueue = 0;
658 memset(dep->trb_pool, 0,
659 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
660
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300661 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300662 trb_st_hw = &dep->trb_pool[0];
663
Felipe Balbif6bafc62012-02-06 11:04:53 +0200664 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200665 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
666 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
667 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
668 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300669 }
670
Felipe Balbia97ea992016-09-29 16:28:56 +0300671 /*
672 * Issue StartTransfer here with no-op TRB so we can always rely on No
673 * Response Update Transfer command.
674 */
675 if (usb_endpoint_xfer_bulk(desc)) {
676 struct dwc3_gadget_ep_cmd_params params;
677 struct dwc3_trb *trb;
678 dma_addr_t trb_dma;
679 u32 cmd;
680
681 memset(&params, 0, sizeof(params));
682 trb = &dep->trb_pool[0];
683 trb_dma = dwc3_trb_dma_offset(dep, trb);
684
685 params.param0 = upper_32_bits(trb_dma);
686 params.param1 = lower_32_bits(trb_dma);
687
688 cmd = DWC3_DEPCMD_STARTTRANSFER;
689
690 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
691 if (ret < 0)
692 return ret;
693
694 dep->flags |= DWC3_EP_BUSY;
695
696 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
697 WARN_ON_ONCE(!dep->resource_index);
698 }
699
Felipe Balbi2870e502016-11-03 13:53:29 +0200700
701out:
702 trace_dwc3_gadget_ep_enable(dep);
703
Felipe Balbi72246da2011-08-19 18:10:58 +0300704 return 0;
705}
706
Paul Zimmermanb992e682012-04-27 14:17:35 +0300707static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200708static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300709{
710 struct dwc3_request *req;
711
Felipe Balbi0e146022016-06-21 10:32:02 +0300712 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300713
Felipe Balbi0e146022016-06-21 10:32:02 +0300714 /* - giveback all requests to gadget driver */
715 while (!list_empty(&dep->started_list)) {
716 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200717
Felipe Balbi0e146022016-06-21 10:32:02 +0300718 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200719 }
720
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200721 while (!list_empty(&dep->pending_list)) {
722 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300723
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200724 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300726}
727
728/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300729 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300730 * @dep: the endpoint to disable
731 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300732 * This function undoes what __dwc3_gadget_ep_enable did and also removes
733 * requests which are currently being processed by the hardware and those which
734 * are not yet scheduled.
735 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200736 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300737 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300738static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
739{
740 struct dwc3 *dwc = dep->dwc;
741 u32 reg;
742
Felipe Balbi2870e502016-11-03 13:53:29 +0200743 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500744
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200745 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300746
Felipe Balbi687ef982014-04-16 10:30:33 -0500747 /* make sure HW endpoint isn't stalled */
748 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500749 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500750
Felipe Balbi72246da2011-08-19 18:10:58 +0300751 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
752 reg &= ~DWC3_DALEPENA_EP(dep->number);
753 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
754
Felipe Balbi879631a2011-09-30 10:58:47 +0300755 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300756 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800757 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300758
John Youn39ebb052016-11-09 16:36:28 -0800759 /* Clear out the ep descriptors for non-ep0 */
760 if (dep->number > 1) {
761 dep->endpoint.comp_desc = NULL;
762 dep->endpoint.desc = NULL;
763 }
764
Felipe Balbi72246da2011-08-19 18:10:58 +0300765 return 0;
766}
767
768/* -------------------------------------------------------------------------- */
769
770static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
771 const struct usb_endpoint_descriptor *desc)
772{
773 return -EINVAL;
774}
775
776static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
777{
778 return -EINVAL;
779}
780
781/* -------------------------------------------------------------------------- */
782
783static int dwc3_gadget_ep_enable(struct usb_ep *ep,
784 const struct usb_endpoint_descriptor *desc)
785{
786 struct dwc3_ep *dep;
787 struct dwc3 *dwc;
788 unsigned long flags;
789 int ret;
790
791 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
792 pr_debug("dwc3: invalid parameters\n");
793 return -EINVAL;
794 }
795
796 if (!desc->wMaxPacketSize) {
797 pr_debug("dwc3: missing wMaxPacketSize\n");
798 return -EINVAL;
799 }
800
801 dep = to_dwc3_ep(ep);
802 dwc = dep->dwc;
803
Felipe Balbi95ca9612015-12-10 13:08:20 -0600804 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
805 "%s is already enabled\n",
806 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300807 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300808
Felipe Balbi72246da2011-08-19 18:10:58 +0300809 spin_lock_irqsave(&dwc->lock, flags);
John Youn39ebb052016-11-09 16:36:28 -0800810 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300811 spin_unlock_irqrestore(&dwc->lock, flags);
812
813 return ret;
814}
815
816static int dwc3_gadget_ep_disable(struct usb_ep *ep)
817{
818 struct dwc3_ep *dep;
819 struct dwc3 *dwc;
820 unsigned long flags;
821 int ret;
822
823 if (!ep) {
824 pr_debug("dwc3: invalid parameters\n");
825 return -EINVAL;
826 }
827
828 dep = to_dwc3_ep(ep);
829 dwc = dep->dwc;
830
Felipe Balbi95ca9612015-12-10 13:08:20 -0600831 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
832 "%s is already disabled\n",
833 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300834 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300835
Felipe Balbi72246da2011-08-19 18:10:58 +0300836 spin_lock_irqsave(&dwc->lock, flags);
837 ret = __dwc3_gadget_ep_disable(dep);
838 spin_unlock_irqrestore(&dwc->lock, flags);
839
840 return ret;
841}
842
843static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
844 gfp_t gfp_flags)
845{
846 struct dwc3_request *req;
847 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300848
849 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900850 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300851 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300852
853 req->epnum = dep->number;
854 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300855
Felipe Balbi68d34c82016-05-30 13:34:58 +0300856 dep->allocated_requests++;
857
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500858 trace_dwc3_alloc_request(req);
859
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 return &req->request;
861}
862
863static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
864 struct usb_request *request)
865{
866 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300867 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300868
Felipe Balbi68d34c82016-05-30 13:34:58 +0300869 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500870 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300871 kfree(req);
872}
873
Felipe Balbi2c78c022016-08-12 13:13:10 +0300874static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
875
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200876static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
877 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
878 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
Felipe Balbic71fc372011-11-22 11:37:34 +0200879{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300880 struct dwc3 *dwc = dep->dwc;
881 struct usb_gadget *gadget = &dwc->gadget;
882 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200883
Felipe Balbief966b92016-04-05 13:09:51 +0300884 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530885
Felipe Balbif6bafc62012-02-06 11:04:53 +0200886 trb->size = DWC3_TRB_SIZE_LENGTH(length);
887 trb->bpl = lower_32_bits(dma);
888 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200889
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200890 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200891 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200892 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200893 break;
894
895 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300896 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530897 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300898
Manu Gautam40d829f2017-07-19 17:07:10 +0530899 /*
900 * USB Specification 2.0 Section 5.9.2 states that: "If
901 * there is only a single transaction in the microframe,
902 * only a DATA0 data packet PID is used. If there are
903 * two transactions per microframe, DATA1 is used for
904 * the first transaction data packet and DATA0 is used
905 * for the second transaction data packet. If there are
906 * three transactions per microframe, DATA2 is used for
907 * the first transaction data packet, DATA1 is used for
908 * the second, and DATA0 is used for the third."
909 *
910 * IOW, we should satisfy the following cases:
911 *
912 * 1) length <= maxpacket
913 * - DATA0
914 *
915 * 2) maxpacket < length <= (2 * maxpacket)
916 * - DATA1, DATA0
917 *
918 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
919 * - DATA2, DATA1, DATA0
920 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300921 if (speed == USB_SPEED_HIGH) {
922 struct usb_ep *ep = &dep->endpoint;
Manu Gautam40d829f2017-07-19 17:07:10 +0530923 unsigned int mult = ep->mult - 1;
924 unsigned int maxp = usb_endpoint_maxp(ep->desc);
925
926 if (length <= (2 * maxp))
927 mult--;
928
929 if (length <= maxp)
930 mult--;
931
932 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300933 }
934 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530935 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300936 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200937
938 /* always enable Interrupt on Missed ISOC */
939 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200940 break;
941
942 case USB_ENDPOINT_XFER_BULK:
943 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200944 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200945 break;
946 default:
947 /*
948 * This is only possible with faulty memory because we
949 * checked it already :)
950 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300951 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
952 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200953 }
954
Felipe Balbica4d44e2016-03-10 13:53:27 +0200955 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300956 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300957 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600958
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200959 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +0300960 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
961 }
962
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200963 if ((!no_interrupt && !chain) ||
Felipe Balbi2c78c022016-08-12 13:13:10 +0300964 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300965 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200966
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530967 if (chain)
968 trb->ctrl |= DWC3_TRB_CTRL_CHN;
969
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200970 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200971 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200972
973 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500974
975 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200976}
977
John Youn361572b2016-05-19 17:26:17 -0700978/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200979 * dwc3_prepare_one_trb - setup one TRB from one request
980 * @dep: endpoint for which this request is prepared
981 * @req: dwc3_request pointer
982 * @chain: should this TRB be chained to the next?
983 * @node: only for isochronous endpoints. First TRB needs different type.
984 */
985static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
986 struct dwc3_request *req, unsigned chain, unsigned node)
987{
988 struct dwc3_trb *trb;
989 unsigned length = req->request.length;
990 unsigned stream_id = req->request.stream_id;
991 unsigned short_not_ok = req->request.short_not_ok;
992 unsigned no_interrupt = req->request.no_interrupt;
993 dma_addr_t dma = req->request.dma;
994
995 trb = &dep->trb_pool[dep->trb_enqueue];
996
997 if (!req->trb) {
998 dwc3_gadget_move_started_request(req);
999 req->trb = trb;
1000 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
1001 dep->queued_requests++;
1002 }
1003
1004 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
1005 stream_id, short_not_ok, no_interrupt);
1006}
1007
1008/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03001009 * dwc3_ep_prev_trb - returns the previous TRB in the ring
John Youn361572b2016-05-19 17:26:17 -07001010 * @dep: The endpoint with the TRB ring
1011 * @index: The index of the current TRB in the ring
1012 *
1013 * Returns the TRB prior to the one pointed to by the index. If the
1014 * index is 0, we will wrap backwards, skip the link TRB, and return
1015 * the one just before that.
1016 */
1017static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
1018{
Felipe Balbi45438a02016-08-11 12:26:59 +03001019 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -07001020
Felipe Balbi45438a02016-08-11 12:26:59 +03001021 if (!tmp)
1022 tmp = DWC3_TRB_NUM - 1;
1023
1024 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -07001025}
1026
Felipe Balbic4233572016-05-12 14:08:34 +03001027static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
1028{
1029 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -07001030 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +03001031
1032 /*
1033 * If enqueue & dequeue are equal than it is either full or empty.
1034 *
1035 * One way to know for sure is if the TRB right before us has HWO bit
1036 * set or not. If it has, then we're definitely full and can't fit any
1037 * more transfers in our ring.
1038 */
1039 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -07001040 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
Felipe Balbi202adaf2017-05-17 13:19:06 +03001041 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
John Youn361572b2016-05-19 17:26:17 -07001042 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +03001043
1044 return DWC3_TRB_NUM - 1;
1045 }
1046
John Youn9d7aba72016-08-26 18:43:01 -07001047 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -07001048 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -07001049
John Youn9d7aba72016-08-26 18:43:01 -07001050 if (dep->trb_dequeue < dep->trb_enqueue)
1051 trbs_left--;
1052
John Youn32db3d92016-05-19 17:26:12 -07001053 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +03001054}
1055
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001056static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001057 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001058{
Felipe Balbi1f512112016-08-12 13:17:27 +03001059 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001060 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001061 int i;
1062
Felipe Balbi1f512112016-08-12 13:17:27 +03001063 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001064 unsigned int length = req->request.length;
1065 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1066 unsigned int rem = length % maxp;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001067 unsigned chain = true;
1068
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001069 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001070 chain = false;
1071
Felipe Balbic6267a52017-01-05 14:58:46 +02001072 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1073 struct dwc3 *dwc = dep->dwc;
1074 struct dwc3_trb *trb;
1075
1076 req->unaligned = true;
1077
1078 /* prepare normal TRB */
1079 dwc3_prepare_one_trb(dep, req, true, i);
1080
1081 /* Now prepare one extra TRB to align transfer size */
1082 trb = &dep->trb_pool[dep->trb_enqueue];
1083 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
1084 maxp - rem, false, 0,
1085 req->request.stream_id,
1086 req->request.short_not_ok,
1087 req->request.no_interrupt);
1088 } else {
1089 dwc3_prepare_one_trb(dep, req, chain, i);
1090 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001091
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001092 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001093 break;
1094 }
1095}
1096
1097static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001098 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001099{
Felipe Balbic6267a52017-01-05 14:58:46 +02001100 unsigned int length = req->request.length;
1101 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1102 unsigned int rem = length % maxp;
1103
1104 if (rem && usb_endpoint_dir_out(dep->endpoint.desc)) {
1105 struct dwc3 *dwc = dep->dwc;
1106 struct dwc3_trb *trb;
1107
1108 req->unaligned = true;
1109
1110 /* prepare normal TRB */
1111 dwc3_prepare_one_trb(dep, req, true, 0);
1112
1113 /* Now prepare one extra TRB to align transfer size */
1114 trb = &dep->trb_pool[dep->trb_enqueue];
1115 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
1116 false, 0, req->request.stream_id,
1117 req->request.short_not_ok,
1118 req->request.no_interrupt);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001119 } else if (req->request.zero && req->request.length &&
1120 (IS_ALIGNED(req->request.length,dep->endpoint.maxpacket))) {
1121 struct dwc3 *dwc = dep->dwc;
1122 struct dwc3_trb *trb;
1123
1124 req->zero = true;
1125
1126 /* prepare normal TRB */
1127 dwc3_prepare_one_trb(dep, req, true, 0);
1128
1129 /* Now prepare one extra TRB to handle ZLP */
1130 trb = &dep->trb_pool[dep->trb_enqueue];
1131 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
1132 false, 0, req->request.stream_id,
1133 req->request.short_not_ok,
1134 req->request.no_interrupt);
Felipe Balbic6267a52017-01-05 14:58:46 +02001135 } else {
1136 dwc3_prepare_one_trb(dep, req, false, 0);
1137 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001138}
1139
Felipe Balbi72246da2011-08-19 18:10:58 +03001140/*
1141 * dwc3_prepare_trbs - setup TRBs from requests
1142 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001143 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001144 * The function goes through the requests list and sets up TRBs for the
1145 * transfers. The function returns once there are no more TRBs available or
1146 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001147 */
Felipe Balbic4233572016-05-12 14:08:34 +03001148static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001149{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001150 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001151
1152 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1153
Felipe Balbid86c5a62016-10-25 13:48:52 +03001154 /*
1155 * We can get in a situation where there's a request in the started list
1156 * but there weren't enough TRBs to fully kick it in the first time
1157 * around, so it has been waiting for more TRBs to be freed up.
1158 *
1159 * In that case, we should check if we have a request with pending_sgs
1160 * in the started list and prepare TRBs for that request first,
1161 * otherwise we will prepare TRBs completely out of order and that will
1162 * break things.
1163 */
1164 list_for_each_entry(req, &dep->started_list, list) {
1165 if (req->num_pending_sgs > 0)
1166 dwc3_prepare_one_trb_sg(dep, req);
1167
1168 if (!dwc3_calc_trbs_left(dep))
1169 return;
1170 }
1171
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001172 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001173 struct dwc3 *dwc = dep->dwc;
1174 int ret;
1175
1176 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1177 dep->direction);
1178 if (ret)
1179 return;
1180
1181 req->sg = req->request.sg;
1182 req->num_pending_sgs = req->request.num_mapped_sgs;
1183
Felipe Balbi1f512112016-08-12 13:17:27 +03001184 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001185 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001186 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001187 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001188
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001189 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001190 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001191 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001192}
1193
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001194static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001195{
1196 struct dwc3_gadget_ep_cmd_params params;
1197 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001198 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001199 int ret;
1200 u32 cmd;
1201
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001202 if (!dwc3_calc_trbs_left(dep))
1203 return 0;
1204
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001205 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001206
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001207 dwc3_prepare_trbs(dep);
1208 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001209 if (!req) {
1210 dep->flags |= DWC3_EP_PENDING_REQUEST;
1211 return 0;
1212 }
1213
1214 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001215
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001216 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301217 params.param0 = upper_32_bits(req->trb_dma);
1218 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001219 cmd = DWC3_DEPCMD_STARTTRANSFER |
1220 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301221 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001222 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1223 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301224 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001225
Felipe Balbi2cd47182016-04-12 16:42:43 +03001226 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001227 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001228 /*
1229 * FIXME we need to iterate over the list of requests
1230 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001231 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001232 */
Janusz Dziedzicce3fc8b2016-11-09 11:01:32 +01001233 if (req->trb)
1234 memset(req->trb, 0, sizeof(struct dwc3_trb));
Janusz Dziedzic8ab89da2016-11-09 11:01:31 +01001235 dep->queued_requests--;
Felipe Balbi15b8d932016-09-22 10:59:12 +03001236 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001237 return ret;
1238 }
1239
1240 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001241
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001242 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001243 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001244 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001245 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001246
Felipe Balbi72246da2011-08-19 18:10:58 +03001247 return 0;
1248}
1249
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001250static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1251{
1252 u32 reg;
1253
1254 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1255 return DWC3_DSTS_SOFFN(reg);
1256}
1257
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301258static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1259 struct dwc3_ep *dep, u32 cur_uf)
1260{
1261 u32 uf;
1262
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001263 if (list_empty(&dep->pending_list)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001264 dev_info(dwc->dev, "%s: ran out of requests\n",
Felipe Balbi73815282015-01-27 13:48:14 -06001265 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301266 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301267 return;
1268 }
1269
John Younaf771d72017-01-26 11:58:40 -08001270 /*
1271 * Schedule the first trb for one interval in the future or at
1272 * least 4 microframes.
1273 */
1274 uf = cur_uf + max_t(u32, 4, dep->interval);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301275
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001276 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301277}
1278
1279static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1280 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1281{
1282 u32 cur_uf, mask;
1283
1284 mask = ~(dep->interval - 1);
1285 cur_uf = event->parameters & mask;
1286
1287 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1288}
1289
Felipe Balbi72246da2011-08-19 18:10:58 +03001290static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1291{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001292 struct dwc3 *dwc = dep->dwc;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001293 int ret = 0;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001294
Felipe Balbibb423982015-11-16 15:31:21 -06001295 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001296 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1297 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001298 return -ESHUTDOWN;
1299 }
1300
Felipe Balbi04fb3652017-05-17 15:57:45 +03001301 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1302 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001303 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001304
Felipe Balbifc8bb912016-05-16 13:14:48 +03001305 pm_runtime_get(dwc->dev);
1306
Felipe Balbi72246da2011-08-19 18:10:58 +03001307 req->request.actual = 0;
1308 req->request.status = -EINPROGRESS;
1309 req->direction = dep->direction;
1310 req->epnum = dep->number;
1311
Felipe Balbife84f522015-09-01 09:01:38 -05001312 trace_dwc3_ep_queue(req);
1313
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001314 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001315
Felipe Balbid889c232016-09-29 15:44:29 +03001316 /*
1317 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1318 * wait for a XferNotReady event so we will know what's the current
1319 * (micro-)frame number.
1320 *
1321 * Without this trick, we are very, very likely gonna get Bus Expiry
1322 * errors which will force us issue EndTransfer command.
1323 */
1324 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001325 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1326 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1327 dwc3_stop_active_transfer(dwc, dep->number, true);
1328 dep->flags = DWC3_EP_ENABLED;
1329 } else {
1330 u32 cur_uf;
1331
1332 cur_uf = __dwc3_gadget_get_frame(dwc);
1333 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
Janusz Dziedzic87aba102016-11-09 11:01:34 +01001334 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001335 }
Roger Quadrosf1d68262017-04-21 15:58:08 +03001336 return 0;
Felipe Balbi08a36b52016-08-11 14:27:52 +03001337 }
Roger Quadrosf1d68262017-04-21 15:58:08 +03001338
1339 if ((dep->flags & DWC3_EP_BUSY) &&
1340 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
1341 WARN_ON_ONCE(!dep->resource_index);
1342 ret = __dwc3_gadget_kick_transfer(dep,
1343 dep->resource_index);
1344 }
1345
1346 goto out;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001347 }
1348
Felipe Balbi594e1212016-08-24 14:38:10 +03001349 if (!dwc3_calc_trbs_left(dep))
1350 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001351
Felipe Balbi08a36b52016-08-11 14:27:52 +03001352 ret = __dwc3_gadget_kick_transfer(dep, 0);
Roger Quadrosf1d68262017-04-21 15:58:08 +03001353out:
Felipe Balbia8f32812015-09-16 10:40:07 -05001354 if (ret == -EBUSY)
1355 ret = 0;
1356
1357 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001358}
1359
1360static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1361 gfp_t gfp_flags)
1362{
1363 struct dwc3_request *req = to_dwc3_request(request);
1364 struct dwc3_ep *dep = to_dwc3_ep(ep);
1365 struct dwc3 *dwc = dep->dwc;
1366
1367 unsigned long flags;
1368
1369 int ret;
1370
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001371 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001372 ret = __dwc3_gadget_ep_queue(dep, req);
1373 spin_unlock_irqrestore(&dwc->lock, flags);
1374
1375 return ret;
1376}
1377
1378static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1379 struct usb_request *request)
1380{
1381 struct dwc3_request *req = to_dwc3_request(request);
1382 struct dwc3_request *r = NULL;
1383
1384 struct dwc3_ep *dep = to_dwc3_ep(ep);
1385 struct dwc3 *dwc = dep->dwc;
1386
1387 unsigned long flags;
1388 int ret = 0;
1389
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001390 trace_dwc3_ep_dequeue(req);
1391
Felipe Balbi72246da2011-08-19 18:10:58 +03001392 spin_lock_irqsave(&dwc->lock, flags);
1393
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001394 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001395 if (r == req)
1396 break;
1397 }
1398
1399 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001400 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001401 if (r == req)
1402 break;
1403 }
1404 if (r == req) {
1405 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001406 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001407
1408 /*
1409 * If request was already started, this means we had to
1410 * stop the transfer. With that we also need to ignore
1411 * all TRBs used by the request, however TRBs can only
1412 * be modified after completion of END_TRANSFER
1413 * command. So what we do here is that we wait for
1414 * END_TRANSFER completion and only after that, we jump
1415 * over TRBs by clearing HWO and incrementing dequeue
1416 * pointer.
1417 *
1418 * Note that we have 2 possible types of transfers here:
1419 *
1420 * i) Linear buffer request
1421 * ii) SG-list based request
1422 *
1423 * SG-list based requests will have r->num_pending_sgs
1424 * set to a valid number (> 0). Linear requests,
1425 * normally use a single TRB.
1426 *
1427 * For each of these two cases, if r->unaligned flag is
1428 * set, one extra TRB has been used to align transfer
1429 * size to wMaxPacketSize.
1430 *
1431 * All of these cases need to be taken into
1432 * consideration so we don't mess up our TRB ring
1433 * pointers.
1434 */
1435 wait_event_lock_irq(dep->wait_end_transfer,
1436 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1437 dwc->lock);
1438
1439 if (!r->trb)
1440 goto out1;
1441
1442 if (r->num_pending_sgs) {
1443 struct dwc3_trb *trb;
1444 int i = 0;
1445
1446 for (i = 0; i < r->num_pending_sgs; i++) {
1447 trb = r->trb + i;
1448 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1449 dwc3_ep_inc_deq(dep);
1450 }
1451
Felipe Balbid6e5a542017-04-07 16:34:38 +03001452 if (r->unaligned || r->zero) {
Felipe Balbicf3113d2017-02-17 11:12:44 +02001453 trb = r->trb + r->num_pending_sgs + 1;
1454 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1455 dwc3_ep_inc_deq(dep);
1456 }
1457 } else {
1458 struct dwc3_trb *trb = r->trb;
1459
1460 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1461 dwc3_ep_inc_deq(dep);
1462
Felipe Balbid6e5a542017-04-07 16:34:38 +03001463 if (r->unaligned || r->zero) {
Felipe Balbicf3113d2017-02-17 11:12:44 +02001464 trb = r->trb + 1;
1465 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1466 dwc3_ep_inc_deq(dep);
1467 }
1468 }
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301469 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001470 }
Felipe Balbi04fb3652017-05-17 15:57:45 +03001471 dev_err(dwc->dev, "request %pK was not queued to %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001472 request, ep->name);
1473 ret = -EINVAL;
1474 goto out0;
1475 }
1476
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301477out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001478 /* giveback the request */
Felipe Balbicf3113d2017-02-17 11:12:44 +02001479 dep->queued_requests--;
Felipe Balbi72246da2011-08-19 18:10:58 +03001480 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1481
1482out0:
1483 spin_unlock_irqrestore(&dwc->lock, flags);
1484
1485 return ret;
1486}
1487
Felipe Balbi7a608552014-09-24 14:19:52 -05001488int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001489{
1490 struct dwc3_gadget_ep_cmd_params params;
1491 struct dwc3 *dwc = dep->dwc;
1492 int ret;
1493
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001494 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1495 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1496 return -EINVAL;
1497 }
1498
Felipe Balbi72246da2011-08-19 18:10:58 +03001499 memset(&params, 0x00, sizeof(params));
1500
1501 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001502 struct dwc3_trb *trb;
1503
1504 unsigned transfer_in_flight;
1505 unsigned started;
1506
Felipe Balbiffb80fc2017-01-19 13:38:42 +02001507 if (dep->flags & DWC3_EP_STALL)
1508 return 0;
1509
Felipe Balbi69450c42016-05-30 13:37:02 +03001510 if (dep->number > 1)
1511 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1512 else
1513 trb = &dwc->ep0_trb[dep->trb_enqueue];
1514
1515 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1516 started = !list_empty(&dep->started_list);
1517
1518 if (!protocol && ((dep->direction && transfer_in_flight) ||
1519 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001520 return -EAGAIN;
1521 }
1522
Felipe Balbi2cd47182016-04-12 16:42:43 +03001523 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1524 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001525 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001526 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001527 dep->name);
1528 else
1529 dep->flags |= DWC3_EP_STALL;
1530 } else {
Felipe Balbiffb80fc2017-01-19 13:38:42 +02001531 if (!(dep->flags & DWC3_EP_STALL))
1532 return 0;
Felipe Balbi2cd47182016-04-12 16:42:43 +03001533
John Youn50c763f2016-05-31 17:49:56 -07001534 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001535 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001536 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001537 dep->name);
1538 else
Alan Sterna535d812013-11-01 12:05:12 -04001539 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001540 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001541
Felipe Balbi72246da2011-08-19 18:10:58 +03001542 return ret;
1543}
1544
1545static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1546{
1547 struct dwc3_ep *dep = to_dwc3_ep(ep);
1548 struct dwc3 *dwc = dep->dwc;
1549
1550 unsigned long flags;
1551
1552 int ret;
1553
1554 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001555 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001556 spin_unlock_irqrestore(&dwc->lock, flags);
1557
1558 return ret;
1559}
1560
1561static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1562{
1563 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001564 struct dwc3 *dwc = dep->dwc;
1565 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001566 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001567
Paul Zimmerman249a4562012-02-24 17:32:16 -08001568 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001569 dep->flags |= DWC3_EP_WEDGE;
1570
Pratyush Anand08f0d962012-06-25 22:40:43 +05301571 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001572 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301573 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001574 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001575 spin_unlock_irqrestore(&dwc->lock, flags);
1576
1577 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001578}
1579
1580/* -------------------------------------------------------------------------- */
1581
1582static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1583 .bLength = USB_DT_ENDPOINT_SIZE,
1584 .bDescriptorType = USB_DT_ENDPOINT,
1585 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1586};
1587
1588static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1589 .enable = dwc3_gadget_ep0_enable,
1590 .disable = dwc3_gadget_ep0_disable,
1591 .alloc_request = dwc3_gadget_ep_alloc_request,
1592 .free_request = dwc3_gadget_ep_free_request,
1593 .queue = dwc3_gadget_ep0_queue,
1594 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301595 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001596 .set_wedge = dwc3_gadget_ep_set_wedge,
1597};
1598
1599static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1600 .enable = dwc3_gadget_ep_enable,
1601 .disable = dwc3_gadget_ep_disable,
1602 .alloc_request = dwc3_gadget_ep_alloc_request,
1603 .free_request = dwc3_gadget_ep_free_request,
1604 .queue = dwc3_gadget_ep_queue,
1605 .dequeue = dwc3_gadget_ep_dequeue,
1606 .set_halt = dwc3_gadget_ep_set_halt,
1607 .set_wedge = dwc3_gadget_ep_set_wedge,
1608};
1609
1610/* -------------------------------------------------------------------------- */
1611
1612static int dwc3_gadget_get_frame(struct usb_gadget *g)
1613{
1614 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001615
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001616 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001617}
1618
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001619static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001620{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001621 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001622
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001623 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001624 u32 reg;
1625
Felipe Balbi72246da2011-08-19 18:10:58 +03001626 u8 link_state;
1627 u8 speed;
1628
Felipe Balbi72246da2011-08-19 18:10:58 +03001629 /*
1630 * According to the Databook Remote wakeup request should
1631 * be issued only when the device is in early suspend state.
1632 *
1633 * We can check that via USB Link State bits in DSTS register.
1634 */
1635 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1636
1637 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001638 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001639 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001640 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001641
1642 link_state = DWC3_DSTS_USBLNKST(reg);
1643
1644 switch (link_state) {
1645 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1646 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1647 break;
1648 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001649 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001650 }
1651
Felipe Balbi8598bde2012-01-02 18:55:57 +02001652 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1653 if (ret < 0) {
1654 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001655 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001656 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001657
Paul Zimmerman802fde92012-04-27 13:10:52 +03001658 /* Recent versions do this automatically */
1659 if (dwc->revision < DWC3_REVISION_194A) {
1660 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001661 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001662 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1663 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1664 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001665
Paul Zimmerman1d046792012-02-15 18:56:56 -08001666 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001667 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001668
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001669 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001670 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1671
1672 /* in HS, means ON */
1673 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1674 break;
1675 }
1676
1677 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1678 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001679 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001680 }
1681
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001682 return 0;
1683}
1684
1685static int dwc3_gadget_wakeup(struct usb_gadget *g)
1686{
1687 struct dwc3 *dwc = gadget_to_dwc(g);
1688 unsigned long flags;
1689 int ret;
1690
1691 spin_lock_irqsave(&dwc->lock, flags);
1692 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001693 spin_unlock_irqrestore(&dwc->lock, flags);
1694
1695 return ret;
1696}
1697
1698static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1699 int is_selfpowered)
1700{
1701 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001702 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001703
Paul Zimmerman249a4562012-02-24 17:32:16 -08001704 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001705 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001706 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001707
1708 return 0;
1709}
1710
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001711static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001712{
1713 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001714 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001715
Felipe Balbifc8bb912016-05-16 13:14:48 +03001716 if (pm_runtime_suspended(dwc->dev))
1717 return 0;
1718
Felipe Balbi72246da2011-08-19 18:10:58 +03001719 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001720 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001721 if (dwc->revision <= DWC3_REVISION_187A) {
1722 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1723 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1724 }
1725
1726 if (dwc->revision >= DWC3_REVISION_194A)
1727 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1728 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001729
1730 if (dwc->has_hibernation)
1731 reg |= DWC3_DCTL_KEEP_CONNECT;
1732
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001733 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001734 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001735 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001736
1737 if (dwc->has_hibernation && !suspend)
1738 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1739
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001740 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001741 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001742
1743 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1744
1745 do {
1746 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001747 reg &= DWC3_DSTS_DEVCTRLHLT;
1748 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001749
1750 if (!timeout)
1751 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001752
Pratyush Anand6f17f742012-07-02 10:21:55 +05301753 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001754}
1755
1756static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1757{
1758 struct dwc3 *dwc = gadget_to_dwc(g);
1759 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301760 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001761
1762 is_on = !!is_on;
1763
Baolin Wangbb014732016-10-14 17:11:33 +08001764 /*
1765 * Per databook, when we want to stop the gadget, if a control transfer
1766 * is still in process, complete it and get the core into setup phase.
1767 */
1768 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1769 reinit_completion(&dwc->ep0_in_setup);
1770
1771 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1772 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1773 if (ret == 0) {
1774 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1775 return -ETIMEDOUT;
1776 }
1777 }
1778
Felipe Balbi72246da2011-08-19 18:10:58 +03001779 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001780 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001781 spin_unlock_irqrestore(&dwc->lock, flags);
1782
Pratyush Anand6f17f742012-07-02 10:21:55 +05301783 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001784}
1785
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001786static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1787{
1788 u32 reg;
1789
1790 /* Enable all but Start and End of Frame IRQs */
1791 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1792 DWC3_DEVTEN_EVNTOVERFLOWEN |
1793 DWC3_DEVTEN_CMDCMPLTEN |
1794 DWC3_DEVTEN_ERRTICERREN |
1795 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001796 DWC3_DEVTEN_CONNECTDONEEN |
1797 DWC3_DEVTEN_USBRSTEN |
1798 DWC3_DEVTEN_DISCONNEVTEN);
1799
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001800 if (dwc->revision < DWC3_REVISION_250A)
1801 reg |= DWC3_DEVTEN_ULSTCNGEN;
1802
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001803 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1804}
1805
1806static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1807{
1808 /* mask all interrupts */
1809 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1810}
1811
1812static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001813static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001814
Felipe Balbi4e994722016-05-13 14:09:59 +03001815/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03001816 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
1817 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03001818 *
1819 * The following looks like complex but it's actually very simple. In order to
1820 * calculate the number of packets we can burst at once on OUT transfers, we're
1821 * gonna use RxFIFO size.
1822 *
1823 * To calculate RxFIFO size we need two numbers:
1824 * MDWIDTH = size, in bits, of the internal memory bus
1825 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1826 *
1827 * Given these two numbers, the formula is simple:
1828 *
1829 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1830 *
1831 * 24 bytes is for 3x SETUP packets
1832 * 16 bytes is a clock domain crossing tolerance
1833 *
1834 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1835 */
1836static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1837{
1838 u32 ram2_depth;
1839 u32 mdwidth;
1840 u32 nump;
1841 u32 reg;
1842
1843 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1844 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1845
1846 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1847 nump = min_t(u32, nump, 16);
1848
1849 /* update NumP */
1850 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1851 reg &= ~DWC3_DCFG_NUMP_MASK;
1852 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1853 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1854}
1855
Felipe Balbid7be2952016-05-04 15:49:37 +03001856static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001857{
Felipe Balbi72246da2011-08-19 18:10:58 +03001858 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001859 int ret = 0;
1860 u32 reg;
1861
John Youncf40b862016-11-14 12:32:43 -08001862 /*
1863 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1864 * the core supports IMOD, disable it.
1865 */
1866 if (dwc->imod_interval) {
1867 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1868 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1869 } else if (dwc3_has_imod(dwc)) {
1870 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1871 }
1872
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001873 /*
1874 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1875 * field instead of letting dwc3 itself calculate that automatically.
1876 *
1877 * This way, we maximize the chances that we'll be able to get several
1878 * bursts of data without going through any sort of endpoint throttling.
1879 */
1880 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1881 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1882 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1883
Felipe Balbi4e994722016-05-13 14:09:59 +03001884 dwc3_gadget_setup_nump(dwc);
1885
Felipe Balbi72246da2011-08-19 18:10:58 +03001886 /* Start with SuperSpeed Default */
1887 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1888
1889 dep = dwc->eps[0];
John Youn39ebb052016-11-09 16:36:28 -08001890 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001891 if (ret) {
1892 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001893 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001894 }
1895
1896 dep = dwc->eps[1];
John Youn39ebb052016-11-09 16:36:28 -08001897 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001898 if (ret) {
1899 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001900 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001901 }
1902
1903 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001904 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001905 dwc3_ep0_out_start(dwc);
1906
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001907 dwc3_gadget_enable_irq(dwc);
1908
Felipe Balbid7be2952016-05-04 15:49:37 +03001909 return 0;
1910
1911err1:
1912 __dwc3_gadget_ep_disable(dwc->eps[0]);
1913
1914err0:
1915 return ret;
1916}
1917
1918static int dwc3_gadget_start(struct usb_gadget *g,
1919 struct usb_gadget_driver *driver)
1920{
1921 struct dwc3 *dwc = gadget_to_dwc(g);
1922 unsigned long flags;
1923 int ret = 0;
1924 int irq;
1925
Roger Quadros9522def2016-06-10 14:48:38 +03001926 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001927 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1928 IRQF_SHARED, "dwc3", dwc->ev_buf);
1929 if (ret) {
1930 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1931 irq, ret);
1932 goto err0;
1933 }
1934
1935 spin_lock_irqsave(&dwc->lock, flags);
1936 if (dwc->gadget_driver) {
1937 dev_err(dwc->dev, "%s is already bound to %s\n",
1938 dwc->gadget.name,
1939 dwc->gadget_driver->driver.name);
1940 ret = -EBUSY;
1941 goto err1;
1942 }
1943
1944 dwc->gadget_driver = driver;
1945
Felipe Balbifc8bb912016-05-16 13:14:48 +03001946 if (pm_runtime_active(dwc->dev))
1947 __dwc3_gadget_start(dwc);
1948
Felipe Balbi72246da2011-08-19 18:10:58 +03001949 spin_unlock_irqrestore(&dwc->lock, flags);
1950
1951 return 0;
1952
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001953err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001954 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001955 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001956
1957err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001958 return ret;
1959}
1960
Felipe Balbid7be2952016-05-04 15:49:37 +03001961static void __dwc3_gadget_stop(struct dwc3 *dwc)
1962{
1963 dwc3_gadget_disable_irq(dwc);
1964 __dwc3_gadget_ep_disable(dwc->eps[0]);
1965 __dwc3_gadget_ep_disable(dwc->eps[1]);
1966}
1967
Felipe Balbi22835b82014-10-17 12:05:12 -05001968static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001969{
1970 struct dwc3 *dwc = gadget_to_dwc(g);
1971 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001972 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001973
1974 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001975
1976 if (pm_runtime_suspended(dwc->dev))
1977 goto out;
1978
Felipe Balbid7be2952016-05-04 15:49:37 +03001979 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001980
1981 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1982 struct dwc3_ep *dep = dwc->eps[epnum];
1983
1984 if (!dep)
1985 continue;
1986
1987 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1988 continue;
1989
1990 wait_event_lock_irq(dep->wait_end_transfer,
1991 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1992 dwc->lock);
1993 }
1994
1995out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001996 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001997 spin_unlock_irqrestore(&dwc->lock, flags);
1998
Felipe Balbi3f308d12016-05-16 14:17:06 +03001999 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002000
Felipe Balbi72246da2011-08-19 18:10:58 +03002001 return 0;
2002}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002003
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002004static void dwc3_gadget_set_speed(struct usb_gadget *g,
2005 enum usb_device_speed speed)
2006{
2007 struct dwc3 *dwc = gadget_to_dwc(g);
2008 unsigned long flags;
2009 u32 reg;
2010
2011 spin_lock_irqsave(&dwc->lock, flags);
2012 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2013 reg &= ~(DWC3_DCFG_SPEED_MASK);
2014
2015 /*
2016 * WORKAROUND: DWC3 revision < 2.20a have an issue
2017 * which would cause metastability state on Run/Stop
2018 * bit if we try to force the IP to USB2-only mode.
2019 *
2020 * Because of that, we cannot configure the IP to any
2021 * speed other than the SuperSpeed
2022 *
2023 * Refers to:
2024 *
2025 * STAR#9000525659: Clock Domain Crossing on DCTL in
2026 * USB 2.0 Mode
2027 */
2028 if (dwc->revision < DWC3_REVISION_220A) {
2029 reg |= DWC3_DCFG_SUPERSPEED;
2030 } else {
2031 switch (speed) {
2032 case USB_SPEED_LOW:
2033 reg |= DWC3_DCFG_LOWSPEED;
2034 break;
2035 case USB_SPEED_FULL:
2036 reg |= DWC3_DCFG_FULLSPEED;
2037 break;
2038 case USB_SPEED_HIGH:
2039 reg |= DWC3_DCFG_HIGHSPEED;
2040 break;
2041 case USB_SPEED_SUPER:
2042 reg |= DWC3_DCFG_SUPERSPEED;
2043 break;
2044 case USB_SPEED_SUPER_PLUS:
2045 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2046 break;
2047 default:
2048 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2049
2050 if (dwc->revision & DWC3_REVISION_IS_DWC31)
2051 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2052 else
2053 reg |= DWC3_DCFG_SUPERSPEED;
2054 }
2055 }
2056 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2057
2058 spin_unlock_irqrestore(&dwc->lock, flags);
2059}
2060
Felipe Balbi72246da2011-08-19 18:10:58 +03002061static const struct usb_gadget_ops dwc3_gadget_ops = {
2062 .get_frame = dwc3_gadget_get_frame,
2063 .wakeup = dwc3_gadget_wakeup,
2064 .set_selfpowered = dwc3_gadget_set_selfpowered,
2065 .pullup = dwc3_gadget_pullup,
2066 .udc_start = dwc3_gadget_start,
2067 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002068 .udc_set_speed = dwc3_gadget_set_speed,
Felipe Balbi72246da2011-08-19 18:10:58 +03002069};
2070
2071/* -------------------------------------------------------------------------- */
2072
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002073static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
Felipe Balbi72246da2011-08-19 18:10:58 +03002074{
2075 struct dwc3_ep *dep;
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002076 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002077
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002078 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2079
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002080 for (epnum = 0; epnum < total; epnum++) {
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002081 bool direction = epnum & 1;
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002082 u8 num = epnum >> 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002083
Felipe Balbi72246da2011-08-19 18:10:58 +03002084 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09002085 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03002086 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03002087
2088 dep->dwc = dwc;
2089 dep->number = epnum;
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002090 dep->direction = direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03002091 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03002092 dwc->eps[epnum] = dep;
2093
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002094 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002095 direction ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002096
Felipe Balbi72246da2011-08-19 18:10:58 +03002097 dep->endpoint.name = dep->name;
John Youn39ebb052016-11-09 16:36:28 -08002098
2099 if (!(dep->number > 1)) {
2100 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2101 dep->endpoint.comp_desc = NULL;
2102 }
2103
Felipe Balbi74674cb2016-04-13 16:44:39 +03002104 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03002105
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002106 if (num == 0) {
Robert Baldygae117e742013-12-13 12:23:38 +01002107 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05302108 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002109 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002110 if (!direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03002111 dwc->gadget.ep0 = &dep->endpoint;
Felipe Balbi28781782017-01-23 18:01:59 +02002112 } else if (direction) {
2113 int mdwidth;
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002114 int kbytes;
Felipe Balbi28781782017-01-23 18:01:59 +02002115 int size;
2116 int ret;
Felipe Balbi28781782017-01-23 18:01:59 +02002117
2118 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2119 /* MDWIDTH is represented in bits, we need it in bytes */
2120 mdwidth /= 8;
2121
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002122 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(num));
Felipe Balbi28781782017-01-23 18:01:59 +02002123 size = DWC3_GTXFIFOSIZ_TXFDEF(size);
2124
2125 /* FIFO Depth is in MDWDITH bytes. Multiply */
2126 size *= mdwidth;
2127
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002128 kbytes = size / 1024;
2129 if (kbytes == 0)
2130 kbytes = 1;
Felipe Balbi28781782017-01-23 18:01:59 +02002131
2132 /*
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002133 * FIFO sizes account an extra MDWIDTH * (kbytes + 1) bytes for
Felipe Balbi28781782017-01-23 18:01:59 +02002134 * internal overhead. We don't really know how these are used,
2135 * but documentation say it exists.
2136 */
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002137 size -= mdwidth * (kbytes + 1);
2138 size /= kbytes;
Felipe Balbi28781782017-01-23 18:01:59 +02002139
2140 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2141
2142 dep->endpoint.max_streams = 15;
2143 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2144 list_add_tail(&dep->endpoint.ep_list,
2145 &dwc->gadget.ep_list);
2146
2147 ret = dwc3_alloc_trb_pool(dep);
2148 if (ret)
2149 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002150 } else {
2151 int ret;
2152
Robert Baldygae117e742013-12-13 12:23:38 +01002153 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01002154 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03002155 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2156 list_add_tail(&dep->endpoint.ep_list,
2157 &dwc->gadget.ep_list);
2158
2159 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02002160 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002161 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002162 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02002163
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002164 if (num == 0) {
Robert Baldygaa474d3b2015-07-31 16:00:19 +02002165 dep->endpoint.caps.type_control = true;
2166 } else {
2167 dep->endpoint.caps.type_iso = true;
2168 dep->endpoint.caps.type_bulk = true;
2169 dep->endpoint.caps.type_int = true;
2170 }
2171
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002172 dep->endpoint.caps.dir_in = direction;
Robert Baldygaa474d3b2015-07-31 16:00:19 +02002173 dep->endpoint.caps.dir_out = !direction;
2174
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002175 INIT_LIST_HEAD(&dep->pending_list);
2176 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03002177 }
2178
2179 return 0;
2180}
2181
2182static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2183{
2184 struct dwc3_ep *dep;
2185 u8 epnum;
2186
2187 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2188 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002189 if (!dep)
2190 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302191 /*
2192 * Physical endpoints 0 and 1 are special; they form the
2193 * bi-directional USB endpoint 0.
2194 *
2195 * For those two physical endpoints, we don't allocate a TRB
2196 * pool nor do we add them the endpoints list. Due to that, we
2197 * shouldn't do these two operations otherwise we would end up
2198 * with all sorts of bugs when removing dwc3.ko.
2199 */
2200 if (epnum != 0 && epnum != 1) {
2201 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002202 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302203 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002204
2205 kfree(dep);
2206 }
2207}
2208
Felipe Balbi72246da2011-08-19 18:10:58 +03002209/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002210
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302211static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
2212 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002213 const struct dwc3_event_depevt *event, int status,
2214 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302215{
2216 unsigned int count;
2217 unsigned int s_pkt = 0;
2218 unsigned int trb_status;
2219
Felipe Balbidc55c672016-08-12 13:20:32 +03002220 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002221
2222 if (req->trb == trb)
2223 dep->queued_requests--;
2224
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002225 trace_dwc3_complete_trb(dep, trb);
2226
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002227 /*
2228 * If we're in the middle of series of chained TRBs and we
2229 * receive a short transfer along the way, DWC3 will skip
2230 * through all TRBs including the last TRB in the chain (the
2231 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2232 * bit and SW has to do it manually.
2233 *
2234 * We're going to do that here to avoid problems of HW trying
2235 * to use bogus TRBs for transfers.
2236 */
2237 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2238 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2239
Felipe Balbic6267a52017-01-05 14:58:46 +02002240 /*
2241 * If we're dealing with unaligned size OUT transfer, we will be left
2242 * with one TRB pending in the ring. We need to manually clear HWO bit
2243 * from that TRB.
2244 */
Felipe Balbid6e5a542017-04-07 16:34:38 +03002245 if ((req->zero || req->unaligned) && (trb->ctrl & DWC3_TRB_CTRL_HWO)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002246 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2247 return 1;
2248 }
2249
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302250 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002251 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302252
Felipe Balbi35b27192017-03-08 13:56:37 +02002253 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2254 return 1;
2255
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302256 if (dep->direction) {
2257 if (count) {
2258 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2259 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302260 /*
2261 * If missed isoc occurred and there is
2262 * no request queued then issue END
2263 * TRANSFER, so that core generates
2264 * next xfernotready and we will issue
2265 * a fresh START TRANSFER.
2266 * If there are still queued request
2267 * then wait, do not issue either END
2268 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002269 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302270 * giveback.If any future queued request
2271 * is successfully transferred then we
2272 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002273 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302274 */
2275 dep->flags |= DWC3_EP_MISSED_ISOC;
2276 } else {
2277 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2278 dep->name);
2279 status = -ECONNRESET;
2280 }
2281 } else {
2282 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2283 }
2284 } else {
2285 if (count && (event->status & DEPEVT_STATUS_SHORT))
2286 s_pkt = 1;
2287 }
2288
Felipe Balbi7c705df2016-08-10 12:35:30 +03002289 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302290 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002291
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302292 if ((event->status & DEPEVT_STATUS_IOC) &&
2293 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2294 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002295
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302296 return 0;
2297}
2298
Felipe Balbi72246da2011-08-19 18:10:58 +03002299static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2300 const struct dwc3_event_depevt *event, int status)
2301{
Felipe Balbi31162af2016-08-11 14:38:37 +03002302 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002303 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002304 bool ioc = false;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002305 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002306
Felipe Balbi31162af2016-08-11 14:38:37 +03002307 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002308 unsigned length;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002309 int chain;
2310
Felipe Balbi1f512112016-08-12 13:17:27 +03002311 length = req->request.length;
2312 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002313 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002314 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002315 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002316 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002317 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002318
Felipe Balbi1f512112016-08-12 13:17:27 +03002319 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002320 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002321
Felipe Balbi7282c4e2016-10-25 13:50:46 +03002322 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2323 break;
2324
Felipe Balbi1f512112016-08-12 13:17:27 +03002325 req->sg = sg_next(s);
2326 req->num_pending_sgs--;
2327
Felipe Balbi31162af2016-08-11 14:38:37 +03002328 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2329 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002330 if (ret)
2331 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002332 }
2333 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002334 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002335 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002336 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002337 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002338
Felipe Balbid6e5a542017-04-07 16:34:38 +03002339 if (req->unaligned || req->zero) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002340 trb = &dep->trb_pool[dep->trb_dequeue];
2341 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2342 event, status, false);
2343 req->unaligned = false;
Felipe Balbid6e5a542017-04-07 16:34:38 +03002344 req->zero = false;
Felipe Balbic6267a52017-01-05 14:58:46 +02002345 }
2346
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002347 req->request.actual = length - req->remaining;
Felipe Balbi1f512112016-08-12 13:17:27 +03002348
Felipe Balbiff377ae2016-10-25 13:54:00 +03002349 if ((req->request.actual < length) && req->num_pending_sgs)
Felipe Balbi1f512112016-08-12 13:17:27 +03002350 return __dwc3_gadget_kick_transfer(dep, 0);
2351
Ville Syrjäläd115d702015-08-31 19:48:28 +03002352 dwc3_gadget_giveback(dep, req, status);
2353
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002354 if (ret) {
2355 if ((event->status & DEPEVT_STATUS_IOC) &&
2356 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2357 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002358 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002359 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002360 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002361
Felipe Balbi4cb42212016-05-18 12:37:21 +03002362 /*
2363 * Our endpoint might get disabled by another thread during
2364 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2365 * early on so DWC3_EP_BUSY flag gets cleared
2366 */
2367 if (!dep->endpoint.desc)
2368 return 1;
2369
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302370 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002371 list_empty(&dep->started_list)) {
2372 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302373 /*
2374 * If there is no entry in request list then do
2375 * not issue END TRANSFER now. Just set PENDING
2376 * flag, so that END TRANSFER is issued when an
2377 * entry is added into request list.
2378 */
2379 dep->flags = DWC3_EP_PENDING_REQUEST;
2380 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002381 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302382 dep->flags = DWC3_EP_ENABLED;
2383 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302384 return 1;
2385 }
2386
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002387 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2388 return 0;
2389
Felipe Balbi72246da2011-08-19 18:10:58 +03002390 return 1;
2391}
2392
2393static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002394 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002395{
2396 unsigned status = 0;
2397 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002398 u32 is_xfer_complete;
2399
2400 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002401
2402 if (event->status & DEPEVT_STATUS_BUSERR)
2403 status = -ECONNRESET;
2404
Paul Zimmerman1d046792012-02-15 18:56:56 -08002405 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002406 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002407 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002408 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002409
2410 /*
2411 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2412 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2413 */
2414 if (dwc->revision < DWC3_REVISION_183A) {
2415 u32 reg;
2416 int i;
2417
2418 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002419 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002420
2421 if (!(dep->flags & DWC3_EP_ENABLED))
2422 continue;
2423
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002424 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002425 return;
2426 }
2427
2428 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2429 reg |= dwc->u1u2;
2430 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2431
2432 dwc->u1u2 = 0;
2433 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002434
Felipe Balbi4cb42212016-05-18 12:37:21 +03002435 /*
2436 * Our endpoint might get disabled by another thread during
2437 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2438 * early on so DWC3_EP_BUSY flag gets cleared
2439 */
2440 if (!dep->endpoint.desc)
2441 return;
2442
Felipe Balbie6e709b2015-09-28 15:16:56 -05002443 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002444 int ret;
2445
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002446 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002447 if (!ret || ret == -EBUSY)
2448 return;
2449 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002450}
2451
Felipe Balbi72246da2011-08-19 18:10:58 +03002452static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2453 const struct dwc3_event_depevt *event)
2454{
2455 struct dwc3_ep *dep;
2456 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002457 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002458
2459 dep = dwc->eps[epnum];
2460
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002461 if (!(dep->flags & DWC3_EP_ENABLED)) {
2462 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
2463 return;
2464
2465 /* Handle only EPCMDCMPLT when EP disabled */
2466 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2467 return;
2468 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002469
Felipe Balbi72246da2011-08-19 18:10:58 +03002470 if (epnum == 0 || epnum == 1) {
2471 dwc3_ep0_interrupt(dwc, event);
2472 return;
2473 }
2474
2475 switch (event->endpoint_event) {
2476 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002477 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002478
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002479 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002480 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002481 return;
2482 }
2483
Jingoo Han029d97f2014-07-04 15:00:51 +09002484 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002485 break;
2486 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002487 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002488 break;
2489 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002490 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 dwc3_gadget_start_isoc(dwc, dep, event);
2492 } else {
2493 int ret;
2494
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002495 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002496 if (!ret || ret == -EBUSY)
2497 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002498 }
2499
2500 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002501 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002502 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002503 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2504 dep->name);
2505 return;
2506 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002507 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002508 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002509 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2510
2511 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2512 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2513 wake_up(&dep->wait_end_transfer);
2514 }
2515 break;
2516 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002517 break;
2518 }
2519}
2520
2521static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2522{
2523 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2524 spin_unlock(&dwc->lock);
2525 dwc->gadget_driver->disconnect(&dwc->gadget);
2526 spin_lock(&dwc->lock);
2527 }
2528}
2529
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002530static void dwc3_suspend_gadget(struct dwc3 *dwc)
2531{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002532 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002533 spin_unlock(&dwc->lock);
2534 dwc->gadget_driver->suspend(&dwc->gadget);
2535 spin_lock(&dwc->lock);
2536 }
2537}
2538
2539static void dwc3_resume_gadget(struct dwc3 *dwc)
2540{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002541 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002542 spin_unlock(&dwc->lock);
2543 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002544 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002545 }
2546}
2547
2548static void dwc3_reset_gadget(struct dwc3 *dwc)
2549{
2550 if (!dwc->gadget_driver)
2551 return;
2552
2553 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2554 spin_unlock(&dwc->lock);
2555 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002556 spin_lock(&dwc->lock);
2557 }
2558}
2559
Paul Zimmermanb992e682012-04-27 14:17:35 +03002560static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002561{
2562 struct dwc3_ep *dep;
2563 struct dwc3_gadget_ep_cmd_params params;
2564 u32 cmd;
2565 int ret;
2566
2567 dep = dwc->eps[epnum];
2568
Baolin Wang76a638f2016-10-31 19:38:36 +08002569 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2570 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302571 return;
2572
Pratyush Anand57911502012-07-06 15:19:10 +05302573 /*
2574 * NOTICE: We are violating what the Databook says about the
2575 * EndTransfer command. Ideally we would _always_ wait for the
2576 * EndTransfer Command Completion IRQ, but that's causing too
2577 * much trouble synchronizing between us and gadget driver.
2578 *
2579 * We have discussed this with the IP Provider and it was
2580 * suggested to giveback all requests here, but give HW some
2581 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002582 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302583 *
2584 * Note also that a similar handling was tested by Synopsys
2585 * (thanks a lot Paul) and nothing bad has come out of it.
2586 * In short, what we're doing is:
2587 *
2588 * - Issue EndTransfer WITH CMDIOC bit set
2589 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002590 *
2591 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2592 * supports a mode to work around the above limitation. The
2593 * software can poll the CMDACT bit in the DEPCMD register
2594 * after issuing a EndTransfer command. This mode is enabled
2595 * by writing GUCTL2[14]. This polling is already done in the
2596 * dwc3_send_gadget_ep_cmd() function so if the mode is
2597 * enabled, the EndTransfer command will have completed upon
2598 * returning from this function and we don't need to delay for
2599 * 100us.
2600 *
2601 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302602 */
2603
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302604 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002605 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2606 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002607 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302608 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002609 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302610 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002611 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002612 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002613
Baolin Wang76a638f2016-10-31 19:38:36 +08002614 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2615 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002616 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002617 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002618}
2619
Felipe Balbi72246da2011-08-19 18:10:58 +03002620static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2621{
2622 u32 epnum;
2623
2624 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2625 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002626 int ret;
2627
2628 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002629 if (!dep)
2630 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002631
2632 if (!(dep->flags & DWC3_EP_STALL))
2633 continue;
2634
2635 dep->flags &= ~DWC3_EP_STALL;
2636
John Youn50c763f2016-05-31 17:49:56 -07002637 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002638 WARN_ON_ONCE(ret);
2639 }
2640}
2641
2642static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2643{
Felipe Balbic4430a22012-05-24 10:30:01 +03002644 int reg;
2645
Felipe Balbi72246da2011-08-19 18:10:58 +03002646 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2647 reg &= ~DWC3_DCTL_INITU1ENA;
2648 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2649
2650 reg &= ~DWC3_DCTL_INITU2ENA;
2651 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002652
Felipe Balbi72246da2011-08-19 18:10:58 +03002653 dwc3_disconnect_gadget(dwc);
2654
2655 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002656 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002657 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002658
2659 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002660}
2661
Felipe Balbi72246da2011-08-19 18:10:58 +03002662static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2663{
2664 u32 reg;
2665
Felipe Balbifc8bb912016-05-16 13:14:48 +03002666 dwc->connected = true;
2667
Felipe Balbidf62df52011-10-14 15:11:49 +03002668 /*
2669 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2670 * would cause a missing Disconnect Event if there's a
2671 * pending Setup Packet in the FIFO.
2672 *
2673 * There's no suggested workaround on the official Bug
2674 * report, which states that "unless the driver/application
2675 * is doing any special handling of a disconnect event,
2676 * there is no functional issue".
2677 *
2678 * Unfortunately, it turns out that we _do_ some special
2679 * handling of a disconnect event, namely complete all
2680 * pending transfers, notify gadget driver of the
2681 * disconnection, and so on.
2682 *
2683 * Our suggested workaround is to follow the Disconnect
2684 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002685 * flag. Such flag gets set whenever we have a SETUP_PENDING
2686 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002687 * same endpoint.
2688 *
2689 * Refers to:
2690 *
2691 * STAR#9000466709: RTL: Device : Disconnect event not
2692 * generated if setup packet pending in FIFO
2693 */
2694 if (dwc->revision < DWC3_REVISION_188A) {
2695 if (dwc->setup_packet_pending)
2696 dwc3_gadget_disconnect_interrupt(dwc);
2697 }
2698
Felipe Balbi8e744752014-11-06 14:27:53 +08002699 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002700
2701 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2702 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2703 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002704 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002705 dwc3_clear_stall_all_ep(dwc);
2706
2707 /* Reset device address to zero */
2708 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2709 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2710 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002711}
2712
Felipe Balbi72246da2011-08-19 18:10:58 +03002713static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2714{
Felipe Balbi72246da2011-08-19 18:10:58 +03002715 struct dwc3_ep *dep;
2716 int ret;
2717 u32 reg;
2718 u8 speed;
2719
Felipe Balbi72246da2011-08-19 18:10:58 +03002720 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2721 speed = reg & DWC3_DSTS_CONNECTSPD;
2722 dwc->speed = speed;
2723
John Youn5fb6fda2016-11-10 17:23:25 -08002724 /*
2725 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2726 * each time on Connect Done.
2727 *
2728 * Currently we always use the reset value. If any platform
2729 * wants to set this to a different value, we need to add a
2730 * setting and update GCTL.RAMCLKSEL here.
2731 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002732
2733 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002734 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002735 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2736 dwc->gadget.ep0->maxpacket = 512;
2737 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2738 break;
John Youn2da9ad72016-05-20 16:34:26 -07002739 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002740 /*
2741 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2742 * would cause a missing USB3 Reset event.
2743 *
2744 * In such situations, we should force a USB3 Reset
2745 * event by calling our dwc3_gadget_reset_interrupt()
2746 * routine.
2747 *
2748 * Refers to:
2749 *
2750 * STAR#9000483510: RTL: SS : USB3 reset event may
2751 * not be generated always when the link enters poll
2752 */
2753 if (dwc->revision < DWC3_REVISION_190A)
2754 dwc3_gadget_reset_interrupt(dwc);
2755
Felipe Balbi72246da2011-08-19 18:10:58 +03002756 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2757 dwc->gadget.ep0->maxpacket = 512;
2758 dwc->gadget.speed = USB_SPEED_SUPER;
2759 break;
John Youn2da9ad72016-05-20 16:34:26 -07002760 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002761 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2762 dwc->gadget.ep0->maxpacket = 64;
2763 dwc->gadget.speed = USB_SPEED_HIGH;
2764 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02002765 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002766 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2767 dwc->gadget.ep0->maxpacket = 64;
2768 dwc->gadget.speed = USB_SPEED_FULL;
2769 break;
John Youn2da9ad72016-05-20 16:34:26 -07002770 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002771 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2772 dwc->gadget.ep0->maxpacket = 8;
2773 dwc->gadget.speed = USB_SPEED_LOW;
2774 break;
2775 }
2776
Pratyush Anand2b758352013-01-14 15:59:31 +05302777 /* Enable USB2 LPM Capability */
2778
John Younee5cd412016-02-05 17:08:45 -08002779 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002780 (speed != DWC3_DSTS_SUPERSPEED) &&
2781 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302782 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2783 reg |= DWC3_DCFG_LPM_CAP;
2784 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2785
2786 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2787 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2788
Huang Rui460d0982014-10-31 11:11:18 +08002789 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302790
Huang Rui80caf7d2014-10-28 19:54:26 +08002791 /*
2792 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2793 * DCFG.LPMCap is set, core responses with an ACK and the
2794 * BESL value in the LPM token is less than or equal to LPM
2795 * NYET threshold.
2796 */
2797 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2798 && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09002799 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08002800
2801 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2802 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2803
Pratyush Anand2b758352013-01-14 15:59:31 +05302804 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002805 } else {
2806 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2807 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2808 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302809 }
2810
Felipe Balbi72246da2011-08-19 18:10:58 +03002811 dep = dwc->eps[0];
John Youn39ebb052016-11-09 16:36:28 -08002812 ret = __dwc3_gadget_ep_enable(dep, true, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002813 if (ret) {
2814 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2815 return;
2816 }
2817
2818 dep = dwc->eps[1];
John Youn39ebb052016-11-09 16:36:28 -08002819 ret = __dwc3_gadget_ep_enable(dep, true, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002820 if (ret) {
2821 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2822 return;
2823 }
2824
2825 /*
2826 * Configure PHY via GUSB3PIPECTLn if required.
2827 *
2828 * Update GTXFIFOSIZn
2829 *
2830 * In both cases reset values should be sufficient.
2831 */
2832}
2833
2834static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2835{
Felipe Balbi72246da2011-08-19 18:10:58 +03002836 /*
2837 * TODO take core out of low power mode when that's
2838 * implemented.
2839 */
2840
Jiebing Liad14d4e2014-12-11 13:26:29 +08002841 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2842 spin_unlock(&dwc->lock);
2843 dwc->gadget_driver->resume(&dwc->gadget);
2844 spin_lock(&dwc->lock);
2845 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002846}
2847
2848static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2849 unsigned int evtinfo)
2850{
Felipe Balbifae2b902011-10-14 13:00:30 +03002851 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002852 unsigned int pwropt;
2853
2854 /*
2855 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2856 * Hibernation mode enabled which would show up when device detects
2857 * host-initiated U3 exit.
2858 *
2859 * In that case, device will generate a Link State Change Interrupt
2860 * from U3 to RESUME which is only necessary if Hibernation is
2861 * configured in.
2862 *
2863 * There are no functional changes due to such spurious event and we
2864 * just need to ignore it.
2865 *
2866 * Refers to:
2867 *
2868 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2869 * operational mode
2870 */
2871 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2872 if ((dwc->revision < DWC3_REVISION_250A) &&
2873 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2874 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2875 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002876 return;
2877 }
2878 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002879
2880 /*
2881 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2882 * on the link partner, the USB session might do multiple entry/exit
2883 * of low power states before a transfer takes place.
2884 *
2885 * Due to this problem, we might experience lower throughput. The
2886 * suggested workaround is to disable DCTL[12:9] bits if we're
2887 * transitioning from U1/U2 to U0 and enable those bits again
2888 * after a transfer completes and there are no pending transfers
2889 * on any of the enabled endpoints.
2890 *
2891 * This is the first half of that workaround.
2892 *
2893 * Refers to:
2894 *
2895 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2896 * core send LGO_Ux entering U0
2897 */
2898 if (dwc->revision < DWC3_REVISION_183A) {
2899 if (next == DWC3_LINK_STATE_U0) {
2900 u32 u1u2;
2901 u32 reg;
2902
2903 switch (dwc->link_state) {
2904 case DWC3_LINK_STATE_U1:
2905 case DWC3_LINK_STATE_U2:
2906 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2907 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2908 | DWC3_DCTL_ACCEPTU2ENA
2909 | DWC3_DCTL_INITU1ENA
2910 | DWC3_DCTL_ACCEPTU1ENA);
2911
2912 if (!dwc->u1u2)
2913 dwc->u1u2 = reg & u1u2;
2914
2915 reg &= ~u1u2;
2916
2917 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2918 break;
2919 default:
2920 /* do nothing */
2921 break;
2922 }
2923 }
2924 }
2925
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002926 switch (next) {
2927 case DWC3_LINK_STATE_U1:
2928 if (dwc->speed == USB_SPEED_SUPER)
2929 dwc3_suspend_gadget(dwc);
2930 break;
2931 case DWC3_LINK_STATE_U2:
2932 case DWC3_LINK_STATE_U3:
2933 dwc3_suspend_gadget(dwc);
2934 break;
2935 case DWC3_LINK_STATE_RESUME:
2936 dwc3_resume_gadget(dwc);
2937 break;
2938 default:
2939 /* do nothing */
2940 break;
2941 }
2942
Felipe Balbie57ebc12014-04-22 13:20:12 -05002943 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002944}
2945
Baolin Wang72704f82016-05-16 16:43:53 +08002946static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2947 unsigned int evtinfo)
2948{
2949 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2950
2951 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2952 dwc3_suspend_gadget(dwc);
2953
2954 dwc->link_state = next;
2955}
2956
Felipe Balbie1dadd32014-02-25 14:47:54 -06002957static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2958 unsigned int evtinfo)
2959{
2960 unsigned int is_ss = evtinfo & BIT(4);
2961
Felipe Balbibfad65e2017-04-19 14:59:27 +03002962 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06002963 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2964 * have a known issue which can cause USB CV TD.9.23 to fail
2965 * randomly.
2966 *
2967 * Because of this issue, core could generate bogus hibernation
2968 * events which SW needs to ignore.
2969 *
2970 * Refers to:
2971 *
2972 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2973 * Device Fallback from SuperSpeed
2974 */
2975 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2976 return;
2977
2978 /* enter hibernation here */
2979}
2980
Felipe Balbi72246da2011-08-19 18:10:58 +03002981static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2982 const struct dwc3_event_devt *event)
2983{
2984 switch (event->type) {
2985 case DWC3_DEVICE_EVENT_DISCONNECT:
2986 dwc3_gadget_disconnect_interrupt(dwc);
2987 break;
2988 case DWC3_DEVICE_EVENT_RESET:
2989 dwc3_gadget_reset_interrupt(dwc);
2990 break;
2991 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2992 dwc3_gadget_conndone_interrupt(dwc);
2993 break;
2994 case DWC3_DEVICE_EVENT_WAKEUP:
2995 dwc3_gadget_wakeup_interrupt(dwc);
2996 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002997 case DWC3_DEVICE_EVENT_HIBER_REQ:
2998 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2999 "unexpected hibernation event\n"))
3000 break;
3001
3002 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3003 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003004 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3005 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3006 break;
3007 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003008 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003009 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08003010 /*
3011 * Ignore suspend event until the gadget enters into
3012 * USB_STATE_CONFIGURED state.
3013 */
3014 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3015 dwc3_gadget_suspend_interrupt(dwc,
3016 event->event_info);
3017 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003018 break;
3019 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003020 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003021 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003022 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003023 break;
3024 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003025 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003026 }
3027}
3028
3029static void dwc3_process_event_entry(struct dwc3 *dwc,
3030 const union dwc3_event *event)
3031{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003032 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003033
Felipe Balbidfc5e802017-04-26 13:44:51 +03003034 if (!event->type.is_devspec)
3035 dwc3_endpoint_interrupt(dwc, &event->depevt);
3036 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003037 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003038 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003039 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003040}
3041
Felipe Balbidea520a2016-03-30 09:39:34 +03003042static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003043{
Felipe Balbidea520a2016-03-30 09:39:34 +03003044 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003045 irqreturn_t ret = IRQ_NONE;
3046 int left;
3047 u32 reg;
3048
Felipe Balbif42f2442013-06-12 21:25:08 +03003049 left = evt->count;
3050
3051 if (!(evt->flags & DWC3_EVENT_PENDING))
3052 return IRQ_NONE;
3053
3054 while (left > 0) {
3055 union dwc3_event event;
3056
John Younebbb2d52016-11-15 13:07:02 +02003057 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003058
3059 dwc3_process_event_entry(dwc, &event);
3060
3061 /*
3062 * FIXME we wrap around correctly to the next entry as
3063 * almost all entries are 4 bytes in size. There is one
3064 * entry which has 12 bytes which is a regular entry
3065 * followed by 8 bytes data. ATM I don't know how
3066 * things are organized if we get next to the a
3067 * boundary so I worry about that once we try to handle
3068 * that.
3069 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003070 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003071 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003072 }
3073
3074 evt->count = 0;
3075 evt->flags &= ~DWC3_EVENT_PENDING;
3076 ret = IRQ_HANDLED;
3077
3078 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003079 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003080 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003081 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003082
John Youncf40b862016-11-14 12:32:43 -08003083 if (dwc->imod_interval) {
3084 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3085 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3086 }
3087
Felipe Balbif42f2442013-06-12 21:25:08 +03003088 return ret;
3089}
3090
Felipe Balbidea520a2016-03-30 09:39:34 +03003091static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003092{
Felipe Balbidea520a2016-03-30 09:39:34 +03003093 struct dwc3_event_buffer *evt = _evt;
3094 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003095 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003096 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003097
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003098 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003099 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003100 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003101
3102 return ret;
3103}
3104
Felipe Balbidea520a2016-03-30 09:39:34 +03003105static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003106{
Felipe Balbidea520a2016-03-30 09:39:34 +03003107 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003108 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003109 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003110 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003111
Felipe Balbifc8bb912016-05-16 13:14:48 +03003112 if (pm_runtime_suspended(dwc->dev)) {
3113 pm_runtime_get(dwc->dev);
3114 disable_irq_nosync(dwc->irq_gadget);
3115 dwc->pending_events = true;
3116 return IRQ_HANDLED;
3117 }
3118
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003119 /*
3120 * With PCIe legacy interrupt, test shows that top-half irq handler can
3121 * be called again after HW interrupt deassertion. Check if bottom-half
3122 * irq event handler completes before caching new event to prevent
3123 * losing events.
3124 */
3125 if (evt->flags & DWC3_EVENT_PENDING)
3126 return IRQ_HANDLED;
3127
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003128 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003129 count &= DWC3_GEVNTCOUNT_MASK;
3130 if (!count)
3131 return IRQ_NONE;
3132
Felipe Balbib15a7622011-06-30 16:57:15 +03003133 evt->count = count;
3134 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003135
Felipe Balbie8adfc32013-06-12 21:11:14 +03003136 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003137 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003138 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003139 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003140
John Younebbb2d52016-11-15 13:07:02 +02003141 amount = min(count, evt->length - evt->lpos);
3142 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3143
3144 if (amount < count)
3145 memcpy(evt->cache, evt->buf, count - amount);
3146
John Youn65aca322016-11-15 13:08:59 +02003147 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3148
Felipe Balbib15a7622011-06-30 16:57:15 +03003149 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003150}
3151
Felipe Balbidea520a2016-03-30 09:39:34 +03003152static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003153{
Felipe Balbidea520a2016-03-30 09:39:34 +03003154 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003155
Felipe Balbidea520a2016-03-30 09:39:34 +03003156 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003157}
3158
Felipe Balbi6db38122016-10-03 11:27:01 +03003159static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3160{
3161 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3162 int irq;
3163
3164 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
3165 if (irq > 0)
3166 goto out;
3167
3168 if (irq == -EPROBE_DEFER)
3169 goto out;
3170
3171 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
3172 if (irq > 0)
3173 goto out;
3174
3175 if (irq == -EPROBE_DEFER)
3176 goto out;
3177
3178 irq = platform_get_irq(dwc3_pdev, 0);
3179 if (irq > 0)
3180 goto out;
3181
3182 if (irq != -EPROBE_DEFER)
3183 dev_err(dwc->dev, "missing peripheral IRQ\n");
3184
3185 if (!irq)
3186 irq = -EINVAL;
3187
3188out:
3189 return irq;
3190}
3191
Felipe Balbi72246da2011-08-19 18:10:58 +03003192/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003193 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003194 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003195 *
3196 * Returns 0 on success otherwise negative errno.
3197 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003198int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003199{
Felipe Balbi6db38122016-10-03 11:27:01 +03003200 int ret;
3201 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003202
Felipe Balbi6db38122016-10-03 11:27:01 +03003203 irq = dwc3_gadget_get_irq(dwc);
3204 if (irq < 0) {
3205 ret = irq;
3206 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003207 }
3208
3209 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003210
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303211 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3212 sizeof(*dwc->ep0_trb) * 2,
3213 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003214 if (!dwc->ep0_trb) {
3215 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3216 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003217 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003218 }
3219
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003220 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003221 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003222 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003223 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003224 }
3225
Felipe Balbi905dc042017-01-05 14:46:52 +02003226 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3227 &dwc->bounce_addr, GFP_KERNEL);
3228 if (!dwc->bounce) {
3229 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003230 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003231 }
3232
Baolin Wangbb014732016-10-14 17:11:33 +08003233 init_completion(&dwc->ep0_in_setup);
3234
Felipe Balbi72246da2011-08-19 18:10:58 +03003235 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003236 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003237 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003238 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003239 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003240
3241 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003242 * FIXME We might be setting max_speed to <SUPER, however versions
3243 * <2.20a of dwc3 have an issue with metastability (documented
3244 * elsewhere in this driver) which tells us we can't set max speed to
3245 * anything lower than SUPER.
3246 *
3247 * Because gadget.max_speed is only used by composite.c and function
3248 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3249 * to happen so we avoid sending SuperSpeed Capability descriptor
3250 * together with our BOS descriptor as that could confuse host into
3251 * thinking we can handle super speed.
3252 *
3253 * Note that, in fact, we won't even support GetBOS requests when speed
3254 * is less than super speed because we don't have means, yet, to tell
3255 * composite.c that we are USB 2.0 + LPM ECN.
3256 */
3257 if (dwc->revision < DWC3_REVISION_220A)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003258 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003259 dwc->revision);
3260
3261 dwc->gadget.max_speed = dwc->maximum_speed;
3262
3263 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003264 * REVISIT: Here we should clear all pending IRQs to be
3265 * sure we're starting from a well known location.
3266 */
3267
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003268 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003269 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003270 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003271
Felipe Balbi72246da2011-08-19 18:10:58 +03003272 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3273 if (ret) {
3274 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003275 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003276 }
3277
3278 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003279
3280err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003281 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003282
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003283err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003284 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3285 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003286
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003287err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003288 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003289
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003290err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303291 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003292 dwc->ep0_trb, dwc->ep0_trb_addr);
3293
Felipe Balbi72246da2011-08-19 18:10:58 +03003294err0:
3295 return ret;
3296}
3297
Felipe Balbi7415f172012-04-30 14:56:33 +03003298/* -------------------------------------------------------------------------- */
3299
Felipe Balbi72246da2011-08-19 18:10:58 +03003300void dwc3_gadget_exit(struct dwc3 *dwc)
3301{
Felipe Balbi72246da2011-08-19 18:10:58 +03003302 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003303 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003304 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003305 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003306 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303307 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003308 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003309}
Felipe Balbi7415f172012-04-30 14:56:33 +03003310
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003311int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003312{
Roger Quadros9772b472016-04-12 11:33:29 +03003313 if (!dwc->gadget_driver)
3314 return 0;
3315
Roger Quadros1551e352017-02-15 14:16:26 +02003316 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003317 dwc3_disconnect_gadget(dwc);
3318 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003319
3320 return 0;
3321}
3322
3323int dwc3_gadget_resume(struct dwc3 *dwc)
3324{
Felipe Balbi7415f172012-04-30 14:56:33 +03003325 int ret;
3326
Roger Quadros9772b472016-04-12 11:33:29 +03003327 if (!dwc->gadget_driver)
3328 return 0;
3329
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003330 ret = __dwc3_gadget_start(dwc);
3331 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003332 goto err0;
3333
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003334 ret = dwc3_gadget_run_stop(dwc, true, false);
3335 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003336 goto err1;
3337
Felipe Balbi7415f172012-04-30 14:56:33 +03003338 return 0;
3339
3340err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003341 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003342
3343err0:
3344 return ret;
3345}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003346
3347void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3348{
3349 if (dwc->pending_events) {
3350 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3351 dwc->pending_events = false;
3352 enable_irq(dwc->irq_gadget);
3353 }
3354}