blob: 653251751e3843cbc2b4364f90584f31cade05f2 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi8598bde2012-01-02 18:55:57 +0200142 return -ETIMEDOUT;
143}
144
John Youndca01192016-05-19 17:26:05 -0700145/**
146 * dwc3_ep_inc_trb() - Increment a TRB index.
147 * @index - Pointer to the TRB index to increment.
148 *
149 * The index should never point to the link TRB. After incrementing,
150 * if it is point to the link TRB, wrap around to the beginning. The
151 * link TRB is always at the last TRB entry.
152 */
153static void dwc3_ep_inc_trb(u8 *index)
154{
155 (*index)++;
156 if (*index == (DWC3_TRB_NUM - 1))
157 *index = 0;
158}
159
Felipe Balbief966b92016-04-05 13:09:51 +0300160static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200161{
John Youndca01192016-05-19 17:26:05 -0700162 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300163}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164
Felipe Balbief966b92016-04-05 13:09:51 +0300165static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
166{
John Youndca01192016-05-19 17:26:05 -0700167 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200168}
169
Felipe Balbi72246da2011-08-19 18:10:58 +0300170void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
171 int status)
172{
173 struct dwc3 *dwc = dep->dwc;
174
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300175 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300176 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200177 req->trb = NULL;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300178 req->remaining = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179
180 if (req->request.status == -EINPROGRESS)
181 req->request.status = status;
182
Felipe Balbid6214592016-12-20 14:14:40 +0200183 if (dwc->ep0_bounced && dep->number <= 1)
Pratyush Anand0416e492012-08-10 13:42:16 +0530184 dwc->ep0_bounced = false;
Felipe Balbid6214592016-12-20 14:14:40 +0200185
186 usb_gadget_unmap_request_by_dev(dwc->sysdev,
187 &req->request, req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500189 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
191 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200192 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300193 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300194
195 if (dep->number > 1)
196 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197}
198
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500199int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300200{
201 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300202 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300203 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300204 u32 reg;
205
206 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
207 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
208
209 do {
210 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
211 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300212 status = DWC3_DGCMD_STATUS(reg);
213 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300214 ret = -EINVAL;
215 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300216 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100217 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300218
219 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300220 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 }
223
Felipe Balbi71f7e702016-05-23 14:16:19 +0300224 trace_dwc3_gadget_generic_cmd(cmd, param, status);
225
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300227}
228
Felipe Balbic36d8e92016-04-04 12:46:33 +0300229static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
230
Felipe Balbi2cd47182016-04-12 16:42:43 +0300231int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
232 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300233{
Felipe Balbi8897a762016-09-22 10:56:08 +0300234 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300235 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200236 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300237 u32 reg;
238
Felipe Balbi0933df12016-05-23 14:02:33 +0300239 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300240 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300241 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300243 /*
244 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
245 * we're issuing an endpoint command, we must check if
246 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
247 *
248 * We will also set SUSPHY bit to what it was before returning as stated
249 * by the same section on Synopsys databook.
250 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300251 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
252 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
253 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
254 susphy = true;
255 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
256 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
257 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300258 }
259
Felipe Balbi59999142016-09-22 12:25:28 +0300260 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 int needs_wakeup;
262
263 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
264 dwc->link_state == DWC3_LINK_STATE_U2 ||
265 dwc->link_state == DWC3_LINK_STATE_U3);
266
267 if (unlikely(needs_wakeup)) {
268 ret = __dwc3_gadget_wakeup(dwc);
269 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
270 ret);
271 }
272 }
273
Felipe Balbi2eb88012016-04-12 16:53:39 +0300274 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300277
Felipe Balbi8897a762016-09-22 10:56:08 +0300278 /*
279 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
280 * not relying on XferNotReady, we can make use of a special "No
281 * Response Update Transfer" command where we should clear both CmdAct
282 * and CmdIOC bits.
283 *
284 * With this, we don't need to wait for command completion and can
285 * straight away issue further commands to the endpoint.
286 *
287 * NOTICE: We're making an assumption that control endpoints will never
288 * make use of Update Transfer command. This is a safe assumption
289 * because we can never have more than one request at a time with
290 * Control Endpoints. If anybody changes that assumption, this chunk
291 * needs to be updated accordingly.
292 */
293 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
294 !usb_endpoint_xfer_isoc(desc))
295 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
296 else
297 cmd |= DWC3_DEPCMD_CMDACT;
298
299 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300301 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300303 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000305 switch (cmd_status) {
306 case 0:
307 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300308 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000309 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000310 ret = -EINVAL;
311 break;
312 case DEPEVT_TRANSFER_BUS_EXPIRY:
313 /*
314 * SW issues START TRANSFER command to
315 * isochronous ep with future frame interval. If
316 * future interval time has already passed when
317 * core receives the command, it will respond
318 * with an error status of 'Bus Expiry'.
319 *
320 * Instead of always returning -EINVAL, let's
321 * give a hint to the gadget driver that this is
322 * the case by returning -EAGAIN.
323 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000324 ret = -EAGAIN;
325 break;
326 default:
327 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
328 }
329
Felipe Balbic0ca3242016-04-04 09:11:51 +0300330 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300331 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300332 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300333
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300335 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300336 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300338
Felipe Balbi0933df12016-05-23 14:02:33 +0300339 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
340
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +0300341 if (ret == 0) {
342 switch (DWC3_DEPCMD_CMD(cmd)) {
343 case DWC3_DEPCMD_STARTTRANSFER:
344 dep->flags |= DWC3_EP_TRANSFER_STARTED;
345 break;
346 case DWC3_DEPCMD_ENDTRANSFER:
347 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
348 break;
349 default:
350 /* nothing */
351 break;
352 }
353 }
354
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300355 if (unlikely(susphy)) {
356 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
357 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
358 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
359 }
360
Felipe Balbic0ca3242016-04-04 09:11:51 +0300361 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300362}
363
John Youn50c763f2016-05-31 17:49:56 -0700364static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
365{
366 struct dwc3 *dwc = dep->dwc;
367 struct dwc3_gadget_ep_cmd_params params;
368 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
369
370 /*
371 * As of core revision 2.60a the recommended programming model
372 * is to set the ClearPendIN bit when issuing a Clear Stall EP
373 * command for IN endpoints. This is to prevent an issue where
374 * some (non-compliant) hosts may not send ACK TPs for pending
375 * IN transfers due to a mishandled error condition. Synopsys
376 * STAR 9000614252.
377 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800378 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
379 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700380 cmd |= DWC3_DEPCMD_CLEARPENDIN;
381
382 memset(&params, 0, sizeof(params));
383
Felipe Balbi2cd47182016-04-12 16:42:43 +0300384 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700385}
386
Felipe Balbi72246da2011-08-19 18:10:58 +0300387static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200388 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300389{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300390 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300391
392 return dep->trb_pool_dma + offset;
393}
394
395static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
396{
397 struct dwc3 *dwc = dep->dwc;
398
399 if (dep->trb_pool)
400 return 0;
401
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530402 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300403 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 &dep->trb_pool_dma, GFP_KERNEL);
405 if (!dep->trb_pool) {
406 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
407 dep->name);
408 return -ENOMEM;
409 }
410
411 return 0;
412}
413
414static void dwc3_free_trb_pool(struct dwc3_ep *dep)
415{
416 struct dwc3 *dwc = dep->dwc;
417
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530418 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300419 dep->trb_pool, dep->trb_pool_dma);
420
421 dep->trb_pool = NULL;
422 dep->trb_pool_dma = 0;
423}
424
John Younc4509602016-02-16 20:10:53 -0800425static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
426
427/**
428 * dwc3_gadget_start_config - Configure EP resources
429 * @dwc: pointer to our controller context structure
430 * @dep: endpoint that is being enabled
431 *
432 * The assignment of transfer resources cannot perfectly follow the
433 * data book due to the fact that the controller driver does not have
434 * all knowledge of the configuration in advance. It is given this
435 * information piecemeal by the composite gadget framework after every
436 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
437 * programming model in this scenario can cause errors. For two
438 * reasons:
439 *
440 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
441 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
442 * multiple interfaces.
443 *
444 * 2) The databook does not mention doing more DEPXFERCFG for new
445 * endpoint on alt setting (8.1.6).
446 *
447 * The following simplified method is used instead:
448 *
449 * All hardware endpoints can be assigned a transfer resource and this
450 * setting will stay persistent until either a core reset or
451 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
452 * do DEPXFERCFG for every hardware endpoint as well. We are
453 * guaranteed that there are as many transfer resources as endpoints.
454 *
455 * This function is called for each endpoint when it is being enabled
456 * but is triggered only when called for EP0-out, which always happens
457 * first, and which should only happen in one of the above conditions.
458 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300459static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
460{
461 struct dwc3_gadget_ep_cmd_params params;
462 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800463 int i;
464 int ret;
465
466 if (dep->number)
467 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300468
469 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800470 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
Felipe Balbi2cd47182016-04-12 16:42:43 +0300472 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800473 if (ret)
474 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300475
John Younc4509602016-02-16 20:10:53 -0800476 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
477 struct dwc3_ep *dep = dwc->eps[i];
478
479 if (!dep)
480 continue;
481
482 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
483 if (ret)
484 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300485 }
486
487 return 0;
488}
489
490static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300491 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300492{
John Youn39ebb052016-11-09 16:36:28 -0800493 const struct usb_ss_ep_comp_descriptor *comp_desc;
494 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300495 struct dwc3_gadget_ep_cmd_params params;
496
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300497 if (dev_WARN_ONCE(dwc->dev, modify && restore,
498 "Can't modify and restore\n"))
499 return -EINVAL;
500
John Youn39ebb052016-11-09 16:36:28 -0800501 comp_desc = dep->endpoint.comp_desc;
502 desc = dep->endpoint.desc;
503
Felipe Balbi72246da2011-08-19 18:10:58 +0300504 memset(&params, 0x00, sizeof(params));
505
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300506 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900507 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
508
509 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800510 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300511 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300512 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900513 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300515 if (modify) {
516 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
517 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600518 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
519 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300520 } else {
521 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600522 }
523
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300524 if (usb_endpoint_xfer_control(desc))
525 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300526
527 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
528 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300529
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200530 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
532 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300533 dep->stream_capable = true;
534 }
535
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500536 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 /*
540 * We are doing 1:1 mapping for endpoints, meaning
541 * Physical Endpoints 2 maps to Logical Endpoint 2 and
542 * so on. We consider the direction bit as part of the physical
543 * endpoint number. So USB endpoint 0x81 is 0x03.
544 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300545 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300546
547 /*
548 * We must use the lower 16 TX FIFOs even though
549 * HW might have more
550 */
551 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300553
554 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300555 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300556 dep->interval = 1 << (desc->bInterval - 1);
557 }
558
Felipe Balbi2cd47182016-04-12 16:42:43 +0300559 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300560}
561
562static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
563{
564 struct dwc3_gadget_ep_cmd_params params;
565
566 memset(&params, 0x00, sizeof(params));
567
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300568 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbi2cd47182016-04-12 16:42:43 +0300570 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
571 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300572}
573
574/**
575 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
576 * @dep: endpoint to be initialized
577 * @desc: USB Endpoint Descriptor
578 *
579 * Caller should take care of locking
580 */
581static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300582 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300583{
John Youn39ebb052016-11-09 16:36:28 -0800584 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800586
Felipe Balbi72246da2011-08-19 18:10:58 +0300587 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300588 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
590 if (!(dep->flags & DWC3_EP_ENABLED)) {
591 ret = dwc3_gadget_start_config(dwc, dep);
592 if (ret)
593 return ret;
594 }
595
John Youn39ebb052016-11-09 16:36:28 -0800596 ret = dwc3_gadget_set_ep_config(dwc, dep, modify, restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300597 if (ret)
598 return ret;
599
600 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200601 struct dwc3_trb *trb_st_hw;
602 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300603
Felipe Balbi72246da2011-08-19 18:10:58 +0300604 dep->type = usb_endpoint_type(desc);
605 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800606 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300607
608 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
609 reg |= DWC3_DALEPENA_EP(dep->number);
610 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
611
Baolin Wang76a638f2016-10-31 19:38:36 +0800612 init_waitqueue_head(&dep->wait_end_transfer);
613
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300614 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200615 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
John Youn0d257442016-05-19 17:26:08 -0700617 /* Initialize the TRB ring */
618 dep->trb_dequeue = 0;
619 dep->trb_enqueue = 0;
620 memset(dep->trb_pool, 0,
621 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
622
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300623 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300624 trb_st_hw = &dep->trb_pool[0];
625
Felipe Balbif6bafc62012-02-06 11:04:53 +0200626 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200627 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
628 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
629 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
630 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300631 }
632
Felipe Balbia97ea992016-09-29 16:28:56 +0300633 /*
634 * Issue StartTransfer here with no-op TRB so we can always rely on No
635 * Response Update Transfer command.
636 */
637 if (usb_endpoint_xfer_bulk(desc)) {
638 struct dwc3_gadget_ep_cmd_params params;
639 struct dwc3_trb *trb;
640 dma_addr_t trb_dma;
641 u32 cmd;
642
643 memset(&params, 0, sizeof(params));
644 trb = &dep->trb_pool[0];
645 trb_dma = dwc3_trb_dma_offset(dep, trb);
646
647 params.param0 = upper_32_bits(trb_dma);
648 params.param1 = lower_32_bits(trb_dma);
649
650 cmd = DWC3_DEPCMD_STARTTRANSFER;
651
652 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
653 if (ret < 0)
654 return ret;
655
656 dep->flags |= DWC3_EP_BUSY;
657
658 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
659 WARN_ON_ONCE(!dep->resource_index);
660 }
661
Felipe Balbi2870e502016-11-03 13:53:29 +0200662
663out:
664 trace_dwc3_gadget_ep_enable(dep);
665
Felipe Balbi72246da2011-08-19 18:10:58 +0300666 return 0;
667}
668
Paul Zimmermanb992e682012-04-27 14:17:35 +0300669static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200670static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300671{
672 struct dwc3_request *req;
673
Felipe Balbi0e146022016-06-21 10:32:02 +0300674 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300675
Felipe Balbi0e146022016-06-21 10:32:02 +0300676 /* - giveback all requests to gadget driver */
677 while (!list_empty(&dep->started_list)) {
678 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200679
Felipe Balbi0e146022016-06-21 10:32:02 +0300680 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200681 }
682
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200683 while (!list_empty(&dep->pending_list)) {
684 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300685
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200686 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300687 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300688}
689
690/**
691 * __dwc3_gadget_ep_disable - Disables a HW endpoint
692 * @dep: the endpoint to disable
693 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200694 * This function also removes requests which are currently processed ny the
695 * hardware and those which are not yet scheduled.
696 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300697 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300698static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
699{
700 struct dwc3 *dwc = dep->dwc;
701 u32 reg;
702
Felipe Balbi2870e502016-11-03 13:53:29 +0200703 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500704
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200705 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300706
Felipe Balbi687ef982014-04-16 10:30:33 -0500707 /* make sure HW endpoint isn't stalled */
708 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500709 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500710
Felipe Balbi72246da2011-08-19 18:10:58 +0300711 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
712 reg &= ~DWC3_DALEPENA_EP(dep->number);
713 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
714
Felipe Balbi879631a2011-09-30 10:58:47 +0300715 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300716 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800717 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300718
John Youn39ebb052016-11-09 16:36:28 -0800719 /* Clear out the ep descriptors for non-ep0 */
720 if (dep->number > 1) {
721 dep->endpoint.comp_desc = NULL;
722 dep->endpoint.desc = NULL;
723 }
724
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 return 0;
726}
727
728/* -------------------------------------------------------------------------- */
729
730static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
731 const struct usb_endpoint_descriptor *desc)
732{
733 return -EINVAL;
734}
735
736static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
737{
738 return -EINVAL;
739}
740
741/* -------------------------------------------------------------------------- */
742
743static int dwc3_gadget_ep_enable(struct usb_ep *ep,
744 const struct usb_endpoint_descriptor *desc)
745{
746 struct dwc3_ep *dep;
747 struct dwc3 *dwc;
748 unsigned long flags;
749 int ret;
750
751 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
752 pr_debug("dwc3: invalid parameters\n");
753 return -EINVAL;
754 }
755
756 if (!desc->wMaxPacketSize) {
757 pr_debug("dwc3: missing wMaxPacketSize\n");
758 return -EINVAL;
759 }
760
761 dep = to_dwc3_ep(ep);
762 dwc = dep->dwc;
763
Felipe Balbi95ca9612015-12-10 13:08:20 -0600764 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
765 "%s is already enabled\n",
766 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300767 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300768
Felipe Balbi72246da2011-08-19 18:10:58 +0300769 spin_lock_irqsave(&dwc->lock, flags);
John Youn39ebb052016-11-09 16:36:28 -0800770 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300771 spin_unlock_irqrestore(&dwc->lock, flags);
772
773 return ret;
774}
775
776static int dwc3_gadget_ep_disable(struct usb_ep *ep)
777{
778 struct dwc3_ep *dep;
779 struct dwc3 *dwc;
780 unsigned long flags;
781 int ret;
782
783 if (!ep) {
784 pr_debug("dwc3: invalid parameters\n");
785 return -EINVAL;
786 }
787
788 dep = to_dwc3_ep(ep);
789 dwc = dep->dwc;
790
Felipe Balbi95ca9612015-12-10 13:08:20 -0600791 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
792 "%s is already disabled\n",
793 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300794 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300795
Felipe Balbi72246da2011-08-19 18:10:58 +0300796 spin_lock_irqsave(&dwc->lock, flags);
797 ret = __dwc3_gadget_ep_disable(dep);
798 spin_unlock_irqrestore(&dwc->lock, flags);
799
800 return ret;
801}
802
803static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
804 gfp_t gfp_flags)
805{
806 struct dwc3_request *req;
807 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300808
809 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900810 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300811 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300812
813 req->epnum = dep->number;
814 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300815
Felipe Balbi68d34c82016-05-30 13:34:58 +0300816 dep->allocated_requests++;
817
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500818 trace_dwc3_alloc_request(req);
819
Felipe Balbi72246da2011-08-19 18:10:58 +0300820 return &req->request;
821}
822
823static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
824 struct usb_request *request)
825{
826 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300827 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300828
Felipe Balbi68d34c82016-05-30 13:34:58 +0300829 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500830 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300831 kfree(req);
832}
833
Felipe Balbi2c78c022016-08-12 13:13:10 +0300834static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
835
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200836static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
837 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
838 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
Felipe Balbic71fc372011-11-22 11:37:34 +0200839{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300840 struct dwc3 *dwc = dep->dwc;
841 struct usb_gadget *gadget = &dwc->gadget;
842 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200843
Felipe Balbief966b92016-04-05 13:09:51 +0300844 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530845
Felipe Balbif6bafc62012-02-06 11:04:53 +0200846 trb->size = DWC3_TRB_SIZE_LENGTH(length);
847 trb->bpl = lower_32_bits(dma);
848 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200849
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200850 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200851 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200852 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200853 break;
854
855 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300856 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530857 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300858
859 if (speed == USB_SPEED_HIGH) {
860 struct usb_ep *ep = &dep->endpoint;
861 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
862 }
863 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530864 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300865 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200866
867 /* always enable Interrupt on Missed ISOC */
868 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200869 break;
870
871 case USB_ENDPOINT_XFER_BULK:
872 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200873 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200874 break;
875 default:
876 /*
877 * This is only possible with faulty memory because we
878 * checked it already :)
879 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300880 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
881 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200882 }
883
Felipe Balbica4d44e2016-03-10 13:53:27 +0200884 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300885 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300886 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600887
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200888 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +0300889 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
890 }
891
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200892 if ((!no_interrupt && !chain) ||
Felipe Balbi2c78c022016-08-12 13:13:10 +0300893 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300894 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200895
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530896 if (chain)
897 trb->ctrl |= DWC3_TRB_CTRL_CHN;
898
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200899 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200900 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200901
902 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500903
904 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200905}
906
John Youn361572b2016-05-19 17:26:17 -0700907/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200908 * dwc3_prepare_one_trb - setup one TRB from one request
909 * @dep: endpoint for which this request is prepared
910 * @req: dwc3_request pointer
911 * @chain: should this TRB be chained to the next?
912 * @node: only for isochronous endpoints. First TRB needs different type.
913 */
914static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
915 struct dwc3_request *req, unsigned chain, unsigned node)
916{
917 struct dwc3_trb *trb;
918 unsigned length = req->request.length;
919 unsigned stream_id = req->request.stream_id;
920 unsigned short_not_ok = req->request.short_not_ok;
921 unsigned no_interrupt = req->request.no_interrupt;
922 dma_addr_t dma = req->request.dma;
923
924 trb = &dep->trb_pool[dep->trb_enqueue];
925
926 if (!req->trb) {
927 dwc3_gadget_move_started_request(req);
928 req->trb = trb;
929 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
930 dep->queued_requests++;
931 }
932
933 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
934 stream_id, short_not_ok, no_interrupt);
935}
936
937/**
John Youn361572b2016-05-19 17:26:17 -0700938 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
939 * @dep: The endpoint with the TRB ring
940 * @index: The index of the current TRB in the ring
941 *
942 * Returns the TRB prior to the one pointed to by the index. If the
943 * index is 0, we will wrap backwards, skip the link TRB, and return
944 * the one just before that.
945 */
946static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
947{
Felipe Balbi45438a02016-08-11 12:26:59 +0300948 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700949
Felipe Balbi45438a02016-08-11 12:26:59 +0300950 if (!tmp)
951 tmp = DWC3_TRB_NUM - 1;
952
953 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700954}
955
Felipe Balbic4233572016-05-12 14:08:34 +0300956static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
957{
958 struct dwc3_trb *tmp;
Janusz Dziedzicf2694a92016-11-09 11:01:35 +0100959 struct dwc3 *dwc = dep->dwc;
John Youn32db3d92016-05-19 17:26:12 -0700960 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300961
962 /*
963 * If enqueue & dequeue are equal than it is either full or empty.
964 *
965 * One way to know for sure is if the TRB right before us has HWO bit
966 * set or not. If it has, then we're definitely full and can't fit any
967 * more transfers in our ring.
968 */
969 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700970 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
Janusz Dziedzicf2694a92016-11-09 11:01:35 +0100971 if (dev_WARN_ONCE(dwc->dev, tmp->ctrl & DWC3_TRB_CTRL_HWO,
972 "%s No TRBS left\n", dep->name))
John Youn361572b2016-05-19 17:26:17 -0700973 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300974
975 return DWC3_TRB_NUM - 1;
976 }
977
John Youn9d7aba72016-08-26 18:43:01 -0700978 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700979 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700980
John Youn9d7aba72016-08-26 18:43:01 -0700981 if (dep->trb_dequeue < dep->trb_enqueue)
982 trbs_left--;
983
John Youn32db3d92016-05-19 17:26:12 -0700984 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300985}
986
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300987static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300988 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300989{
Felipe Balbi1f512112016-08-12 13:17:27 +0300990 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300991 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300992 int i;
993
Felipe Balbi1f512112016-08-12 13:17:27 +0300994 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300995 unsigned chain = true;
996
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300997 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300998 chain = false;
999
Felipe Balbi84305302017-01-05 14:32:02 +02001000 dwc3_prepare_one_trb(dep, req, chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001001
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001002 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001003 break;
1004 }
1005}
1006
1007static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001008 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001009{
Felipe Balbi84305302017-01-05 14:32:02 +02001010 dwc3_prepare_one_trb(dep, req, false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001011}
1012
Felipe Balbi72246da2011-08-19 18:10:58 +03001013/*
1014 * dwc3_prepare_trbs - setup TRBs from requests
1015 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001016 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001017 * The function goes through the requests list and sets up TRBs for the
1018 * transfers. The function returns once there are no more TRBs available or
1019 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001020 */
Felipe Balbic4233572016-05-12 14:08:34 +03001021static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001022{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001023 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001024
1025 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1026
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001027 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001028 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001029
Felipe Balbid86c5a62016-10-25 13:48:52 +03001030 /*
1031 * We can get in a situation where there's a request in the started list
1032 * but there weren't enough TRBs to fully kick it in the first time
1033 * around, so it has been waiting for more TRBs to be freed up.
1034 *
1035 * In that case, we should check if we have a request with pending_sgs
1036 * in the started list and prepare TRBs for that request first,
1037 * otherwise we will prepare TRBs completely out of order and that will
1038 * break things.
1039 */
1040 list_for_each_entry(req, &dep->started_list, list) {
1041 if (req->num_pending_sgs > 0)
1042 dwc3_prepare_one_trb_sg(dep, req);
1043
1044 if (!dwc3_calc_trbs_left(dep))
1045 return;
1046 }
1047
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001048 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001049 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001050 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001051 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001052 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001053
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001054 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001055 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001056 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001057}
1058
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001059static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001060{
1061 struct dwc3_gadget_ep_cmd_params params;
1062 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001063 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001064 int ret;
1065 u32 cmd;
1066
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001067 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001068
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001069 dwc3_prepare_trbs(dep);
1070 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001071 if (!req) {
1072 dep->flags |= DWC3_EP_PENDING_REQUEST;
1073 return 0;
1074 }
1075
1076 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001077
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001078 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301079 params.param0 = upper_32_bits(req->trb_dma);
1080 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001081 cmd = DWC3_DEPCMD_STARTTRANSFER |
1082 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301083 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001084 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1085 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301086 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001087
Felipe Balbi2cd47182016-04-12 16:42:43 +03001088 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001089 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001090 /*
1091 * FIXME we need to iterate over the list of requests
1092 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001093 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001094 */
Janusz Dziedzicce3fc8b2016-11-09 11:01:32 +01001095 if (req->trb)
1096 memset(req->trb, 0, sizeof(struct dwc3_trb));
Janusz Dziedzic8ab89da2016-11-09 11:01:31 +01001097 dep->queued_requests--;
Felipe Balbi15b8d932016-09-22 10:59:12 +03001098 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001099 return ret;
1100 }
1101
1102 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001103
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001104 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001105 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001106 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001107 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001108
Felipe Balbi72246da2011-08-19 18:10:58 +03001109 return 0;
1110}
1111
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001112static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1113{
1114 u32 reg;
1115
1116 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1117 return DWC3_DSTS_SOFFN(reg);
1118}
1119
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301120static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1121 struct dwc3_ep *dep, u32 cur_uf)
1122{
1123 u32 uf;
1124
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001125 if (list_empty(&dep->pending_list)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001126 dev_info(dwc->dev, "%s: ran out of requests\n",
Felipe Balbi73815282015-01-27 13:48:14 -06001127 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301128 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301129 return;
1130 }
1131
1132 /* 4 micro frames in the future */
1133 uf = cur_uf + dep->interval * 4;
1134
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001135 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301136}
1137
1138static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1139 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1140{
1141 u32 cur_uf, mask;
1142
1143 mask = ~(dep->interval - 1);
1144 cur_uf = event->parameters & mask;
1145
1146 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1147}
1148
Felipe Balbi72246da2011-08-19 18:10:58 +03001149static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1150{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001151 struct dwc3 *dwc = dep->dwc;
1152 int ret;
1153
Felipe Balbibb423982015-11-16 15:31:21 -06001154 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001155 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1156 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001157 return -ESHUTDOWN;
1158 }
1159
1160 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1161 &req->request, req->dep->name)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001162 dev_err(dwc->dev, "%s: request %p belongs to '%s'\n",
1163 dep->name, &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001164 return -EINVAL;
1165 }
1166
Felipe Balbifc8bb912016-05-16 13:14:48 +03001167 pm_runtime_get(dwc->dev);
1168
Felipe Balbi72246da2011-08-19 18:10:58 +03001169 req->request.actual = 0;
1170 req->request.status = -EINPROGRESS;
1171 req->direction = dep->direction;
1172 req->epnum = dep->number;
1173
Felipe Balbife84f522015-09-01 09:01:38 -05001174 trace_dwc3_ep_queue(req);
1175
Arnd Bergmannd64ff402016-11-17 17:13:47 +05301176 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1177 dep->direction);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001178 if (ret)
1179 return ret;
1180
Felipe Balbi1f512112016-08-12 13:17:27 +03001181 req->sg = req->request.sg;
1182 req->num_pending_sgs = req->request.num_mapped_sgs;
1183
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001184 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001185
Felipe Balbid889c232016-09-29 15:44:29 +03001186 /*
1187 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1188 * wait for a XferNotReady event so we will know what's the current
1189 * (micro-)frame number.
1190 *
1191 * Without this trick, we are very, very likely gonna get Bus Expiry
1192 * errors which will force us issue EndTransfer command.
1193 */
1194 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001195 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1196 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1197 dwc3_stop_active_transfer(dwc, dep->number, true);
1198 dep->flags = DWC3_EP_ENABLED;
1199 } else {
1200 u32 cur_uf;
1201
1202 cur_uf = __dwc3_gadget_get_frame(dwc);
1203 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
Janusz Dziedzic87aba102016-11-09 11:01:34 +01001204 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001205 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001206 }
1207 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001208 }
1209
Felipe Balbi594e1212016-08-24 14:38:10 +03001210 if (!dwc3_calc_trbs_left(dep))
1211 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001212
Felipe Balbi08a36b52016-08-11 14:27:52 +03001213 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001214 if (ret == -EBUSY)
1215 ret = 0;
1216
1217 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001218}
1219
Felipe Balbi04c03d12015-12-02 10:06:45 -06001220static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1221 struct usb_request *request)
1222{
1223 dwc3_gadget_ep_free_request(ep, request);
1224}
1225
1226static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1227{
1228 struct dwc3_request *req;
1229 struct usb_request *request;
1230 struct usb_ep *ep = &dep->endpoint;
1231
Felipe Balbi04c03d12015-12-02 10:06:45 -06001232 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1233 if (!request)
1234 return -ENOMEM;
1235
1236 request->length = 0;
1237 request->buf = dwc->zlp_buf;
1238 request->complete = __dwc3_gadget_ep_zlp_complete;
1239
1240 req = to_dwc3_request(request);
1241
1242 return __dwc3_gadget_ep_queue(dep, req);
1243}
1244
Felipe Balbi72246da2011-08-19 18:10:58 +03001245static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1246 gfp_t gfp_flags)
1247{
1248 struct dwc3_request *req = to_dwc3_request(request);
1249 struct dwc3_ep *dep = to_dwc3_ep(ep);
1250 struct dwc3 *dwc = dep->dwc;
1251
1252 unsigned long flags;
1253
1254 int ret;
1255
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001256 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001257 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001258
1259 /*
1260 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1261 * setting request->zero, instead of doing magic, we will just queue an
1262 * extra usb_request ourselves so that it gets handled the same way as
1263 * any other request.
1264 */
John Yound92618982015-12-22 12:23:20 -08001265 if (ret == 0 && request->zero && request->length &&
1266 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001267 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1268
Felipe Balbi72246da2011-08-19 18:10:58 +03001269 spin_unlock_irqrestore(&dwc->lock, flags);
1270
1271 return ret;
1272}
1273
1274static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1275 struct usb_request *request)
1276{
1277 struct dwc3_request *req = to_dwc3_request(request);
1278 struct dwc3_request *r = NULL;
1279
1280 struct dwc3_ep *dep = to_dwc3_ep(ep);
1281 struct dwc3 *dwc = dep->dwc;
1282
1283 unsigned long flags;
1284 int ret = 0;
1285
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001286 trace_dwc3_ep_dequeue(req);
1287
Felipe Balbi72246da2011-08-19 18:10:58 +03001288 spin_lock_irqsave(&dwc->lock, flags);
1289
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001290 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001291 if (r == req)
1292 break;
1293 }
1294
1295 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001296 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001297 if (r == req)
1298 break;
1299 }
1300 if (r == req) {
1301 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001302 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301303 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001304 }
1305 dev_err(dwc->dev, "request %p was not queued to %s\n",
1306 request, ep->name);
1307 ret = -EINVAL;
1308 goto out0;
1309 }
1310
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301311out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001312 /* giveback the request */
1313 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1314
1315out0:
1316 spin_unlock_irqrestore(&dwc->lock, flags);
1317
1318 return ret;
1319}
1320
Felipe Balbi7a608552014-09-24 14:19:52 -05001321int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001322{
1323 struct dwc3_gadget_ep_cmd_params params;
1324 struct dwc3 *dwc = dep->dwc;
1325 int ret;
1326
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001327 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1328 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1329 return -EINVAL;
1330 }
1331
Felipe Balbi72246da2011-08-19 18:10:58 +03001332 memset(&params, 0x00, sizeof(params));
1333
1334 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001335 struct dwc3_trb *trb;
1336
1337 unsigned transfer_in_flight;
1338 unsigned started;
1339
1340 if (dep->number > 1)
1341 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1342 else
1343 trb = &dwc->ep0_trb[dep->trb_enqueue];
1344
1345 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1346 started = !list_empty(&dep->started_list);
1347
1348 if (!protocol && ((dep->direction && transfer_in_flight) ||
1349 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001350 return -EAGAIN;
1351 }
1352
Felipe Balbi2cd47182016-04-12 16:42:43 +03001353 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1354 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001355 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001356 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001357 dep->name);
1358 else
1359 dep->flags |= DWC3_EP_STALL;
1360 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001361
John Youn50c763f2016-05-31 17:49:56 -07001362 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001363 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001364 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001365 dep->name);
1366 else
Alan Sterna535d812013-11-01 12:05:12 -04001367 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001368 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001369
Felipe Balbi72246da2011-08-19 18:10:58 +03001370 return ret;
1371}
1372
1373static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1374{
1375 struct dwc3_ep *dep = to_dwc3_ep(ep);
1376 struct dwc3 *dwc = dep->dwc;
1377
1378 unsigned long flags;
1379
1380 int ret;
1381
1382 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001383 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001384 spin_unlock_irqrestore(&dwc->lock, flags);
1385
1386 return ret;
1387}
1388
1389static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1390{
1391 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001392 struct dwc3 *dwc = dep->dwc;
1393 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001394 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001395
Paul Zimmerman249a4562012-02-24 17:32:16 -08001396 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001397 dep->flags |= DWC3_EP_WEDGE;
1398
Pratyush Anand08f0d962012-06-25 22:40:43 +05301399 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001400 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301401 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001402 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001403 spin_unlock_irqrestore(&dwc->lock, flags);
1404
1405 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001406}
1407
1408/* -------------------------------------------------------------------------- */
1409
1410static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1411 .bLength = USB_DT_ENDPOINT_SIZE,
1412 .bDescriptorType = USB_DT_ENDPOINT,
1413 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1414};
1415
1416static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1417 .enable = dwc3_gadget_ep0_enable,
1418 .disable = dwc3_gadget_ep0_disable,
1419 .alloc_request = dwc3_gadget_ep_alloc_request,
1420 .free_request = dwc3_gadget_ep_free_request,
1421 .queue = dwc3_gadget_ep0_queue,
1422 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301423 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001424 .set_wedge = dwc3_gadget_ep_set_wedge,
1425};
1426
1427static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1428 .enable = dwc3_gadget_ep_enable,
1429 .disable = dwc3_gadget_ep_disable,
1430 .alloc_request = dwc3_gadget_ep_alloc_request,
1431 .free_request = dwc3_gadget_ep_free_request,
1432 .queue = dwc3_gadget_ep_queue,
1433 .dequeue = dwc3_gadget_ep_dequeue,
1434 .set_halt = dwc3_gadget_ep_set_halt,
1435 .set_wedge = dwc3_gadget_ep_set_wedge,
1436};
1437
1438/* -------------------------------------------------------------------------- */
1439
1440static int dwc3_gadget_get_frame(struct usb_gadget *g)
1441{
1442 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001443
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001444 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001445}
1446
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001447static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001448{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001449 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001450
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001451 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001452 u32 reg;
1453
Felipe Balbi72246da2011-08-19 18:10:58 +03001454 u8 link_state;
1455 u8 speed;
1456
Felipe Balbi72246da2011-08-19 18:10:58 +03001457 /*
1458 * According to the Databook Remote wakeup request should
1459 * be issued only when the device is in early suspend state.
1460 *
1461 * We can check that via USB Link State bits in DSTS register.
1462 */
1463 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1464
1465 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001466 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001467 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001468 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001469
1470 link_state = DWC3_DSTS_USBLNKST(reg);
1471
1472 switch (link_state) {
1473 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1474 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1475 break;
1476 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001477 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001478 }
1479
Felipe Balbi8598bde2012-01-02 18:55:57 +02001480 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1481 if (ret < 0) {
1482 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001483 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001484 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001485
Paul Zimmerman802fde92012-04-27 13:10:52 +03001486 /* Recent versions do this automatically */
1487 if (dwc->revision < DWC3_REVISION_194A) {
1488 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001489 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001490 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1491 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1492 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001493
Paul Zimmerman1d046792012-02-15 18:56:56 -08001494 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001495 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001496
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001497 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001498 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1499
1500 /* in HS, means ON */
1501 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1502 break;
1503 }
1504
1505 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1506 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001507 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001508 }
1509
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001510 return 0;
1511}
1512
1513static int dwc3_gadget_wakeup(struct usb_gadget *g)
1514{
1515 struct dwc3 *dwc = gadget_to_dwc(g);
1516 unsigned long flags;
1517 int ret;
1518
1519 spin_lock_irqsave(&dwc->lock, flags);
1520 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001521 spin_unlock_irqrestore(&dwc->lock, flags);
1522
1523 return ret;
1524}
1525
1526static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1527 int is_selfpowered)
1528{
1529 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001530 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001531
Paul Zimmerman249a4562012-02-24 17:32:16 -08001532 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001533 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001534 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001535
1536 return 0;
1537}
1538
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001539static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001540{
1541 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001542 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001543
Felipe Balbifc8bb912016-05-16 13:14:48 +03001544 if (pm_runtime_suspended(dwc->dev))
1545 return 0;
1546
Felipe Balbi72246da2011-08-19 18:10:58 +03001547 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001548 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001549 if (dwc->revision <= DWC3_REVISION_187A) {
1550 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1551 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1552 }
1553
1554 if (dwc->revision >= DWC3_REVISION_194A)
1555 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1556 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001557
1558 if (dwc->has_hibernation)
1559 reg |= DWC3_DCTL_KEEP_CONNECT;
1560
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001561 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001562 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001563 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001564
1565 if (dwc->has_hibernation && !suspend)
1566 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1567
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001568 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001569 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001570
1571 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1572
1573 do {
1574 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001575 reg &= DWC3_DSTS_DEVCTRLHLT;
1576 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001577
1578 if (!timeout)
1579 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001580
Pratyush Anand6f17f742012-07-02 10:21:55 +05301581 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001582}
1583
1584static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1585{
1586 struct dwc3 *dwc = gadget_to_dwc(g);
1587 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301588 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001589
1590 is_on = !!is_on;
1591
Baolin Wangbb014732016-10-14 17:11:33 +08001592 /*
1593 * Per databook, when we want to stop the gadget, if a control transfer
1594 * is still in process, complete it and get the core into setup phase.
1595 */
1596 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1597 reinit_completion(&dwc->ep0_in_setup);
1598
1599 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1600 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1601 if (ret == 0) {
1602 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1603 return -ETIMEDOUT;
1604 }
1605 }
1606
Felipe Balbi72246da2011-08-19 18:10:58 +03001607 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001608 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001609 spin_unlock_irqrestore(&dwc->lock, flags);
1610
Pratyush Anand6f17f742012-07-02 10:21:55 +05301611 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001612}
1613
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001614static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1615{
1616 u32 reg;
1617
1618 /* Enable all but Start and End of Frame IRQs */
1619 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1620 DWC3_DEVTEN_EVNTOVERFLOWEN |
1621 DWC3_DEVTEN_CMDCMPLTEN |
1622 DWC3_DEVTEN_ERRTICERREN |
1623 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001624 DWC3_DEVTEN_CONNECTDONEEN |
1625 DWC3_DEVTEN_USBRSTEN |
1626 DWC3_DEVTEN_DISCONNEVTEN);
1627
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001628 if (dwc->revision < DWC3_REVISION_250A)
1629 reg |= DWC3_DEVTEN_ULSTCNGEN;
1630
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001631 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1632}
1633
1634static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1635{
1636 /* mask all interrupts */
1637 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1638}
1639
1640static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001641static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001642
Felipe Balbi4e994722016-05-13 14:09:59 +03001643/**
1644 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1645 * dwc: pointer to our context structure
1646 *
1647 * The following looks like complex but it's actually very simple. In order to
1648 * calculate the number of packets we can burst at once on OUT transfers, we're
1649 * gonna use RxFIFO size.
1650 *
1651 * To calculate RxFIFO size we need two numbers:
1652 * MDWIDTH = size, in bits, of the internal memory bus
1653 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1654 *
1655 * Given these two numbers, the formula is simple:
1656 *
1657 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1658 *
1659 * 24 bytes is for 3x SETUP packets
1660 * 16 bytes is a clock domain crossing tolerance
1661 *
1662 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1663 */
1664static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1665{
1666 u32 ram2_depth;
1667 u32 mdwidth;
1668 u32 nump;
1669 u32 reg;
1670
1671 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1672 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1673
1674 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1675 nump = min_t(u32, nump, 16);
1676
1677 /* update NumP */
1678 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1679 reg &= ~DWC3_DCFG_NUMP_MASK;
1680 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1681 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1682}
1683
Felipe Balbid7be2952016-05-04 15:49:37 +03001684static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001685{
Felipe Balbi72246da2011-08-19 18:10:58 +03001686 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001687 int ret = 0;
1688 u32 reg;
1689
John Youncf40b862016-11-14 12:32:43 -08001690 /*
1691 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1692 * the core supports IMOD, disable it.
1693 */
1694 if (dwc->imod_interval) {
1695 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1696 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1697 } else if (dwc3_has_imod(dwc)) {
1698 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1699 }
1700
Felipe Balbi72246da2011-08-19 18:10:58 +03001701 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1702 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001703
1704 /**
1705 * WORKAROUND: DWC3 revision < 2.20a have an issue
1706 * which would cause metastability state on Run/Stop
1707 * bit if we try to force the IP to USB2-only mode.
1708 *
1709 * Because of that, we cannot configure the IP to any
1710 * speed other than the SuperSpeed
1711 *
1712 * Refers to:
1713 *
1714 * STAR#9000525659: Clock Domain Crossing on DCTL in
1715 * USB 2.0 Mode
1716 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001717 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001718 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001719 } else {
1720 switch (dwc->maximum_speed) {
1721 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001722 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001723 break;
1724 case USB_SPEED_FULL:
Roger Quadros9418ee12017-01-03 14:32:09 +02001725 reg |= DWC3_DCFG_FULLSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001726 break;
1727 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001728 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001729 break;
John Youn75808622016-02-05 17:09:13 -08001730 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001731 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001732 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001733 default:
John Youn77966eb2016-02-19 17:31:01 -08001734 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1735 dwc->maximum_speed);
1736 /* fall through */
1737 case USB_SPEED_SUPER:
1738 reg |= DWC3_DCFG_SUPERSPEED;
1739 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001740 }
1741 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001742 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1743
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001744 /*
1745 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1746 * field instead of letting dwc3 itself calculate that automatically.
1747 *
1748 * This way, we maximize the chances that we'll be able to get several
1749 * bursts of data without going through any sort of endpoint throttling.
1750 */
1751 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1752 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1753 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1754
Felipe Balbi4e994722016-05-13 14:09:59 +03001755 dwc3_gadget_setup_nump(dwc);
1756
Felipe Balbi72246da2011-08-19 18:10:58 +03001757 /* Start with SuperSpeed Default */
1758 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1759
1760 dep = dwc->eps[0];
John Youn39ebb052016-11-09 16:36:28 -08001761 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001762 if (ret) {
1763 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001764 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001765 }
1766
1767 dep = dwc->eps[1];
John Youn39ebb052016-11-09 16:36:28 -08001768 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001769 if (ret) {
1770 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001771 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001772 }
1773
1774 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001775 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001776 dwc3_ep0_out_start(dwc);
1777
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001778 dwc3_gadget_enable_irq(dwc);
1779
Felipe Balbid7be2952016-05-04 15:49:37 +03001780 return 0;
1781
1782err1:
1783 __dwc3_gadget_ep_disable(dwc->eps[0]);
1784
1785err0:
1786 return ret;
1787}
1788
1789static int dwc3_gadget_start(struct usb_gadget *g,
1790 struct usb_gadget_driver *driver)
1791{
1792 struct dwc3 *dwc = gadget_to_dwc(g);
1793 unsigned long flags;
1794 int ret = 0;
1795 int irq;
1796
Roger Quadros9522def2016-06-10 14:48:38 +03001797 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001798 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1799 IRQF_SHARED, "dwc3", dwc->ev_buf);
1800 if (ret) {
1801 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1802 irq, ret);
1803 goto err0;
1804 }
1805
1806 spin_lock_irqsave(&dwc->lock, flags);
1807 if (dwc->gadget_driver) {
1808 dev_err(dwc->dev, "%s is already bound to %s\n",
1809 dwc->gadget.name,
1810 dwc->gadget_driver->driver.name);
1811 ret = -EBUSY;
1812 goto err1;
1813 }
1814
1815 dwc->gadget_driver = driver;
1816
Felipe Balbifc8bb912016-05-16 13:14:48 +03001817 if (pm_runtime_active(dwc->dev))
1818 __dwc3_gadget_start(dwc);
1819
Felipe Balbi72246da2011-08-19 18:10:58 +03001820 spin_unlock_irqrestore(&dwc->lock, flags);
1821
1822 return 0;
1823
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001824err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001825 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001826 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001827
1828err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001829 return ret;
1830}
1831
Felipe Balbid7be2952016-05-04 15:49:37 +03001832static void __dwc3_gadget_stop(struct dwc3 *dwc)
1833{
1834 dwc3_gadget_disable_irq(dwc);
1835 __dwc3_gadget_ep_disable(dwc->eps[0]);
1836 __dwc3_gadget_ep_disable(dwc->eps[1]);
1837}
1838
Felipe Balbi22835b82014-10-17 12:05:12 -05001839static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001840{
1841 struct dwc3 *dwc = gadget_to_dwc(g);
1842 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001843 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001844
1845 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001846
1847 if (pm_runtime_suspended(dwc->dev))
1848 goto out;
1849
Felipe Balbid7be2952016-05-04 15:49:37 +03001850 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001851
1852 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1853 struct dwc3_ep *dep = dwc->eps[epnum];
1854
1855 if (!dep)
1856 continue;
1857
1858 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1859 continue;
1860
1861 wait_event_lock_irq(dep->wait_end_transfer,
1862 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1863 dwc->lock);
1864 }
1865
1866out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001867 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001868 spin_unlock_irqrestore(&dwc->lock, flags);
1869
Felipe Balbi3f308d12016-05-16 14:17:06 +03001870 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001871
Felipe Balbi72246da2011-08-19 18:10:58 +03001872 return 0;
1873}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001874
Felipe Balbi72246da2011-08-19 18:10:58 +03001875static const struct usb_gadget_ops dwc3_gadget_ops = {
1876 .get_frame = dwc3_gadget_get_frame,
1877 .wakeup = dwc3_gadget_wakeup,
1878 .set_selfpowered = dwc3_gadget_set_selfpowered,
1879 .pullup = dwc3_gadget_pullup,
1880 .udc_start = dwc3_gadget_start,
1881 .udc_stop = dwc3_gadget_stop,
1882};
1883
1884/* -------------------------------------------------------------------------- */
1885
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001886static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1887 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001888{
1889 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001890 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001891
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001892 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001893 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001894
Felipe Balbi72246da2011-08-19 18:10:58 +03001895 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001896 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001897 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001898
1899 dep->dwc = dwc;
1900 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001901 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001902 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001903 dwc->eps[epnum] = dep;
1904
1905 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1906 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001907
Felipe Balbi72246da2011-08-19 18:10:58 +03001908 dep->endpoint.name = dep->name;
John Youn39ebb052016-11-09 16:36:28 -08001909
1910 if (!(dep->number > 1)) {
1911 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
1912 dep->endpoint.comp_desc = NULL;
1913 }
1914
Felipe Balbi74674cb2016-04-13 16:44:39 +03001915 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001916
1917 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001918 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301919 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001920 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1921 if (!epnum)
1922 dwc->gadget.ep0 = &dep->endpoint;
1923 } else {
1924 int ret;
1925
Robert Baldygae117e742013-12-13 12:23:38 +01001926 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001927 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001928 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1929 list_add_tail(&dep->endpoint.ep_list,
1930 &dwc->gadget.ep_list);
1931
1932 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001933 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001934 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001935 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001936
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001937 if (epnum == 0 || epnum == 1) {
1938 dep->endpoint.caps.type_control = true;
1939 } else {
1940 dep->endpoint.caps.type_iso = true;
1941 dep->endpoint.caps.type_bulk = true;
1942 dep->endpoint.caps.type_int = true;
1943 }
1944
1945 dep->endpoint.caps.dir_in = !!direction;
1946 dep->endpoint.caps.dir_out = !direction;
1947
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001948 INIT_LIST_HEAD(&dep->pending_list);
1949 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001950 }
1951
1952 return 0;
1953}
1954
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001955static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1956{
1957 int ret;
1958
1959 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1960
1961 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1962 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001963 dev_err(dwc->dev, "failed to initialize OUT endpoints\n");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001964 return ret;
1965 }
1966
1967 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1968 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001969 dev_err(dwc->dev, "failed to initialize IN endpoints\n");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001970 return ret;
1971 }
1972
1973 return 0;
1974}
1975
Felipe Balbi72246da2011-08-19 18:10:58 +03001976static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1977{
1978 struct dwc3_ep *dep;
1979 u8 epnum;
1980
1981 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1982 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001983 if (!dep)
1984 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301985 /*
1986 * Physical endpoints 0 and 1 are special; they form the
1987 * bi-directional USB endpoint 0.
1988 *
1989 * For those two physical endpoints, we don't allocate a TRB
1990 * pool nor do we add them the endpoints list. Due to that, we
1991 * shouldn't do these two operations otherwise we would end up
1992 * with all sorts of bugs when removing dwc3.ko.
1993 */
1994 if (epnum != 0 && epnum != 1) {
1995 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001996 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301997 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001998
1999 kfree(dep);
2000 }
2001}
2002
Felipe Balbi72246da2011-08-19 18:10:58 +03002003/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002004
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302005static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
2006 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002007 const struct dwc3_event_depevt *event, int status,
2008 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302009{
2010 unsigned int count;
2011 unsigned int s_pkt = 0;
2012 unsigned int trb_status;
2013
Felipe Balbidc55c672016-08-12 13:20:32 +03002014 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002015
2016 if (req->trb == trb)
2017 dep->queued_requests--;
2018
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002019 trace_dwc3_complete_trb(dep, trb);
2020
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002021 /*
2022 * If we're in the middle of series of chained TRBs and we
2023 * receive a short transfer along the way, DWC3 will skip
2024 * through all TRBs including the last TRB in the chain (the
2025 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2026 * bit and SW has to do it manually.
2027 *
2028 * We're going to do that here to avoid problems of HW trying
2029 * to use bogus TRBs for transfers.
2030 */
2031 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2032 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2033
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302034 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03002035 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002036
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302037 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002038 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302039
2040 if (dep->direction) {
2041 if (count) {
2042 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2043 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302044 /*
2045 * If missed isoc occurred and there is
2046 * no request queued then issue END
2047 * TRANSFER, so that core generates
2048 * next xfernotready and we will issue
2049 * a fresh START TRANSFER.
2050 * If there are still queued request
2051 * then wait, do not issue either END
2052 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002053 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302054 * giveback.If any future queued request
2055 * is successfully transferred then we
2056 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002057 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302058 */
2059 dep->flags |= DWC3_EP_MISSED_ISOC;
2060 } else {
2061 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2062 dep->name);
2063 status = -ECONNRESET;
2064 }
2065 } else {
2066 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2067 }
2068 } else {
2069 if (count && (event->status & DEPEVT_STATUS_SHORT))
2070 s_pkt = 1;
2071 }
2072
Felipe Balbi7c705df2016-08-10 12:35:30 +03002073 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302074 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002075
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302076 if ((event->status & DEPEVT_STATUS_IOC) &&
2077 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2078 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002079
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302080 return 0;
2081}
2082
Felipe Balbi72246da2011-08-19 18:10:58 +03002083static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2084 const struct dwc3_event_depevt *event, int status)
2085{
Felipe Balbi31162af2016-08-11 14:38:37 +03002086 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002087 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002088 bool ioc = false;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002089 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002090
Felipe Balbi31162af2016-08-11 14:38:37 +03002091 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002092 unsigned length;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002093 int chain;
2094
Felipe Balbi1f512112016-08-12 13:17:27 +03002095 length = req->request.length;
2096 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002097 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002098 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002099 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002100 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002101 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002102
Felipe Balbi1f512112016-08-12 13:17:27 +03002103 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002104 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002105
Felipe Balbi7282c4e2016-10-25 13:50:46 +03002106 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2107 break;
2108
Felipe Balbi1f512112016-08-12 13:17:27 +03002109 req->sg = sg_next(s);
2110 req->num_pending_sgs--;
2111
Felipe Balbi31162af2016-08-11 14:38:37 +03002112 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2113 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002114 if (ret)
2115 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002116 }
2117 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002118 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002119 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002120 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002121 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002122
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002123 req->request.actual = length - req->remaining;
Felipe Balbi1f512112016-08-12 13:17:27 +03002124
Felipe Balbiff377ae2016-10-25 13:54:00 +03002125 if ((req->request.actual < length) && req->num_pending_sgs)
Felipe Balbi1f512112016-08-12 13:17:27 +03002126 return __dwc3_gadget_kick_transfer(dep, 0);
2127
Ville Syrjäläd115d702015-08-31 19:48:28 +03002128 dwc3_gadget_giveback(dep, req, status);
2129
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002130 if (ret) {
2131 if ((event->status & DEPEVT_STATUS_IOC) &&
2132 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2133 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002134 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002135 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002136 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002137
Felipe Balbi4cb42212016-05-18 12:37:21 +03002138 /*
2139 * Our endpoint might get disabled by another thread during
2140 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2141 * early on so DWC3_EP_BUSY flag gets cleared
2142 */
2143 if (!dep->endpoint.desc)
2144 return 1;
2145
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302146 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002147 list_empty(&dep->started_list)) {
2148 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302149 /*
2150 * If there is no entry in request list then do
2151 * not issue END TRANSFER now. Just set PENDING
2152 * flag, so that END TRANSFER is issued when an
2153 * entry is added into request list.
2154 */
2155 dep->flags = DWC3_EP_PENDING_REQUEST;
2156 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002157 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302158 dep->flags = DWC3_EP_ENABLED;
2159 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302160 return 1;
2161 }
2162
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002163 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2164 return 0;
2165
Felipe Balbi72246da2011-08-19 18:10:58 +03002166 return 1;
2167}
2168
2169static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002170 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002171{
2172 unsigned status = 0;
2173 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002174 u32 is_xfer_complete;
2175
2176 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002177
2178 if (event->status & DEPEVT_STATUS_BUSERR)
2179 status = -ECONNRESET;
2180
Paul Zimmerman1d046792012-02-15 18:56:56 -08002181 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002182 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002183 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002184 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002185
2186 /*
2187 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2188 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2189 */
2190 if (dwc->revision < DWC3_REVISION_183A) {
2191 u32 reg;
2192 int i;
2193
2194 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002195 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002196
2197 if (!(dep->flags & DWC3_EP_ENABLED))
2198 continue;
2199
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002200 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002201 return;
2202 }
2203
2204 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2205 reg |= dwc->u1u2;
2206 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2207
2208 dwc->u1u2 = 0;
2209 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002210
Felipe Balbi4cb42212016-05-18 12:37:21 +03002211 /*
2212 * Our endpoint might get disabled by another thread during
2213 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2214 * early on so DWC3_EP_BUSY flag gets cleared
2215 */
2216 if (!dep->endpoint.desc)
2217 return;
2218
Felipe Balbie6e709b2015-09-28 15:16:56 -05002219 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002220 int ret;
2221
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002222 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002223 if (!ret || ret == -EBUSY)
2224 return;
2225 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002226}
2227
Felipe Balbi72246da2011-08-19 18:10:58 +03002228static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2229 const struct dwc3_event_depevt *event)
2230{
2231 struct dwc3_ep *dep;
2232 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002233 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002234
2235 dep = dwc->eps[epnum];
2236
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002237 if (!(dep->flags & DWC3_EP_ENABLED)) {
2238 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
2239 return;
2240
2241 /* Handle only EPCMDCMPLT when EP disabled */
2242 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2243 return;
2244 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002245
Felipe Balbi72246da2011-08-19 18:10:58 +03002246 if (epnum == 0 || epnum == 1) {
2247 dwc3_ep0_interrupt(dwc, event);
2248 return;
2249 }
2250
2251 switch (event->endpoint_event) {
2252 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002253 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002254
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002255 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002256 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002257 return;
2258 }
2259
Jingoo Han029d97f2014-07-04 15:00:51 +09002260 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002261 break;
2262 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002263 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002264 break;
2265 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002266 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002267 dwc3_gadget_start_isoc(dwc, dep, event);
2268 } else {
2269 int ret;
2270
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002271 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002272 if (!ret || ret == -EBUSY)
2273 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002274 }
2275
2276 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002277 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002278 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002279 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2280 dep->name);
2281 return;
2282 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002283 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002284 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002285 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2286
2287 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2288 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2289 wake_up(&dep->wait_end_transfer);
2290 }
2291 break;
2292 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002293 break;
2294 }
2295}
2296
2297static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2298{
2299 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2300 spin_unlock(&dwc->lock);
2301 dwc->gadget_driver->disconnect(&dwc->gadget);
2302 spin_lock(&dwc->lock);
2303 }
2304}
2305
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002306static void dwc3_suspend_gadget(struct dwc3 *dwc)
2307{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002308 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002309 spin_unlock(&dwc->lock);
2310 dwc->gadget_driver->suspend(&dwc->gadget);
2311 spin_lock(&dwc->lock);
2312 }
2313}
2314
2315static void dwc3_resume_gadget(struct dwc3 *dwc)
2316{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002317 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002318 spin_unlock(&dwc->lock);
2319 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002320 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002321 }
2322}
2323
2324static void dwc3_reset_gadget(struct dwc3 *dwc)
2325{
2326 if (!dwc->gadget_driver)
2327 return;
2328
2329 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2330 spin_unlock(&dwc->lock);
2331 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002332 spin_lock(&dwc->lock);
2333 }
2334}
2335
Paul Zimmermanb992e682012-04-27 14:17:35 +03002336static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002337{
2338 struct dwc3_ep *dep;
2339 struct dwc3_gadget_ep_cmd_params params;
2340 u32 cmd;
2341 int ret;
2342
2343 dep = dwc->eps[epnum];
2344
Baolin Wang76a638f2016-10-31 19:38:36 +08002345 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2346 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302347 return;
2348
Pratyush Anand57911502012-07-06 15:19:10 +05302349 /*
2350 * NOTICE: We are violating what the Databook says about the
2351 * EndTransfer command. Ideally we would _always_ wait for the
2352 * EndTransfer Command Completion IRQ, but that's causing too
2353 * much trouble synchronizing between us and gadget driver.
2354 *
2355 * We have discussed this with the IP Provider and it was
2356 * suggested to giveback all requests here, but give HW some
2357 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002358 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302359 *
2360 * Note also that a similar handling was tested by Synopsys
2361 * (thanks a lot Paul) and nothing bad has come out of it.
2362 * In short, what we're doing is:
2363 *
2364 * - Issue EndTransfer WITH CMDIOC bit set
2365 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002366 *
2367 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2368 * supports a mode to work around the above limitation. The
2369 * software can poll the CMDACT bit in the DEPCMD register
2370 * after issuing a EndTransfer command. This mode is enabled
2371 * by writing GUCTL2[14]. This polling is already done in the
2372 * dwc3_send_gadget_ep_cmd() function so if the mode is
2373 * enabled, the EndTransfer command will have completed upon
2374 * returning from this function and we don't need to delay for
2375 * 100us.
2376 *
2377 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302378 */
2379
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302380 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002381 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2382 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002383 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302384 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002385 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302386 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002387 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002388 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002389
Baolin Wang76a638f2016-10-31 19:38:36 +08002390 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2391 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002392 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002393 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002394}
2395
Felipe Balbi72246da2011-08-19 18:10:58 +03002396static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2397{
2398 u32 epnum;
2399
2400 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2401 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002402 int ret;
2403
2404 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002405 if (!dep)
2406 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002407
2408 if (!(dep->flags & DWC3_EP_STALL))
2409 continue;
2410
2411 dep->flags &= ~DWC3_EP_STALL;
2412
John Youn50c763f2016-05-31 17:49:56 -07002413 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002414 WARN_ON_ONCE(ret);
2415 }
2416}
2417
2418static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2419{
Felipe Balbic4430a22012-05-24 10:30:01 +03002420 int reg;
2421
Felipe Balbi72246da2011-08-19 18:10:58 +03002422 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2423 reg &= ~DWC3_DCTL_INITU1ENA;
2424 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2425
2426 reg &= ~DWC3_DCTL_INITU2ENA;
2427 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002428
Felipe Balbi72246da2011-08-19 18:10:58 +03002429 dwc3_disconnect_gadget(dwc);
2430
2431 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002432 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002433 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002434
2435 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002436}
2437
Felipe Balbi72246da2011-08-19 18:10:58 +03002438static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2439{
2440 u32 reg;
2441
Felipe Balbifc8bb912016-05-16 13:14:48 +03002442 dwc->connected = true;
2443
Felipe Balbidf62df52011-10-14 15:11:49 +03002444 /*
2445 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2446 * would cause a missing Disconnect Event if there's a
2447 * pending Setup Packet in the FIFO.
2448 *
2449 * There's no suggested workaround on the official Bug
2450 * report, which states that "unless the driver/application
2451 * is doing any special handling of a disconnect event,
2452 * there is no functional issue".
2453 *
2454 * Unfortunately, it turns out that we _do_ some special
2455 * handling of a disconnect event, namely complete all
2456 * pending transfers, notify gadget driver of the
2457 * disconnection, and so on.
2458 *
2459 * Our suggested workaround is to follow the Disconnect
2460 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002461 * flag. Such flag gets set whenever we have a SETUP_PENDING
2462 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002463 * same endpoint.
2464 *
2465 * Refers to:
2466 *
2467 * STAR#9000466709: RTL: Device : Disconnect event not
2468 * generated if setup packet pending in FIFO
2469 */
2470 if (dwc->revision < DWC3_REVISION_188A) {
2471 if (dwc->setup_packet_pending)
2472 dwc3_gadget_disconnect_interrupt(dwc);
2473 }
2474
Felipe Balbi8e744752014-11-06 14:27:53 +08002475 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002476
2477 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2478 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2479 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002480 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002481 dwc3_clear_stall_all_ep(dwc);
2482
2483 /* Reset device address to zero */
2484 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2485 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2486 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002487}
2488
Felipe Balbi72246da2011-08-19 18:10:58 +03002489static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2490{
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 struct dwc3_ep *dep;
2492 int ret;
2493 u32 reg;
2494 u8 speed;
2495
Felipe Balbi72246da2011-08-19 18:10:58 +03002496 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2497 speed = reg & DWC3_DSTS_CONNECTSPD;
2498 dwc->speed = speed;
2499
John Youn5fb6fda2016-11-10 17:23:25 -08002500 /*
2501 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2502 * each time on Connect Done.
2503 *
2504 * Currently we always use the reset value. If any platform
2505 * wants to set this to a different value, we need to add a
2506 * setting and update GCTL.RAMCLKSEL here.
2507 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002508
2509 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002510 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002511 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2512 dwc->gadget.ep0->maxpacket = 512;
2513 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2514 break;
John Youn2da9ad72016-05-20 16:34:26 -07002515 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002516 /*
2517 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2518 * would cause a missing USB3 Reset event.
2519 *
2520 * In such situations, we should force a USB3 Reset
2521 * event by calling our dwc3_gadget_reset_interrupt()
2522 * routine.
2523 *
2524 * Refers to:
2525 *
2526 * STAR#9000483510: RTL: SS : USB3 reset event may
2527 * not be generated always when the link enters poll
2528 */
2529 if (dwc->revision < DWC3_REVISION_190A)
2530 dwc3_gadget_reset_interrupt(dwc);
2531
Felipe Balbi72246da2011-08-19 18:10:58 +03002532 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2533 dwc->gadget.ep0->maxpacket = 512;
2534 dwc->gadget.speed = USB_SPEED_SUPER;
2535 break;
John Youn2da9ad72016-05-20 16:34:26 -07002536 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002537 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2538 dwc->gadget.ep0->maxpacket = 64;
2539 dwc->gadget.speed = USB_SPEED_HIGH;
2540 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02002541 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002542 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2543 dwc->gadget.ep0->maxpacket = 64;
2544 dwc->gadget.speed = USB_SPEED_FULL;
2545 break;
John Youn2da9ad72016-05-20 16:34:26 -07002546 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002547 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2548 dwc->gadget.ep0->maxpacket = 8;
2549 dwc->gadget.speed = USB_SPEED_LOW;
2550 break;
2551 }
2552
Pratyush Anand2b758352013-01-14 15:59:31 +05302553 /* Enable USB2 LPM Capability */
2554
John Younee5cd412016-02-05 17:08:45 -08002555 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002556 (speed != DWC3_DSTS_SUPERSPEED) &&
2557 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302558 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2559 reg |= DWC3_DCFG_LPM_CAP;
2560 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2561
2562 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2563 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2564
Huang Rui460d0982014-10-31 11:11:18 +08002565 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302566
Huang Rui80caf7d2014-10-28 19:54:26 +08002567 /*
2568 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2569 * DCFG.LPMCap is set, core responses with an ACK and the
2570 * BESL value in the LPM token is less than or equal to LPM
2571 * NYET threshold.
2572 */
2573 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2574 && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09002575 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08002576
2577 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2578 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2579
Pratyush Anand2b758352013-01-14 15:59:31 +05302580 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002581 } else {
2582 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2583 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2584 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302585 }
2586
Felipe Balbi72246da2011-08-19 18:10:58 +03002587 dep = dwc->eps[0];
John Youn39ebb052016-11-09 16:36:28 -08002588 ret = __dwc3_gadget_ep_enable(dep, true, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002589 if (ret) {
2590 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2591 return;
2592 }
2593
2594 dep = dwc->eps[1];
John Youn39ebb052016-11-09 16:36:28 -08002595 ret = __dwc3_gadget_ep_enable(dep, true, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002596 if (ret) {
2597 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2598 return;
2599 }
2600
2601 /*
2602 * Configure PHY via GUSB3PIPECTLn if required.
2603 *
2604 * Update GTXFIFOSIZn
2605 *
2606 * In both cases reset values should be sufficient.
2607 */
2608}
2609
2610static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2611{
Felipe Balbi72246da2011-08-19 18:10:58 +03002612 /*
2613 * TODO take core out of low power mode when that's
2614 * implemented.
2615 */
2616
Jiebing Liad14d4e2014-12-11 13:26:29 +08002617 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2618 spin_unlock(&dwc->lock);
2619 dwc->gadget_driver->resume(&dwc->gadget);
2620 spin_lock(&dwc->lock);
2621 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002622}
2623
2624static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2625 unsigned int evtinfo)
2626{
Felipe Balbifae2b902011-10-14 13:00:30 +03002627 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002628 unsigned int pwropt;
2629
2630 /*
2631 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2632 * Hibernation mode enabled which would show up when device detects
2633 * host-initiated U3 exit.
2634 *
2635 * In that case, device will generate a Link State Change Interrupt
2636 * from U3 to RESUME which is only necessary if Hibernation is
2637 * configured in.
2638 *
2639 * There are no functional changes due to such spurious event and we
2640 * just need to ignore it.
2641 *
2642 * Refers to:
2643 *
2644 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2645 * operational mode
2646 */
2647 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2648 if ((dwc->revision < DWC3_REVISION_250A) &&
2649 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2650 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2651 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002652 return;
2653 }
2654 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002655
2656 /*
2657 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2658 * on the link partner, the USB session might do multiple entry/exit
2659 * of low power states before a transfer takes place.
2660 *
2661 * Due to this problem, we might experience lower throughput. The
2662 * suggested workaround is to disable DCTL[12:9] bits if we're
2663 * transitioning from U1/U2 to U0 and enable those bits again
2664 * after a transfer completes and there are no pending transfers
2665 * on any of the enabled endpoints.
2666 *
2667 * This is the first half of that workaround.
2668 *
2669 * Refers to:
2670 *
2671 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2672 * core send LGO_Ux entering U0
2673 */
2674 if (dwc->revision < DWC3_REVISION_183A) {
2675 if (next == DWC3_LINK_STATE_U0) {
2676 u32 u1u2;
2677 u32 reg;
2678
2679 switch (dwc->link_state) {
2680 case DWC3_LINK_STATE_U1:
2681 case DWC3_LINK_STATE_U2:
2682 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2683 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2684 | DWC3_DCTL_ACCEPTU2ENA
2685 | DWC3_DCTL_INITU1ENA
2686 | DWC3_DCTL_ACCEPTU1ENA);
2687
2688 if (!dwc->u1u2)
2689 dwc->u1u2 = reg & u1u2;
2690
2691 reg &= ~u1u2;
2692
2693 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2694 break;
2695 default:
2696 /* do nothing */
2697 break;
2698 }
2699 }
2700 }
2701
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002702 switch (next) {
2703 case DWC3_LINK_STATE_U1:
2704 if (dwc->speed == USB_SPEED_SUPER)
2705 dwc3_suspend_gadget(dwc);
2706 break;
2707 case DWC3_LINK_STATE_U2:
2708 case DWC3_LINK_STATE_U3:
2709 dwc3_suspend_gadget(dwc);
2710 break;
2711 case DWC3_LINK_STATE_RESUME:
2712 dwc3_resume_gadget(dwc);
2713 break;
2714 default:
2715 /* do nothing */
2716 break;
2717 }
2718
Felipe Balbie57ebc12014-04-22 13:20:12 -05002719 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002720}
2721
Baolin Wang72704f82016-05-16 16:43:53 +08002722static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2723 unsigned int evtinfo)
2724{
2725 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2726
2727 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2728 dwc3_suspend_gadget(dwc);
2729
2730 dwc->link_state = next;
2731}
2732
Felipe Balbie1dadd32014-02-25 14:47:54 -06002733static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2734 unsigned int evtinfo)
2735{
2736 unsigned int is_ss = evtinfo & BIT(4);
2737
2738 /**
2739 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2740 * have a known issue which can cause USB CV TD.9.23 to fail
2741 * randomly.
2742 *
2743 * Because of this issue, core could generate bogus hibernation
2744 * events which SW needs to ignore.
2745 *
2746 * Refers to:
2747 *
2748 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2749 * Device Fallback from SuperSpeed
2750 */
2751 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2752 return;
2753
2754 /* enter hibernation here */
2755}
2756
Felipe Balbi72246da2011-08-19 18:10:58 +03002757static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2758 const struct dwc3_event_devt *event)
2759{
2760 switch (event->type) {
2761 case DWC3_DEVICE_EVENT_DISCONNECT:
2762 dwc3_gadget_disconnect_interrupt(dwc);
2763 break;
2764 case DWC3_DEVICE_EVENT_RESET:
2765 dwc3_gadget_reset_interrupt(dwc);
2766 break;
2767 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2768 dwc3_gadget_conndone_interrupt(dwc);
2769 break;
2770 case DWC3_DEVICE_EVENT_WAKEUP:
2771 dwc3_gadget_wakeup_interrupt(dwc);
2772 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002773 case DWC3_DEVICE_EVENT_HIBER_REQ:
2774 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2775 "unexpected hibernation event\n"))
2776 break;
2777
2778 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2779 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002780 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2781 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2782 break;
2783 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002784 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02002785 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08002786 /*
2787 * Ignore suspend event until the gadget enters into
2788 * USB_STATE_CONFIGURED state.
2789 */
2790 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2791 dwc3_gadget_suspend_interrupt(dwc,
2792 event->event_info);
2793 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002794 break;
2795 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002796 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002797 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002798 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002799 break;
2800 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002801 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002802 }
2803}
2804
2805static void dwc3_process_event_entry(struct dwc3 *dwc,
2806 const union dwc3_event *event)
2807{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002808 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002809
Felipe Balbi72246da2011-08-19 18:10:58 +03002810 /* Endpoint IRQ, handle it and return early */
2811 if (event->type.is_devspec == 0) {
2812 /* depevt */
2813 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2814 }
2815
2816 switch (event->type.type) {
2817 case DWC3_EVENT_TYPE_DEV:
2818 dwc3_gadget_interrupt(dwc, &event->devt);
2819 break;
2820 /* REVISIT what to do with Carkit and I2C events ? */
2821 default:
2822 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2823 }
2824}
2825
Felipe Balbidea520a2016-03-30 09:39:34 +03002826static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002827{
Felipe Balbidea520a2016-03-30 09:39:34 +03002828 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002829 irqreturn_t ret = IRQ_NONE;
2830 int left;
2831 u32 reg;
2832
Felipe Balbif42f2442013-06-12 21:25:08 +03002833 left = evt->count;
2834
2835 if (!(evt->flags & DWC3_EVENT_PENDING))
2836 return IRQ_NONE;
2837
2838 while (left > 0) {
2839 union dwc3_event event;
2840
John Younebbb2d52016-11-15 13:07:02 +02002841 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03002842
2843 dwc3_process_event_entry(dwc, &event);
2844
2845 /*
2846 * FIXME we wrap around correctly to the next entry as
2847 * almost all entries are 4 bytes in size. There is one
2848 * entry which has 12 bytes which is a regular entry
2849 * followed by 8 bytes data. ATM I don't know how
2850 * things are organized if we get next to the a
2851 * boundary so I worry about that once we try to handle
2852 * that.
2853 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02002854 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03002855 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03002856 }
2857
2858 evt->count = 0;
2859 evt->flags &= ~DWC3_EVENT_PENDING;
2860 ret = IRQ_HANDLED;
2861
2862 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002863 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002864 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002865 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002866
John Youncf40b862016-11-14 12:32:43 -08002867 if (dwc->imod_interval) {
2868 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2869 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2870 }
2871
Felipe Balbif42f2442013-06-12 21:25:08 +03002872 return ret;
2873}
2874
Felipe Balbidea520a2016-03-30 09:39:34 +03002875static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002876{
Felipe Balbidea520a2016-03-30 09:39:34 +03002877 struct dwc3_event_buffer *evt = _evt;
2878 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002879 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002880 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002881
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002882 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002883 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002884 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002885
2886 return ret;
2887}
2888
Felipe Balbidea520a2016-03-30 09:39:34 +03002889static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002890{
Felipe Balbidea520a2016-03-30 09:39:34 +03002891 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02002892 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03002893 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002894 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002895
Felipe Balbifc8bb912016-05-16 13:14:48 +03002896 if (pm_runtime_suspended(dwc->dev)) {
2897 pm_runtime_get(dwc->dev);
2898 disable_irq_nosync(dwc->irq_gadget);
2899 dwc->pending_events = true;
2900 return IRQ_HANDLED;
2901 }
2902
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002903 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002904 count &= DWC3_GEVNTCOUNT_MASK;
2905 if (!count)
2906 return IRQ_NONE;
2907
Felipe Balbib15a7622011-06-30 16:57:15 +03002908 evt->count = count;
2909 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002910
Felipe Balbie8adfc32013-06-12 21:11:14 +03002911 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002912 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002913 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002914 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002915
John Younebbb2d52016-11-15 13:07:02 +02002916 amount = min(count, evt->length - evt->lpos);
2917 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
2918
2919 if (amount < count)
2920 memcpy(evt->cache, evt->buf, count - amount);
2921
John Youn65aca322016-11-15 13:08:59 +02002922 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
2923
Felipe Balbib15a7622011-06-30 16:57:15 +03002924 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002925}
2926
Felipe Balbidea520a2016-03-30 09:39:34 +03002927static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002928{
Felipe Balbidea520a2016-03-30 09:39:34 +03002929 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002930
Felipe Balbidea520a2016-03-30 09:39:34 +03002931 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002932}
2933
Felipe Balbi6db38122016-10-03 11:27:01 +03002934static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2935{
2936 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2937 int irq;
2938
2939 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2940 if (irq > 0)
2941 goto out;
2942
2943 if (irq == -EPROBE_DEFER)
2944 goto out;
2945
2946 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2947 if (irq > 0)
2948 goto out;
2949
2950 if (irq == -EPROBE_DEFER)
2951 goto out;
2952
2953 irq = platform_get_irq(dwc3_pdev, 0);
2954 if (irq > 0)
2955 goto out;
2956
2957 if (irq != -EPROBE_DEFER)
2958 dev_err(dwc->dev, "missing peripheral IRQ\n");
2959
2960 if (!irq)
2961 irq = -EINVAL;
2962
2963out:
2964 return irq;
2965}
2966
Felipe Balbi72246da2011-08-19 18:10:58 +03002967/**
2968 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002969 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002970 *
2971 * Returns 0 on success otherwise negative errno.
2972 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002973int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002974{
Felipe Balbi6db38122016-10-03 11:27:01 +03002975 int ret;
2976 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002977
Felipe Balbi6db38122016-10-03 11:27:01 +03002978 irq = dwc3_gadget_get_irq(dwc);
2979 if (irq < 0) {
2980 ret = irq;
2981 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002982 }
2983
2984 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002985
Arnd Bergmannd64ff402016-11-17 17:13:47 +05302986 dwc->ctrl_req = dma_alloc_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03002987 &dwc->ctrl_req_addr, GFP_KERNEL);
2988 if (!dwc->ctrl_req) {
2989 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2990 ret = -ENOMEM;
2991 goto err0;
2992 }
2993
Arnd Bergmannd64ff402016-11-17 17:13:47 +05302994 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
2995 sizeof(*dwc->ep0_trb) * 2,
2996 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002997 if (!dwc->ep0_trb) {
2998 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2999 ret = -ENOMEM;
3000 goto err1;
3001 }
3002
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003003 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003004 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003005 ret = -ENOMEM;
3006 goto err2;
3007 }
3008
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303009 dwc->ep0_bounce = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003010 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
3011 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003012 if (!dwc->ep0_bounce) {
3013 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
3014 ret = -ENOMEM;
3015 goto err3;
3016 }
3017
Felipe Balbi04c03d12015-12-02 10:06:45 -06003018 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
3019 if (!dwc->zlp_buf) {
3020 ret = -ENOMEM;
3021 goto err4;
3022 }
3023
Felipe Balbi905dc042017-01-05 14:46:52 +02003024 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3025 &dwc->bounce_addr, GFP_KERNEL);
3026 if (!dwc->bounce) {
3027 ret = -ENOMEM;
3028 goto err5;
3029 }
3030
Baolin Wangbb014732016-10-14 17:11:33 +08003031 init_completion(&dwc->ep0_in_setup);
3032
Felipe Balbi72246da2011-08-19 18:10:58 +03003033 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003034 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003035 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003036 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003037 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003038
3039 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003040 * FIXME We might be setting max_speed to <SUPER, however versions
3041 * <2.20a of dwc3 have an issue with metastability (documented
3042 * elsewhere in this driver) which tells us we can't set max speed to
3043 * anything lower than SUPER.
3044 *
3045 * Because gadget.max_speed is only used by composite.c and function
3046 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3047 * to happen so we avoid sending SuperSpeed Capability descriptor
3048 * together with our BOS descriptor as that could confuse host into
3049 * thinking we can handle super speed.
3050 *
3051 * Note that, in fact, we won't even support GetBOS requests when speed
3052 * is less than super speed because we don't have means, yet, to tell
3053 * composite.c that we are USB 2.0 + LPM ECN.
3054 */
3055 if (dwc->revision < DWC3_REVISION_220A)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003056 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003057 dwc->revision);
3058
3059 dwc->gadget.max_speed = dwc->maximum_speed;
3060
3061 /*
David Cohena4b9d942013-12-09 15:55:38 -08003062 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3063 * on ep out.
3064 */
3065 dwc->gadget.quirk_ep_out_aligned_size = true;
3066
3067 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003068 * REVISIT: Here we should clear all pending IRQs to be
3069 * sure we're starting from a well known location.
3070 */
3071
3072 ret = dwc3_gadget_init_endpoints(dwc);
3073 if (ret)
Felipe Balbi905dc042017-01-05 14:46:52 +02003074 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03003075
Felipe Balbi72246da2011-08-19 18:10:58 +03003076 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3077 if (ret) {
3078 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi905dc042017-01-05 14:46:52 +02003079 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03003080 }
3081
3082 return 0;
Felipe Balbi905dc042017-01-05 14:46:52 +02003083err6:
3084 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3085 dwc->bounce_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003086
Felipe Balbi04c03d12015-12-02 10:06:45 -06003087err5:
3088 kfree(dwc->zlp_buf);
3089
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003090err4:
David Cohene1f80462013-09-11 17:42:47 -07003091 dwc3_gadget_free_endpoints(dwc);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303092 dma_free_coherent(dwc->sysdev, DWC3_EP0_BOUNCE_SIZE,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003093 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003094
Felipe Balbi72246da2011-08-19 18:10:58 +03003095err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003096 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003097
3098err2:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303099 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003100 dwc->ep0_trb, dwc->ep0_trb_addr);
3101
3102err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303103 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03003104 dwc->ctrl_req, dwc->ctrl_req_addr);
3105
3106err0:
3107 return ret;
3108}
3109
Felipe Balbi7415f172012-04-30 14:56:33 +03003110/* -------------------------------------------------------------------------- */
3111
Felipe Balbi72246da2011-08-19 18:10:58 +03003112void dwc3_gadget_exit(struct dwc3 *dwc)
3113{
Felipe Balbi72246da2011-08-19 18:10:58 +03003114 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003115
Felipe Balbi72246da2011-08-19 18:10:58 +03003116 dwc3_gadget_free_endpoints(dwc);
3117
Felipe Balbi905dc042017-01-05 14:46:52 +02003118 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3119 dwc->bounce_addr);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303120 dma_free_coherent(dwc->sysdev, DWC3_EP0_BOUNCE_SIZE,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003121 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003122
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003123 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003124 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003125
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303126 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003127 dwc->ep0_trb, dwc->ep0_trb_addr);
3128
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303129 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03003130 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003131}
Felipe Balbi7415f172012-04-30 14:56:33 +03003132
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003133int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003134{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003135 int ret;
3136
Roger Quadros9772b472016-04-12 11:33:29 +03003137 if (!dwc->gadget_driver)
3138 return 0;
3139
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003140 ret = dwc3_gadget_run_stop(dwc, false, false);
3141 if (ret < 0)
3142 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003143
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003144 dwc3_disconnect_gadget(dwc);
3145 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003146
3147 return 0;
3148}
3149
3150int dwc3_gadget_resume(struct dwc3 *dwc)
3151{
Felipe Balbi7415f172012-04-30 14:56:33 +03003152 int ret;
3153
Roger Quadros9772b472016-04-12 11:33:29 +03003154 if (!dwc->gadget_driver)
3155 return 0;
3156
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003157 ret = __dwc3_gadget_start(dwc);
3158 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003159 goto err0;
3160
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003161 ret = dwc3_gadget_run_stop(dwc, true, false);
3162 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003163 goto err1;
3164
Felipe Balbi7415f172012-04-30 14:56:33 +03003165 return 0;
3166
3167err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003168 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003169
3170err0:
3171 return ret;
3172}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003173
3174void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3175{
3176 if (dwc->pending_events) {
3177 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3178 dwc->pending_events = false;
3179 enable_irq(dwc->irq_gadget);
3180 }
3181}