blob: fa3012c342cc47ea7ebc82d1caaa00684e91aca6 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Ben Widawsky84b790f2014-07-24 17:04:36 +0100193#define GEN8_CTX_VALID (1<<0)
194#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
195#define GEN8_CTX_FORCE_RESTORE (1<<2)
196#define GEN8_CTX_L3LLC_COHERENT (1<<5)
197#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100198
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200199#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200200 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200201 (reg_state)[(pos)+1] = (val); \
202} while (0)
203
204#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300205 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100206 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
207 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100209
Ville Syrjälä9244a812015-11-04 23:20:09 +0200210#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
212 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200213} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100214
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100216 FAULT_AND_HANG = 0,
217 FAULT_AND_HALT, /* Debug only */
218 FAULT_AND_STREAM,
219 FAULT_AND_CONTINUE /* Unsupported */
220};
221#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100222#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000223#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
224#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100225
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100226/* Typical size of the average request (2 pipecontrols and a MI_BB) */
227#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
228
Chris Wilsona3aabe82016-10-04 21:11:26 +0100229#define WA_TAIL_DWORDS 2
230
Chris Wilsone2efd132016-05-24 14:53:34 +0100231static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100232 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100233static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000234 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100235static void execlists_init_reg_state(u32 *reg_state,
236 struct i915_gem_context *ctx,
237 struct intel_engine_cs *engine,
238 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000239
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240/**
241 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100242 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100243 * @enable_execlists: value of i915.enable_execlists module parameter.
244 *
245 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000246 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100247 *
248 * Return: 1 if Execlists is supported and has to be enabled.
249 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100250int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800252 /* On platforms with execlist available, vGPU will only
253 * support execlist mode, no ring buffer mode.
254 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100255 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800256 return 1;
257
Chris Wilsonc0336662016-05-06 15:40:21 +0100258 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000259 return 1;
260
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 if (enable_execlists == 0)
262 return 0;
263
Daniel Vetter5a21b662016-05-24 17:13:53 +0200264 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
265 USES_PPGTT(dev_priv) &&
266 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100267 return 1;
268
269 return 0;
270}
Oscar Mateoede7d422014-07-24 17:04:12 +0100271
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274{
Chris Wilsonc0336662016-05-06 15:40:21 +0100275 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000276
Chris Wilson70c2a242016-09-09 14:11:46 +0100277 engine->disable_lite_restore_wa =
Jani Nikulaa117f372016-09-16 16:59:44 +0300278 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) &&
Chris Wilson70c2a242016-09-09 14:11:46 +0100279 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000281 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100282 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000283 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
284 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000285
286 /* TODO: WaDisableLiteRestore when we start using semaphore
287 * signalling between Command Streamers */
288 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
289
290 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
291 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000292 if (engine->disable_lite_restore_wa)
293 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294}
295
296/**
297 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
298 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000299 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100300 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000301 *
302 * The context descriptor encodes various attributes of a context,
303 * including its GTT address and some flags. Because it's fairly
304 * expensive to calculate, we'll just do it once and cache the result,
305 * which remains valid until the context is unpinned.
306 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200307 * This is what a descriptor looks like, from LSB to MSB::
308 *
309 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
310 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
311 * bits 32-52: ctx ID, a globally unique tag
312 * bits 53-54: mbz, reserved for use by hardware
313 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000314 */
315static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100316intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000317 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000318{
Chris Wilson9021ad02016-05-24 14:53:37 +0100319 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100320 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000321
Chris Wilson7069b142016-04-28 09:56:52 +0100322 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
323
Zhi Wangc01fc532016-06-16 08:07:02 -0400324 desc = ctx->desc_template; /* bits 3-4 */
325 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100326 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100327 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100328 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329
Chris Wilson9021ad02016-05-24 14:53:37 +0100330 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331}
332
Chris Wilsone2efd132016-05-24 14:53:34 +0100333uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000334 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000335{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000336 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000337}
338
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100339static inline void
340execlists_context_status_change(struct drm_i915_gem_request *rq,
341 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100342{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100343 /*
344 * Only used when GVT-g is enabled now. When GVT-g is disabled,
345 * The compiler should eliminate this function as dead-code.
346 */
347 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
348 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100349
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100350 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100351}
352
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000353static void
354execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
355{
356 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
357 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
358 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
359 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
360}
361
Chris Wilson70c2a242016-09-09 14:11:46 +0100362static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100363{
Chris Wilson70c2a242016-09-09 14:11:46 +0100364 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Mika Kuoppala05d98242015-07-03 17:09:33 +0300365 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100366 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100367
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100368 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100369
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000370 /* True 32b PPGTT with dynamic page allocation: update PDP
371 * registers and point the unallocated PDPs to scratch page.
372 * PML4 is allocated during ppgtt init, so this is not needed
373 * in 48-bit mode.
374 */
375 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
376 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100377
378 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100379}
380
Chris Wilson70c2a242016-09-09 14:11:46 +0100381static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100382{
Chris Wilson70c2a242016-09-09 14:11:46 +0100383 struct drm_i915_private *dev_priv = engine->i915;
384 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100385 u32 __iomem *elsp =
386 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
387 u64 desc[2];
388
Chris Wilson70c2a242016-09-09 14:11:46 +0100389 if (!port[0].count)
390 execlists_context_status_change(port[0].request,
391 INTEL_CONTEXT_SCHEDULE_IN);
392 desc[0] = execlists_update_context(port[0].request);
393 engine->preempt_wa = port[0].count++; /* bdw only? fixed on skl? */
394
395 if (port[1].request) {
396 GEM_BUG_ON(port[1].count);
397 execlists_context_status_change(port[1].request,
398 INTEL_CONTEXT_SCHEDULE_IN);
399 desc[1] = execlists_update_context(port[1].request);
400 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100401 } else {
402 desc[1] = 0;
403 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100404 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100405
406 /* You must always write both descriptors in the order below. */
407 writel(upper_32_bits(desc[1]), elsp);
408 writel(lower_32_bits(desc[1]), elsp);
409
410 writel(upper_32_bits(desc[0]), elsp);
411 /* The context is automatically loaded after the following */
412 writel(lower_32_bits(desc[0]), elsp);
413}
414
Chris Wilson70c2a242016-09-09 14:11:46 +0100415static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100416{
Chris Wilson70c2a242016-09-09 14:11:46 +0100417 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
418 ctx->execlists_force_single_submission);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100419}
420
Chris Wilson70c2a242016-09-09 14:11:46 +0100421static bool can_merge_ctx(const struct i915_gem_context *prev,
422 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100423{
Chris Wilson70c2a242016-09-09 14:11:46 +0100424 if (prev != next)
425 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100426
Chris Wilson70c2a242016-09-09 14:11:46 +0100427 if (ctx_single_port_submission(prev))
428 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100429
Chris Wilson70c2a242016-09-09 14:11:46 +0100430 return true;
431}
Peter Antoine779949f2015-05-11 16:03:27 +0100432
Chris Wilson70c2a242016-09-09 14:11:46 +0100433static void execlists_dequeue(struct intel_engine_cs *engine)
434{
435 struct drm_i915_gem_request *cursor, *last;
436 struct execlist_port *port = engine->execlist_port;
437 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100438
Chris Wilson70c2a242016-09-09 14:11:46 +0100439 last = port->request;
440 if (last)
441 /* WaIdleLiteRestore:bdw,skl
442 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100443 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100444 * for where we prepare the padding after the end of the
445 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100446 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100447 last->tail = last->wa_tail;
448
449 GEM_BUG_ON(port[1].request);
450
451 /* Hardware submission is through 2 ports. Conceptually each port
452 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
453 * static for a context, and unique to each, so we only execute
454 * requests belonging to a single context from each ring. RING_HEAD
455 * is maintained by the CS in the context image, it marks the place
456 * where it got up to last time, and through RING_TAIL we tell the CS
457 * where we want to execute up to this time.
458 *
459 * In this list the requests are in order of execution. Consecutive
460 * requests from the same context are adjacent in the ringbuffer. We
461 * can combine these requests into a single RING_TAIL update:
462 *
463 * RING_HEAD...req1...req2
464 * ^- RING_TAIL
465 * since to execute req2 the CS must first execute req1.
466 *
467 * Our goal then is to point each port to the end of a consecutive
468 * sequence of requests as being the most optimal (fewest wake ups
469 * and context switches) submission.
470 */
471
472 spin_lock(&engine->execlist_lock);
473 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link) {
474 /* Can we combine this request with the current port? It has to
475 * be the same context/ringbuffer and not have any exceptions
476 * (e.g. GVT saying never to combine contexts).
477 *
478 * If we can combine the requests, we can execute both by
479 * updating the RING_TAIL to point to the end of the second
480 * request, and so we never need to tell the hardware about
481 * the first.
482 */
483 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
484 /* If we are on the second port and cannot combine
485 * this request with the last, then we are done.
486 */
487 if (port != engine->execlist_port)
488 break;
489
490 /* If GVT overrides us we only ever submit port[0],
491 * leaving port[1] empty. Note that we also have
492 * to be careful that we don't queue the same
493 * context (even though a different request) to
494 * the second port.
495 */
496 if (ctx_single_port_submission(cursor->ctx))
497 break;
498
499 GEM_BUG_ON(last->ctx == cursor->ctx);
500
501 i915_gem_request_assign(&port->request, last);
502 port++;
503 }
504 last = cursor;
505 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100506 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100507 if (submit) {
508 /* Decouple all the requests submitted from the queue */
509 engine->execlist_queue.next = &cursor->execlist_link;
510 cursor->execlist_link.prev = &engine->execlist_queue;
Michel Thierry53292cd2015-04-15 18:11:33 +0100511
Chris Wilson70c2a242016-09-09 14:11:46 +0100512 i915_gem_request_assign(&port->request, last);
513 }
514 spin_unlock(&engine->execlist_lock);
515
516 if (submit)
517 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100518}
519
Chris Wilson70c2a242016-09-09 14:11:46 +0100520static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100521{
Chris Wilson70c2a242016-09-09 14:11:46 +0100522 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100523}
524
Chris Wilson70c2a242016-09-09 14:11:46 +0100525static bool execlists_elsp_ready(struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800526{
Chris Wilson70c2a242016-09-09 14:11:46 +0100527 int port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800528
Chris Wilson70c2a242016-09-09 14:11:46 +0100529 port = 1; /* wait for a free slot */
530 if (engine->disable_lite_restore_wa || engine->preempt_wa)
531 port = 0; /* wait for GPU to be idle before continuing */
Ben Widawsky91a41032016-01-05 10:30:07 -0800532
Chris Wilson70c2a242016-09-09 14:11:46 +0100533 return !engine->execlist_port[port].request;
Ben Widawsky91a41032016-01-05 10:30:07 -0800534}
535
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200536/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100537 * Check the unread Context Status Buffers and manage the submission of new
538 * contexts to the ELSP accordingly.
539 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100540static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100541{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100542 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100543 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100544 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100545
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100546 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000547
Chris Wilson70c2a242016-09-09 14:11:46 +0100548 if (!execlists_elsp_idle(engine)) {
549 u32 __iomem *csb_mmio =
550 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
551 u32 __iomem *buf =
552 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
553 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100554
Chris Wilson70c2a242016-09-09 14:11:46 +0100555 csb = readl(csb_mmio);
556 head = GEN8_CSB_READ_PTR(csb);
557 tail = GEN8_CSB_WRITE_PTR(csb);
558 if (tail < head)
559 tail += GEN8_CSB_ENTRIES;
560 while (head < tail) {
561 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
562 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100563
Chris Wilson70c2a242016-09-09 14:11:46 +0100564 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
565 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100566
Chris Wilson70c2a242016-09-09 14:11:46 +0100567 GEM_BUG_ON(port[0].count == 0);
568 if (--port[0].count == 0) {
569 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
570 execlists_context_status_change(port[0].request,
571 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100572
Chris Wilson70c2a242016-09-09 14:11:46 +0100573 i915_gem_request_put(port[0].request);
574 port[0] = port[1];
575 memset(&port[1], 0, sizeof(port[1]));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000576
Chris Wilson70c2a242016-09-09 14:11:46 +0100577 engine->preempt_wa = false;
578 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Chris Wilson70c2a242016-09-09 14:11:46 +0100580 GEM_BUG_ON(port[0].count == 0 &&
581 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000582 }
583
Chris Wilson70c2a242016-09-09 14:11:46 +0100584 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
585 GEN8_CSB_WRITE_PTR(csb) << 8),
586 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000587 }
588
Chris Wilson70c2a242016-09-09 14:11:46 +0100589 if (execlists_elsp_ready(engine))
590 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000591
Chris Wilson70c2a242016-09-09 14:11:46 +0100592 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100593}
594
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100595static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100596{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000597 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100598 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100599
Chris Wilson5590af32016-09-09 14:11:54 +0100600 spin_lock_irqsave(&engine->execlist_lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100601
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100602 /* We keep the previous context alive until we retire the following
603 * request. This ensures that any the context object is still pinned
604 * for any residual writes the HW makes into it on the context switch
605 * into the next object following the breadcrumb. Otherwise, we may
606 * retire the context too early.
607 */
608 request->previous_context = engine->last_context;
609 engine->last_context = request->ctx;
610
Chris Wilsonba49b2f2016-09-09 14:11:42 +0100611 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Chris Wilson70c2a242016-09-09 14:11:46 +0100612 if (execlists_elsp_idle(engine))
613 tasklet_hi_schedule(&engine->irq_tasklet);
Michel Thierryacdd8842014-07-24 17:04:38 +0100614
Chris Wilson5590af32016-09-09 14:11:54 +0100615 spin_unlock_irqrestore(&engine->execlist_lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100616}
617
John Harrison40e895c2015-05-29 17:43:26 +0100618int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000619{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100620 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100621 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100622 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000623
Chris Wilson63103462016-04-28 09:56:49 +0100624 /* Flush enough space to reduce the likelihood of waiting after
625 * we start building the request - in which case we will just
626 * have to repeat work.
627 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100628 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100629
Chris Wilson9021ad02016-05-24 14:53:37 +0100630 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100631 ret = execlists_context_deferred_alloc(request->ctx, engine);
632 if (ret)
633 return ret;
634 }
635
Chris Wilsondca33ec2016-08-02 22:50:20 +0100636 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300637
Chris Wilson5ba89902016-10-07 07:53:27 +0100638 ret = intel_lr_context_pin(request->ctx, engine);
639 if (ret)
640 return ret;
641
Alex Daia7e02192015-12-16 11:45:55 -0800642 if (i915.enable_guc_submission) {
643 /*
644 * Check that the GuC has space for the request before
645 * going any further, as the i915_add_request() call
646 * later on mustn't fail ...
647 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100648 ret = i915_guc_wq_reserve(request);
Alex Daia7e02192015-12-16 11:45:55 -0800649 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100650 goto err_unpin;
Alex Daia7e02192015-12-16 11:45:55 -0800651 }
652
Chris Wilsonbfa01202016-04-28 09:56:48 +0100653 ret = intel_ring_begin(request, 0);
654 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100655 goto err_unreserve;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100656
Chris Wilson9021ad02016-05-24 14:53:37 +0100657 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100658 ret = engine->init_context(request);
659 if (ret)
Chris Wilson5ba89902016-10-07 07:53:27 +0100660 goto err_unreserve;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100661
Chris Wilson9021ad02016-05-24 14:53:37 +0100662 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100663 }
664
665 /* Note that after this point, we have committed to using
666 * this request as it is being used to both track the
667 * state of engine initialisation and liveness of the
668 * golden renderstate above. Think twice before you try
669 * to cancel/unwind this request now.
670 */
671
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100672 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100673 return 0;
674
Chris Wilson5ba89902016-10-07 07:53:27 +0100675err_unreserve:
676 if (i915.enable_guc_submission)
677 i915_guc_wq_unreserve(request);
Chris Wilsonbfa01202016-04-28 09:56:48 +0100678err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100679 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000680 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000681}
682
Chris Wilsone2efd132016-05-24 14:53:34 +0100683static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100684 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000685{
Chris Wilson9021ad02016-05-24 14:53:37 +0100686 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100687 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000688 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000689
Chris Wilson91c8a322016-07-05 10:40:23 +0100690 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000691
Chris Wilson9021ad02016-05-24 14:53:37 +0100692 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100693 return 0;
694
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100695 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
696 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100697 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100698 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000699
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100700 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100701 if (IS_ERR(vaddr)) {
702 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100703 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000704 }
705
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100706 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100707 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100708 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100709
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000710 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100711
Chris Wilsona3aabe82016-10-04 21:11:26 +0100712 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
713 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100714 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100715
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100716 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200717
Nick Hoathe84fe802015-09-11 12:53:46 +0100718 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100719 if (i915.enable_guc_submission) {
720 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100721 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100722 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000723
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100724 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100725 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000726
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100727unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100728 i915_gem_object_unpin_map(ce->state->obj);
729unpin_vma:
730 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100731err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100732 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000733 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000734}
735
Chris Wilsone2efd132016-05-24 14:53:34 +0100736void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000737 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000738{
Chris Wilson9021ad02016-05-24 14:53:37 +0100739 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100740
Chris Wilson91c8a322016-07-05 10:40:23 +0100741 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100742 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000743
Chris Wilson9021ad02016-05-24 14:53:37 +0100744 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100745 return;
746
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100747 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100748
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100749 i915_gem_object_unpin_map(ce->state->obj);
750 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100751
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100752 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000753}
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000756{
757 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100758 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100759 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000760
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800761 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000762 return 0;
763
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100764 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000765 if (ret)
766 return ret;
767
Chris Wilson987046a2016-04-28 09:56:46 +0100768 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000769 if (ret)
770 return ret;
771
Chris Wilson1dae2df2016-08-02 22:50:19 +0100772 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000773 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100774 intel_ring_emit_reg(ring, w->reg[i].addr);
775 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000776 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100777 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000778
Chris Wilson1dae2df2016-08-02 22:50:19 +0100779 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000780
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100781 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000782 if (ret)
783 return ret;
784
785 return 0;
786}
787
Arun Siluvery83b8a982015-07-08 10:27:05 +0100788#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100789 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100790 int __index = (index)++; \
791 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100792 return -ENOSPC; \
793 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100794 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100795 } while (0)
796
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200797#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200798 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100799
800/*
801 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
802 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
803 * but there is a slight complication as this is applied in WA batch where the
804 * values are only initialized once so we cannot take register value at the
805 * beginning and reuse it further; hence we save its value to memory, upload a
806 * constant value with bit21 set and then we restore it back with the saved value.
807 * To simplify the WA, a constant value is formed by using the default value
808 * of this register. This shouldn't be a problem because we are only modifying
809 * it for a short period and this batch in non-premptible. We can ofcourse
810 * use additional instructions that read the actual value of the register
811 * at that time and set our bit of interest but it makes the WA complicated.
812 *
813 * This WA is also required for Gen9 so extracting as a function avoids
814 * code duplication.
815 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000816static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200817 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100818 uint32_t index)
819{
Dave Airlie5e580522016-07-26 17:26:29 +1000820 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100821 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
822
Arun Siluverya4106a72015-07-14 15:01:29 +0100823 /*
Jani Nikula3be192e2016-09-16 16:59:47 +0300824 * WaDisableLSQCROPERFforOCL:kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100825 * This WA is implemented in skl_init_clock_gating() but since
826 * this batch updates GEN8_L3SQCREG4 with default value we need to
827 * set this bit here to retain the WA during flush.
828 */
Jani Nikula3be192e2016-09-16 16:59:47 +0300829 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100830 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
831
Arun Siluveryf1afe242015-08-04 16:22:20 +0100832 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100833 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200834 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100835 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100836 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100837
Arun Siluvery83b8a982015-07-08 10:27:05 +0100838 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200839 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100840 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100841
Arun Siluvery83b8a982015-07-08 10:27:05 +0100842 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
843 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
844 PIPE_CONTROL_DC_FLUSH_ENABLE));
845 wa_ctx_emit(batch, index, 0);
846 wa_ctx_emit(batch, index, 0);
847 wa_ctx_emit(batch, index, 0);
848 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100849
Arun Siluveryf1afe242015-08-04 16:22:20 +0100850 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100851 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200852 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100853 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100854 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100855
856 return index;
857}
858
Arun Siluvery17ee9502015-06-19 19:07:01 +0100859static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
860 uint32_t offset,
861 uint32_t start_alignment)
862{
863 return wa_ctx->offset = ALIGN(offset, start_alignment);
864}
865
866static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
867 uint32_t offset,
868 uint32_t size_alignment)
869{
870 wa_ctx->size = offset - wa_ctx->offset;
871
872 WARN(wa_ctx->size % size_alignment,
873 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
874 wa_ctx->size, size_alignment);
875 return 0;
876}
877
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200878/*
879 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
880 * initialized at the beginning and shared across all contexts but this field
881 * helps us to have multiple batches at different offsets and select them based
882 * on a criteria. At the moment this batch always start at the beginning of the page
883 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100884 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200885 * The number of WA applied are not known at the beginning; we use this field
886 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100887 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200888 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
889 * so it adds NOOPs as padding to make it cacheline aligned.
890 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
891 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100892 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000893static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100894 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200895 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100896 uint32_t *offset)
897{
Arun Siluvery0160f052015-06-23 15:46:57 +0100898 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100899 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
900
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100901 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100902 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100903
Arun Siluveryc82435b2015-06-19 18:37:13 +0100904 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +0100905 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000906 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +0200907 if (rc < 0)
908 return rc;
909 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +0100910 }
911
Arun Siluvery0160f052015-06-23 15:46:57 +0100912 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
913 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100914 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +0100915
Arun Siluvery83b8a982015-07-08 10:27:05 +0100916 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
917 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
918 PIPE_CONTROL_GLOBAL_GTT_IVB |
919 PIPE_CONTROL_CS_STALL |
920 PIPE_CONTROL_QW_WRITE));
921 wa_ctx_emit(batch, index, scratch_addr);
922 wa_ctx_emit(batch, index, 0);
923 wa_ctx_emit(batch, index, 0);
924 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +0100925
Arun Siluvery17ee9502015-06-19 19:07:01 +0100926 /* Pad to end of cacheline */
927 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +0100928 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100929
930 /*
931 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
932 * execution depends on the length specified in terms of cache lines
933 * in the register CTX_RCS_INDIRECT_CTX
934 */
935
936 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
937}
938
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200939/*
940 * This batch is started immediately after indirect_ctx batch. Since we ensure
941 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100942 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200943 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100944 *
945 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
946 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
947 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000948static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100949 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200950 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100951 uint32_t *offset)
952{
953 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
954
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100955 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100956 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100957
Arun Siluvery83b8a982015-07-08 10:27:05 +0100958 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100959
960 return wa_ctx_end(wa_ctx, *offset = index, 1);
961}
962
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000963static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +0100964 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200965 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +0100966 uint32_t *offset)
967{
Arun Siluverya4106a72015-07-14 15:01:29 +0100968 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +1000969 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +0100970 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
971
Jani Nikula9fc736e2016-09-16 16:59:46 +0300972 /* WaDisableCtxRestoreArbitration:bxt */
973 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +0100974 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +0100975
Arun Siluverya4106a72015-07-14 15:01:29 +0100976 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000977 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +0100978 if (ret < 0)
979 return ret;
980 index = ret;
981
Mika Kuoppala873e8172016-07-20 14:26:13 +0300982 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
983 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
984 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
985 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
986 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
987 wa_ctx_emit(batch, index, MI_NOOP);
988
Mika Kuoppala066d4622016-06-07 17:19:15 +0300989 /* WaClearSlmSpaceAtContextSwitch:kbl */
990 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +0300991 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100992 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100993 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +0300994
995 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
996 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
997 PIPE_CONTROL_GLOBAL_GTT_IVB |
998 PIPE_CONTROL_CS_STALL |
999 PIPE_CONTROL_QW_WRITE));
1000 wa_ctx_emit(batch, index, scratch_addr);
1001 wa_ctx_emit(batch, index, 0);
1002 wa_ctx_emit(batch, index, 0);
1003 wa_ctx_emit(batch, index, 0);
1004 }
Tim Gore3485d992016-07-05 10:01:30 +01001005
1006 /* WaMediaPoolStateCmdInWABB:bxt */
1007 if (HAS_POOLED_EU(engine->i915)) {
1008 /*
1009 * EU pool configuration is setup along with golden context
1010 * during context initialization. This value depends on
1011 * device type (2x6 or 3x6) and needs to be updated based
1012 * on which subslice is disabled especially for 2x6
1013 * devices, however it is safe to load default
1014 * configuration of 3x6 device instead of masking off
1015 * corresponding bits because HW ignores bits of a disabled
1016 * subslice and drops down to appropriate config. Please
1017 * see render_state_setup() in i915_gem_render_state.c for
1018 * possible configurations, to avoid duplication they are
1019 * not shown here again.
1020 */
1021 u32 eu_pool_config = 0x00777000;
1022 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1023 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1024 wa_ctx_emit(batch, index, eu_pool_config);
1025 wa_ctx_emit(batch, index, 0);
1026 wa_ctx_emit(batch, index, 0);
1027 wa_ctx_emit(batch, index, 0);
1028 }
1029
Arun Siluvery0504cff2015-07-14 15:01:27 +01001030 /* Pad to end of cacheline */
1031 while (index % CACHELINE_DWORDS)
1032 wa_ctx_emit(batch, index, MI_NOOP);
1033
1034 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1035}
1036
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001037static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001038 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001039 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001040 uint32_t *offset)
1041{
1042 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1043
Jani Nikulaa117f372016-09-16 16:59:44 +03001044 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
1045 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001046 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001047 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001048 wa_ctx_emit(batch, index,
1049 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1050 wa_ctx_emit(batch, index, MI_NOOP);
1051 }
1052
Tim Goreb1e429f2016-03-21 14:37:29 +00001053 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001054 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001055 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1056
1057 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1058 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1059
1060 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1061 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1062
1063 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1064 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1065
1066 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1067 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1068 wa_ctx_emit(batch, index, 0x0);
1069 wa_ctx_emit(batch, index, MI_NOOP);
1070 }
1071
Jani Nikula9fc736e2016-09-16 16:59:46 +03001072 /* WaDisableCtxRestoreArbitration:bxt */
1073 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001074 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1075
Arun Siluvery0504cff2015-07-14 15:01:27 +01001076 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1077
1078 return wa_ctx_end(wa_ctx, *offset = index, 1);
1079}
1080
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001081static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001082{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001083 struct drm_i915_gem_object *obj;
1084 struct i915_vma *vma;
1085 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001086
Chris Wilson48bb74e2016-08-15 10:49:04 +01001087 obj = i915_gem_object_create(&engine->i915->drm, PAGE_ALIGN(size));
1088 if (IS_ERR(obj))
1089 return PTR_ERR(obj);
1090
1091 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1092 if (IS_ERR(vma)) {
1093 err = PTR_ERR(vma);
1094 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001095 }
1096
Chris Wilson48bb74e2016-08-15 10:49:04 +01001097 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1098 if (err)
1099 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001100
Chris Wilson48bb74e2016-08-15 10:49:04 +01001101 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001102 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001103
1104err:
1105 i915_gem_object_put(obj);
1106 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001107}
1108
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001109static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001110{
Chris Wilson19880c42016-08-15 10:49:05 +01001111 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001112}
1113
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001114static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001115{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001116 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001117 uint32_t *batch;
1118 uint32_t offset;
1119 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001120 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001121
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001122 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001123
Arun Siluvery5e60d792015-06-23 15:50:44 +01001124 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001125 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001126 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001127 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001128 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001129 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001130
Arun Siluveryc4db7592015-06-19 18:37:11 +01001131 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001132 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001133 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001134 return -EINVAL;
1135 }
1136
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001137 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001138 if (ret) {
1139 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1140 return ret;
1141 }
1142
Chris Wilson48bb74e2016-08-15 10:49:04 +01001143 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001144 batch = kmap_atomic(page);
1145 offset = 0;
1146
Chris Wilsonc0336662016-05-06 15:40:21 +01001147 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001148 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001149 &wa_ctx->indirect_ctx,
1150 batch,
1151 &offset);
1152 if (ret)
1153 goto out;
1154
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001155 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001156 &wa_ctx->per_ctx,
1157 batch,
1158 &offset);
1159 if (ret)
1160 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001161 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001162 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001163 &wa_ctx->indirect_ctx,
1164 batch,
1165 &offset);
1166 if (ret)
1167 goto out;
1168
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001169 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001170 &wa_ctx->per_ctx,
1171 batch,
1172 &offset);
1173 if (ret)
1174 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001175 }
1176
1177out:
1178 kunmap_atomic(batch);
1179 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001180 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001181
1182 return ret;
1183}
1184
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001185static void lrc_init_hws(struct intel_engine_cs *engine)
1186{
Chris Wilsonc0336662016-05-06 15:40:21 +01001187 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001188
1189 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001190 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001191 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1192}
1193
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001194static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001195{
Chris Wilsonc0336662016-05-06 15:40:21 +01001196 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001197 int ret;
1198
1199 ret = intel_mocs_init_engine(engine);
1200 if (ret)
1201 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001202
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001203 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001204
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001205 intel_engine_reset_breadcrumbs(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001206
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001207 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001208
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001209 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001210 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1211 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001212
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001213 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001214
Tomas Elffc0768c2016-03-21 16:26:59 +00001215 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001216
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001217 /* After a GPU reset, we may have requests to replay */
1218 if (!execlists_elsp_idle(engine)) {
1219 engine->execlist_port[0].count = 0;
1220 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001221 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001222 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001223
1224 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001225}
1226
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001227static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001228{
Chris Wilsonc0336662016-05-06 15:40:21 +01001229 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001230 int ret;
1231
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001232 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001233 if (ret)
1234 return ret;
1235
1236 /* We need to disable the AsyncFlip performance optimisations in order
1237 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1238 * programmed to '1' on all products.
1239 *
1240 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1241 */
1242 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1243
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001244 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1245
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001246 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001247}
1248
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001249static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001250{
1251 int ret;
1252
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001253 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001254 if (ret)
1255 return ret;
1256
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001257 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001258}
1259
Chris Wilson821ed7d2016-09-09 14:11:53 +01001260static void reset_common_ring(struct intel_engine_cs *engine,
1261 struct drm_i915_gem_request *request)
1262{
1263 struct drm_i915_private *dev_priv = engine->i915;
1264 struct execlist_port *port = engine->execlist_port;
1265 struct intel_context *ce = &request->ctx->engine[engine->id];
1266
Chris Wilsona3aabe82016-10-04 21:11:26 +01001267 /* We want a simple context + ring to execute the breadcrumb update.
1268 * We cannot rely on the context being intact across the GPU hang,
1269 * so clear it and rebuild just what we need for the breadcrumb.
1270 * All pending requests for this context will be zapped, and any
1271 * future request will be after userspace has had the opportunity
1272 * to recreate its own state.
1273 */
1274 execlists_init_reg_state(ce->lrc_reg_state,
1275 request->ctx, engine, ce->ring);
1276
Chris Wilson821ed7d2016-09-09 14:11:53 +01001277 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001278 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1279 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001280 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001281
Chris Wilson821ed7d2016-09-09 14:11:53 +01001282 request->ring->head = request->postfix;
1283 request->ring->last_retired_head = -1;
1284 intel_ring_update_space(request->ring);
1285
1286 if (i915.enable_guc_submission)
1287 return;
1288
1289 /* Catch up with any missed context-switch interrupts */
1290 I915_WRITE(RING_CONTEXT_STATUS_PTR(engine), _MASKED_FIELD(0xffff, 0));
1291 if (request->ctx != port[0].request->ctx) {
1292 i915_gem_request_put(port[0].request);
1293 port[0] = port[1];
1294 memset(&port[1], 0, sizeof(port[1]));
1295 }
1296
Chris Wilson821ed7d2016-09-09 14:11:53 +01001297 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001298
1299 /* Reset WaIdleLiteRestore:bdw,skl as well */
1300 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001301}
1302
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001303static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1304{
1305 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001306 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001307 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001308 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1309 int i, ret;
1310
Chris Wilson987046a2016-04-28 09:56:46 +01001311 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001312 if (ret)
1313 return ret;
1314
Chris Wilsonb5321f32016-08-02 22:50:18 +01001315 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001316 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1317 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1318
Chris Wilsonb5321f32016-08-02 22:50:18 +01001319 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1320 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1321 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1322 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001323 }
1324
Chris Wilsonb5321f32016-08-02 22:50:18 +01001325 intel_ring_emit(ring, MI_NOOP);
1326 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001327
1328 return 0;
1329}
1330
John Harrisonbe795fc2015-05-29 17:44:03 +01001331static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001332 u64 offset, u32 len,
1333 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001334{
Chris Wilson7e37f882016-08-02 22:50:21 +01001335 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001336 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001337 int ret;
1338
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001339 /* Don't rely in hw updating PDPs, specially in lite-restore.
1340 * Ideally, we should set Force PD Restore in ctx descriptor,
1341 * but we can't. Force Restore would be a second option, but
1342 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001343 * not idle). PML4 is allocated during ppgtt init so this is
1344 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001345 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001346 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001347 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001348 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001349 ret = intel_logical_ring_emit_pdps(req);
1350 if (ret)
1351 return ret;
1352 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001353
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001354 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001355 }
1356
Chris Wilson987046a2016-04-28 09:56:46 +01001357 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001358 if (ret)
1359 return ret;
1360
1361 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001362 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1363 (ppgtt<<8) |
1364 (dispatch_flags & I915_DISPATCH_RS ?
1365 MI_BATCH_RESOURCE_STREAMER : 0));
1366 intel_ring_emit(ring, lower_32_bits(offset));
1367 intel_ring_emit(ring, upper_32_bits(offset));
1368 intel_ring_emit(ring, MI_NOOP);
1369 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001370
1371 return 0;
1372}
1373
Chris Wilson31bb59c2016-07-01 17:23:27 +01001374static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001375{
Chris Wilsonc0336662016-05-06 15:40:21 +01001376 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001377 I915_WRITE_IMR(engine,
1378 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1379 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001380}
1381
Chris Wilson31bb59c2016-07-01 17:23:27 +01001382static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001383{
Chris Wilsonc0336662016-05-06 15:40:21 +01001384 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001385 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001386}
1387
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001388static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001389{
Chris Wilson7e37f882016-08-02 22:50:21 +01001390 struct intel_ring *ring = request->ring;
1391 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001392 int ret;
1393
Chris Wilson987046a2016-04-28 09:56:46 +01001394 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001395 if (ret)
1396 return ret;
1397
1398 cmd = MI_FLUSH_DW + 1;
1399
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001400 /* We always require a command barrier so that subsequent
1401 * commands, such as breadcrumb interrupts, are strictly ordered
1402 * wrt the contents of the write cache being flushed to memory
1403 * (and thus being coherent from the CPU).
1404 */
1405 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1406
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001407 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001408 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001409 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001410 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001411 }
1412
Chris Wilsonb5321f32016-08-02 22:50:18 +01001413 intel_ring_emit(ring, cmd);
1414 intel_ring_emit(ring,
1415 I915_GEM_HWS_SCRATCH_ADDR |
1416 MI_FLUSH_DW_USE_GTT);
1417 intel_ring_emit(ring, 0); /* upper addr */
1418 intel_ring_emit(ring, 0); /* value */
1419 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001420
1421 return 0;
1422}
1423
John Harrison7deb4d32015-05-29 17:43:59 +01001424static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001425 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001426{
Chris Wilson7e37f882016-08-02 22:50:21 +01001427 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001428 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001429 u32 scratch_addr =
1430 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001431 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001432 u32 flags = 0;
1433 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001434 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001435
1436 flags |= PIPE_CONTROL_CS_STALL;
1437
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001438 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001441 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001442 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001443 }
1444
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001445 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001446 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1447 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1448 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1449 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1450 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1451 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1452 flags |= PIPE_CONTROL_QW_WRITE;
1453 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001454
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001455 /*
1456 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1457 * pipe control.
1458 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001459 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001460 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001461
1462 /* WaForGAMHang:kbl */
1463 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1464 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001465 }
Imre Deak9647ff32015-01-25 13:27:11 -08001466
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001467 len = 6;
1468
1469 if (vf_flush_wa)
1470 len += 6;
1471
1472 if (dc_flush_wa)
1473 len += 12;
1474
1475 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001476 if (ret)
1477 return ret;
1478
Imre Deak9647ff32015-01-25 13:27:11 -08001479 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001480 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1481 intel_ring_emit(ring, 0);
1482 intel_ring_emit(ring, 0);
1483 intel_ring_emit(ring, 0);
1484 intel_ring_emit(ring, 0);
1485 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001486 }
1487
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001488 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001489 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1490 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1491 intel_ring_emit(ring, 0);
1492 intel_ring_emit(ring, 0);
1493 intel_ring_emit(ring, 0);
1494 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001495 }
1496
Chris Wilsonb5321f32016-08-02 22:50:18 +01001497 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1498 intel_ring_emit(ring, flags);
1499 intel_ring_emit(ring, scratch_addr);
1500 intel_ring_emit(ring, 0);
1501 intel_ring_emit(ring, 0);
1502 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001503
1504 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001505 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1506 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1507 intel_ring_emit(ring, 0);
1508 intel_ring_emit(ring, 0);
1509 intel_ring_emit(ring, 0);
1510 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001511 }
1512
Chris Wilsonb5321f32016-08-02 22:50:18 +01001513 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001514
1515 return 0;
1516}
1517
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001518static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001519{
Imre Deak319404d2015-08-14 18:35:27 +03001520 /*
1521 * On BXT A steppings there is a HW coherency issue whereby the
1522 * MI_STORE_DATA_IMM storing the completed request's seqno
1523 * occasionally doesn't invalidate the CPU cache. Work around this by
1524 * clflushing the corresponding cacheline whenever the caller wants
1525 * the coherency to be guaranteed. Note that this cacheline is known
1526 * to be clean at this point, since we only write it in
1527 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1528 * this clflush in practice becomes an invalidate operation.
1529 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001530 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001531}
1532
Chris Wilson7c17d372016-01-20 15:43:35 +02001533/*
1534 * Reserve space for 2 NOOPs at the end of each request to be
1535 * used as a workaround for not being allowed to do lite
1536 * restore with HEAD==TAIL (WaIdleLiteRestore).
1537 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001538static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *out)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001539{
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001540 *out++ = MI_NOOP;
1541 *out++ = MI_NOOP;
1542 request->wa_tail = intel_ring_offset(request->ring, out);
1543}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001544
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001545static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request,
1546 u32 *out)
1547{
Chris Wilson7c17d372016-01-20 15:43:35 +02001548 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1549 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001550
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001551 *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1552 *out++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1553 *out++ = 0;
1554 *out++ = request->global_seqno;
1555 *out++ = MI_USER_INTERRUPT;
1556 *out++ = MI_NOOP;
1557 request->tail = intel_ring_offset(request->ring, out);
1558
1559 gen8_emit_wa_tail(request, out);
Chris Wilson7c17d372016-01-20 15:43:35 +02001560}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001561
Chris Wilson98f29e82016-10-28 13:58:51 +01001562static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1563
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001564static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
1565 u32 *out)
Chris Wilson7c17d372016-01-20 15:43:35 +02001566{
Michał Winiarskice81a652016-04-12 15:51:55 +02001567 /* We're using qword write, seqno should be aligned to 8 bytes. */
1568 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1569
Chris Wilson7c17d372016-01-20 15:43:35 +02001570 /* w/a for post sync ops following a GPGPU operation we
1571 * need a prior CS_STALL, which is emitted by the flush
1572 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001573 */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001574 *out++ = GFX_OP_PIPE_CONTROL(6);
1575 *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
1576 PIPE_CONTROL_CS_STALL |
1577 PIPE_CONTROL_QW_WRITE);
1578 *out++ = intel_hws_seqno_address(request->engine);
1579 *out++ = 0;
1580 *out++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001581 /* We're thrashing one dword of HWS. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001582 *out++ = 0;
1583 *out++ = MI_USER_INTERRUPT;
1584 *out++ = MI_NOOP;
1585 request->tail = intel_ring_offset(request->ring, out);
1586
1587 gen8_emit_wa_tail(request, out);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001588}
1589
Chris Wilson98f29e82016-10-28 13:58:51 +01001590static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1591
John Harrison87531812015-05-29 17:43:44 +01001592static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001593{
1594 int ret;
1595
John Harrisone2be4fa2015-05-29 17:43:54 +01001596 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001597 if (ret)
1598 return ret;
1599
Peter Antoine3bbaba02015-07-10 20:13:11 +03001600 ret = intel_rcs_context_init_mocs(req);
1601 /*
1602 * Failing to program the MOCS is non-fatal.The system will not
1603 * run at peak performance. So generate an error and carry on.
1604 */
1605 if (ret)
1606 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1607
Chris Wilson4e50f082016-10-28 13:58:31 +01001608 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001609}
1610
Oscar Mateo73e4d072014-07-24 17:04:48 +01001611/**
1612 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001613 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001614 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001615void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001616{
John Harrison6402c332014-10-31 12:00:26 +00001617 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001618
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001619 /*
1620 * Tasklet cannot be active at this point due intel_mark_active/idle
1621 * so this is just for documentation.
1622 */
1623 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1624 tasklet_kill(&engine->irq_tasklet);
1625
Chris Wilsonc0336662016-05-06 15:40:21 +01001626 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001627
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001628 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001629 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001630 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001631
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001632 if (engine->cleanup)
1633 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001634
Chris Wilson96a945a2016-08-03 13:19:16 +01001635 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001636
Chris Wilson57e88532016-08-15 10:48:57 +01001637 if (engine->status_page.vma) {
1638 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1639 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001640 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001641 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001642
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001643 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001644 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301645 dev_priv->engine[engine->id] = NULL;
1646 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001647}
1648
Chris Wilsonddd66c52016-08-02 22:50:31 +01001649void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1650{
1651 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301652 enum intel_engine_id id;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001653
Akash Goel3b3f1652016-10-13 22:44:48 +05301654 for_each_engine(engine, dev_priv, id)
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001655 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001656}
1657
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001658static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001659logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001660{
1661 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001662 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001663 engine->reset_hw = reset_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001664 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001665 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001666 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001667 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001668
Chris Wilson31bb59c2016-07-01 17:23:27 +01001669 engine->irq_enable = gen8_logical_ring_enable_irq;
1670 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001671 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001672 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001673 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001674}
1675
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001676static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001677logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001678{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001679 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001680 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1681 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001682}
1683
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001684static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001685lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001686{
Chris Wilson57e88532016-08-15 10:48:57 +01001687 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001688 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001689
1690 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001691 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001692 if (IS_ERR(hws))
1693 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001694
1695 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001696 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001697 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001698
1699 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001700}
1701
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001702static void
1703logical_ring_setup(struct intel_engine_cs *engine)
1704{
1705 struct drm_i915_private *dev_priv = engine->i915;
1706 enum forcewake_domains fw_domains;
1707
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001708 intel_engine_setup_common(engine);
1709
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001710 /* Intentionally left blank. */
1711 engine->buffer = NULL;
1712
1713 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1714 RING_ELSP(engine),
1715 FW_REG_WRITE);
1716
1717 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1718 RING_CONTEXT_STATUS_PTR(engine),
1719 FW_REG_READ | FW_REG_WRITE);
1720
1721 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1722 RING_CONTEXT_STATUS_BUF_BASE(engine),
1723 FW_REG_READ);
1724
1725 engine->fw_domains = fw_domains;
1726
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001727 tasklet_init(&engine->irq_tasklet,
1728 intel_lrc_irq_handler, (unsigned long)engine);
1729
1730 logical_ring_init_platform_invariants(engine);
1731 logical_ring_default_vfuncs(engine);
1732 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001733}
1734
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001735static int
1736logical_ring_init(struct intel_engine_cs *engine)
1737{
1738 struct i915_gem_context *dctx = engine->i915->kernel_context;
1739 int ret;
1740
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001741 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001742 if (ret)
1743 goto error;
1744
1745 ret = execlists_context_deferred_alloc(dctx, engine);
1746 if (ret)
1747 goto error;
1748
1749 /* As this is the default context, always pin it */
1750 ret = intel_lr_context_pin(dctx, engine);
1751 if (ret) {
1752 DRM_ERROR("Failed to pin context for %s: %d\n",
1753 engine->name, ret);
1754 goto error;
1755 }
1756
1757 /* And setup the hardware status page. */
1758 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1759 if (ret) {
1760 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1761 goto error;
1762 }
1763
1764 return 0;
1765
1766error:
1767 intel_logical_ring_cleanup(engine);
1768 return ret;
1769}
1770
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001771int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001772{
1773 struct drm_i915_private *dev_priv = engine->i915;
1774 int ret;
1775
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001776 logical_ring_setup(engine);
1777
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001778 if (HAS_L3_DPF(dev_priv))
1779 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1780
1781 /* Override some for render ring. */
1782 if (INTEL_GEN(dev_priv) >= 9)
1783 engine->init_hw = gen9_init_render_ring;
1784 else
1785 engine->init_hw = gen8_init_render_ring;
1786 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001787 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001788 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001789 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001790
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001791 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001792 if (ret)
1793 return ret;
1794
1795 ret = intel_init_workaround_bb(engine);
1796 if (ret) {
1797 /*
1798 * We continue even if we fail to initialize WA batch
1799 * because we only expect rare glitches but nothing
1800 * critical to prevent us from using GPU
1801 */
1802 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1803 ret);
1804 }
1805
1806 ret = logical_ring_init(engine);
1807 if (ret) {
1808 lrc_destroy_wa_ctx_obj(engine);
1809 }
1810
1811 return ret;
1812}
1813
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001814int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001815{
1816 logical_ring_setup(engine);
1817
1818 return logical_ring_init(engine);
1819}
1820
Jeff McGee0cea6502015-02-13 10:27:56 -06001821static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001822make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001823{
1824 u32 rpcs = 0;
1825
1826 /*
1827 * No explicit RPCS request is needed to ensure full
1828 * slice/subslice/EU enablement prior to Gen9.
1829 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001830 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001831 return 0;
1832
1833 /*
1834 * Starting in Gen9, render power gating can leave
1835 * slice/subslice/EU in a partially enabled state. We
1836 * must make an explicit request through RPCS for full
1837 * enablement.
1838 */
Imre Deak43b67992016-08-31 19:13:02 +03001839 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001840 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001841 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001842 GEN8_RPCS_S_CNT_SHIFT;
1843 rpcs |= GEN8_RPCS_ENABLE;
1844 }
1845
Imre Deak43b67992016-08-31 19:13:02 +03001846 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001847 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001848 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001849 GEN8_RPCS_SS_CNT_SHIFT;
1850 rpcs |= GEN8_RPCS_ENABLE;
1851 }
1852
Imre Deak43b67992016-08-31 19:13:02 +03001853 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1854 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001855 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001856 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001857 GEN8_RPCS_EU_MAX_SHIFT;
1858 rpcs |= GEN8_RPCS_ENABLE;
1859 }
1860
1861 return rpcs;
1862}
1863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001864static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001865{
1866 u32 indirect_ctx_offset;
1867
Chris Wilsonc0336662016-05-06 15:40:21 +01001868 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001869 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001870 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001871 /* fall through */
1872 case 9:
1873 indirect_ctx_offset =
1874 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1875 break;
1876 case 8:
1877 indirect_ctx_offset =
1878 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1879 break;
1880 }
1881
1882 return indirect_ctx_offset;
1883}
1884
Chris Wilsona3aabe82016-10-04 21:11:26 +01001885static void execlists_init_reg_state(u32 *reg_state,
1886 struct i915_gem_context *ctx,
1887 struct intel_engine_cs *engine,
1888 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001889{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001890 struct drm_i915_private *dev_priv = engine->i915;
1891 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001892
1893 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1894 * commands followed by (reg, value) pairs. The values we are setting here are
1895 * only for the first context restore: on a subsequent save, the GPU will
1896 * recreate this batchbuffer with new values (including all the missing
1897 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001898 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001899 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1900 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1901 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001902 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1903 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001904 (HAS_RESOURCE_STREAMER(dev_priv) ?
Chris Wilsona3aabe82016-10-04 21:11:26 +01001905 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001906 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1907 0);
1908 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1909 0);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001910 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1911 RING_START(engine->mmio_base), 0);
1912 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1913 RING_CTL(engine->mmio_base),
Chris Wilson62ae14b2016-10-04 21:11:25 +01001914 RING_CTL_SIZE(ring->size) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001915 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1916 RING_BBADDR_UDW(engine->mmio_base), 0);
1917 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1918 RING_BBADDR(engine->mmio_base), 0);
1919 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1920 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001921 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001922 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1923 RING_SBBADDR_UDW(engine->mmio_base), 0);
1924 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1925 RING_SBBADDR(engine->mmio_base), 0);
1926 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1927 RING_SBBSTATE(engine->mmio_base), 0);
1928 if (engine->id == RCS) {
1929 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1930 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1931 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
1932 RING_INDIRECT_CTX(engine->mmio_base), 0);
1933 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
1934 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001935 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001936 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001937 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001938
1939 reg_state[CTX_RCS_INDIRECT_CTX+1] =
1940 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
1941 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
1942
1943 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001944 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001945
1946 reg_state[CTX_BB_PER_CTX_PTR+1] =
1947 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
1948 0x01;
1949 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001950 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001951 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001952 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
1953 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001954 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001955 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
1956 0);
1957 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
1958 0);
1959 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
1960 0);
1961 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
1962 0);
1963 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
1964 0);
1965 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
1966 0);
1967 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
1968 0);
1969 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
1970 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001971
Michel Thierry2dba3232015-07-30 11:06:23 +01001972 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1973 /* 64b PPGTT (48bit canonical)
1974 * PDP0_DESCRIPTOR contains the base address to PML4 and
1975 * other PDP Descriptors are ignored.
1976 */
1977 ASSIGN_CTX_PML4(ppgtt, reg_state);
1978 } else {
1979 /* 32b PPGTT
1980 * PDP*_DESCRIPTOR contains the base address of space supported.
1981 * With dynamic page allocation, PDPs may not be allocated at
1982 * this point. Point the unallocated PDPs to the scratch page
1983 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001984 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01001985 }
1986
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001987 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001988 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001989 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01001990 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001991 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001992}
1993
1994static int
1995populate_lr_context(struct i915_gem_context *ctx,
1996 struct drm_i915_gem_object *ctx_obj,
1997 struct intel_engine_cs *engine,
1998 struct intel_ring *ring)
1999{
2000 void *vaddr;
2001 int ret;
2002
2003 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2004 if (ret) {
2005 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2006 return ret;
2007 }
2008
2009 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2010 if (IS_ERR(vaddr)) {
2011 ret = PTR_ERR(vaddr);
2012 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2013 return ret;
2014 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002015 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002016
2017 /* The second page of the context object contains some fields which must
2018 * be set up prior to the first execution. */
2019
2020 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
2021 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002022
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002023 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002024
2025 return 0;
2026}
2027
Oscar Mateo73e4d072014-07-24 17:04:48 +01002028/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002029 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002030 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002031 *
2032 * Each engine may require a different amount of space for a context image,
2033 * so when allocating (or copying) an image, this function can be used to
2034 * find the right size for the specific engine.
2035 *
2036 * Return: size (in bytes) of an engine-specific context image
2037 *
2038 * Note: this size includes the HWSP, which is part of the context image
2039 * in LRC mode, but does not include the "shared data page" used with
2040 * GuC submission. The caller should account for this if using the GuC.
2041 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002042uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002043{
2044 int ret = 0;
2045
Chris Wilsonc0336662016-05-06 15:40:21 +01002046 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002047
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002048 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002049 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002050 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002051 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2052 else
2053 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002054 break;
2055 case VCS:
2056 case BCS:
2057 case VECS:
2058 case VCS2:
2059 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2060 break;
2061 }
2062
2063 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002064}
2065
Chris Wilsone2efd132016-05-24 14:53:34 +01002066static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002067 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002068{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002069 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002070 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002071 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002072 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002073 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002074 int ret;
2075
Chris Wilson9021ad02016-05-24 14:53:37 +01002076 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002077
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002078 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002079
Alex Daid1675192015-08-12 15:43:43 +01002080 /* One extra page as the sharing data between driver and GuC */
2081 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2082
Chris Wilson91c8a322016-07-05 10:40:23 +01002083 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002084 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002085 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002086 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002087 }
2088
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002089 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2090 if (IS_ERR(vma)) {
2091 ret = PTR_ERR(vma);
2092 goto error_deref_obj;
2093 }
2094
Chris Wilson7e37f882016-08-02 22:50:21 +01002095 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002096 if (IS_ERR(ring)) {
2097 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002098 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002099 }
2100
Chris Wilsondca33ec2016-08-02 22:50:20 +01002101 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002102 if (ret) {
2103 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002104 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002105 }
2106
Chris Wilsondca33ec2016-08-02 22:50:20 +01002107 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002108 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002109 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002110
2111 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002112
Chris Wilsondca33ec2016-08-02 22:50:20 +01002113error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002114 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002115error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002116 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002117 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002118}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002119
Chris Wilson821ed7d2016-09-09 14:11:53 +01002120void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002121{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002122 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002123 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302124 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002125
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002126 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2127 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2128 * that stored in context. As we only write new commands from
2129 * ce->ring->tail onwards, everything before that is junk. If the GPU
2130 * starts reading from its RING_HEAD from the context, it may try to
2131 * execute that junk and die.
2132 *
2133 * So to avoid that we reset the context images upon resume. For
2134 * simplicity, we just zero everything out.
2135 */
2136 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302137 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002138 struct intel_context *ce = &ctx->engine[engine->id];
2139 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002140
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002141 if (!ce->state)
2142 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002143
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002144 reg = i915_gem_object_pin_map(ce->state->obj,
2145 I915_MAP_WB);
2146 if (WARN_ON(IS_ERR(reg)))
2147 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002148
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002149 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2150 reg[CTX_RING_HEAD+1] = 0;
2151 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002152
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002153 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002154 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002155
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002156 ce->ring->head = ce->ring->tail = 0;
2157 ce->ring->last_retired_head = -1;
2158 intel_ring_update_space(ce->ring);
2159 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002160 }
2161}