blob: 6dee4dabc0a435f72e18527e0d05814284d278dc [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/slab.h>
13#include <linux/spinlock.h>
14#include <linux/platform_device.h>
15#include <linux/pm_runtime.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/list.h>
19#include <linux/dma-mapping.h>
20
21#include <linux/usb/ch9.h>
22#include <linux/usb/gadget.h>
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010023#include <linux/usb/composite.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024
25#include "core.h"
Felipe Balbi80977dc2014-08-19 16:37:22 -050026#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030027#include "gadget.h"
28#include "io.h"
29
Felipe Balbi788a23f2012-05-21 14:22:41 +030030static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
Felipe Balbia0807882012-05-04 13:03:54 +030031static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
32 struct dwc3_ep *dep, struct dwc3_request *req);
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010033
Felipe Balbid686a5f2017-04-07 13:47:49 +030034static void dwc3_ep0_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbi7931ec82016-12-20 13:57:32 +020035 dma_addr_t buf_dma, u32 len, u32 type, bool chain)
Felipe Balbi72246da2011-08-19 18:10:58 +030036{
Felipe Balbif6bafc62012-02-06 11:04:53 +020037 struct dwc3_trb *trb;
Felipe Balbid686a5f2017-04-07 13:47:49 +030038 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +030039
Felipe Balbid686a5f2017-04-07 13:47:49 +030040 dwc = dep->dwc;
Felipe Balbi53fd8812016-04-04 15:33:41 +030041 trb = &dwc->ep0_trb[dep->trb_enqueue];
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +053042
43 if (chain)
Felipe Balbi53fd8812016-04-04 15:33:41 +030044 dep->trb_enqueue++;
Felipe Balbi72246da2011-08-19 18:10:58 +030045
Felipe Balbif6bafc62012-02-06 11:04:53 +020046 trb->bpl = lower_32_bits(buf_dma);
47 trb->bph = upper_32_bits(buf_dma);
48 trb->size = len;
49 trb->ctrl = type;
Felipe Balbi72246da2011-08-19 18:10:58 +030050
Felipe Balbif6bafc62012-02-06 11:04:53 +020051 trb->ctrl |= (DWC3_TRB_CTRL_HWO
Felipe Balbif6bafc62012-02-06 11:04:53 +020052 | DWC3_TRB_CTRL_ISP_IMI);
Felipe Balbi72246da2011-08-19 18:10:58 +030053
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +053054 if (chain)
55 trb->ctrl |= DWC3_TRB_CTRL_CHN;
56 else
57 trb->ctrl |= (DWC3_TRB_CTRL_IOC
58 | DWC3_TRB_CTRL_LST);
59
Felipe Balbi7931ec82016-12-20 13:57:32 +020060 trace_dwc3_prepare_trb(dep, trb);
61}
62
Felipe Balbid686a5f2017-04-07 13:47:49 +030063static int dwc3_ep0_start_trans(struct dwc3_ep *dep)
Felipe Balbi7931ec82016-12-20 13:57:32 +020064{
65 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbid686a5f2017-04-07 13:47:49 +030066 struct dwc3 *dwc;
Felipe Balbi7931ec82016-12-20 13:57:32 +020067 int ret;
68
Felipe Balbi5f2e7972018-03-29 11:10:45 +030069 if (dep->flags & DWC3_EP_TRANSFER_STARTED)
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +053070 return 0;
71
Felipe Balbid686a5f2017-04-07 13:47:49 +030072 dwc = dep->dwc;
73
Felipe Balbi72246da2011-08-19 18:10:58 +030074 memset(&params, 0, sizeof(params));
Felipe Balbidc1c70a2011-09-30 10:58:51 +030075 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
76 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +030077
Felipe Balbi2cd47182016-04-12 16:42:43 +030078 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_STARTTRANSFER, &params);
Felipe Balbi8566cd12016-09-26 11:16:39 +030079 if (ret < 0)
Felipe Balbi72246da2011-08-19 18:10:58 +030080 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +030081
Felipe Balbi1ddcb212011-08-30 15:52:17 +030082 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
83
Felipe Balbi72246da2011-08-19 18:10:58 +030084 return 0;
85}
86
87static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
88 struct dwc3_request *req)
89{
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +010090 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +030091
92 req->request.actual = 0;
93 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +030094 req->epnum = dep->number;
95
Felipe Balbiaa3342c2016-03-14 11:01:31 +020096 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +030097
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030098 /*
99 * Gadget driver might not be quick enough to queue a request
100 * before we get a Transfer Not Ready event on this endpoint.
101 *
102 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
103 * flag is set, it's telling us that as soon as Gadget queues the
104 * required request, we should kick the transfer here because the
105 * IRQ we were waiting for is long gone.
106 */
107 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300108 unsigned direction;
Felipe Balbia6829702011-08-27 22:18:09 +0300109
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300110 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
Felipe Balbia6829702011-08-27 22:18:09 +0300111
Felipe Balbi68d8a782011-12-29 06:32:29 +0200112 if (dwc->ep0state != EP0_DATA_PHASE) {
113 dev_WARN(dwc->dev, "Unexpected pending request\n");
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300114 return 0;
115 }
Felipe Balbia6829702011-08-27 22:18:09 +0300116
Felipe Balbia0807882012-05-04 13:03:54 +0300117 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
118
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300119 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
120 DWC3_EP0_DIR_IN);
Felipe Balbid9b33c62012-07-19 08:51:13 +0300121
122 return 0;
123 }
124
125 /*
126 * In case gadget driver asked us to delay the STATUS phase,
127 * handle it here.
128 */
129 if (dwc->delayed_status) {
Felipe Balbi7125d582012-07-19 21:05:08 +0300130 unsigned direction;
131
132 direction = !dwc->ep0_expect_in;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100133 dwc->delayed_status = false;
Felipe Balbi7c812902013-07-22 12:41:47 +0300134 usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
Felipe Balbi68d3e662011-12-08 13:56:27 +0200135
136 if (dwc->ep0state == EP0_STATUS_PHASE)
Felipe Balbi7125d582012-07-19 21:05:08 +0300137 __dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
Felipe Balbid9b33c62012-07-19 08:51:13 +0300138
139 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300140 }
141
Felipe Balbifca8892a2012-07-19 09:05:35 +0300142 /*
143 * Unfortunately we have uncovered a limitation wrt the Data Phase.
144 *
145 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
146 * come before issueing Start Transfer command, but if we do, we will
147 * miss situations where the host starts another SETUP phase instead of
148 * the DATA phase. Such cases happen at least on TD.7.6 of the Link
149 * Layer Compliance Suite.
150 *
151 * The problem surfaces due to the fact that in case of back-to-back
152 * SETUP packets there will be no XferNotReady(DATA) generated and we
153 * will be stuck waiting for XferNotReady(DATA) forever.
154 *
155 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
156 * it tells us to start Data Phase right away. It also mentions that if
157 * we receive a SETUP phase instead of the DATA phase, core will issue
158 * XferComplete for the DATA phase, before actually initiating it in
159 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
160 * can only be used to print some debugging logs, as the core expects
161 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
162 * just so it completes right away, without transferring anything and,
163 * only then, we can go back to the SETUP phase.
164 *
165 * Because of this scenario, SNPS decided to change the programming
166 * model of control transfers and support on-demand transfers only for
167 * the STATUS phase. To fix the issue we have now, we will always wait
168 * for gadget driver to queue the DATA phase's struct usb_request, then
169 * start it right away.
170 *
171 * If we're actually in a 2-stage transfer, we will wait for
172 * XferNotReady(STATUS).
173 */
174 if (dwc->three_stage_setup) {
175 unsigned direction;
176
177 direction = dwc->ep0_expect_in;
178 dwc->ep0state = EP0_DATA_PHASE;
179
180 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
181
182 dep->flags &= ~DWC3_EP0_DIR_IN;
183 }
184
Felipe Balbi35f75692012-07-19 08:49:01 +0300185 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300186}
187
188int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
189 gfp_t gfp_flags)
190{
191 struct dwc3_request *req = to_dwc3_request(request);
192 struct dwc3_ep *dep = to_dwc3_ep(ep);
193 struct dwc3 *dwc = dep->dwc;
194
195 unsigned long flags;
196
197 int ret;
198
Felipe Balbi72246da2011-08-19 18:10:58 +0300199 spin_lock_irqsave(&dwc->lock, flags);
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200200 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200201 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
202 dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +0300203 ret = -ESHUTDOWN;
204 goto out;
205 }
206
207 /* we share one TRB for ep0/1 */
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200208 if (!list_empty(&dep->pending_list)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300209 ret = -EBUSY;
210 goto out;
211 }
212
Felipe Balbi72246da2011-08-19 18:10:58 +0300213 ret = __dwc3_gadget_ep0_queue(dep, req);
214
215out:
216 spin_unlock_irqrestore(&dwc->lock, flags);
217
218 return ret;
219}
220
221static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
222{
Felipe Balbi2dfe37d2012-07-23 09:07:41 +0300223 struct dwc3_ep *dep;
224
225 /* reinitialize physical ep1 */
226 dep = dwc->eps[1];
227 dep->flags = DWC3_EP_ENABLED;
Felipe Balbid7422202011-09-08 18:17:12 +0300228
Felipe Balbi72246da2011-08-19 18:10:58 +0300229 /* stall is always issued on EP0 */
Felipe Balbi2dfe37d2012-07-23 09:07:41 +0300230 dep = dwc->eps[0];
Felipe Balbi7a608552014-09-24 14:19:52 -0500231 __dwc3_gadget_ep_set_halt(dep, 1, false);
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200232 dep->flags = DWC3_EP_ENABLED;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100233 dwc->delayed_status = false;
Felipe Balbid7422202011-09-08 18:17:12 +0300234
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200235 if (!list_empty(&dep->pending_list)) {
Felipe Balbid7422202011-09-08 18:17:12 +0300236 struct dwc3_request *req;
237
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200238 req = next_request(&dep->pending_list);
Felipe Balbid7422202011-09-08 18:17:12 +0300239 dwc3_gadget_giveback(dep, req, -ECONNRESET);
240 }
241
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300242 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243 dwc3_ep0_out_start(dwc);
244}
245
Felipe Balbi33fb6912014-09-24 10:46:46 -0500246int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
Pratyush Anand08f0d962012-06-25 22:40:43 +0530247{
248 struct dwc3_ep *dep = to_dwc3_ep(ep);
249 struct dwc3 *dwc = dep->dwc;
250
251 dwc3_ep0_stall_and_restart(dwc);
252
253 return 0;
254}
255
Felipe Balbi33fb6912014-09-24 10:46:46 -0500256int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
257{
258 struct dwc3_ep *dep = to_dwc3_ep(ep);
259 struct dwc3 *dwc = dep->dwc;
260 unsigned long flags;
261 int ret;
262
263 spin_lock_irqsave(&dwc->lock, flags);
264 ret = __dwc3_gadget_ep0_set_halt(ep, value);
265 spin_unlock_irqrestore(&dwc->lock, flags);
266
267 return ret;
268}
269
Felipe Balbi72246da2011-08-19 18:10:58 +0300270void dwc3_ep0_out_start(struct dwc3 *dwc)
271{
Felipe Balbid686a5f2017-04-07 13:47:49 +0300272 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300273 int ret;
274
Baolin Wangbb014732016-10-14 17:11:33 +0800275 complete(&dwc->ep0_in_setup);
276
Felipe Balbid686a5f2017-04-07 13:47:49 +0300277 dep = dwc->eps[0];
278 dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 8,
Kishon Vijay Abraham I368ca112015-07-27 12:25:30 +0530279 DWC3_TRBCTL_CONTROL_SETUP, false);
Felipe Balbid686a5f2017-04-07 13:47:49 +0300280 ret = dwc3_ep0_start_trans(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300281 WARN_ON(ret < 0);
282}
283
Felipe Balbi72246da2011-08-19 18:10:58 +0300284static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
285{
286 struct dwc3_ep *dep;
287 u32 windex = le16_to_cpu(wIndex_le);
288 u32 epnum;
289
290 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
291 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
292 epnum |= 1;
293
294 dep = dwc->eps[epnum];
295 if (dep->flags & DWC3_EP_ENABLED)
296 return dep;
297
298 return NULL;
299}
300
Sebastian Andrzej Siewior8ee62702011-10-18 19:13:29 +0200301static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300302{
Felipe Balbi72246da2011-08-19 18:10:58 +0300303}
Felipe Balbi72246da2011-08-19 18:10:58 +0300304/*
305 * ch 9.4.5
306 */
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200307static int dwc3_ep0_handle_status(struct dwc3 *dwc,
308 struct usb_ctrlrequest *ctrl)
Felipe Balbi72246da2011-08-19 18:10:58 +0300309{
310 struct dwc3_ep *dep;
311 u32 recip;
Felipe Balbi9b0a1f92017-06-08 13:16:18 +0300312 u32 value;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200313 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300314 u16 usb_status = 0;
315 __le16 *response_pkt;
316
Felipe Balbi9b0a1f92017-06-08 13:16:18 +0300317 /* We don't support PTM_STATUS */
318 value = le16_to_cpu(ctrl->wValue);
319 if (value != 0)
320 return -EINVAL;
321
Felipe Balbi72246da2011-08-19 18:10:58 +0300322 recip = ctrl->bRequestType & USB_RECIP_MASK;
323 switch (recip) {
324 case USB_RECIP_DEVICE:
325 /*
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200326 * LTM will be set once we know how to set this in HW.
Felipe Balbi72246da2011-08-19 18:10:58 +0300327 */
Peter Chenbcdea502015-01-28 16:32:40 +0800328 usb_status |= dwc->gadget.is_selfpowered;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200329
John Younee5cd412016-02-05 17:08:45 -0800330 if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
331 (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200332 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
333 if (reg & DWC3_DCTL_INITU1ENA)
334 usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
335 if (reg & DWC3_DCTL_INITU2ENA)
336 usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
337 }
338
Felipe Balbi72246da2011-08-19 18:10:58 +0300339 break;
340
341 case USB_RECIP_INTERFACE:
342 /*
343 * Function Remote Wake Capable D0
344 * Function Remote Wakeup D1
345 */
346 break;
347
348 case USB_RECIP_ENDPOINT:
349 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
350 if (!dep)
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200351 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300352
353 if (dep->flags & DWC3_EP_STALL)
354 usb_status = 1 << USB_ENDPOINT_HALT;
355 break;
356 default:
357 return -EINVAL;
Joe Perches2b84f922013-10-08 16:01:37 -0700358 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300359
360 response_pkt = (__le16 *) dwc->setup_buf;
361 *response_pkt = cpu_to_le16(usb_status);
Felipe Balbie2617792011-11-29 10:35:47 +0200362
363 dep = dwc->eps[0];
364 dwc->ep0_usb_req.dep = dep;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100365 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200366 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100367 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
Felipe Balbie2617792011-11-29 10:35:47 +0200368
369 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300370}
371
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300372static int dwc3_ep0_handle_u1(struct dwc3 *dwc, enum usb_device_state state,
373 int set)
Felipe Balbi72246da2011-08-19 18:10:58 +0300374{
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300375 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300376
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300377 if (state != USB_STATE_CONFIGURED)
378 return -EINVAL;
379 if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
380 (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
381 return -EINVAL;
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +0530382 if (set && dwc->dis_u1_entry_quirk)
383 return -EINVAL;
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200384
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300385 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
386 if (set)
387 reg |= DWC3_DCTL_INITU1ENA;
388 else
389 reg &= ~DWC3_DCTL_INITU1ENA;
390 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300391
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300392 return 0;
393}
Felipe Balbi72246da2011-08-19 18:10:58 +0300394
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300395static int dwc3_ep0_handle_u2(struct dwc3 *dwc, enum usb_device_state state,
396 int set)
397{
398 u32 reg;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200399
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200400
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300401 if (state != USB_STATE_CONFIGURED)
402 return -EINVAL;
403 if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
404 (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
405 return -EINVAL;
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +0530406 if (set && dwc->dis_u2_entry_quirk)
407 return -EINVAL;
Sebastian Andrzej Siewiore6a3b5e2011-09-13 17:54:39 +0200408
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300409 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
410 if (set)
411 reg |= DWC3_DCTL_INITU2ENA;
412 else
413 reg &= ~DWC3_DCTL_INITU2ENA;
414 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300415
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300416 return 0;
417}
Felipe Balbi72246da2011-08-19 18:10:58 +0300418
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300419static int dwc3_ep0_handle_test(struct dwc3 *dwc, enum usb_device_state state,
420 u32 wIndex, int set)
421{
422 if ((wIndex & 0xff) != 0)
423 return -EINVAL;
424 if (!set)
425 return -EINVAL;
426
427 switch (wIndex >> 8) {
428 case TEST_J:
429 case TEST_K:
430 case TEST_SE0_NAK:
431 case TEST_PACKET:
432 case TEST_FORCE_EN:
433 dwc->test_mode_nr = wIndex >> 8;
434 dwc->test_mode = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300435 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300436 default:
437 return -EINVAL;
Joe Perches2b84f922013-10-08 16:01:37 -0700438 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300439
Felipe Balbi72246da2011-08-19 18:10:58 +0300440 return 0;
441}
442
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300443static int dwc3_ep0_handle_device(struct dwc3 *dwc,
444 struct usb_ctrlrequest *ctrl, int set)
445{
446 enum usb_device_state state;
447 u32 wValue;
448 u32 wIndex;
449 int ret = 0;
450
451 wValue = le16_to_cpu(ctrl->wValue);
452 wIndex = le16_to_cpu(ctrl->wIndex);
453 state = dwc->gadget.state;
454
455 switch (wValue) {
456 case USB_DEVICE_REMOTE_WAKEUP:
457 break;
458 /*
459 * 9.4.1 says only only for SS, in AddressState only for
460 * default control pipe
461 */
462 case USB_DEVICE_U1_ENABLE:
463 ret = dwc3_ep0_handle_u1(dwc, state, set);
464 break;
465 case USB_DEVICE_U2_ENABLE:
466 ret = dwc3_ep0_handle_u2(dwc, state, set);
467 break;
468 case USB_DEVICE_LTM_ENABLE:
469 ret = -EINVAL;
470 break;
471 case USB_DEVICE_TEST_MODE:
472 ret = dwc3_ep0_handle_test(dwc, state, wIndex, set);
473 break;
474 default:
475 ret = -EINVAL;
476 }
477
478 return ret;
479}
480
481static int dwc3_ep0_handle_intf(struct dwc3 *dwc,
482 struct usb_ctrlrequest *ctrl, int set)
483{
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300484 u32 wValue;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300485 int ret = 0;
486
487 wValue = le16_to_cpu(ctrl->wValue);
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300488
489 switch (wValue) {
490 case USB_INTRF_FUNC_SUSPEND:
Arnd Bergmann1c404b52016-11-16 16:37:30 +0100491 /*
492 * REVISIT: Ideally we would enable some low power mode here,
493 * however it's unclear what we should be doing here.
494 *
495 * For now, we're not doing anything, just making sure we return
496 * 0 so USB Command Verifier tests pass without any errors.
497 */
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300498 break;
499 default:
500 ret = -EINVAL;
501 }
502
503 return ret;
504}
505
506static int dwc3_ep0_handle_endpoint(struct dwc3 *dwc,
507 struct usb_ctrlrequest *ctrl, int set)
508{
509 struct dwc3_ep *dep;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300510 u32 wValue;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300511 int ret;
512
513 wValue = le16_to_cpu(ctrl->wValue);
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300514
515 switch (wValue) {
516 case USB_ENDPOINT_HALT:
517 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
518 if (!dep)
519 return -EINVAL;
520
521 if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
522 break;
523
524 ret = __dwc3_gadget_ep_set_halt(dep, set, true);
525 if (ret)
526 return -EINVAL;
527 break;
528 default:
529 return -EINVAL;
530 }
531
532 return 0;
533}
534
535static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
536 struct usb_ctrlrequest *ctrl, int set)
537{
538 u32 recip;
539 int ret;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300540
541 recip = ctrl->bRequestType & USB_RECIP_MASK;
Felipe Balbi39e07ff2016-10-03 12:55:29 +0300542
543 switch (recip) {
544 case USB_RECIP_DEVICE:
545 ret = dwc3_ep0_handle_device(dwc, ctrl, set);
546 break;
547 case USB_RECIP_INTERFACE:
548 ret = dwc3_ep0_handle_intf(dwc, ctrl, set);
549 break;
550 case USB_RECIP_ENDPOINT:
551 ret = dwc3_ep0_handle_endpoint(dwc, ctrl, set);
552 break;
553 default:
554 ret = -EINVAL;
555 }
556
557 return ret;
558}
559
Felipe Balbi72246da2011-08-19 18:10:58 +0300560static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
561{
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200562 enum usb_device_state state = dwc->gadget.state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300563 u32 addr;
564 u32 reg;
565
566 addr = le16_to_cpu(ctrl->wValue);
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300567 if (addr > 127) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200568 dev_err(dwc->dev, "invalid device address %d\n", addr);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569 return -EINVAL;
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300570 }
571
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200572 if (state == USB_STATE_CONFIGURED) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200573 dev_err(dwc->dev, "can't SetAddress() from Configured State\n");
Felipe Balbif96a6ec2011-10-15 21:37:35 +0300574 return -EINVAL;
575 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300576
Felipe Balbi26460212011-09-30 10:58:36 +0300577 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
578 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
579 reg |= DWC3_DCFG_DEVADDR(addr);
580 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300581
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200582 if (addr)
Felipe Balbi14cd5922011-12-19 13:01:52 +0200583 usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200584 else
Felipe Balbi14cd5922011-12-19 13:01:52 +0200585 usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300586
Felipe Balbi26460212011-09-30 10:58:36 +0300587 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300588}
589
590static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
591{
592 int ret;
593
594 spin_unlock(&dwc->lock);
595 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
596 spin_lock(&dwc->lock);
597 return ret;
598}
599
600static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
601{
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200602 enum usb_device_state state = dwc->gadget.state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300603 u32 cfg;
604 int ret;
Pratyush Anande274a312012-07-02 10:21:54 +0530605 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300606
607 cfg = le16_to_cpu(ctrl->wValue);
608
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200609 switch (state) {
610 case USB_STATE_DEFAULT:
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300612
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200613 case USB_STATE_ADDRESS:
Felipe Balbi72246da2011-08-19 18:10:58 +0300614 ret = dwc3_ep0_delegate_req(dwc, ctrl);
615 /* if the cfg matches and the cfg is non zero */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200616 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
Felipe Balbi7c812902013-07-22 12:41:47 +0300617
618 /*
619 * only change state if set_config has already
620 * been processed. If gadget driver returns
621 * USB_GADGET_DELAYED_STATUS, we will wait
622 * to change the state on the next usb_ep_queue()
623 */
624 if (ret == 0)
625 usb_gadget_set_state(&dwc->gadget,
626 USB_STATE_CONFIGURED);
Felipe Balbi14cd5922011-12-19 13:01:52 +0200627
Pratyush Anande274a312012-07-02 10:21:54 +0530628 /*
629 * Enable transition to U1/U2 state when
630 * nothing is pending from application.
631 */
632 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +0530633 if (!dwc->dis_u1_entry_quirk)
634 reg |= DWC3_DCTL_ACCEPTU1ENA;
635 if (!dwc->dis_u2_entry_quirk)
636 reg |= DWC3_DCTL_ACCEPTU2ENA;
Pratyush Anande274a312012-07-02 10:21:54 +0530637 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200638 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300639 break;
640
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200641 case USB_STATE_CONFIGURED:
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 ret = dwc3_ep0_delegate_req(dwc, ctrl);
Felipe Balbi7a42d832013-07-22 12:31:31 +0300643 if (!cfg && !ret)
Felipe Balbi14cd5922011-12-19 13:01:52 +0200644 usb_gadget_set_state(&dwc->gadget,
645 USB_STATE_ADDRESS);
Felipe Balbi72246da2011-08-19 18:10:58 +0300646 break;
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100647 default:
648 ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 }
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100650 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300651}
652
Felipe Balbi865e09e2012-04-24 16:19:49 +0300653static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
654{
655 struct dwc3_ep *dep = to_dwc3_ep(ep);
656 struct dwc3 *dwc = dep->dwc;
657
658 u32 param = 0;
659 u32 reg;
660
661 struct timing {
662 u8 u1sel;
663 u8 u1pel;
John Youn501058e2016-05-23 11:32:40 -0700664 __le16 u2sel;
665 __le16 u2pel;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300666 } __packed timing;
667
668 int ret;
669
670 memcpy(&timing, req->buf, sizeof(timing));
671
672 dwc->u1sel = timing.u1sel;
673 dwc->u1pel = timing.u1pel;
Felipe Balbic8cf7af2012-05-31 11:00:28 +0300674 dwc->u2sel = le16_to_cpu(timing.u2sel);
675 dwc->u2pel = le16_to_cpu(timing.u2pel);
Felipe Balbi865e09e2012-04-24 16:19:49 +0300676
677 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
678 if (reg & DWC3_DCTL_INITU2ENA)
679 param = dwc->u2pel;
680 if (reg & DWC3_DCTL_INITU1ENA)
681 param = dwc->u1pel;
682
683 /*
684 * According to Synopsys Databook, if parameter is
685 * greater than 125, a value of zero should be
686 * programmed in the register.
687 */
688 if (param > 125)
689 param = 0;
690
691 /* now that we have the time, issue DGCMD Set Sel */
692 ret = dwc3_send_gadget_generic_command(dwc,
693 DWC3_DGCMD_SET_PERIODIC_PAR, param);
694 WARN_ON(ret < 0);
695}
696
697static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
698{
699 struct dwc3_ep *dep;
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200700 enum usb_device_state state = dwc->gadget.state;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300701 u16 wLength;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300702
Felipe Balbifdba5aa2013-01-25 11:28:19 +0200703 if (state == USB_STATE_DEFAULT)
Felipe Balbi865e09e2012-04-24 16:19:49 +0300704 return -EINVAL;
705
Felipe Balbi865e09e2012-04-24 16:19:49 +0300706 wLength = le16_to_cpu(ctrl->wLength);
707
708 if (wLength != 6) {
709 dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
710 wLength);
711 return -EINVAL;
712 }
713
714 /*
715 * To handle Set SEL we need to receive 6 bytes from Host. So let's
716 * queue a usb_request for 6 bytes.
717 *
718 * Remember, though, this controller can't handle non-wMaxPacketSize
719 * aligned transfers on the OUT direction, so we queue a request for
720 * wMaxPacketSize instead.
721 */
722 dep = dwc->eps[0];
723 dwc->ep0_usb_req.dep = dep;
724 dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
725 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
726 dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
727
728 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
729}
730
Felipe Balbic12a0d82012-04-25 10:45:05 +0300731static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
732{
733 u16 wLength;
734 u16 wValue;
735 u16 wIndex;
736
737 wValue = le16_to_cpu(ctrl->wValue);
738 wLength = le16_to_cpu(ctrl->wLength);
739 wIndex = le16_to_cpu(ctrl->wIndex);
740
741 if (wIndex || wLength)
742 return -EINVAL;
743
Felipe Balbi19e0b2032017-11-14 12:29:33 +0200744 dwc->gadget.isoch_delay = wValue;
Felipe Balbic12a0d82012-04-25 10:45:05 +0300745
746 return 0;
747}
748
Felipe Balbi72246da2011-08-19 18:10:58 +0300749static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
750{
751 int ret;
752
753 switch (ctrl->bRequest) {
754 case USB_REQ_GET_STATUS:
Felipe Balbi72246da2011-08-19 18:10:58 +0300755 ret = dwc3_ep0_handle_status(dwc, ctrl);
756 break;
757 case USB_REQ_CLEAR_FEATURE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300758 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
759 break;
760 case USB_REQ_SET_FEATURE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
762 break;
763 case USB_REQ_SET_ADDRESS:
Felipe Balbi72246da2011-08-19 18:10:58 +0300764 ret = dwc3_ep0_set_address(dwc, ctrl);
765 break;
766 case USB_REQ_SET_CONFIGURATION:
Felipe Balbi72246da2011-08-19 18:10:58 +0300767 ret = dwc3_ep0_set_config(dwc, ctrl);
768 break;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300769 case USB_REQ_SET_SEL:
Felipe Balbi865e09e2012-04-24 16:19:49 +0300770 ret = dwc3_ep0_set_sel(dwc, ctrl);
771 break;
Felipe Balbic12a0d82012-04-25 10:45:05 +0300772 case USB_REQ_SET_ISOCH_DELAY:
Felipe Balbic12a0d82012-04-25 10:45:05 +0300773 ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
774 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 default:
Felipe Balbi72246da2011-08-19 18:10:58 +0300776 ret = dwc3_ep0_delegate_req(dwc, ctrl);
777 break;
Joe Perches2b84f922013-10-08 16:01:37 -0700778 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300779
780 return ret;
781}
782
783static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
784 const struct dwc3_event_depevt *event)
785{
Felipe Balbi7d5e6502017-04-07 13:34:21 +0300786 struct usb_ctrlrequest *ctrl = (void *) dwc->ep0_trb;
Felipe Balbief21ede2012-05-31 10:29:49 +0300787 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300788 u32 len;
789
790 if (!dwc->gadget_driver)
Felipe Balbief21ede2012-05-31 10:29:49 +0300791 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300792
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500793 trace_dwc3_ctrl_req(ctrl);
794
Felipe Balbi72246da2011-08-19 18:10:58 +0300795 len = le16_to_cpu(ctrl->wLength);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300796 if (!len) {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300797 dwc->three_stage_setup = false;
798 dwc->ep0_expect_in = false;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300799 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
800 } else {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300801 dwc->three_stage_setup = true;
802 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300803 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
804 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300805
806 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
807 ret = dwc3_ep0_std_request(dwc, ctrl);
808 else
809 ret = dwc3_ep0_delegate_req(dwc, ctrl);
810
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +0100811 if (ret == USB_GADGET_DELAYED_STATUS)
812 dwc->delayed_status = true;
813
Felipe Balbief21ede2012-05-31 10:29:49 +0300814out:
815 if (ret < 0)
816 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300817}
818
819static void dwc3_ep0_complete_data(struct dwc3 *dwc,
820 const struct dwc3_event_depevt *event)
821{
Heinrich Schuchardt7642d832018-03-18 15:47:40 +0100822 struct dwc3_request *r;
Felipe Balbi72246da2011-08-19 18:10:58 +0300823 struct usb_request *ur;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200824 struct dwc3_trb *trb;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200825 struct dwc3_ep *ep0;
Kishon Vijay Abraham I8a344222015-07-27 12:25:29 +0530826 u32 transferred = 0;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300827 u32 status;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200828 u32 length;
Felipe Balbi72246da2011-08-19 18:10:58 +0300829 u8 epnum;
830
831 epnum = event->endpoint_number;
Sebastian Andrzej Siewiorc2da2ff2011-10-20 19:04:16 +0200832 ep0 = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300833
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300834 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200835 trb = dwc->ep0_trb;
Felipe Balbiccb072d2014-10-01 12:20:29 -0500836 trace_dwc3_complete_trb(ep0, trb);
837
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200838 r = next_request(&ep0->pending_list);
Felipe Balbi520fe762014-11-10 14:39:44 -0600839 if (!r)
840 return;
841
Felipe Balbifca8892a2012-07-19 09:05:35 +0300842 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
843 if (status == DWC3_TRBSTS_SETUP_PENDING) {
Felipe Balbib5d335e2015-11-16 16:20:34 -0600844 dwc->setup_packet_pending = true;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300845 if (r)
846 dwc3_gadget_giveback(ep0, r, -ECONNRESET);
847
848 return;
849 }
850
Felipe Balbi6856d302014-09-30 11:43:20 -0500851 ur = &r->request;
852
Felipe Balbif6bafc62012-02-06 11:04:53 +0200853 length = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300854 transferred = ur->length - length;
855 ur->actual += transferred;
Kishon Vijay Abraham I8a344222015-07-27 12:25:29 +0530856
Felipe Balbid6e5a542017-04-07 16:34:38 +0300857 if ((IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
858 ur->length && ur->zero) || dwc->ep0_bounced) {
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300859 trb++;
860 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
Felipe Balbid6e5a542017-04-07 16:34:38 +0300861 trace_dwc3_complete_trb(ep0, trb);
Thinh Nguyenf035d132018-01-12 18:18:27 -0800862
863 if (r->direction)
864 dwc->eps[1]->trb_enqueue = 0;
865 else
866 dwc->eps[0]->trb_enqueue = 0;
867
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300868 dwc->ep0_bounced = false;
Felipe Balbia6829702011-08-27 22:18:09 +0300869 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300870
Felipe Balbid6e5a542017-04-07 16:34:38 +0300871 if ((epnum & 1) && ur->actual < ur->length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300872 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbid6e5a542017-04-07 16:34:38 +0300873 else
Felipe Balbi36f84ff2014-09-30 10:39:14 -0500874 dwc3_gadget_giveback(ep0, r, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300875}
876
Felipe Balbi85a78102012-05-31 12:32:37 +0300877static void dwc3_ep0_complete_status(struct dwc3 *dwc,
Felipe Balbi72246da2011-08-19 18:10:58 +0300878 const struct dwc3_event_depevt *event)
879{
880 struct dwc3_request *r;
881 struct dwc3_ep *dep;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300882 struct dwc3_trb *trb;
883 u32 status;
Felipe Balbi72246da2011-08-19 18:10:58 +0300884
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300885 dep = dwc->eps[0];
Felipe Balbifca8892a2012-07-19 09:05:35 +0300886 trb = dwc->ep0_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300887
Felipe Balbiccb072d2014-10-01 12:20:29 -0500888 trace_dwc3_complete_trb(dep, trb);
889
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200890 if (!list_empty(&dep->pending_list)) {
891 r = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300892
893 dwc3_gadget_giveback(dep, r, 0);
894 }
895
Gerard Cauvy3b637362012-02-10 12:21:18 +0200896 if (dwc->test_mode) {
897 int ret;
898
899 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
900 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200901 dev_err(dwc->dev, "invalid test #%d\n",
Gerard Cauvy3b637362012-02-10 12:21:18 +0200902 dwc->test_mode_nr);
903 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi5c81aba2012-06-25 19:30:49 +0300904 return;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200905 }
906 }
907
Felipe Balbifca8892a2012-07-19 09:05:35 +0300908 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200909 if (status == DWC3_TRBSTS_SETUP_PENDING)
Felipe Balbib5d335e2015-11-16 16:20:34 -0600910 dwc->setup_packet_pending = true;
Felipe Balbifca8892a2012-07-19 09:05:35 +0300911
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300912 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300913 dwc3_ep0_out_start(dwc);
914}
915
916static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
917 const struct dwc3_event_depevt *event)
918{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300919 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
920
Felipe Balbi5f2e7972018-03-29 11:10:45 +0300921 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbib4996a82012-06-06 12:04:13 +0300922 dep->resource_index = 0;
Felipe Balbidf62df52011-10-14 15:11:49 +0300923 dwc->setup_packet_pending = false;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300924
Felipe Balbi72246da2011-08-19 18:10:58 +0300925 switch (dwc->ep0state) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300926 case EP0_SETUP_PHASE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300927 dwc3_ep0_inspect_setup(dwc, event);
928 break;
929
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300930 case EP0_DATA_PHASE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300931 dwc3_ep0_complete_data(dwc, event);
932 break;
933
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300934 case EP0_STATUS_PHASE:
Felipe Balbi85a78102012-05-31 12:32:37 +0300935 dwc3_ep0_complete_status(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300936 break;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300937 default:
938 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
Felipe Balbi72246da2011-08-19 18:10:58 +0300939 }
940}
941
Felipe Balbia0807882012-05-04 13:03:54 +0300942static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
943 struct dwc3_ep *dep, struct dwc3_request *req)
944{
945 int ret;
946
947 req->direction = !!dep->number;
948
949 if (req->request.length == 0) {
Felipe Balbid686a5f2017-04-07 13:47:49 +0300950 dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 0,
Kishon Vijay Abraham I368ca112015-07-27 12:25:30 +0530951 DWC3_TRBCTL_CONTROL_DATA, false);
Felipe Balbid686a5f2017-04-07 13:47:49 +0300952 ret = dwc3_ep0_start_trans(dep);
Felipe Balbic74c6d42012-05-04 13:08:22 +0300953 } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
Felipe Balbia0807882012-05-04 13:03:54 +0300954 && (dep->number == 0)) {
Andrew Mortonc390b032013-03-08 09:42:50 +0200955 u32 maxpacket;
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300956 u32 rem;
Felipe Balbia0807882012-05-04 13:03:54 +0300957
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530958 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
959 &req->request, dep->number);
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200960 if (ret)
Felipe Balbia0807882012-05-04 13:03:54 +0300961 return;
Felipe Balbia0807882012-05-04 13:03:54 +0300962
Andrew Mortonc390b032013-03-08 09:42:50 +0200963 maxpacket = dep->endpoint.maxpacket;
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300964 rem = req->request.length % maxpacket;
Felipe Balbia0807882012-05-04 13:03:54 +0300965 dwc->ep0_bounced = true;
966
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300967 /* prepare normal TRB */
968 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
969 req->request.length,
970 DWC3_TRBCTL_CONTROL_DATA,
971 true);
972
Felipe Balbi55168472017-09-11 10:45:12 +0300973 req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];
974
Felipe Balbi4199c5f2017-04-07 14:09:13 +0300975 /* Now prepare one extra TRB to align transfer size */
976 dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
977 maxpacket - rem,
978 DWC3_TRBCTL_CONTROL_DATA,
Felipe Balbid686a5f2017-04-07 13:47:49 +0300979 false);
980 ret = dwc3_ep0_start_trans(dep);
Felipe Balbid6e5a542017-04-07 16:34:38 +0300981 } else if (IS_ALIGNED(req->request.length, dep->endpoint.maxpacket) &&
982 req->request.length && req->request.zero) {
Felipe Balbid6e5a542017-04-07 16:34:38 +0300983
984 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
985 &req->request, dep->number);
986 if (ret)
987 return;
988
Felipe Balbid6e5a542017-04-07 16:34:38 +0300989 /* prepare normal TRB */
990 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
991 req->request.length,
992 DWC3_TRBCTL_CONTROL_DATA,
993 true);
994
Felipe Balbi55168472017-09-11 10:45:12 +0300995 req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];
996
Felipe Balbid6e5a542017-04-07 16:34:38 +0300997 /* Now prepare one extra TRB to align transfer size */
998 dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
999 0, DWC3_TRBCTL_CONTROL_DATA,
1000 false);
1001 ret = dwc3_ep0_start_trans(dep);
Felipe Balbia0807882012-05-04 13:03:54 +03001002 } else {
Arnd Bergmannd64ff402016-11-17 17:13:47 +05301003 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
1004 &req->request, dep->number);
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001005 if (ret)
Felipe Balbia0807882012-05-04 13:03:54 +03001006 return;
Felipe Balbia0807882012-05-04 13:03:54 +03001007
Felipe Balbid686a5f2017-04-07 13:47:49 +03001008 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
Kishon Vijay Abraham I368ca112015-07-27 12:25:30 +05301009 req->request.length, DWC3_TRBCTL_CONTROL_DATA,
1010 false);
Felipe Balbi55168472017-09-11 10:45:12 +03001011
1012 req->trb = &dwc->ep0_trb[dep->trb_enqueue];
1013
Felipe Balbid686a5f2017-04-07 13:47:49 +03001014 ret = dwc3_ep0_start_trans(dep);
Felipe Balbia0807882012-05-04 13:03:54 +03001015 }
1016
1017 WARN_ON(ret < 0);
1018}
1019
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001020static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001021{
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001022 struct dwc3 *dwc = dep->dwc;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001023 u32 type;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001024
1025 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
1026 : DWC3_TRBCTL_CONTROL_STATUS2;
1027
Felipe Balbid686a5f2017-04-07 13:47:49 +03001028 dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 0, type, false);
1029 return dwc3_ep0_start_trans(dep);
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001030}
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001031
Felipe Balbi788a23f2012-05-21 14:22:41 +03001032static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001033{
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001034 WARN_ON(dwc3_ep0_start_control_status(dep));
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001035}
1036
Felipe Balbi788a23f2012-05-21 14:22:41 +03001037static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
1038 const struct dwc3_event_depevt *event)
1039{
1040 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
1041
1042 __dwc3_ep0_do_control_status(dwc, dep);
1043}
1044
Felipe Balbi2e3db062012-07-19 09:26:59 +03001045static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
1046{
1047 struct dwc3_gadget_ep_cmd_params params;
1048 u32 cmd;
1049 int ret;
1050
1051 if (!dep->resource_index)
1052 return;
1053
1054 cmd = DWC3_DEPCMD_ENDTRANSFER;
1055 cmd |= DWC3_DEPCMD_CMDIOC;
1056 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
1057 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03001058 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi2e3db062012-07-19 09:26:59 +03001059 WARN_ON_ONCE(ret);
1060 dep->resource_index = 0;
1061}
1062
Felipe Balbi72246da2011-08-19 18:10:58 +03001063static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
1064 const struct dwc3_event_depevt *event)
1065{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001066 switch (event->status) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001067 case DEPEVT_STATUS_CONTROL_DATA:
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001068 /*
Felipe Balbi2e3db062012-07-19 09:26:59 +03001069 * We already have a DATA transfer in the controller's cache,
1070 * if we receive a XferNotReady(DATA) we will ignore it, unless
1071 * it's for the wrong direction.
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001072 *
Felipe Balbi2e3db062012-07-19 09:26:59 +03001073 * In that case, we must issue END_TRANSFER command to the Data
1074 * Phase we already have started and issue SetStall on the
1075 * control endpoint.
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001076 */
1077 if (dwc->ep0_expect_in != event->endpoint_number) {
Felipe Balbi2e3db062012-07-19 09:26:59 +03001078 struct dwc3_ep *dep = dwc->eps[dwc->ep0_expect_in];
1079
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001080 dev_err(dwc->dev, "unexpected direction for Data Phase\n");
Felipe Balbi2e3db062012-07-19 09:26:59 +03001081 dwc3_ep0_end_control_data(dwc, dep);
Felipe Balbi55f3fba2011-09-08 18:27:33 +03001082 dwc3_ep0_stall_and_restart(dwc);
1083 return;
1084 }
1085
Felipe Balbi72246da2011-08-19 18:10:58 +03001086 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +03001087
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001088 case DEPEVT_STATUS_CONTROL_STATUS:
Felipe Balbi77fa6df2012-07-23 09:09:32 +03001089 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
1090 return;
1091
Sebastian Andrzej Siewiorf0f2b2a2011-11-02 13:30:44 +01001092 dwc->ep0state = EP0_STATUS_PHASE;
1093
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +01001094 if (dwc->delayed_status) {
Baolin Wang53896792017-01-14 16:40:39 +08001095 struct dwc3_ep *dep = dwc->eps[0];
1096
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +01001097 WARN_ON_ONCE(event->endpoint_number != 1);
Baolin Wang53896792017-01-14 16:40:39 +08001098 /*
1099 * We should handle the delay STATUS phase here if the
1100 * request for handling delay STATUS has been queued
1101 * into the list.
1102 */
1103 if (!list_empty(&dep->pending_list)) {
1104 dwc->delayed_status = false;
1105 usb_gadget_set_state(&dwc->gadget,
1106 USB_STATE_CONFIGURED);
1107 dwc3_ep0_do_control_status(dwc, event);
1108 }
1109
Sebastian Andrzej Siewior5bdb1dc2011-11-02 13:30:45 +01001110 return;
1111 }
1112
Felipe Balbi788a23f2012-05-21 14:22:41 +03001113 dwc3_ep0_do_control_status(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001114 }
1115}
1116
1117void dwc3_ep0_interrupt(struct dwc3 *dwc,
Felipe Balbi8becf272011-11-04 12:40:05 +02001118 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03001119{
Thinh Nguyen2d7b78f2019-11-27 13:10:54 -08001120 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
1121 u8 cmd;
1122
Felipe Balbi72246da2011-08-19 18:10:58 +03001123 switch (event->endpoint_event) {
1124 case DWC3_DEPEVT_XFERCOMPLETE:
1125 dwc3_ep0_xfer_complete(dwc, event);
1126 break;
1127
1128 case DWC3_DEPEVT_XFERNOTREADY:
1129 dwc3_ep0_xfernotready(dwc, event);
1130 break;
1131
1132 case DWC3_DEPEVT_XFERINPROGRESS:
1133 case DWC3_DEPEVT_RXTXFIFOEVT:
1134 case DWC3_DEPEVT_STREAMEVT:
Thinh Nguyen2d7b78f2019-11-27 13:10:54 -08001135 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03001136 case DWC3_DEPEVT_EPCMDCMPLT:
Thinh Nguyen2d7b78f2019-11-27 13:10:54 -08001137 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
1138
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08001139 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
1140 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Thinh Nguyen2d7b78f2019-11-27 13:10:54 -08001141 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08001142 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001143 break;
1144 }
1145}