blob: 9c6448915b653226ad59c1ea3ac27e2937c2d417 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03006 * Copyright (C) 2013-2016 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000043#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000044#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000045#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070046
47#include "sh_eth.h"
48
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000049#define SH_ETH_DEF_MSG_ENABLE \
50 (NETIF_MSG_LINK | \
51 NETIF_MSG_TIMER | \
52 NETIF_MSG_RX_ERR| \
53 NETIF_MSG_TX_ERR)
54
Sergei Shtylyov2274d372015-12-13 01:44:50 +030055#define SH_ETH_OFFSET_INVALID ((u16)~0)
56
Ben Hutchings33657112015-02-26 20:34:14 +000057#define SH_ETH_OFFSET_DEFAULTS \
58 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
59
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000060static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000061 SH_ETH_OFFSET_DEFAULTS,
62
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000063 [EDSR] = 0x0000,
64 [EDMR] = 0x0400,
65 [EDTRR] = 0x0408,
66 [EDRRR] = 0x0410,
67 [EESR] = 0x0428,
68 [EESIPR] = 0x0430,
69 [TDLAR] = 0x0010,
70 [TDFAR] = 0x0014,
71 [TDFXR] = 0x0018,
72 [TDFFR] = 0x001c,
73 [RDLAR] = 0x0030,
74 [RDFAR] = 0x0034,
75 [RDFXR] = 0x0038,
76 [RDFFR] = 0x003c,
77 [TRSCER] = 0x0438,
78 [RMFCR] = 0x0440,
79 [TFTR] = 0x0448,
80 [FDR] = 0x0450,
81 [RMCR] = 0x0458,
82 [RPADIR] = 0x0460,
83 [FCFTR] = 0x0468,
84 [CSMR] = 0x04E4,
85
86 [ECMR] = 0x0500,
87 [ECSR] = 0x0510,
88 [ECSIPR] = 0x0518,
89 [PIR] = 0x0520,
90 [PSR] = 0x0528,
91 [PIPR] = 0x052c,
92 [RFLR] = 0x0508,
93 [APR] = 0x0554,
94 [MPR] = 0x0558,
95 [PFTCR] = 0x055c,
96 [PFRCR] = 0x0560,
97 [TPAUSER] = 0x0564,
98 [GECMR] = 0x05b0,
99 [BCULR] = 0x05b4,
100 [MAHR] = 0x05c0,
101 [MALR] = 0x05c8,
102 [TROCR] = 0x0700,
103 [CDCR] = 0x0708,
104 [LCCR] = 0x0710,
105 [CEFCR] = 0x0740,
106 [FRECR] = 0x0748,
107 [TSFRCR] = 0x0750,
108 [TLFRCR] = 0x0758,
109 [RFCR] = 0x0760,
110 [CERCR] = 0x0768,
111 [CEECR] = 0x0770,
112 [MAFCR] = 0x0778,
113 [RMII_MII] = 0x0790,
114
115 [ARSTR] = 0x0000,
116 [TSU_CTRST] = 0x0004,
117 [TSU_FWEN0] = 0x0010,
118 [TSU_FWEN1] = 0x0014,
119 [TSU_FCM] = 0x0018,
120 [TSU_BSYSL0] = 0x0020,
121 [TSU_BSYSL1] = 0x0024,
122 [TSU_PRISL0] = 0x0028,
123 [TSU_PRISL1] = 0x002c,
124 [TSU_FWSL0] = 0x0030,
125 [TSU_FWSL1] = 0x0034,
126 [TSU_FWSLC] = 0x0038,
127 [TSU_QTAG0] = 0x0040,
128 [TSU_QTAG1] = 0x0044,
129 [TSU_FWSR] = 0x0050,
130 [TSU_FWINMK] = 0x0054,
131 [TSU_ADQT0] = 0x0048,
132 [TSU_ADQT1] = 0x004c,
133 [TSU_VTAG0] = 0x0058,
134 [TSU_VTAG1] = 0x005c,
135 [TSU_ADSBSY] = 0x0060,
136 [TSU_TEN] = 0x0064,
137 [TSU_POST1] = 0x0070,
138 [TSU_POST2] = 0x0074,
139 [TSU_POST3] = 0x0078,
140 [TSU_POST4] = 0x007c,
141 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000142
143 [TXNLCR0] = 0x0080,
144 [TXALCR0] = 0x0084,
145 [RXNLCR0] = 0x0088,
146 [RXALCR0] = 0x008c,
147 [FWNLCR0] = 0x0090,
148 [FWALCR0] = 0x0094,
149 [TXNLCR1] = 0x00a0,
150 [TXALCR1] = 0x00a0,
151 [RXNLCR1] = 0x00a8,
152 [RXALCR1] = 0x00ac,
153 [FWNLCR1] = 0x00b0,
154 [FWALCR1] = 0x00b4,
155};
156
Simon Hormandb893472014-01-17 09:22:28 +0900157static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000158 SH_ETH_OFFSET_DEFAULTS,
159
Simon Hormandb893472014-01-17 09:22:28 +0900160 [EDSR] = 0x0000,
161 [EDMR] = 0x0400,
162 [EDTRR] = 0x0408,
163 [EDRRR] = 0x0410,
164 [EESR] = 0x0428,
165 [EESIPR] = 0x0430,
166 [TDLAR] = 0x0010,
167 [TDFAR] = 0x0014,
168 [TDFXR] = 0x0018,
169 [TDFFR] = 0x001c,
170 [RDLAR] = 0x0030,
171 [RDFAR] = 0x0034,
172 [RDFXR] = 0x0038,
173 [RDFFR] = 0x003c,
174 [TRSCER] = 0x0438,
175 [RMFCR] = 0x0440,
176 [TFTR] = 0x0448,
177 [FDR] = 0x0450,
178 [RMCR] = 0x0458,
179 [RPADIR] = 0x0460,
180 [FCFTR] = 0x0468,
181 [CSMR] = 0x04E4,
182
183 [ECMR] = 0x0500,
184 [RFLR] = 0x0508,
185 [ECSR] = 0x0510,
186 [ECSIPR] = 0x0518,
187 [PIR] = 0x0520,
188 [APR] = 0x0554,
189 [MPR] = 0x0558,
190 [PFTCR] = 0x055c,
191 [PFRCR] = 0x0560,
192 [TPAUSER] = 0x0564,
193 [MAHR] = 0x05c0,
194 [MALR] = 0x05c8,
195 [CEFCR] = 0x0740,
196 [FRECR] = 0x0748,
197 [TSFRCR] = 0x0750,
198 [TLFRCR] = 0x0758,
199 [RFCR] = 0x0760,
200 [MAFCR] = 0x0778,
201
202 [ARSTR] = 0x0000,
203 [TSU_CTRST] = 0x0004,
204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
207 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900208
209 [TXNLCR0] = 0x0080,
210 [TXALCR0] = 0x0084,
211 [RXNLCR0] = 0x0088,
212 [RXALCR0] = 0x008C,
213};
214
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000215static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000216 SH_ETH_OFFSET_DEFAULTS,
217
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000218 [ECMR] = 0x0300,
219 [RFLR] = 0x0308,
220 [ECSR] = 0x0310,
221 [ECSIPR] = 0x0318,
222 [PIR] = 0x0320,
223 [PSR] = 0x0328,
224 [RDMLR] = 0x0340,
225 [IPGR] = 0x0350,
226 [APR] = 0x0354,
227 [MPR] = 0x0358,
228 [RFCF] = 0x0360,
229 [TPAUSER] = 0x0364,
230 [TPAUSECR] = 0x0368,
231 [MAHR] = 0x03c0,
232 [MALR] = 0x03c8,
233 [TROCR] = 0x03d0,
234 [CDCR] = 0x03d4,
235 [LCCR] = 0x03d8,
236 [CNDCR] = 0x03dc,
237 [CEFCR] = 0x03e4,
238 [FRECR] = 0x03e8,
239 [TSFRCR] = 0x03ec,
240 [TLFRCR] = 0x03f0,
241 [RFCR] = 0x03f4,
242 [MAFCR] = 0x03f8,
243
244 [EDMR] = 0x0200,
245 [EDTRR] = 0x0208,
246 [EDRRR] = 0x0210,
247 [TDLAR] = 0x0218,
248 [RDLAR] = 0x0220,
249 [EESR] = 0x0228,
250 [EESIPR] = 0x0230,
251 [TRSCER] = 0x0238,
252 [RMFCR] = 0x0240,
253 [TFTR] = 0x0248,
254 [FDR] = 0x0250,
255 [RMCR] = 0x0258,
256 [TFUCR] = 0x0264,
257 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900258 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000259 [FCFTR] = 0x0270,
260 [TRIMD] = 0x027c,
261};
262
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000263static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000264 SH_ETH_OFFSET_DEFAULTS,
265
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000266 [ECMR] = 0x0100,
267 [RFLR] = 0x0108,
268 [ECSR] = 0x0110,
269 [ECSIPR] = 0x0118,
270 [PIR] = 0x0120,
271 [PSR] = 0x0128,
272 [RDMLR] = 0x0140,
273 [IPGR] = 0x0150,
274 [APR] = 0x0154,
275 [MPR] = 0x0158,
276 [TPAUSER] = 0x0164,
277 [RFCF] = 0x0160,
278 [TPAUSECR] = 0x0168,
279 [BCFRR] = 0x016c,
280 [MAHR] = 0x01c0,
281 [MALR] = 0x01c8,
282 [TROCR] = 0x01d0,
283 [CDCR] = 0x01d4,
284 [LCCR] = 0x01d8,
285 [CNDCR] = 0x01dc,
286 [CEFCR] = 0x01e4,
287 [FRECR] = 0x01e8,
288 [TSFRCR] = 0x01ec,
289 [TLFRCR] = 0x01f0,
290 [RFCR] = 0x01f4,
291 [MAFCR] = 0x01f8,
292 [RTRATE] = 0x01fc,
293
294 [EDMR] = 0x0000,
295 [EDTRR] = 0x0008,
296 [EDRRR] = 0x0010,
297 [TDLAR] = 0x0018,
298 [RDLAR] = 0x0020,
299 [EESR] = 0x0028,
300 [EESIPR] = 0x0030,
301 [TRSCER] = 0x0038,
302 [RMFCR] = 0x0040,
303 [TFTR] = 0x0048,
304 [FDR] = 0x0050,
305 [RMCR] = 0x0058,
306 [TFUCR] = 0x0064,
307 [RFOCR] = 0x0068,
308 [FCFTR] = 0x0070,
309 [RPADIR] = 0x0078,
310 [TRIMD] = 0x007c,
311 [RBWAR] = 0x00c8,
312 [RDFAR] = 0x00cc,
313 [TBRAR] = 0x00d4,
314 [TDFAR] = 0x00d8,
315};
316
317static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000318 SH_ETH_OFFSET_DEFAULTS,
319
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400320 [EDMR] = 0x0000,
321 [EDTRR] = 0x0004,
322 [EDRRR] = 0x0008,
323 [TDLAR] = 0x000c,
324 [RDLAR] = 0x0010,
325 [EESR] = 0x0014,
326 [EESIPR] = 0x0018,
327 [TRSCER] = 0x001c,
328 [RMFCR] = 0x0020,
329 [TFTR] = 0x0024,
330 [FDR] = 0x0028,
331 [RMCR] = 0x002c,
332 [EDOCR] = 0x0030,
333 [FCFTR] = 0x0034,
334 [RPADIR] = 0x0038,
335 [TRIMD] = 0x003c,
336 [RBWAR] = 0x0040,
337 [RDFAR] = 0x0044,
338 [TBRAR] = 0x004c,
339 [TDFAR] = 0x0050,
340
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000341 [ECMR] = 0x0160,
342 [ECSR] = 0x0164,
343 [ECSIPR] = 0x0168,
344 [PIR] = 0x016c,
345 [MAHR] = 0x0170,
346 [MALR] = 0x0174,
347 [RFLR] = 0x0178,
348 [PSR] = 0x017c,
349 [TROCR] = 0x0180,
350 [CDCR] = 0x0184,
351 [LCCR] = 0x0188,
352 [CNDCR] = 0x018c,
353 [CEFCR] = 0x0194,
354 [FRECR] = 0x0198,
355 [TSFRCR] = 0x019c,
356 [TLFRCR] = 0x01a0,
357 [RFCR] = 0x01a4,
358 [MAFCR] = 0x01a8,
359 [IPGR] = 0x01b4,
360 [APR] = 0x01b8,
361 [MPR] = 0x01bc,
362 [TPAUSER] = 0x01c4,
363 [BCFR] = 0x01cc,
364
365 [ARSTR] = 0x0000,
366 [TSU_CTRST] = 0x0004,
367 [TSU_FWEN0] = 0x0010,
368 [TSU_FWEN1] = 0x0014,
369 [TSU_FCM] = 0x0018,
370 [TSU_BSYSL0] = 0x0020,
371 [TSU_BSYSL1] = 0x0024,
372 [TSU_PRISL0] = 0x0028,
373 [TSU_PRISL1] = 0x002c,
374 [TSU_FWSL0] = 0x0030,
375 [TSU_FWSL1] = 0x0034,
376 [TSU_FWSLC] = 0x0038,
377 [TSU_QTAGM0] = 0x0040,
378 [TSU_QTAGM1] = 0x0044,
379 [TSU_ADQT0] = 0x0048,
380 [TSU_ADQT1] = 0x004c,
381 [TSU_FWSR] = 0x0050,
382 [TSU_FWINMK] = 0x0054,
383 [TSU_ADSBSY] = 0x0060,
384 [TSU_TEN] = 0x0064,
385 [TSU_POST1] = 0x0070,
386 [TSU_POST2] = 0x0074,
387 [TSU_POST3] = 0x0078,
388 [TSU_POST4] = 0x007c,
389
390 [TXNLCR0] = 0x0080,
391 [TXALCR0] = 0x0084,
392 [RXNLCR0] = 0x0088,
393 [RXALCR0] = 0x008c,
394 [FWNLCR0] = 0x0090,
395 [FWALCR0] = 0x0094,
396 [TXNLCR1] = 0x00a0,
397 [TXALCR1] = 0x00a0,
398 [RXNLCR1] = 0x00a8,
399 [RXALCR1] = 0x00ac,
400 [FWNLCR1] = 0x00b0,
401 [FWALCR1] = 0x00b4,
402
403 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000404};
405
Ben Hutchings740c7f32015-01-27 00:49:32 +0000406static void sh_eth_rcv_snd_disable(struct net_device *ndev);
407static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
408
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300409static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
410{
411 struct sh_eth_private *mdp = netdev_priv(ndev);
412 u16 offset = mdp->reg_offset[enum_index];
413
414 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
415 return;
416
417 iowrite32(data, mdp->addr + offset);
418}
419
420static u32 sh_eth_read(struct net_device *ndev, int enum_index)
421{
422 struct sh_eth_private *mdp = netdev_priv(ndev);
423 u16 offset = mdp->reg_offset[enum_index];
424
425 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
426 return ~0U;
427
428 return ioread32(mdp->addr + offset);
429}
430
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300431static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
432 u32 set)
433{
434 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
435 enum_index);
436}
437
Simon Horman504c8ca2014-01-17 09:22:27 +0900438static bool sh_eth_is_gether(struct sh_eth_private *mdp)
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000439{
Simon Horman504c8ca2014-01-17 09:22:27 +0900440 return mdp->reg_offset == sh_eth_offset_gigabit;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000441}
442
Simon Hormandb893472014-01-17 09:22:28 +0900443static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
444{
445 return mdp->reg_offset == sh_eth_offset_fast_rz;
446}
447
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400448static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000449{
450 u32 value = 0x0;
451 struct sh_eth_private *mdp = netdev_priv(ndev);
452
453 switch (mdp->phy_interface) {
454 case PHY_INTERFACE_MODE_GMII:
455 value = 0x2;
456 break;
457 case PHY_INTERFACE_MODE_MII:
458 value = 0x1;
459 break;
460 case PHY_INTERFACE_MODE_RMII:
461 value = 0x0;
462 break;
463 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300464 netdev_warn(ndev,
465 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000466 value = 0x1;
467 break;
468 }
469
470 sh_eth_write(ndev, value, RMII_MII);
471}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000472
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400473static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000474{
475 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000476
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300477 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000478}
479
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100480static void sh_eth_chip_reset(struct net_device *ndev)
481{
482 struct sh_eth_private *mdp = netdev_priv(ndev);
483
484 /* reset device */
485 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
486 mdelay(1);
487}
488
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100489static void sh_eth_set_rate_gether(struct net_device *ndev)
490{
491 struct sh_eth_private *mdp = netdev_priv(ndev);
492
493 switch (mdp->speed) {
494 case 10: /* 10BASE */
495 sh_eth_write(ndev, GECMR_10, GECMR);
496 break;
497 case 100:/* 100BASE */
498 sh_eth_write(ndev, GECMR_100, GECMR);
499 break;
500 case 1000: /* 1000BASE */
501 sh_eth_write(ndev, GECMR_1000, GECMR);
502 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100503 }
504}
505
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100506#ifdef CONFIG_OF
507/* R7S72100 */
508static struct sh_eth_cpu_data r7s72100_data = {
509 .chip_reset = sh_eth_chip_reset,
510 .set_duplex = sh_eth_set_duplex,
511
512 .register_type = SH_ETH_REG_FAST_RZ,
513
514 .ecsr_value = ECSR_ICD,
515 .ecsipr_value = ECSIPR_ICDIP,
516 .eesipr_value = 0xff7f009f,
517
518 .tx_check = EESR_TC1 | EESR_FTC,
519 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
520 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
521 EESR_TDE | EESR_ECI,
522 .fdr_value = 0x0000070f,
523
524 .no_psr = 1,
525 .apr = 1,
526 .mpr = 1,
527 .tpauser = 1,
528 .hw_swap = 1,
529 .rpadir = 1,
530 .rpadir_value = 2 << 16,
531 .no_trimd = 1,
532 .no_ade = 1,
533 .hw_crc = 1,
534 .tsu = 1,
535 .shift_rd0 = 1,
536};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100537
538static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
539{
540 struct sh_eth_private *mdp = netdev_priv(ndev);
541
542 /* reset device */
543 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
544 mdelay(1);
545
546 sh_eth_select_mii(ndev);
547}
548
549/* R8A7740 */
550static struct sh_eth_cpu_data r8a7740_data = {
551 .chip_reset = sh_eth_chip_reset_r8a7740,
552 .set_duplex = sh_eth_set_duplex,
553 .set_rate = sh_eth_set_rate_gether,
554
555 .register_type = SH_ETH_REG_GIGABIT,
556
557 .ecsr_value = ECSR_ICD | ECSR_MPD,
558 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
559 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
560
561 .tx_check = EESR_TC1 | EESR_FTC,
562 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
563 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
564 EESR_TDE | EESR_ECI,
565 .fdr_value = 0x0000070f,
566
567 .apr = 1,
568 .mpr = 1,
569 .tpauser = 1,
570 .bculr = 1,
571 .hw_swap = 1,
572 .rpadir = 1,
573 .rpadir_value = 2 << 16,
574 .no_trimd = 1,
575 .no_ade = 1,
576 .tsu = 1,
577 .select_mii = 1,
578 .shift_rd0 = 1,
579};
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100580
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000581/* There is CPU dependent code */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000582static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000583{
584 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000585
586 switch (mdp->speed) {
587 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300588 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000589 break;
590 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300591 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000592 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000593 }
594}
595
Sergei Shtylyov674853b2013-04-27 10:44:24 +0000596/* R8A7778/9 */
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000597static struct sh_eth_cpu_data r8a777x_data = {
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000598 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov589ebde2013-06-07 14:05:59 +0000599 .set_rate = sh_eth_set_rate_r8a777x,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000600
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400601 .register_type = SH_ETH_REG_FAST_RCAR,
602
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000603 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
604 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
605 .eesipr_value = 0x01ff009f,
606
607 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400608 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
609 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
610 EESR_ECI,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900611 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000612
613 .apr = 1,
614 .mpr = 1,
615 .tpauser = 1,
616 .hw_swap = 1,
617};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000618
Sergei Shtylyov94a12b12013-12-08 02:59:18 +0300619/* R8A7790/1 */
620static struct sh_eth_cpu_data r8a779x_data = {
Simon Hormane18dbf72013-07-23 10:18:05 +0900621 .set_duplex = sh_eth_set_duplex,
622 .set_rate = sh_eth_set_rate_r8a777x,
623
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400624 .register_type = SH_ETH_REG_FAST_RCAR,
625
Simon Hormane18dbf72013-07-23 10:18:05 +0900626 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
627 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
628 .eesipr_value = 0x01ff009f,
629
630 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900631 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
632 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
633 EESR_ECI,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900634 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900635
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100636 .trscer_err_mask = DESC_I_RINT8,
637
Simon Hormane18dbf72013-07-23 10:18:05 +0900638 .apr = 1,
639 .mpr = 1,
640 .tpauser = 1,
641 .hw_swap = 1,
642 .rmiimode = 1,
643};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100644#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900645
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000646static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000647{
648 struct sh_eth_private *mdp = netdev_priv(ndev);
649
650 switch (mdp->speed) {
651 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300652 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000653 break;
654 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300655 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000656 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000657 }
658}
659
660/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000661static struct sh_eth_cpu_data sh7724_data = {
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000662 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000663 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000664
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400665 .register_type = SH_ETH_REG_FAST_SH4,
666
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000667 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
668 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyova80c3de2013-06-20 02:24:54 +0400669 .eesipr_value = 0x01ff009f,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000670
671 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400672 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
673 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
674 EESR_ECI,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000675
676 .apr = 1,
677 .mpr = 1,
678 .tpauser = 1,
679 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800680 .rpadir = 1,
681 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000682};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000683
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000684static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000685{
686 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000687
688 switch (mdp->speed) {
689 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000690 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000691 break;
692 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000693 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000694 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000695 }
696}
697
698/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000699static struct sh_eth_cpu_data sh7757_data = {
700 .set_duplex = sh_eth_set_duplex,
701 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000702
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400703 .register_type = SH_ETH_REG_FAST_SH4,
704
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000705 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000706
707 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400708 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
709 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
710 EESR_ECI,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000711
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000712 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000713 .apr = 1,
714 .mpr = 1,
715 .tpauser = 1,
716 .hw_swap = 1,
717 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000718 .rpadir = 1,
719 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000720 .rtrate = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000721};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000722
David S. Millere403d292013-06-07 23:40:41 -0700723#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000724#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
725#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
726static void sh_eth_chip_reset_giga(struct net_device *ndev)
727{
728 int i;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100729 u32 mahr[2], malr[2];
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000730
731 /* save MAHR and MALR */
732 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000733 malr[i] = ioread32((void *)GIGA_MALR(i));
734 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000735 }
736
737 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000738 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000739 mdelay(1);
740
741 /* restore MAHR and MALR */
742 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000743 iowrite32(malr[i], (void *)GIGA_MALR(i));
744 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000745 }
746}
747
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000748static void sh_eth_set_rate_giga(struct net_device *ndev)
749{
750 struct sh_eth_private *mdp = netdev_priv(ndev);
751
752 switch (mdp->speed) {
753 case 10: /* 10BASE */
754 sh_eth_write(ndev, 0x00000000, GECMR);
755 break;
756 case 100:/* 100BASE */
757 sh_eth_write(ndev, 0x00000010, GECMR);
758 break;
759 case 1000: /* 1000BASE */
760 sh_eth_write(ndev, 0x00000020, GECMR);
761 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000762 }
763}
764
765/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000766static struct sh_eth_cpu_data sh7757_data_giga = {
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000767 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000768 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000769 .set_rate = sh_eth_set_rate_giga,
770
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400771 .register_type = SH_ETH_REG_GIGABIT,
772
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000773 .ecsr_value = ECSR_ICD | ECSR_MPD,
774 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
775 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
776
777 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400778 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
779 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
780 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000781 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000782
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000783 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000784 .apr = 1,
785 .mpr = 1,
786 .tpauser = 1,
787 .bculr = 1,
788 .hw_swap = 1,
789 .rpadir = 1,
790 .rpadir_value = 2 << 16,
791 .no_trimd = 1,
792 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000793 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000794};
795
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000796/* SH7734 */
797static struct sh_eth_cpu_data sh7734_data = {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000798 .chip_reset = sh_eth_chip_reset,
799 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000800 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000801
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400802 .register_type = SH_ETH_REG_GIGABIT,
803
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000804 .ecsr_value = ECSR_ICD | ECSR_MPD,
805 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
806 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
807
808 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400809 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
810 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
811 EESR_TDE | EESR_ECI,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000812
813 .apr = 1,
814 .mpr = 1,
815 .tpauser = 1,
816 .bculr = 1,
817 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000818 .no_trimd = 1,
819 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000820 .tsu = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000821 .hw_crc = 1,
822 .select_mii = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000823};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000824
825/* SH7763 */
826static struct sh_eth_cpu_data sh7763_data = {
827 .chip_reset = sh_eth_chip_reset,
828 .set_duplex = sh_eth_set_duplex,
829 .set_rate = sh_eth_set_rate_gether,
830
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400831 .register_type = SH_ETH_REG_GIGABIT,
832
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000833 .ecsr_value = ECSR_ICD | ECSR_MPD,
834 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
835 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
836
837 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300838 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
839 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000840 EESR_ECI,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000841
842 .apr = 1,
843 .mpr = 1,
844 .tpauser = 1,
845 .bculr = 1,
846 .hw_swap = 1,
847 .no_trimd = 1,
848 .no_ade = 1,
849 .tsu = 1,
850 .irq_flags = IRQF_SHARED,
851};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000852
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +0000853static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400854 .register_type = SH_ETH_REG_FAST_SH3_SH2,
855
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000856 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
857
858 .apr = 1,
859 .mpr = 1,
860 .tpauser = 1,
861 .hw_swap = 1,
862};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +0000863
864static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400865 .register_type = SH_ETH_REG_FAST_SH3_SH2,
866
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000867 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000868 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000869};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000870
871static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
872{
873 if (!cd->ecsr_value)
874 cd->ecsr_value = DEFAULT_ECSR_INIT;
875
876 if (!cd->ecsipr_value)
877 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
878
879 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300880 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000881 DEFAULT_FIFO_F_D_RFD;
882
883 if (!cd->fdr_value)
884 cd->fdr_value = DEFAULT_FDR_INIT;
885
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000886 if (!cd->tx_check)
887 cd->tx_check = DEFAULT_TX_CHECK;
888
889 if (!cd->eesr_err_check)
890 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900891
892 if (!cd->trscer_err_mask)
893 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000894}
895
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000896static int sh_eth_check_reset(struct net_device *ndev)
897{
898 int ret = 0;
899 int cnt = 100;
900
901 while (cnt > 0) {
902 if (!(sh_eth_read(ndev, EDMR) & 0x3))
903 break;
904 mdelay(1);
905 cnt--;
906 }
Sergei Shtylyov9f8c4262013-06-05 23:54:01 +0400907 if (cnt <= 0) {
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300908 netdev_err(ndev, "Device reset failed\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000909 ret = -ETIMEDOUT;
910 }
911 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000912}
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000913
914static int sh_eth_reset(struct net_device *ndev)
915{
916 struct sh_eth_private *mdp = netdev_priv(ndev);
917 int ret = 0;
918
Simon Hormandb893472014-01-17 09:22:28 +0900919 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000920 sh_eth_write(ndev, EDSR_ENALL, EDSR);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300921 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000922
923 ret = sh_eth_check_reset(ndev);
924 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +0100925 return ret;
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000926
927 /* Table Init */
928 sh_eth_write(ndev, 0x0, TDLAR);
929 sh_eth_write(ndev, 0x0, TDFAR);
930 sh_eth_write(ndev, 0x0, TDFXR);
931 sh_eth_write(ndev, 0x0, TDFFR);
932 sh_eth_write(ndev, 0x0, RDLAR);
933 sh_eth_write(ndev, 0x0, RDFAR);
934 sh_eth_write(ndev, 0x0, RDFXR);
935 sh_eth_write(ndev, 0x0, RDFFR);
936
937 /* Reset HW CRC register */
938 if (mdp->cd->hw_crc)
939 sh_eth_write(ndev, 0x0, CSMR);
940
941 /* Select MII mode */
942 if (mdp->cd->select_mii)
943 sh_eth_select_mii(ndev);
944 } else {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300945 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000946 mdelay(3);
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300947 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000948 }
949
Nobuhiro Iwamatsudabdde92013-06-06 09:51:39 +0000950 return ret;
951}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000952
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000953static void sh_eth_set_receive_align(struct sk_buff *skb)
954{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900955 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000956
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000957 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900958 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000959}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000960
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300961/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700962static void update_mac_address(struct net_device *ndev)
963{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000964 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300965 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
966 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000967 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300968 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700969}
970
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300971/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700972 *
973 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
974 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
975 * When you want use this device, you must set MAC address in bootloader.
976 *
977 */
Magnus Damm748031f2009-10-09 00:17:14 +0000978static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700979{
Magnus Damm748031f2009-10-09 00:17:14 +0000980 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -0700981 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +0000982 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +0300983 u32 mahr = sh_eth_read(ndev, MAHR);
984 u32 malr = sh_eth_read(ndev, MALR);
985
986 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
987 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
988 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
989 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
990 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
991 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +0000992 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700993}
994
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100995static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000996{
Simon Hormandb893472014-01-17 09:22:28 +0900997 if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000998 return EDTRR_TRNS_GETHER;
999 else
1000 return EDTRR_TRNS_ETHER;
1001}
1002
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001003struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001004 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001005 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001006 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001007};
1008
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001009static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001010{
1011 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001012 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001013
1014 if (bitbang->set_gate)
1015 bitbang->set_gate(bitbang->addr);
1016
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001017 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001018 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001019 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001020 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001021 pir &= ~mask;
1022 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001023}
1024
1025/* Data I/O pin control */
1026static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1027{
1028 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001029}
1030
1031/* Set bit data*/
1032static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1033{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001034 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001035}
1036
1037/* Get bit data*/
1038static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1039{
1040 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001041
1042 if (bitbang->set_gate)
1043 bitbang->set_gate(bitbang->addr);
1044
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001045 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001046}
1047
1048/* MDC pin control */
1049static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1050{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001051 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001052}
1053
1054/* mdio bus control struct */
1055static struct mdiobb_ops bb_ops = {
1056 .owner = THIS_MODULE,
1057 .set_mdc = sh_mdc_ctrl,
1058 .set_mdio_dir = sh_mmd_ctrl,
1059 .set_mdio_data = sh_set_mdio,
1060 .get_mdio_data = sh_get_mdio,
1061};
1062
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001063/* free skb and descriptor buffer */
1064static void sh_eth_ring_free(struct net_device *ndev)
1065{
1066 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001067 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001068
1069 /* Free Rx skb ringbuffer */
1070 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001071 for (i = 0; i < mdp->num_rx_ring; i++)
1072 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001073 }
1074 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001075 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001076
1077 /* Free Tx skb ringbuffer */
1078 if (mdp->tx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001079 for (i = 0; i < mdp->num_tx_ring; i++)
1080 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001081 }
1082 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001083 mdp->tx_skbuff = NULL;
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001084
1085 if (mdp->rx_ring) {
1086 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1087 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1088 mdp->rx_desc_dma);
1089 mdp->rx_ring = NULL;
1090 }
1091
1092 if (mdp->tx_ring) {
1093 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1094 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1095 mdp->tx_desc_dma);
1096 mdp->tx_ring = NULL;
1097 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001098}
1099
1100/* format skb and descriptor buffer */
1101static void sh_eth_ring_format(struct net_device *ndev)
1102{
1103 struct sh_eth_private *mdp = netdev_priv(ndev);
1104 int i;
1105 struct sk_buff *skb;
1106 struct sh_eth_rxdesc *rxdesc = NULL;
1107 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001108 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1109 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001110 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001111 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001112 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001113
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001114 mdp->cur_rx = 0;
1115 mdp->cur_tx = 0;
1116 mdp->dirty_rx = 0;
1117 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001118
1119 memset(mdp->rx_ring, 0, rx_ringsize);
1120
1121 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001122 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001123 /* skb */
1124 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001125 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001126 if (skb == NULL)
1127 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001128 sh_eth_set_receive_align(skb);
1129
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001130 /* RX descriptor */
1131 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001132 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001133 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001134 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001135 dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001136 DMA_FROM_DEVICE);
1137 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1138 kfree_skb(skb);
1139 break;
1140 }
1141 mdp->rx_skbuff[i] = skb;
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001142 rxdesc->addr = cpu_to_le32(dma_addr);
1143 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001144
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001145 /* Rx descriptor address set */
1146 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001147 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001148 if (sh_eth_is_gether(mdp) ||
1149 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001150 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001151 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001152 }
1153
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001154 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001155
1156 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001157 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001158
1159 memset(mdp->tx_ring, 0, tx_ringsize);
1160
1161 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001162 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001163 mdp->tx_skbuff[i] = NULL;
1164 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001165 txdesc->status = cpu_to_le32(TD_TFP);
1166 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001167 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001168 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001169 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Simon Hormandb893472014-01-17 09:22:28 +09001170 if (sh_eth_is_gether(mdp) ||
1171 sh_eth_is_rz_fast_ether(mdp))
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001172 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001173 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001174 }
1175
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001176 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001177}
1178
1179/* Get skb and descriptor buffer */
1180static int sh_eth_ring_init(struct net_device *ndev)
1181{
1182 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001183 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001184
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001185 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001186 * card needs room to do 8 byte alignment, +2 so we can reserve
1187 * the first 2 bytes, and +16 gets room for the status word from the
1188 * card.
1189 */
1190 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1191 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001192 if (mdp->cd->rpadir)
1193 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001194
1195 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001196 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1197 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001198 if (!mdp->rx_skbuff)
1199 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001200
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001201 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1202 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001203 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001204 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001205
1206 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001207 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001208 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001209 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001210 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001211 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001212
1213 mdp->dirty_rx = 0;
1214
1215 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001216 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001217 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001218 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001219 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001220 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001221 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001222
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001223ring_free:
1224 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001225 sh_eth_ring_free(ndev);
1226
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001227 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001228}
1229
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001230static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001231{
1232 int ret = 0;
1233 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001234
1235 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001236 ret = sh_eth_reset(ndev);
1237 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001238 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001239
Simon Horman55754f12013-07-23 10:18:04 +09001240 if (mdp->cd->rmiimode)
1241 sh_eth_write(ndev, 0x1, RMIIMODE);
1242
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001243 /* Descriptor format */
1244 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001245 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001246 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001247
1248 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001249 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001250
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001251#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001252 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001253 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001254 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001255#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001256 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001257
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001258 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001259 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1260 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001261
Ben Dooks530aa2d2014-06-03 12:21:13 +01001262 /* Frame recv control (enable multiple-packets per rx irq) */
1263 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001264
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001265 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001266
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001267 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001268 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001269
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001270 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001271
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001272 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001273 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001274
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001275 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001276 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1277 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001279 sh_eth_modify(ndev, EESR, 0, 0);
Ben Hutchings283e38d2015-01-22 12:44:08 +00001280 if (start) {
1281 mdp->irq_enabled = true;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001282 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00001283 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001284
1285 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001286 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1287 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001288
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001289 if (mdp->cd->set_rate)
1290 mdp->cd->set_rate(ndev);
1291
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001292 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001293 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001294
1295 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001296 if (start)
1297 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001298
1299 /* Set MAC address */
1300 update_mac_address(ndev);
1301
1302 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001303 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001304 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001305 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001306 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001307 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001308 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001309
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001310 if (start) {
1311 /* Setting the Rx mode will start the Rx process. */
1312 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001313
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001314 netif_start_queue(ndev);
1315 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001316
1317 return ret;
1318}
1319
Ben Hutchings740c7f32015-01-27 00:49:32 +00001320static void sh_eth_dev_exit(struct net_device *ndev)
1321{
1322 struct sh_eth_private *mdp = netdev_priv(ndev);
1323 int i;
1324
1325 /* Deactivate all TX descriptors, so DMA should stop at next
1326 * packet boundary if it's currently running
1327 */
1328 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001329 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001330
1331 /* Disable TX FIFO egress to MAC */
1332 sh_eth_rcv_snd_disable(ndev);
1333
1334 /* Stop RX DMA at next packet boundary */
1335 sh_eth_write(ndev, 0, EDRRR);
1336
1337 /* Aside from TX DMA, we can't tell when the hardware is
1338 * really stopped, so we need to reset to make sure.
1339 * Before doing that, wait for long enough to *probably*
1340 * finish transmitting the last packet and poll stats.
1341 */
1342 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1343 sh_eth_get_stats(ndev);
1344 sh_eth_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001345
1346 /* Set MAC address again */
1347 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001348}
1349
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001350/* free Tx skb function */
1351static int sh_eth_txfree(struct net_device *ndev)
1352{
1353 struct sh_eth_private *mdp = netdev_priv(ndev);
1354 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001355 int free_num = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001356 int entry = 0;
1357
1358 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001359 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001360 txdesc = &mdp->tx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001361 if (txdesc->status & cpu_to_le32(TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001362 break;
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001363 /* TACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001364 dma_rmb();
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001365 netif_info(mdp, tx_done, ndev,
1366 "tx entry %d status 0x%08x\n",
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001367 entry, le32_to_cpu(txdesc->status));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001368 /* Free the original skb. */
1369 if (mdp->tx_skbuff[entry]) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001370 dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
1371 le32_to_cpu(txdesc->len) >> 16,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001372 DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001373 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1374 mdp->tx_skbuff[entry] = NULL;
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001375 free_num++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001376 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001377 txdesc->status = cpu_to_le32(TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001378 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001379 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001380
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001381 ndev->stats.tx_packets++;
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001382 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001383 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001384 return free_num;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001385}
1386
1387/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001388static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001389{
1390 struct sh_eth_private *mdp = netdev_priv(ndev);
1391 struct sh_eth_rxdesc *rxdesc;
1392
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001393 int entry = mdp->cur_rx % mdp->num_rx_ring;
1394 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001395 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001396 struct sk_buff *skb;
1397 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001398 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001399 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001400 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001401 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001402
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001403 boguscnt = min(boguscnt, *quota);
1404 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001405 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001406 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001407 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001408 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001409 desc_status = le32_to_cpu(rxdesc->status);
1410 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001411
1412 if (--boguscnt < 0)
1413 break;
1414
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001415 netif_info(mdp, rx_status, ndev,
1416 "rx entry %d status 0x%08x len %d\n",
1417 entry, desc_status, pkt_len);
1418
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001419 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001420 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001421
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001422 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001423 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001424 * bit 0. However, in case of the R8A7740 and R7S72100
1425 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001426 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001427 */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001428 if (mdp->cd->shift_rd0)
1429 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001430
Sergei Shtylyov248be832015-12-04 01:45:40 +03001431 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001432 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1433 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001434 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001435 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001436 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001437 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001438 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001439 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001440 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001441 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001442 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001443 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001444 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001445 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001446 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001447 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001448 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001449 if (!mdp->cd->hw_swap)
1450 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001451 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001452 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001453 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001454 if (mdp->cd->rpadir)
1455 skb_reserve(skb, NET_IP_ALIGN);
Sergei Shtylyov12996532015-12-13 23:05:07 +03001456 dma_unmap_single(&ndev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001457 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001458 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001459 skb_put(skb, pkt_len);
1460 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001461 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001462 ndev->stats.rx_packets++;
1463 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001464 if (desc_status & RD_RFS8)
1465 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001466 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001467 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001468 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001469 }
1470
1471 /* Refill the Rx ring buffers. */
1472 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001473 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001474 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001475 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001476 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001477 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001478
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001479 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001480 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001481 if (skb == NULL)
1482 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001483 sh_eth_set_receive_align(skb);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001484 dma_addr = dma_map_single(&ndev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001485 buf_len, DMA_FROM_DEVICE);
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001486 if (dma_mapping_error(&ndev->dev, dma_addr)) {
1487 kfree_skb(skb);
1488 break;
1489 }
1490 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001491
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001492 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001493 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001494 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001495 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001496 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001497 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001498 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001499 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001500 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001501 }
1502
1503 /* Restart Rx engine if stopped. */
1504 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001505 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001506 /* fix the values for the next receiving if RDE is set */
Ben Hutchings33657112015-02-26 20:34:14 +00001507 if (intr_status & EESR_RDE &&
1508 mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001509 u32 count = (sh_eth_read(ndev, RDFAR) -
1510 sh_eth_read(ndev, RDLAR)) >> 4;
1511
1512 mdp->cur_rx = count;
1513 mdp->dirty_rx = count;
1514 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001515 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001516 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001517
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001518 *quota -= limit - boguscnt - 1;
1519
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001520 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001521}
1522
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001523static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001524{
1525 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001526 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001527}
1528
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001529static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001530{
1531 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001532 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001533}
1534
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001535/* error control function */
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001536static void sh_eth_error(struct net_device *ndev, u32 intr_status)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001537{
1538 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001539 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001540 u32 link_stat;
1541 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001542
1543 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001544 felic_stat = sh_eth_read(ndev, ECSR);
1545 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001546 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001547 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001548 if (felic_stat & ECSR_LCHNG) {
1549 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001550 if (mdp->cd->no_psr || mdp->no_ether_link) {
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001551 goto ignore_link;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001552 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001553 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001554 if (mdp->ether_link_active_low)
1555 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001556 }
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001557 if (!(link_stat & PHY_ST_LINK)) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001558 sh_eth_rcv_snd_disable(ndev);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001559 } else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001560 /* Link Up */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001561 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, 0);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001562 /* clear int */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001563 sh_eth_modify(ndev, ECSR, 0, 0);
1564 sh_eth_modify(ndev, EESIPR, DMAC_M_ECI,
1565 DMAC_M_ECI);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001566 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001567 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001568 }
1569 }
1570 }
1571
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001572ignore_link:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001573 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001574 /* Unused write back interrupt */
1575 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001576 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001577 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001578 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001579 }
1580
1581 if (intr_status & EESR_RABT) {
1582 /* Receive Abort int */
1583 if (intr_status & EESR_RFRMER) {
1584 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001585 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001586 }
1587 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001588
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001589 if (intr_status & EESR_TDE) {
1590 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001591 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001592 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001593 }
1594
1595 if (intr_status & EESR_TFE) {
1596 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001597 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001598 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001599 }
1600
1601 if (intr_status & EESR_RDE) {
1602 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001603 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001604 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001605
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001606 if (intr_status & EESR_RFE) {
1607 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001608 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001609 }
1610
1611 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1612 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001613 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001614 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001615 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001616
1617 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1618 if (mdp->cd->no_ade)
1619 mask &= ~EESR_ADE;
1620 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001621 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001622 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001623
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001624 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001625 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1626 intr_status, mdp->cur_tx, mdp->dirty_tx,
1627 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001628 /* dirty buffer free */
1629 sh_eth_txfree(ndev);
1630
1631 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001632 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001633 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001634 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001635 }
1636 /* wakeup */
1637 netif_wake_queue(ndev);
1638 }
1639}
1640
1641static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1642{
1643 struct net_device *ndev = netdev;
1644 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001645 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001646 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001647 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001648
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001649 spin_lock(&mdp->lock);
1650
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001651 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001652 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001653 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1654 * enabled since it's the one that comes thru regardless of the mask,
1655 * and we need to fully handle it in sh_eth_error() in order to quench
1656 * it as it doesn't get cleared by just writing 1 to the ECI bit...
1657 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001658 intr_enable = sh_eth_read(ndev, EESIPR);
1659 intr_status &= intr_enable | DMAC_M_ECI;
1660 if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001661 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001662 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001663 goto out;
1664
1665 if (!likely(mdp->irq_enabled)) {
1666 sh_eth_write(ndev, 0, EESIPR);
1667 goto out;
1668 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001669
Sergei Shtylyov37191092013-06-19 23:30:23 +04001670 if (intr_status & EESR_RX_CHECK) {
1671 if (napi_schedule_prep(&mdp->napi)) {
1672 /* Mask Rx interrupts */
1673 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1674 EESIPR);
1675 __napi_schedule(&mdp->napi);
1676 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001677 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001678 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001679 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001680 }
1681 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001682
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001683 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001684 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001685 /* Clear Tx interrupts */
1686 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1687
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001688 sh_eth_txfree(ndev);
1689 netif_wake_queue(ndev);
1690 }
1691
Sergei Shtylyov37191092013-06-19 23:30:23 +04001692 if (intr_status & cd->eesr_err_check) {
1693 /* Clear error interrupts */
1694 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1695
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001696 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001697 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001698
Ben Hutchings283e38d2015-01-22 12:44:08 +00001699out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001700 spin_unlock(&mdp->lock);
1701
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001702 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001703}
1704
Sergei Shtylyov37191092013-06-19 23:30:23 +04001705static int sh_eth_poll(struct napi_struct *napi, int budget)
1706{
1707 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1708 napi);
1709 struct net_device *ndev = napi->dev;
1710 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001711 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001712
1713 for (;;) {
1714 intr_status = sh_eth_read(ndev, EESR);
1715 if (!(intr_status & EESR_RX_CHECK))
1716 break;
1717 /* Clear Rx interrupts */
1718 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1719
1720 if (sh_eth_rx(ndev, intr_status, &quota))
1721 goto out;
1722 }
1723
1724 napi_complete(napi);
1725
1726 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001727 if (mdp->irq_enabled)
1728 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001729out:
1730 return budget - quota;
1731}
1732
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001733/* PHY state control function */
1734static void sh_eth_adjust_link(struct net_device *ndev)
1735{
1736 struct sh_eth_private *mdp = netdev_priv(ndev);
1737 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001738 int new_state = 0;
1739
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001740 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001741 if (phydev->duplex != mdp->duplex) {
1742 new_state = 1;
1743 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001744 if (mdp->cd->set_duplex)
1745 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001746 }
1747
1748 if (phydev->speed != mdp->speed) {
1749 new_state = 1;
1750 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001751 if (mdp->cd->set_rate)
1752 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001753 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001754 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001755 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001756 new_state = 1;
1757 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001758 if (mdp->cd->no_psr || mdp->no_ether_link)
1759 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001760 }
1761 } else if (mdp->link) {
1762 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001763 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001764 mdp->speed = 0;
1765 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001766 if (mdp->cd->no_psr || mdp->no_ether_link)
1767 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001768 }
1769
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001770 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001771 phy_print_status(phydev);
1772}
1773
1774/* PHY init function */
1775static int sh_eth_phy_init(struct net_device *ndev)
1776{
Ben Dooks702eca02014-03-12 17:47:40 +00001777 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001778 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001779 struct phy_device *phydev = NULL;
1780
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001781 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001782 mdp->speed = 0;
1783 mdp->duplex = -1;
1784
1785 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001786 if (np) {
1787 struct device_node *pn;
1788
1789 pn = of_parse_phandle(np, "phy-handle", 0);
1790 phydev = of_phy_connect(ndev, pn,
1791 sh_eth_adjust_link, 0,
1792 mdp->phy_interface);
1793
1794 if (!phydev)
1795 phydev = ERR_PTR(-ENOENT);
1796 } else {
1797 char phy_id[MII_BUS_ID_SIZE + 3];
1798
1799 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1800 mdp->mii_bus->id, mdp->phy_id);
1801
1802 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1803 mdp->phy_interface);
1804 }
1805
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001806 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001807 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001808 return PTR_ERR(phydev);
1809 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001810
Andrew Lunn22209432016-01-06 20:11:13 +01001811 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001812
1813 mdp->phydev = phydev;
1814
1815 return 0;
1816}
1817
1818/* PHY control start function */
1819static int sh_eth_phy_start(struct net_device *ndev)
1820{
1821 struct sh_eth_private *mdp = netdev_priv(ndev);
1822 int ret;
1823
1824 ret = sh_eth_phy_init(ndev);
1825 if (ret)
1826 return ret;
1827
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001828 phy_start(mdp->phydev);
1829
1830 return 0;
1831}
1832
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001833static int sh_eth_get_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001834 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001835{
1836 struct sh_eth_private *mdp = netdev_priv(ndev);
1837 unsigned long flags;
1838 int ret;
1839
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001840 if (!mdp->phydev)
1841 return -ENODEV;
1842
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001843 spin_lock_irqsave(&mdp->lock, flags);
1844 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1845 spin_unlock_irqrestore(&mdp->lock, flags);
1846
1847 return ret;
1848}
1849
1850static int sh_eth_set_settings(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001851 struct ethtool_cmd *ecmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001852{
1853 struct sh_eth_private *mdp = netdev_priv(ndev);
1854 unsigned long flags;
1855 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001856
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001857 if (!mdp->phydev)
1858 return -ENODEV;
1859
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001860 spin_lock_irqsave(&mdp->lock, flags);
1861
1862 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001863 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001864
1865 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1866 if (ret)
1867 goto error_exit;
1868
1869 if (ecmd->duplex == DUPLEX_FULL)
1870 mdp->duplex = 1;
1871 else
1872 mdp->duplex = 0;
1873
1874 if (mdp->cd->set_duplex)
1875 mdp->cd->set_duplex(ndev);
1876
1877error_exit:
1878 mdelay(1);
1879
1880 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001881 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001882
1883 spin_unlock_irqrestore(&mdp->lock, flags);
1884
1885 return ret;
1886}
1887
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00001888/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
1889 * version must be bumped as well. Just adding registers up to that
1890 * limit is fine, as long as the existing register indices don't
1891 * change.
1892 */
1893#define SH_ETH_REG_DUMP_VERSION 1
1894#define SH_ETH_REG_DUMP_MAX_REGS 256
1895
1896static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
1897{
1898 struct sh_eth_private *mdp = netdev_priv(ndev);
1899 struct sh_eth_cpu_data *cd = mdp->cd;
1900 u32 *valid_map;
1901 size_t len;
1902
1903 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
1904
1905 /* Dump starts with a bitmap that tells ethtool which
1906 * registers are defined for this chip.
1907 */
1908 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
1909 if (buf) {
1910 valid_map = buf;
1911 buf += len;
1912 } else {
1913 valid_map = NULL;
1914 }
1915
1916 /* Add a register to the dump, if it has a defined offset.
1917 * This automatically skips most undefined registers, but for
1918 * some it is also necessary to check a capability flag in
1919 * struct sh_eth_cpu_data.
1920 */
1921#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
1922#define add_reg_from(reg, read_expr) do { \
1923 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
1924 if (buf) { \
1925 mark_reg_valid(reg); \
1926 *buf++ = read_expr; \
1927 } \
1928 ++len; \
1929 } \
1930 } while (0)
1931#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
1932#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
1933
1934 add_reg(EDSR);
1935 add_reg(EDMR);
1936 add_reg(EDTRR);
1937 add_reg(EDRRR);
1938 add_reg(EESR);
1939 add_reg(EESIPR);
1940 add_reg(TDLAR);
1941 add_reg(TDFAR);
1942 add_reg(TDFXR);
1943 add_reg(TDFFR);
1944 add_reg(RDLAR);
1945 add_reg(RDFAR);
1946 add_reg(RDFXR);
1947 add_reg(RDFFR);
1948 add_reg(TRSCER);
1949 add_reg(RMFCR);
1950 add_reg(TFTR);
1951 add_reg(FDR);
1952 add_reg(RMCR);
1953 add_reg(TFUCR);
1954 add_reg(RFOCR);
1955 if (cd->rmiimode)
1956 add_reg(RMIIMODE);
1957 add_reg(FCFTR);
1958 if (cd->rpadir)
1959 add_reg(RPADIR);
1960 if (!cd->no_trimd)
1961 add_reg(TRIMD);
1962 add_reg(ECMR);
1963 add_reg(ECSR);
1964 add_reg(ECSIPR);
1965 add_reg(PIR);
1966 if (!cd->no_psr)
1967 add_reg(PSR);
1968 add_reg(RDMLR);
1969 add_reg(RFLR);
1970 add_reg(IPGR);
1971 if (cd->apr)
1972 add_reg(APR);
1973 if (cd->mpr)
1974 add_reg(MPR);
1975 add_reg(RFCR);
1976 add_reg(RFCF);
1977 if (cd->tpauser)
1978 add_reg(TPAUSER);
1979 add_reg(TPAUSECR);
1980 add_reg(GECMR);
1981 if (cd->bculr)
1982 add_reg(BCULR);
1983 add_reg(MAHR);
1984 add_reg(MALR);
1985 add_reg(TROCR);
1986 add_reg(CDCR);
1987 add_reg(LCCR);
1988 add_reg(CNDCR);
1989 add_reg(CEFCR);
1990 add_reg(FRECR);
1991 add_reg(TSFRCR);
1992 add_reg(TLFRCR);
1993 add_reg(CERCR);
1994 add_reg(CEECR);
1995 add_reg(MAFCR);
1996 if (cd->rtrate)
1997 add_reg(RTRATE);
1998 if (cd->hw_crc)
1999 add_reg(CSMR);
2000 if (cd->select_mii)
2001 add_reg(RMII_MII);
2002 add_reg(ARSTR);
2003 if (cd->tsu) {
2004 add_tsu_reg(TSU_CTRST);
2005 add_tsu_reg(TSU_FWEN0);
2006 add_tsu_reg(TSU_FWEN1);
2007 add_tsu_reg(TSU_FCM);
2008 add_tsu_reg(TSU_BSYSL0);
2009 add_tsu_reg(TSU_BSYSL1);
2010 add_tsu_reg(TSU_PRISL0);
2011 add_tsu_reg(TSU_PRISL1);
2012 add_tsu_reg(TSU_FWSL0);
2013 add_tsu_reg(TSU_FWSL1);
2014 add_tsu_reg(TSU_FWSLC);
2015 add_tsu_reg(TSU_QTAG0);
2016 add_tsu_reg(TSU_QTAG1);
2017 add_tsu_reg(TSU_QTAGM0);
2018 add_tsu_reg(TSU_QTAGM1);
2019 add_tsu_reg(TSU_FWSR);
2020 add_tsu_reg(TSU_FWINMK);
2021 add_tsu_reg(TSU_ADQT0);
2022 add_tsu_reg(TSU_ADQT1);
2023 add_tsu_reg(TSU_VTAG0);
2024 add_tsu_reg(TSU_VTAG1);
2025 add_tsu_reg(TSU_ADSBSY);
2026 add_tsu_reg(TSU_TEN);
2027 add_tsu_reg(TSU_POST1);
2028 add_tsu_reg(TSU_POST2);
2029 add_tsu_reg(TSU_POST3);
2030 add_tsu_reg(TSU_POST4);
2031 if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
2032 /* This is the start of a table, not just a single
2033 * register.
2034 */
2035 if (buf) {
2036 unsigned int i;
2037
2038 mark_reg_valid(TSU_ADRH0);
2039 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2040 *buf++ = ioread32(
2041 mdp->tsu_addr +
2042 mdp->reg_offset[TSU_ADRH0] +
2043 i * 4);
2044 }
2045 len += SH_ETH_TSU_CAM_ENTRIES * 2;
2046 }
2047 }
2048
2049#undef mark_reg_valid
2050#undef add_reg_from
2051#undef add_reg
2052#undef add_tsu_reg
2053
2054 return len * 4;
2055}
2056
2057static int sh_eth_get_regs_len(struct net_device *ndev)
2058{
2059 return __sh_eth_get_regs(ndev, NULL);
2060}
2061
2062static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2063 void *buf)
2064{
2065 struct sh_eth_private *mdp = netdev_priv(ndev);
2066
2067 regs->version = SH_ETH_REG_DUMP_VERSION;
2068
2069 pm_runtime_get_sync(&mdp->pdev->dev);
2070 __sh_eth_get_regs(ndev, buf);
2071 pm_runtime_put_sync(&mdp->pdev->dev);
2072}
2073
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002074static int sh_eth_nway_reset(struct net_device *ndev)
2075{
2076 struct sh_eth_private *mdp = netdev_priv(ndev);
2077 unsigned long flags;
2078 int ret;
2079
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002080 if (!mdp->phydev)
2081 return -ENODEV;
2082
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002083 spin_lock_irqsave(&mdp->lock, flags);
2084 ret = phy_start_aneg(mdp->phydev);
2085 spin_unlock_irqrestore(&mdp->lock, flags);
2086
2087 return ret;
2088}
2089
2090static u32 sh_eth_get_msglevel(struct net_device *ndev)
2091{
2092 struct sh_eth_private *mdp = netdev_priv(ndev);
2093 return mdp->msg_enable;
2094}
2095
2096static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2097{
2098 struct sh_eth_private *mdp = netdev_priv(ndev);
2099 mdp->msg_enable = value;
2100}
2101
2102static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2103 "rx_current", "tx_current",
2104 "rx_dirty", "tx_dirty",
2105};
2106#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2107
2108static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2109{
2110 switch (sset) {
2111 case ETH_SS_STATS:
2112 return SH_ETH_STATS_LEN;
2113 default:
2114 return -EOPNOTSUPP;
2115 }
2116}
2117
2118static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002119 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002120{
2121 struct sh_eth_private *mdp = netdev_priv(ndev);
2122 int i = 0;
2123
2124 /* device-specific stats */
2125 data[i++] = mdp->cur_rx;
2126 data[i++] = mdp->cur_tx;
2127 data[i++] = mdp->dirty_rx;
2128 data[i++] = mdp->dirty_tx;
2129}
2130
2131static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2132{
2133 switch (stringset) {
2134 case ETH_SS_STATS:
2135 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002136 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002137 break;
2138 }
2139}
2140
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002141static void sh_eth_get_ringparam(struct net_device *ndev,
2142 struct ethtool_ringparam *ring)
2143{
2144 struct sh_eth_private *mdp = netdev_priv(ndev);
2145
2146 ring->rx_max_pending = RX_RING_MAX;
2147 ring->tx_max_pending = TX_RING_MAX;
2148 ring->rx_pending = mdp->num_rx_ring;
2149 ring->tx_pending = mdp->num_tx_ring;
2150}
2151
2152static int sh_eth_set_ringparam(struct net_device *ndev,
2153 struct ethtool_ringparam *ring)
2154{
2155 struct sh_eth_private *mdp = netdev_priv(ndev);
2156 int ret;
2157
2158 if (ring->tx_pending > TX_RING_MAX ||
2159 ring->rx_pending > RX_RING_MAX ||
2160 ring->tx_pending < TX_RING_MIN ||
2161 ring->rx_pending < RX_RING_MIN)
2162 return -EINVAL;
2163 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2164 return -EINVAL;
2165
2166 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002167 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002168 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002169
Ben Hutchings283e38d2015-01-22 12:44:08 +00002170 /* Serialise with the interrupt handler and NAPI, then
2171 * disable interrupts. We have to clear the
2172 * irq_enabled flag first to ensure that interrupts
2173 * won't be re-enabled.
2174 */
2175 mdp->irq_enabled = false;
2176 synchronize_irq(ndev->irq);
2177 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002178 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002179
Ben Hutchings740c7f32015-01-27 00:49:32 +00002180 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002181
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002182 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002183 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002184 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002185
2186 /* Set new parameters */
2187 mdp->num_rx_ring = ring->rx_pending;
2188 mdp->num_tx_ring = ring->tx_pending;
2189
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002190 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002191 ret = sh_eth_ring_init(ndev);
2192 if (ret < 0) {
2193 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2194 __func__);
2195 return ret;
2196 }
2197 ret = sh_eth_dev_init(ndev, false);
2198 if (ret < 0) {
2199 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2200 __func__);
2201 return ret;
2202 }
2203
Ben Hutchings283e38d2015-01-22 12:44:08 +00002204 mdp->irq_enabled = true;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002205 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
2206 /* Setting the Rx mode will start the Rx process. */
2207 sh_eth_write(ndev, EDRRR_R, EDRRR);
Ben Hutchingsbd888912015-01-22 12:40:25 +00002208 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002209 }
2210
2211 return 0;
2212}
2213
stephen hemminger9b07be42012-01-04 12:59:49 +00002214static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002215 .get_settings = sh_eth_get_settings,
2216 .set_settings = sh_eth_set_settings,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002217 .get_regs_len = sh_eth_get_regs_len,
2218 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002219 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002220 .get_msglevel = sh_eth_get_msglevel,
2221 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002222 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002223 .get_strings = sh_eth_get_strings,
2224 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2225 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002226 .get_ringparam = sh_eth_get_ringparam,
2227 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002228};
2229
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002230/* network device open function */
2231static int sh_eth_open(struct net_device *ndev)
2232{
2233 int ret = 0;
2234 struct sh_eth_private *mdp = netdev_priv(ndev);
2235
Magnus Dammbcd51492009-10-09 00:20:04 +00002236 pm_runtime_get_sync(&mdp->pdev->dev);
2237
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002238 napi_enable(&mdp->napi);
2239
Joe Perchesa0607fd2009-11-18 23:29:17 -08002240 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002241 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002242 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002243 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002244 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002245 }
2246
2247 /* Descriptor set */
2248 ret = sh_eth_ring_init(ndev);
2249 if (ret)
2250 goto out_free_irq;
2251
2252 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002253 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002254 if (ret)
2255 goto out_free_irq;
2256
2257 /* PHY control start*/
2258 ret = sh_eth_phy_start(ndev);
2259 if (ret)
2260 goto out_free_irq;
2261
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002262 mdp->is_opened = 1;
2263
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002264 return ret;
2265
2266out_free_irq:
2267 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002268out_napi_off:
2269 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002270 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002271 return ret;
2272}
2273
2274/* Timeout function */
2275static void sh_eth_tx_timeout(struct net_device *ndev)
2276{
2277 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002278 struct sh_eth_rxdesc *rxdesc;
2279 int i;
2280
2281 netif_stop_queue(ndev);
2282
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002283 netif_err(mdp, timer, ndev,
2284 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002285 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002286
2287 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002288 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002289
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002290 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002291 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002292 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002293 rxdesc->status = cpu_to_le32(0);
2294 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002295 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002296 mdp->rx_skbuff[i] = NULL;
2297 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002298 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002299 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002300 mdp->tx_skbuff[i] = NULL;
2301 }
2302
2303 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002304 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002305}
2306
2307/* Packet transmit function */
2308static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2309{
2310 struct sh_eth_private *mdp = netdev_priv(ndev);
2311 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002312 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002313 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002314 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002315
2316 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002317 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002318 if (!sh_eth_txfree(ndev)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002319 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002320 netif_stop_queue(ndev);
2321 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002322 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002323 }
2324 }
2325 spin_unlock_irqrestore(&mdp->lock, flags);
2326
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002327 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002328 return NETDEV_TX_OK;
2329
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002330 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002331 mdp->tx_skbuff[entry] = skb;
2332 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002333 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002334 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002335 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Sergei Shtylyov12996532015-12-13 23:05:07 +03002336 dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
2337 DMA_TO_DEVICE);
2338 if (dma_mapping_error(&ndev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002339 kfree_skb(skb);
2340 return NETDEV_TX_OK;
2341 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002342 txdesc->addr = cpu_to_le32(dma_addr);
2343 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002344
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002345 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002346 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002347 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002348 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002349 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002350
2351 mdp->cur_tx++;
2352
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002353 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
2354 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002355
Patrick McHardy6ed10652009-06-23 06:03:08 +00002356 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002357}
2358
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002359/* The statistics registers have write-clear behaviour, which means we
2360 * will lose any increment between the read and write. We mitigate
2361 * this by only clearing when we read a non-zero value, so we will
2362 * never falsely report a total of zero.
2363 */
2364static void
2365sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2366{
2367 u32 delta = sh_eth_read(ndev, reg);
2368
2369 if (delta) {
2370 *stat += delta;
2371 sh_eth_write(ndev, 0, reg);
2372 }
2373}
2374
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002375static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2376{
2377 struct sh_eth_private *mdp = netdev_priv(ndev);
2378
2379 if (sh_eth_is_rz_fast_ether(mdp))
2380 return &ndev->stats;
2381
2382 if (!mdp->is_opened)
2383 return &ndev->stats;
2384
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002385 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2386 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2387 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002388
2389 if (sh_eth_is_gether(mdp)) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002390 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2391 CERCR);
2392 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2393 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002394 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002395 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2396 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002397 }
2398
2399 return &ndev->stats;
2400}
2401
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002402/* device close function */
2403static int sh_eth_close(struct net_device *ndev)
2404{
2405 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002406
2407 netif_stop_queue(ndev);
2408
Ben Hutchings283e38d2015-01-22 12:44:08 +00002409 /* Serialise with the interrupt handler and NAPI, then disable
2410 * interrupts. We have to clear the irq_enabled flag first to
2411 * ensure that interrupts won't be re-enabled.
2412 */
2413 mdp->irq_enabled = false;
2414 synchronize_irq(ndev->irq);
2415 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002416 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002417
Ben Hutchings740c7f32015-01-27 00:49:32 +00002418 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002419
2420 /* PHY Disconnect */
2421 if (mdp->phydev) {
2422 phy_stop(mdp->phydev);
2423 phy_disconnect(mdp->phydev);
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002424 mdp->phydev = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002425 }
2426
2427 free_irq(ndev->irq, ndev);
2428
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002429 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002430 sh_eth_ring_free(ndev);
2431
Magnus Dammbcd51492009-10-09 00:20:04 +00002432 pm_runtime_put_sync(&mdp->pdev->dev);
2433
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002434 mdp->is_opened = 0;
2435
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002436 return 0;
2437}
2438
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002439/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002440static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002441{
2442 struct sh_eth_private *mdp = netdev_priv(ndev);
2443 struct phy_device *phydev = mdp->phydev;
2444
2445 if (!netif_running(ndev))
2446 return -EINVAL;
2447
2448 if (!phydev)
2449 return -ENODEV;
2450
Richard Cochran28b04112010-07-17 08:48:55 +00002451 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002452}
2453
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002454/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2455static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2456 int entry)
2457{
2458 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2459}
2460
2461static u32 sh_eth_tsu_get_post_mask(int entry)
2462{
2463 return 0x0f << (28 - ((entry % 8) * 4));
2464}
2465
2466static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2467{
2468 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2469}
2470
2471static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2472 int entry)
2473{
2474 struct sh_eth_private *mdp = netdev_priv(ndev);
2475 u32 tmp;
2476 void *reg_offset;
2477
2478 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2479 tmp = ioread32(reg_offset);
2480 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2481}
2482
2483static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2484 int entry)
2485{
2486 struct sh_eth_private *mdp = netdev_priv(ndev);
2487 u32 post_mask, ref_mask, tmp;
2488 void *reg_offset;
2489
2490 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2491 post_mask = sh_eth_tsu_get_post_mask(entry);
2492 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2493
2494 tmp = ioread32(reg_offset);
2495 iowrite32(tmp & ~post_mask, reg_offset);
2496
2497 /* If other port enables, the function returns "true" */
2498 return tmp & ref_mask;
2499}
2500
2501static int sh_eth_tsu_busy(struct net_device *ndev)
2502{
2503 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2504 struct sh_eth_private *mdp = netdev_priv(ndev);
2505
2506 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2507 udelay(10);
2508 timeout--;
2509 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002510 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002511 return -ETIMEDOUT;
2512 }
2513 }
2514
2515 return 0;
2516}
2517
2518static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2519 const u8 *addr)
2520{
2521 u32 val;
2522
2523 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2524 iowrite32(val, reg);
2525 if (sh_eth_tsu_busy(ndev) < 0)
2526 return -EBUSY;
2527
2528 val = addr[4] << 8 | addr[5];
2529 iowrite32(val, reg + 4);
2530 if (sh_eth_tsu_busy(ndev) < 0)
2531 return -EBUSY;
2532
2533 return 0;
2534}
2535
2536static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2537{
2538 u32 val;
2539
2540 val = ioread32(reg);
2541 addr[0] = (val >> 24) & 0xff;
2542 addr[1] = (val >> 16) & 0xff;
2543 addr[2] = (val >> 8) & 0xff;
2544 addr[3] = val & 0xff;
2545 val = ioread32(reg + 4);
2546 addr[4] = (val >> 8) & 0xff;
2547 addr[5] = val & 0xff;
2548}
2549
2550
2551static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2552{
2553 struct sh_eth_private *mdp = netdev_priv(ndev);
2554 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2555 int i;
2556 u8 c_addr[ETH_ALEN];
2557
2558 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2559 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002560 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002561 return i;
2562 }
2563
2564 return -ENOENT;
2565}
2566
2567static int sh_eth_tsu_find_empty(struct net_device *ndev)
2568{
2569 u8 blank[ETH_ALEN];
2570 int entry;
2571
2572 memset(blank, 0, sizeof(blank));
2573 entry = sh_eth_tsu_find_entry(ndev, blank);
2574 return (entry < 0) ? -ENOMEM : entry;
2575}
2576
2577static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2578 int entry)
2579{
2580 struct sh_eth_private *mdp = netdev_priv(ndev);
2581 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2582 int ret;
2583 u8 blank[ETH_ALEN];
2584
2585 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2586 ~(1 << (31 - entry)), TSU_TEN);
2587
2588 memset(blank, 0, sizeof(blank));
2589 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2590 if (ret < 0)
2591 return ret;
2592 return 0;
2593}
2594
2595static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2596{
2597 struct sh_eth_private *mdp = netdev_priv(ndev);
2598 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2599 int i, ret;
2600
2601 if (!mdp->cd->tsu)
2602 return 0;
2603
2604 i = sh_eth_tsu_find_entry(ndev, addr);
2605 if (i < 0) {
2606 /* No entry found, create one */
2607 i = sh_eth_tsu_find_empty(ndev);
2608 if (i < 0)
2609 return -ENOMEM;
2610 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2611 if (ret < 0)
2612 return ret;
2613
2614 /* Enable the entry */
2615 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2616 (1 << (31 - i)), TSU_TEN);
2617 }
2618
2619 /* Entry found or created, enable POST */
2620 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2621
2622 return 0;
2623}
2624
2625static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2626{
2627 struct sh_eth_private *mdp = netdev_priv(ndev);
2628 int i, ret;
2629
2630 if (!mdp->cd->tsu)
2631 return 0;
2632
2633 i = sh_eth_tsu_find_entry(ndev, addr);
2634 if (i) {
2635 /* Entry found */
2636 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2637 goto done;
2638
2639 /* Disable the entry if both ports was disabled */
2640 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2641 if (ret < 0)
2642 return ret;
2643 }
2644done:
2645 return 0;
2646}
2647
2648static int sh_eth_tsu_purge_all(struct net_device *ndev)
2649{
2650 struct sh_eth_private *mdp = netdev_priv(ndev);
2651 int i, ret;
2652
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002653 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002654 return 0;
2655
2656 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2657 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2658 continue;
2659
2660 /* Disable the entry if both ports was disabled */
2661 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2662 if (ret < 0)
2663 return ret;
2664 }
2665
2666 return 0;
2667}
2668
2669static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2670{
2671 struct sh_eth_private *mdp = netdev_priv(ndev);
2672 u8 addr[ETH_ALEN];
2673 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2674 int i;
2675
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002676 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002677 return;
2678
2679 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2680 sh_eth_tsu_read_entry(reg_offset, addr);
2681 if (is_multicast_ether_addr(addr))
2682 sh_eth_tsu_del_entry(ndev, addr);
2683 }
2684}
2685
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002686/* Update promiscuous flag and multicast filter */
2687static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002688{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002689 struct sh_eth_private *mdp = netdev_priv(ndev);
2690 u32 ecmr_bits;
2691 int mcast_all = 0;
2692 unsigned long flags;
2693
2694 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002695 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002696 * Depending on ndev->flags, set PRM or clear MCT
2697 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002698 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2699 if (mdp->cd->tsu)
2700 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002701
2702 if (!(ndev->flags & IFF_MULTICAST)) {
2703 sh_eth_tsu_purge_mcast(ndev);
2704 mcast_all = 1;
2705 }
2706 if (ndev->flags & IFF_ALLMULTI) {
2707 sh_eth_tsu_purge_mcast(ndev);
2708 ecmr_bits &= ~ECMR_MCT;
2709 mcast_all = 1;
2710 }
2711
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002712 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002713 sh_eth_tsu_purge_all(ndev);
2714 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2715 } else if (mdp->cd->tsu) {
2716 struct netdev_hw_addr *ha;
2717 netdev_for_each_mc_addr(ha, ndev) {
2718 if (mcast_all && is_multicast_ether_addr(ha->addr))
2719 continue;
2720
2721 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2722 if (!mcast_all) {
2723 sh_eth_tsu_purge_mcast(ndev);
2724 ecmr_bits &= ~ECMR_MCT;
2725 mcast_all = 1;
2726 }
2727 }
2728 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002729 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002730
2731 /* update the ethernet mode */
2732 sh_eth_write(ndev, ecmr_bits, ECMR);
2733
2734 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002735}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002736
2737static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2738{
2739 if (!mdp->port)
2740 return TSU_VTAG0;
2741 else
2742 return TSU_VTAG1;
2743}
2744
Patrick McHardy80d5c362013-04-19 02:04:28 +00002745static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2746 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002747{
2748 struct sh_eth_private *mdp = netdev_priv(ndev);
2749 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2750
2751 if (unlikely(!mdp->cd->tsu))
2752 return -EPERM;
2753
2754 /* No filtering if vid = 0 */
2755 if (!vid)
2756 return 0;
2757
2758 mdp->vlan_num_ids++;
2759
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002760 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002761 * already enabled, the driver disables it and the filte
2762 */
2763 if (mdp->vlan_num_ids > 1) {
2764 /* disable VLAN filter */
2765 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2766 return 0;
2767 }
2768
2769 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2770 vtag_reg_index);
2771
2772 return 0;
2773}
2774
Patrick McHardy80d5c362013-04-19 02:04:28 +00002775static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2776 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002777{
2778 struct sh_eth_private *mdp = netdev_priv(ndev);
2779 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2780
2781 if (unlikely(!mdp->cd->tsu))
2782 return -EPERM;
2783
2784 /* No filtering if vid = 0 */
2785 if (!vid)
2786 return 0;
2787
2788 mdp->vlan_num_ids--;
2789 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2790
2791 return 0;
2792}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002793
2794/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002795static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002796{
Simon Hormandb893472014-01-17 09:22:28 +09002797 if (sh_eth_is_rz_fast_ether(mdp)) {
2798 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2799 return;
2800 }
2801
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002802 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2803 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2804 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2805 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2806 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2807 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2808 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2809 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2810 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2811 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002812 if (sh_eth_is_gether(mdp)) {
2813 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2814 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2815 } else {
2816 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2817 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2818 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002819 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2820 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2821 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2822 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2823 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2824 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2825 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002826}
2827
2828/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002829static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002830{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002831 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002832 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002833
2834 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002835 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002836
2837 return 0;
2838}
2839
2840/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002841static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002842 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002843{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01002844 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002845 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002846 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002847 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002848
2849 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01002850 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002851 if (!bitbang)
2852 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002853
2854 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002855 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002856 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002857 bitbang->ctrl.ops = &bb_ops;
2858
Stefan Weilc2e07b32010-08-03 19:44:52 +02002859 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002860 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01002861 if (!mdp->mii_bus)
2862 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002863
2864 /* Hook up MII support for ethtool */
2865 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01002866 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002867 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002868 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002869
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002870 /* register MDIO bus */
2871 if (dev->of_node) {
2872 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00002873 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00002874 if (pd->phy_irq > 0)
2875 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
2876
2877 ret = mdiobus_register(mdp->mii_bus);
2878 }
2879
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002880 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002881 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002882
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002883 return 0;
2884
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002885out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002886 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002887 return ret;
2888}
2889
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002890static const u16 *sh_eth_get_register_offset(int register_type)
2891{
2892 const u16 *reg_offset = NULL;
2893
2894 switch (register_type) {
2895 case SH_ETH_REG_GIGABIT:
2896 reg_offset = sh_eth_offset_gigabit;
2897 break;
Simon Hormandb893472014-01-17 09:22:28 +09002898 case SH_ETH_REG_FAST_RZ:
2899 reg_offset = sh_eth_offset_fast_rz;
2900 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00002901 case SH_ETH_REG_FAST_RCAR:
2902 reg_offset = sh_eth_offset_fast_rcar;
2903 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002904 case SH_ETH_REG_FAST_SH4:
2905 reg_offset = sh_eth_offset_fast_sh4;
2906 break;
2907 case SH_ETH_REG_FAST_SH3_SH2:
2908 reg_offset = sh_eth_offset_fast_sh3_sh2;
2909 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002910 }
2911
2912 return reg_offset;
2913}
2914
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002915static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002916 .ndo_open = sh_eth_open,
2917 .ndo_stop = sh_eth_close,
2918 .ndo_start_xmit = sh_eth_start_xmit,
2919 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002920 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002921 .ndo_tx_timeout = sh_eth_tx_timeout,
2922 .ndo_do_ioctl = sh_eth_do_ioctl,
2923 .ndo_validate_addr = eth_validate_addr,
2924 .ndo_set_mac_address = eth_mac_addr,
2925 .ndo_change_mtu = eth_change_mtu,
2926};
2927
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002928static const struct net_device_ops sh_eth_netdev_ops_tsu = {
2929 .ndo_open = sh_eth_open,
2930 .ndo_stop = sh_eth_close,
2931 .ndo_start_xmit = sh_eth_start_xmit,
2932 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002933 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04002934 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2935 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
2936 .ndo_tx_timeout = sh_eth_tx_timeout,
2937 .ndo_do_ioctl = sh_eth_do_ioctl,
2938 .ndo_validate_addr = eth_validate_addr,
2939 .ndo_set_mac_address = eth_mac_addr,
2940 .ndo_change_mtu = eth_change_mtu,
2941};
2942
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002943#ifdef CONFIG_OF
2944static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2945{
2946 struct device_node *np = dev->of_node;
2947 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002948 const char *mac_addr;
2949
2950 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2951 if (!pdata)
2952 return NULL;
2953
2954 pdata->phy_interface = of_get_phy_mode(np);
2955
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002956 mac_addr = of_get_mac_address(np);
2957 if (mac_addr)
2958 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
2959
2960 pdata->no_ether_link =
2961 of_property_read_bool(np, "renesas,no-ether-link");
2962 pdata->ether_link_active_low =
2963 of_property_read_bool(np, "renesas,ether-link-active-low");
2964
2965 return pdata;
2966}
2967
2968static const struct of_device_id sh_eth_match_table[] = {
2969 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
2970 { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
2971 { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
2972 { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
2973 { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
Hisashi Nakamura9488e1e2014-11-13 15:59:07 +09002974 { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
Hisashi Nakamura0f76b9d2014-08-01 17:03:00 +02002975 { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03002976 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
2977 { }
2978};
2979MODULE_DEVICE_TABLE(of, sh_eth_match_table);
2980#else
2981static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
2982{
2983 return NULL;
2984}
2985#endif
2986
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002987static int sh_eth_drv_probe(struct platform_device *pdev)
2988{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07002989 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002990 struct resource *res;
2991 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00002992 struct sh_eth_private *mdp = NULL;
Jingoo Han0b76b862013-08-30 14:00:11 +09002993 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00002994 const struct platform_device_id *id = platform_get_device_id(pdev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002995
2996 /* get base addr */
2997 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002998
2999 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003000 if (!ndev)
3001 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003002
Ben Dooksb5893a02014-03-21 12:09:14 +01003003 pm_runtime_enable(&pdev->dev);
3004 pm_runtime_get_sync(&pdev->dev);
3005
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003006 devno = pdev->id;
3007 if (devno < 0)
3008 devno = 0;
3009
3010 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02003011 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003012 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003013 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003014 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003015
3016 SET_NETDEV_DEV(ndev, &pdev->dev);
3017
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003018 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003019 mdp->num_tx_ring = TX_RING_SIZE;
3020 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003021 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3022 if (IS_ERR(mdp->addr)) {
3023 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003024 goto out_release;
3025 }
3026
Varka Bhadramc9608042014-10-24 07:42:09 +05303027 ndev->base_addr = res->start;
3028
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003029 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003030 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003031
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003032 if (pdev->dev.of_node)
3033 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003034 if (!pd) {
3035 dev_err(&pdev->dev, "no platform data\n");
3036 ret = -EINVAL;
3037 goto out_release;
3038 }
3039
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003040 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003041 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003042 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003043 mdp->no_ether_link = pd->no_ether_link;
3044 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003045
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003046 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003047 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003048 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003049 else
3050 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003051
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003052 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003053 if (!mdp->reg_offset) {
3054 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3055 mdp->cd->register_type);
3056 ret = -EINVAL;
3057 goto out_release;
3058 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003059 sh_eth_set_default_cpu_data(mdp->cd);
3060
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003061 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003062 if (mdp->cd->tsu)
3063 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3064 else
3065 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003066 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003067 ndev->watchdog_timeo = TX_TIMEOUT;
3068
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003069 /* debug message level */
3070 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003071
3072 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003073 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003074 if (!is_valid_ether_addr(ndev->dev_addr)) {
3075 dev_warn(&pdev->dev,
3076 "no valid MAC address supplied, using a random one.\n");
3077 eth_hw_addr_random(ndev);
3078 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003079
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003080 /* ioremap the TSU registers */
3081 if (mdp->cd->tsu) {
3082 struct resource *rtsu;
3083 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003084 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
3085 if (IS_ERR(mdp->tsu_addr)) {
3086 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003087 goto out_release;
3088 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00003089 mdp->port = devno % 2;
Patrick McHardyf6469682013-04-19 02:04:27 +00003090 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003091 }
3092
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00003093 /* initialize first or needed device */
3094 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003095 if (mdp->cd->chip_reset)
3096 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003097
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003098 if (mdp->cd->tsu) {
3099 /* TSU init (Init only)*/
3100 sh_eth_tsu_init(mdp);
3101 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003102 }
3103
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003104 if (mdp->cd->rmiimode)
3105 sh_eth_write(ndev, 0x1, RMIIMODE);
3106
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003107 /* MDIO bus init */
3108 ret = sh_mdio_init(mdp, pd);
3109 if (ret) {
3110 dev_err(&ndev->dev, "failed to initialise MDIO\n");
3111 goto out_release;
3112 }
3113
Sergei Shtylyov37191092013-06-19 23:30:23 +04003114 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3115
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003116 /* network device register */
3117 ret = register_netdev(ndev);
3118 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003119 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003120
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003121 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003122 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3123 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003124
Ben Dooksb5893a02014-03-21 12:09:14 +01003125 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003126 platform_set_drvdata(pdev, ndev);
3127
3128 return ret;
3129
Sergei Shtylyov37191092013-06-19 23:30:23 +04003130out_napi_del:
3131 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003132 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003133
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003134out_release:
3135 /* net_dev free */
3136 if (ndev)
3137 free_netdev(ndev);
3138
Ben Dooksb5893a02014-03-21 12:09:14 +01003139 pm_runtime_put(&pdev->dev);
3140 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003141 return ret;
3142}
3143
3144static int sh_eth_drv_remove(struct platform_device *pdev)
3145{
3146 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003147 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003148
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003149 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003150 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003151 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003152 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003153 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003154
3155 return 0;
3156}
3157
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003158#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003159#ifdef CONFIG_PM_SLEEP
3160static int sh_eth_suspend(struct device *dev)
3161{
3162 struct net_device *ndev = dev_get_drvdata(dev);
3163 int ret = 0;
3164
3165 if (netif_running(ndev)) {
3166 netif_device_detach(ndev);
3167 ret = sh_eth_close(ndev);
3168 }
3169
3170 return ret;
3171}
3172
3173static int sh_eth_resume(struct device *dev)
3174{
3175 struct net_device *ndev = dev_get_drvdata(dev);
3176 int ret = 0;
3177
3178 if (netif_running(ndev)) {
3179 ret = sh_eth_open(ndev);
3180 if (ret < 0)
3181 return ret;
3182 netif_device_attach(ndev);
3183 }
3184
3185 return ret;
3186}
3187#endif
3188
Magnus Dammbcd51492009-10-09 00:20:04 +00003189static int sh_eth_runtime_nop(struct device *dev)
3190{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003191 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003192 * and ->runtime_resume(). Simply returns success.
3193 *
3194 * This driver re-initializes all registers after
3195 * pm_runtime_get_sync() anyway so there is no need
3196 * to save and restore registers here.
3197 */
3198 return 0;
3199}
3200
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003201static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003202 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003203 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003204};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003205#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3206#else
3207#define SH_ETH_PM_OPS NULL
3208#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003209
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003210static struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003211 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003212 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003213 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003214 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003215 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3216 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003217 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003218 { }
3219};
3220MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3221
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003222static struct platform_driver sh_eth_driver = {
3223 .probe = sh_eth_drv_probe,
3224 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003225 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003226 .driver = {
3227 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003228 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003229 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003230 },
3231};
3232
Axel Lindb62f682011-11-27 16:44:17 +00003233module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003234
3235MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3236MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3237MODULE_LICENSE("GPL v2");