blob: f6a16429735812f678f96595dff75e603504a8af [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Amir Vadai48ea5262014-08-25 16:06:53 +030041#include <linux/crash_dump.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Arun Sharma600634972011-07-26 16:09:06 -070043#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044
Richard Cochran74d23cc2014-12-21 19:46:56 +010045#include <linux/timecounter.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000046
Huy Nguyen85743f12016-02-17 17:24:26 +020047#define DEFAULT_UAR_PAGE_SHIFT 12
48
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000049#define MAX_MSIX_P_PORT 17
50#define MAX_MSIX 64
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000051#define MIN_MSIX_P_PORT 5
Matan Barakc66fa192015-05-31 09:30:16 +030052#define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
53 (dev_cap).num_ports * MIN_MSIX_P_PORT)
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000054
Eugenia Emantayev523ece82014-07-08 11:25:19 +030055#define MLX4_MAX_100M_UNITS_VAL 255 /*
56 * work around: can't set values
57 * greater then this value when
58 * using 100 Mbps units.
59 */
60#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
61#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
62#define MLX4_RATELIMIT_DEFAULT 0x00ff
63
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020064#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020065#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020066
Roland Dreier225c7b12007-05-08 18:00:38 -070067enum {
68 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070069 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000070 MLX4_FLAG_MASTER = 1 << 2,
71 MLX4_FLAG_SLAVE = 1 << 3,
72 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020073 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Jack Morgensteinfd10ed82016-09-12 19:16:21 +030074 MLX4_FLAG_BONDED = 1 << 7,
75 MLX4_FLAG_SECURE_HOST = 1 << 8,
Roland Dreier225c7b12007-05-08 18:00:38 -070076};
77
78enum {
Jack Morgensteinefcd235d2012-08-03 08:40:52 +000079 MLX4_PORT_CAP_IS_SM = 1 << 1,
80 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
81};
82
83enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000084 MLX4_MAX_PORTS = 2,
Moni Shouae26be1b2015-07-30 18:33:29 +030085 MLX4_MAX_PORT_PKEYS = 128,
86 MLX4_MAX_PORT_GIDS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070087};
88
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030089/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
90 * These qkeys must not be allowed for general use. This is a 64k range,
91 * and to test for violation, we use the mask (protect against future chg).
92 */
93#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
94#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
95
Roland Dreier225c7b12007-05-08 18:00:38 -070096enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020097 MLX4_BOARD_ID_LEN = 64
98};
99
100enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000101 MLX4_MAX_NUM_PF = 16,
Matan Barakde966c52014-11-13 14:45:33 +0200102 MLX4_MAX_NUM_VF = 126,
Matan Barak1ab95d32014-03-19 18:11:50 +0200103 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein5a2e87b2015-02-02 15:18:42 +0200104 MLX4_MFUNC_MAX = 128,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000105 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000106 MLX4_MFUNC_EQ_NUM = 4,
107 MLX4_MFUNC_MAX_EQES = 8,
108 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
109};
110
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000111/* Driver supports 3 diffrent device methods to manage traffic steering:
112 * -device managed - High level API for ib and eth flow steering. FW is
113 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000114 * - B0 steering mode - Common low level API for ib and (if supported) eth.
115 * - A0 steering mode - Limited low level API for eth. In case of IB,
116 * B0 mode is in use.
117 */
118enum {
119 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000120 MLX4_STEERING_MODE_B0,
121 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000122};
123
Matan Barak7d077cd2014-12-11 10:58:00 +0200124enum {
125 MLX4_STEERING_DMFS_A0_DEFAULT,
126 MLX4_STEERING_DMFS_A0_DYNAMIC,
127 MLX4_STEERING_DMFS_A0_STATIC,
128 MLX4_STEERING_DMFS_A0_DISABLE,
129 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
130};
131
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000132static inline const char *mlx4_steering_mode_str(int steering_mode)
133{
134 switch (steering_mode) {
135 case MLX4_STEERING_MODE_A0:
136 return "A0 steering";
137
138 case MLX4_STEERING_MODE_B0:
139 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000140
141 case MLX4_STEERING_MODE_DEVICE_MANAGED:
142 return "Device managed flow steering";
143
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000144 default:
145 return "Unrecognize steering mode";
146 }
147}
148
Jack Morgenstein623ed842011-12-13 04:10:33 +0000149enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200150 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
151 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
152};
153
154enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000155 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
156 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
157 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700158 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000159 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
160 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
161 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
162 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
163 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
164 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
165 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
166 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
167 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
168 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
169 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
170 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000171 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
172 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000173 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000174 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
175 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000176 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
177 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000178 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000179 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Ido Shamay802f42a2015-04-02 16:31:06 +0300180 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000181 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300182 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
183 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000184 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
185 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700186};
187
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300188enum {
189 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
190 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000191 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000192 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200193 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000194 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000195 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300196 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200197 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800198 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
199 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300200 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
Ido Shamay77507aa2014-09-18 11:50:59 +0300201 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200202 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200203 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
Matan Barakd475c952014-11-02 16:26:17 +0200204 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
Matan Barak7ae0e402014-11-13 14:45:32 +0200205 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
Matan Barakde966c52014-11-13 14:45:33 +0200206 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
Matan Barak7d077cd2014-12-11 10:58:00 +0200207 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200208 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
Moni Shoua59e14e32015-02-03 16:48:32 +0200209 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
Shani Michaelid237baa2015-03-05 20:16:12 +0200210 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
211 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
Matan Barak0b131562015-03-30 17:45:25 +0300212 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
Ido Shamayd019fcb2015-04-02 16:31:13 +0300213 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
214 MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
Ido Shamay3742cc62015-04-02 16:31:17 +0300215 MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
Ido Shamay51af33c2015-04-02 16:31:20 +0300216 MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300217 MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300218 MLX4_DEV_CAP_FLAG2_PHV_EN = 1LL << 29,
219 MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN = 1LL << 30,
Maor Gottlieb9a892832015-10-15 14:44:38 +0300220 MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB = 1ULL << 31,
221 MLX4_DEV_CAP_FLAG2_LB_SRC_CHK = 1ULL << 32,
Moni Shouad8ae9142016-01-14 17:50:32 +0200222 MLX4_DEV_CAP_FLAG2_ROCE_V1_V2 = 1ULL << 33,
Marina Varshaver0e451e82016-02-18 18:31:06 +0200223 MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER = 1ULL << 34,
Mark Blochc7c122e2016-07-19 20:54:56 +0300224 MLX4_DEV_CAP_FLAG2_DIAG_PER_PORT = 1ULL << 35,
Moshe Shemesh7c3d21c2016-09-22 12:11:13 +0300225 MLX4_DEV_CAP_FLAG2_SVLAN_BY_QP = 1ULL << 36,
Linus Torvaldsb9044ac2016-10-09 17:04:33 -0700226 MLX4_DEV_CAP_FLAG2_SL_TO_VL_CHANGE_EVENT = 1ULL << 37,
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300227};
228
Or Gerlitz08ff3232012-10-21 14:59:24 +0000229enum {
Matan Barakd57febe2014-12-11 10:57:57 +0200230 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
231 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200232};
233
Yishai Hadas55ad3592015-01-25 16:59:42 +0200234enum {
235 MLX4_VF_CAP_FLAG_RESET = 1 << 0
236};
237
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200238/* bit enums for an 8-bit flags field indicating special use
239 * QPs which require special handling in qp_reserve_range.
240 * Currently, this only includes QPs used by the ETH interface,
241 * where we expect to use blueflame. These QPs must not have
242 * bits 6 and 7 set in their qp number.
243 *
244 * This enum may use only bits 0..7.
245 */
246enum {
Matan Barakd57febe2014-12-11 10:57:57 +0200247 MLX4_RESERVE_A0_QP = 1 << 6,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200248 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
249};
250
251enum {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000252 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
Ido Shamay77507aa2014-09-18 11:50:59 +0300253 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
254 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
255 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
Or Gerlitz08ff3232012-10-21 14:59:24 +0000256};
257
258enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300259 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000260};
261
262enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300263 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
Matan Barak7d077cd2014-12-11 10:58:00 +0200264 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
265 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
Or Gerlitz08ff3232012-10-21 14:59:24 +0000266};
267
268
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200269#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
270
271enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000272 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700273 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
274 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
275 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
276 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
277 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
Moni Shouad8ae9142016-01-14 17:50:32 +0200278 MLX4_BMME_FLAG_ROCE_V1_V2 = 1 << 19,
Moni Shoua59e14e32015-02-03 16:48:32 +0200279 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
Matan Barak09e05c32014-09-10 16:41:56 +0300280 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
Roland Dreier95d04f02008-07-23 08:12:26 -0700281};
282
Moni Shoua59e14e32015-02-03 16:48:32 +0200283enum {
Moni Shouad8ae9142016-01-14 17:50:32 +0200284 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP,
285 MLX4_FLAG_ROCE_V1_V2 = MLX4_BMME_FLAG_ROCE_V1_V2
Moni Shoua59e14e32015-02-03 16:48:32 +0200286};
287
Roland Dreier225c7b12007-05-08 18:00:38 -0700288enum mlx4_event {
289 MLX4_EVENT_TYPE_COMP = 0x00,
290 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
291 MLX4_EVENT_TYPE_COMM_EST = 0x02,
292 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
293 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
294 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
295 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
296 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
297 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
298 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
299 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
300 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
301 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
302 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
303 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
304 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
305 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000306 MLX4_EVENT_TYPE_CMD = 0x0a,
307 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
308 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300309 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200310 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000311 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300312 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200313 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000314 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700315};
316
317enum {
318 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
319 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
320};
321
322enum {
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200323 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
324 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
325};
326
327enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200328 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
329};
330
Jack Morgenstein993c4012012-08-03 08:40:48 +0000331enum slave_port_state {
332 SLAVE_PORT_DOWN = 0,
333 SLAVE_PENDING_UP,
334 SLAVE_PORT_UP,
335};
336
337enum slave_port_gen_event {
338 SLAVE_PORT_GEN_EVENT_DOWN = 0,
339 SLAVE_PORT_GEN_EVENT_UP,
340 SLAVE_PORT_GEN_EVENT_NONE,
341};
342
343enum slave_port_state_event {
344 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
345 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
346 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
347 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
348};
349
Jack Morgenstein5984be92012-03-06 15:50:49 +0200350enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700351 MLX4_PERM_LOCAL_READ = 1 << 10,
352 MLX4_PERM_LOCAL_WRITE = 1 << 11,
353 MLX4_PERM_REMOTE_READ = 1 << 12,
354 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000355 MLX4_PERM_ATOMIC = 1 << 14,
356 MLX4_PERM_BIND_MW = 1 << 15,
Matan Barake6306642014-07-31 11:01:29 +0300357 MLX4_PERM_MASK = 0xFC00
Roland Dreier225c7b12007-05-08 18:00:38 -0700358};
359
360enum {
361 MLX4_OPCODE_NOP = 0x00,
362 MLX4_OPCODE_SEND_INVAL = 0x01,
363 MLX4_OPCODE_RDMA_WRITE = 0x08,
364 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
365 MLX4_OPCODE_SEND = 0x0a,
366 MLX4_OPCODE_SEND_IMM = 0x0b,
367 MLX4_OPCODE_LSO = 0x0e,
368 MLX4_OPCODE_RDMA_READ = 0x10,
369 MLX4_OPCODE_ATOMIC_CS = 0x11,
370 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300371 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
372 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700373 MLX4_OPCODE_BIND_MW = 0x18,
374 MLX4_OPCODE_FMR = 0x19,
375 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
376 MLX4_OPCODE_CONFIG_CMD = 0x1f,
377
378 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
379 MLX4_RECV_OPCODE_SEND = 0x01,
380 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
381 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
382
383 MLX4_CQE_OPCODE_ERROR = 0x1e,
384 MLX4_CQE_OPCODE_RESIZE = 0x16,
385};
386
387enum {
388 MLX4_STAT_RATE_OFFSET = 5
389};
390
Aleksey Seninda995a82010-12-02 11:44:49 +0000391enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000392 MLX4_PROT_IB_IPV6 = 0,
393 MLX4_PROT_ETH,
394 MLX4_PROT_IB_IPV4,
395 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000396};
397
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700398enum {
399 MLX4_MTT_FLAG_PRESENT = 1
400};
401
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700402enum mlx4_qp_region {
403 MLX4_QP_REGION_FW = 0,
Matan Barakd57febe2014-12-11 10:57:57 +0200404 MLX4_QP_REGION_RSS_RAW_ETH,
405 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700406 MLX4_QP_REGION_ETH_ADDR,
407 MLX4_QP_REGION_FC_ADDR,
408 MLX4_QP_REGION_FC_EXCH,
409 MLX4_NUM_QP_REGION
410};
411
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700412enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000413 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700414 MLX4_PORT_TYPE_IB = 1,
415 MLX4_PORT_TYPE_ETH = 2,
416 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700417};
418
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700419enum mlx4_special_vlan_idx {
420 MLX4_NO_VLAN_IDX = 0,
421 MLX4_VLAN_MISS_IDX,
422 MLX4_VLAN_REGULAR
423};
424
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000425enum mlx4_steer_type {
426 MLX4_MC_STEER = 0,
427 MLX4_UC_STEER,
428 MLX4_NUM_STEERS
429};
430
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700431enum {
432 MLX4_NUM_FEXCH = 64 * 1024,
433};
434
Eli Cohen5a0fd092010-10-07 16:24:16 +0200435enum {
436 MLX4_MAX_FAST_REG_PAGES = 511,
437};
438
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300439enum {
Sagi Grimberga5e14ba2015-10-28 13:28:15 +0200440 /*
441 * Max wqe size for rdma read is 512 bytes, so this
442 * limits our max_sge_rd as the wqe needs to fit:
443 * - ctrl segment (16 bytes)
444 * - rdma segment (16 bytes)
445 * - scatter elements (16 bytes each)
446 */
447 MLX4_MAX_SGE_RD = (512 - 16 - 16) / 16
448};
449
450enum {
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300451 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
452 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
453 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
Jack Morgensteinfd10ed82016-09-12 19:16:21 +0300454 MLX4_DEV_PMC_SUBTYPE_SL_TO_VL_MAP = 0x17,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300455};
456
457/* Port mgmt change event handling */
458enum {
459 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
460 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
461 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
462 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
463 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
464};
465
Jack Morgensteinfd10ed82016-09-12 19:16:21 +0300466union sl2vl_tbl_to_u64 {
467 u8 sl8[8];
468 u64 sl64;
469};
470
Yishai Hadasf6bc11e2015-01-25 16:59:38 +0200471enum {
472 MLX4_DEVICE_STATE_UP = 1 << 0,
473 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
474};
475
Yishai Hadasc69453e2015-01-25 16:59:40 +0200476enum {
477 MLX4_INTERFACE_STATE_UP = 1 << 0,
478 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
Eran Ben Elisha9d769312016-06-21 14:20:03 +0300479 MLX4_INTERFACE_STATE_SHUTDOWN = 1 << 2,
Yishai Hadasc69453e2015-01-25 16:59:40 +0200480};
481
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300482#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
483 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
484
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200485enum mlx4_module_id {
486 MLX4_MODULE_ID_SFP = 0x3,
487 MLX4_MODULE_ID_QSFP = 0xC,
488 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
489 MLX4_MODULE_ID_QSFP28 = 0x11,
490};
491
Or Gerlitzfc31e252015-03-18 14:57:34 +0200492enum { /* rl */
493 MLX4_QP_RATE_LIMIT_NONE = 0,
494 MLX4_QP_RATE_LIMIT_KBS = 1,
495 MLX4_QP_RATE_LIMIT_MBS = 2,
496 MLX4_QP_RATE_LIMIT_GBS = 3
497};
498
499struct mlx4_rate_limit_caps {
500 u16 num_rates; /* Number of different rates */
501 u8 min_unit;
502 u16 min_val;
503 u8 max_unit;
504 u16 max_val;
505};
506
Jack Morgensteinea54b102008-01-28 10:40:59 +0200507static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
508{
509 return (major << 32) | (minor << 16) | subminor;
510}
511
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000512struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300513 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
514 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000515 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000516 u32 base_sqpn;
517 u32 base_proxy_sqpn;
518 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000519};
520
Roland Dreier225c7b12007-05-08 18:00:38 -0700521struct mlx4_caps {
522 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000523 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700524 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700525 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700526 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800527 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700528 u64 def_mac[MLX4_MAX_PORTS + 1];
529 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700530 int gid_table_len[MLX4_MAX_PORTS + 1];
531 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000532 int trans_type[MLX4_MAX_PORTS + 1];
533 int vendor_oui[MLX4_MAX_PORTS + 1];
534 int wavelength[MLX4_MAX_PORTS + 1];
535 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700536 int local_ca_ack_delay;
537 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000538 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700539 int bf_reg_size;
540 int bf_regs_per_page;
541 int max_sq_sg;
542 int max_rq_sg;
543 int num_qps;
544 int max_wqes;
545 int max_sq_desc_sz;
546 int max_rq_desc_sz;
547 int max_qp_init_rdma;
548 int max_qp_dest_rdma;
Rana Shahoutaf7d5182016-06-21 12:43:59 +0300549 int max_tc_eth;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300550 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000551 u32 *qp0_proxy;
552 u32 *qp1_proxy;
553 u32 *qp0_tunnel;
554 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700555 int num_srqs;
556 int max_srq_wqes;
557 int max_srq_sge;
558 int reserved_srqs;
559 int num_cqs;
560 int max_cqes;
561 int reserved_cqs;
Matan Barak7ae0e402014-11-13 14:45:32 +0200562 int num_sys_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700563 int num_eqs;
564 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800565 int num_comp_vectors;
Roland Dreier225c7b12007-05-08 18:00:38 -0700566 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200567 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000568 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700569 int fmr_reserved_mtts;
570 int reserved_mtts;
571 int reserved_mrws;
572 int reserved_uars;
573 int num_mgms;
574 int num_amgms;
575 int reserved_mcgs;
576 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000577 int steering_mode;
Matan Barak7d077cd2014-12-11 10:58:00 +0200578 int dmfs_high_steer_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000579 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700580 int num_pds;
581 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700582 int max_xrcds;
583 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700584 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300585 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700586 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000587 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300588 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700589 u32 bmme_flags;
590 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700591 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700592 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700593 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300594 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700595 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
596 int reserved_qps;
597 int reserved_qps_base[MLX4_NUM_QP_REGION];
598 int log_num_macs;
599 int log_num_vlans;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700600 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
601 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000602 u8 suggested_type[MLX4_MAX_PORTS + 1];
603 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000604 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700605 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000606 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200607 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000608 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000609 u32 eqe_size;
610 u32 cqe_size;
611 u8 eqe_factor;
612 u32 userspace_caps; /* userspace must be aware of these */
613 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000614 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200615 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200616 int tunnel_offload_mode;
Shani Michaelif8c64552014-11-09 13:51:53 +0200617 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300618 u8 phv_bit[MLX4_MAX_PORTS + 1];
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200619 u8 alloc_res_qp_mask;
Matan Barak7d077cd2014-12-11 10:58:00 +0200620 u32 dmfs_high_rate_qpn_base;
621 u32 dmfs_high_rate_qpn_range;
Yishai Hadas55ad3592015-01-25 16:59:42 +0200622 u32 vf_caps;
Or Gerlitzfc31e252015-03-18 14:57:34 +0200623 struct mlx4_rate_limit_caps rl_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700624};
625
626struct mlx4_buf_list {
627 void *buf;
628 dma_addr_t map;
629};
630
631struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800632 struct mlx4_buf_list direct;
633 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700634 int nbufs;
635 int npages;
636 int page_shift;
637};
638
639struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000640 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700641 int order;
642 int page_shift;
643};
644
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700645enum {
646 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
647};
648
649struct mlx4_db_pgdir {
650 struct list_head list;
651 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
652 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
653 unsigned long *bits[2];
654 __be32 *db_page;
655 dma_addr_t db_dma;
656};
657
658struct mlx4_ib_user_db_page;
659
660struct mlx4_db {
661 __be32 *db;
662 union {
663 struct mlx4_db_pgdir *pgdir;
664 struct mlx4_ib_user_db_page *user_page;
665 } u;
666 dma_addr_t dma;
667 int index;
668 int order;
669};
670
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700671struct mlx4_hwq_resources {
672 struct mlx4_db db;
673 struct mlx4_mtt mtt;
674 struct mlx4_buf buf;
675};
676
Roland Dreier225c7b12007-05-08 18:00:38 -0700677struct mlx4_mr {
678 struct mlx4_mtt mtt;
679 u64 iova;
680 u64 size;
681 u32 key;
682 u32 pd;
683 u32 access;
684 int enabled;
685};
686
Shani Michaeli804d6a82013-02-06 16:19:14 +0000687enum mlx4_mw_type {
688 MLX4_MW_TYPE_1 = 1,
689 MLX4_MW_TYPE_2 = 2,
690};
691
692struct mlx4_mw {
693 u32 key;
694 u32 pd;
695 enum mlx4_mw_type type;
696 int enabled;
697};
698
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300699struct mlx4_fmr {
700 struct mlx4_mr mr;
701 struct mlx4_mpt_entry *mpt;
702 __be64 *mtts;
703 dma_addr_t dma_handle;
704 int max_pages;
705 int max_maps;
706 int maps;
707 u8 page_shift;
708};
709
Roland Dreier225c7b12007-05-08 18:00:38 -0700710struct mlx4_uar {
711 unsigned long pfn;
712 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000713 struct list_head bf_list;
714 unsigned free_bf_bmap;
715 void __iomem *map;
716 void __iomem *bf_map;
717};
718
719struct mlx4_bf {
Eric Dumazet7dfa4b42014-10-05 12:35:09 +0300720 unsigned int offset;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000721 int buf_size;
722 struct mlx4_uar *uar;
723 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700724};
725
726struct mlx4_cq {
727 void (*comp) (struct mlx4_cq *);
728 void (*event) (struct mlx4_cq *, enum mlx4_event);
729
730 struct mlx4_uar *uar;
731
732 u32 cons_index;
733
Yuval Atias2eacc232014-05-14 12:15:10 +0300734 u16 irq;
Roland Dreier225c7b12007-05-08 18:00:38 -0700735 __be32 *set_ci_db;
736 __be32 *arm_db;
737 int arm_sn;
738
739 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800740 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700741
742 atomic_t refcount;
743 struct completion free;
Matan Barak3dca0f422014-12-11 10:57:53 +0200744 struct {
745 struct list_head list;
746 void (*comp)(struct mlx4_cq *);
747 void *priv;
748 } tasklet_ctx;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200749 int reset_notify_added;
750 struct list_head reset_notify;
Roland Dreier225c7b12007-05-08 18:00:38 -0700751};
752
753struct mlx4_qp {
754 void (*event) (struct mlx4_qp *, enum mlx4_event);
755
756 int qpn;
757
758 atomic_t refcount;
759 struct completion free;
760};
761
762struct mlx4_srq {
763 void (*event) (struct mlx4_srq *, enum mlx4_event);
764
765 int srqn;
766 int max;
767 int max_gs;
768 int wqe_shift;
769
770 atomic_t refcount;
771 struct completion free;
772};
773
774struct mlx4_av {
775 __be32 port_pd;
776 u8 reserved1;
777 u8 g_slid;
778 __be16 dlid;
779 u8 reserved2;
780 u8 gid_index;
781 u8 stat_rate;
782 u8 hop_limit;
783 __be32 sl_tclass_flowlabel;
784 u8 dgid[16];
785};
786
Eli Cohenfa417f72010-10-24 21:08:52 -0700787struct mlx4_eth_av {
788 __be32 port_pd;
789 u8 reserved1;
790 u8 smac_idx;
791 u16 reserved2;
792 u8 reserved3;
793 u8 gid_index;
794 u8 stat_rate;
795 u8 hop_limit;
796 __be32 sl_tclass_flowlabel;
797 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200798 u8 s_mac[6];
799 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700800 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700801 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700802};
803
804union mlx4_ext_av {
805 struct mlx4_av ib;
806 struct mlx4_eth_av eth;
807};
808
Eran Ben Elisha96169822015-06-15 17:59:05 +0300809/* Counters should be saturate once they reach their maximum value */
810#define ASSIGN_32BIT_COUNTER(counter, value) do { \
811 if ((value) > U32_MAX) \
812 counter = cpu_to_be32(U32_MAX); \
813 else \
814 counter = cpu_to_be32(value); \
815} while (0)
816
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000817struct mlx4_counter {
818 u8 reserved1[3];
819 u8 counter_mode;
820 __be32 num_ifc;
821 u32 reserved2[2];
822 __be64 rx_frames;
823 __be64 rx_bytes;
824 __be64 tx_frames;
825 __be64 tx_bytes;
826};
827
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200828struct mlx4_quotas {
829 int qp;
830 int cq;
831 int srq;
832 int mpt;
833 int mtt;
834 int counter;
835 int xrcd;
836};
837
Matan Barak1ab95d32014-03-19 18:11:50 +0200838struct mlx4_vf_dev {
839 u8 min_port;
840 u8 n_ports;
841};
842
Daniel Jurgens4bfd2e62016-04-20 16:01:16 +0300843enum mlx4_pci_status {
844 MLX4_PCI_STATUS_DISABLED,
845 MLX4_PCI_STATUS_ENABLED,
846};
847
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200848struct mlx4_dev_persistent {
Roland Dreier225c7b12007-05-08 18:00:38 -0700849 struct pci_dev *pdev;
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200850 struct mlx4_dev *dev;
851 int nvfs[MLX4_MAX_PORTS + 1];
852 int num_vfs;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +0200853 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
854 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
Yishai Hadasad9a0bf2015-01-25 16:59:37 +0200855 struct work_struct catas_work;
856 struct workqueue_struct *catas_wq;
Yishai Hadasf6bc11e2015-01-25 16:59:38 +0200857 struct mutex device_state_mutex; /* protect HW state */
858 u8 state;
Yishai Hadasc69453e2015-01-25 16:59:40 +0200859 struct mutex interface_state_mutex; /* protect SW state */
860 u8 interface_state;
Daniel Jurgens4bfd2e62016-04-20 16:01:16 +0300861 struct mutex pci_status_mutex; /* sync pci state */
862 enum mlx4_pci_status pci_status;
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200863};
864
865struct mlx4_dev {
866 struct mlx4_dev_persistent *persist;
Roland Dreier225c7b12007-05-08 18:00:38 -0700867 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000868 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700869 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000870 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200871 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700872 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000873 u8 rev_id;
Jack Morgenstein2b3ddf22015-10-14 17:43:48 +0300874 u8 port_random_macs;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200875 char board_id[MLX4_BOARD_ID_LEN];
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200876 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000877 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000878 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
879 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d32014-03-19 18:11:50 +0200880 struct mlx4_vf_dev *dev_vfs;
Huy Nguyen85743f12016-02-17 17:24:26 +0200881 u8 uar_page_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700882};
883
Matan Barak52033cf2015-06-11 16:35:26 +0300884struct mlx4_clock_params {
885 u64 offset;
886 u8 bar;
887 u8 size;
888};
889
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300890struct mlx4_eqe {
891 u8 reserved1;
892 u8 type;
893 u8 reserved2;
894 u8 subtype;
895 union {
896 u32 raw[6];
897 struct {
898 __be32 cqn;
899 } __packed comp;
900 struct {
901 u16 reserved1;
902 __be16 token;
903 u32 reserved2;
904 u8 reserved3[3];
905 u8 status;
906 __be64 out_param;
907 } __packed cmd;
908 struct {
909 __be32 qpn;
910 } __packed qp;
911 struct {
912 __be32 srqn;
913 } __packed srq;
914 struct {
915 __be32 cqn;
916 u32 reserved1;
917 u8 reserved2[3];
918 u8 syndrome;
919 } __packed cq_err;
920 struct {
921 u32 reserved1[2];
922 __be32 port;
923 } __packed port_change;
924 struct {
925 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
926 u32 reserved;
927 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
928 } __packed comm_channel_arm;
929 struct {
930 u8 port;
931 u8 reserved[3];
932 __be64 mac;
933 } __packed mac_update;
934 struct {
935 __be32 slave_id;
936 } __packed flr_event;
937 struct {
938 __be16 current_temperature;
939 __be16 warning_threshold;
940 } __packed warming;
941 struct {
942 u8 reserved[3];
943 u8 port;
944 union {
945 struct {
946 __be16 mstr_sm_lid;
947 __be16 port_lid;
948 __be32 changed_attr;
949 u8 reserved[3];
950 u8 mstr_sm_sl;
951 __be64 gid_prefix;
952 } __packed port_info;
953 struct {
954 __be32 block_ptr;
955 __be32 tbl_entries_mask;
956 } __packed tbl_change_info;
Jack Morgensteinfd10ed82016-09-12 19:16:21 +0300957 struct {
958 u8 sl2vl_table[8];
959 } __packed sl2vl_tbl_change_info;
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300960 } params;
961 } __packed port_mgmt_change;
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200962 struct {
963 u8 reserved[3];
964 u8 port;
965 u32 reserved1[5];
966 } __packed bad_cable;
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300967 } event;
968 u8 slave_id;
969 u8 reserved3[2];
970 u8 owner;
971} __packed;
972
Roland Dreier225c7b12007-05-08 18:00:38 -0700973struct mlx4_init_port_param {
974 int set_guid0;
975 int set_node_guid;
976 int set_si_guid;
977 u16 mtu;
978 int port_width_cap;
979 u16 vl_cap;
980 u16 max_gid;
981 u16 max_pkey;
982 u64 guid0;
983 u64 node_guid;
984 u64 si_guid;
985};
986
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200987#define MAD_IFC_DATA_SZ 192
988/* MAD IFC Mailbox */
989struct mlx4_mad_ifc {
990 u8 base_version;
991 u8 mgmt_class;
992 u8 class_version;
993 u8 method;
994 __be16 status;
995 __be16 class_specific;
996 __be64 tid;
997 __be16 attr_id;
998 __be16 resv;
999 __be32 attr_mod;
1000 __be64 mkey;
1001 __be16 dr_slid;
1002 __be16 dr_dlid;
1003 u8 reserved[28];
1004 u8 data[MAD_IFC_DATA_SZ];
1005} __packed;
1006
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001007#define mlx4_foreach_port(port, dev, type) \
1008 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +00001009 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001010
Jack Morgenstein65dab252011-12-13 04:10:41 +00001011#define mlx4_foreach_ib_transport_port(port, dev) \
Moni Shouad8ae9142016-01-14 17:50:32 +02001012 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +00001013 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
Moni Shouad8ae9142016-01-14 17:50:32 +02001014 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE) || \
1015 ((dev)->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2))
Eli Cohenfa417f72010-10-24 21:08:52 -07001016
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001017#define MLX4_INVALID_SLAVE_ID 0xFF
Eran Ben Elisha47d84172015-06-15 17:58:58 +03001018#define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001019
Jack Morgenstein00f5ce92012-06-19 11:21:40 +03001020void handle_port_mgmt_change_event(struct work_struct *work);
1021
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001022static inline int mlx4_master_func_num(struct mlx4_dev *dev)
1023{
1024 return dev->caps.function;
1025}
1026
Jack Morgenstein623ed842011-12-13 04:10:33 +00001027static inline int mlx4_is_master(struct mlx4_dev *dev)
1028{
1029 return dev->flags & MLX4_FLAG_MASTER;
1030}
1031
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02001032static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
1033{
1034 return dev->phys_caps.base_sqpn + 8 +
1035 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
1036}
1037
Jack Morgenstein623ed842011-12-13 04:10:33 +00001038static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
1039{
Jack Morgenstein47605df2012-08-03 08:40:57 +00001040 return (qpn < dev->phys_caps.base_sqpn + 8 +
Matan Barakd57febe2014-12-11 10:57:57 +02001041 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
1042 qpn >= dev->phys_caps.base_sqpn) ||
1043 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
Jack Morgensteine2c76822012-08-03 08:40:41 +00001044}
1045
1046static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
1047{
Jack Morgenstein47605df2012-08-03 08:40:57 +00001048 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +00001049
Jack Morgenstein47605df2012-08-03 08:40:57 +00001050 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +00001051 return 1;
1052
1053 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +00001054}
1055
1056static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
1057{
1058 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
1059}
1060
1061static inline int mlx4_is_slave(struct mlx4_dev *dev)
1062{
1063 return dev->flags & MLX4_FLAG_SLAVE;
1064}
Eli Cohenfa417f72010-10-24 21:08:52 -07001065
Ido Shamayfccea642015-04-02 16:31:08 +03001066static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
1067{
1068 return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
1069}
1070
Roland Dreier225c7b12007-05-08 18:00:38 -07001071int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
Jiri Kosina40f22872014-05-11 15:15:12 +03001072 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001073void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -08001074static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1075{
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001076 if (buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -08001077 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -08001078 else
Roland Dreierb57aacf2008-02-06 21:17:59 -08001079 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -08001080 (offset & (PAGE_SIZE - 1));
1081}
Roland Dreier225c7b12007-05-08 18:00:38 -07001082
1083int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1084void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -07001085int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1086void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -07001087
1088int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1089void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +02001090int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001091void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -07001092
1093int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1094 struct mlx4_mtt *mtt);
1095void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1096u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1097
1098int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1099 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +00001100int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -07001101int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +00001102int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1103 struct mlx4_mw *mw);
1104void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1105int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -07001106int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1107 int start_index, int npages, u64 *page_list);
1108int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +03001109 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001110
Jiri Kosina40f22872014-05-11 15:15:12 +03001111int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1112 gfp_t gfp);
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001113void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1114
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -07001115int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001116 int size);
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -07001117void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1118 int size);
1119
Roland Dreier225c7b12007-05-08 18:00:38 -07001120int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -07001121 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +00001122 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -07001123void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001124int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1125 int *base, u8 flags);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001126void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1127
Jiri Kosina40f22872014-05-11 15:15:12 +03001128int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1129 gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001130void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1131
Sean Hefty18abd5e2011-06-02 10:43:26 -07001132int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1133 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001134void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1135int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +03001136int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -07001137
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001138int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -07001139int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1140
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001141int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1142 int block_mcast_loopback, enum mlx4_protocol prot);
1143int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1144 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -07001145int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001146 u8 port, int block_mcast_loopback,
1147 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +00001148int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001149 enum mlx4_protocol protocol, u64 reg_id);
1150
1151enum {
1152 MLX4_DOMAIN_UVERBS = 0x1000,
1153 MLX4_DOMAIN_ETHTOOL = 0x2000,
1154 MLX4_DOMAIN_RFS = 0x3000,
1155 MLX4_DOMAIN_NIC = 0x5000,
1156};
1157
1158enum mlx4_net_trans_rule_id {
1159 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1160 MLX4_NET_TRANS_RULE_ID_IB,
1161 MLX4_NET_TRANS_RULE_ID_IPV6,
1162 MLX4_NET_TRANS_RULE_ID_IPV4,
1163 MLX4_NET_TRANS_RULE_ID_TCP,
1164 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001165 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001166 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1167};
1168
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +00001169extern const u16 __sw_id_hw[];
1170
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +00001171static inline int map_hw_to_sw_id(u16 header_id)
1172{
1173
1174 int i;
1175 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1176 if (header_id == __sw_id_hw[i])
1177 return i;
1178 }
1179 return -EINVAL;
1180}
1181
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001182enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +00001183 MLX4_FS_REGULAR = 1,
1184 MLX4_FS_ALL_DEFAULT,
1185 MLX4_FS_MC_DEFAULT,
Marina Varshaver0e451e82016-02-18 18:31:06 +02001186 MLX4_FS_MIRROR_RX_PORT,
1187 MLX4_FS_MIRROR_SX_PORT,
Hadar Hen Zionf9162532013-04-24 13:58:45 +00001188 MLX4_FS_UC_SNIFFER,
1189 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001190 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001191};
1192
1193struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -07001194 u8 dst_mac[ETH_ALEN];
1195 u8 dst_mac_msk[ETH_ALEN];
1196 u8 src_mac[ETH_ALEN];
1197 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001198 u8 ether_type_enable;
1199 __be16 ether_type;
1200 __be16 vlan_id_msk;
1201 __be16 vlan_id;
1202};
1203
1204struct mlx4_spec_tcp_udp {
1205 __be16 dst_port;
1206 __be16 dst_port_msk;
1207 __be16 src_port;
1208 __be16 src_port_msk;
1209};
1210
1211struct mlx4_spec_ipv4 {
1212 __be32 dst_ip;
1213 __be32 dst_ip_msk;
1214 __be32 src_ip;
1215 __be32 src_ip_msk;
1216};
1217
1218struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001219 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001220 __be32 qpn_msk;
1221 u8 dst_gid[16];
1222 u8 dst_gid_msk[16];
1223};
1224
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001225struct mlx4_spec_vxlan {
1226 __be32 vni;
1227 __be32 vni_mask;
1228
1229};
1230
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001231struct mlx4_spec_list {
1232 struct list_head list;
1233 enum mlx4_net_trans_rule_id id;
1234 union {
1235 struct mlx4_spec_eth eth;
1236 struct mlx4_spec_ib ib;
1237 struct mlx4_spec_ipv4 ipv4;
1238 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001239 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001240 };
1241};
1242
1243enum mlx4_net_trans_hw_rule_queue {
1244 MLX4_NET_TRANS_Q_FIFO,
1245 MLX4_NET_TRANS_Q_LIFO,
1246};
1247
1248struct mlx4_net_trans_rule {
1249 struct list_head list;
1250 enum mlx4_net_trans_hw_rule_queue queue_mode;
1251 bool exclusive;
1252 bool allow_loopback;
1253 enum mlx4_net_trans_promisc_mode promisc_mode;
1254 u8 port;
1255 u16 priority;
1256 u32 qpn;
1257};
1258
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001259struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001260 __be16 prio;
1261 u8 type;
1262 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001263 u8 rsvd1;
1264 u8 funcid;
1265 u8 vep;
1266 u8 port;
1267 __be32 qpn;
1268 __be32 rsvd2;
1269};
1270
1271struct mlx4_net_trans_rule_hw_ib {
1272 u8 size;
1273 u8 rsvd1;
1274 __be16 id;
1275 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001276 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001277 __be32 qpn_mask;
1278 u8 dst_gid[16];
1279 u8 dst_gid_msk[16];
1280} __packed;
1281
1282struct mlx4_net_trans_rule_hw_eth {
1283 u8 size;
1284 u8 rsvd;
1285 __be16 id;
1286 u8 rsvd1[6];
1287 u8 dst_mac[6];
1288 u16 rsvd2;
1289 u8 dst_mac_msk[6];
1290 u16 rsvd3;
1291 u8 src_mac[6];
1292 u16 rsvd4;
1293 u8 src_mac_msk[6];
1294 u8 rsvd5;
1295 u8 ether_type_enable;
1296 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001297 __be16 vlan_tag_msk;
1298 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001299} __packed;
1300
1301struct mlx4_net_trans_rule_hw_tcp_udp {
1302 u8 size;
1303 u8 rsvd;
1304 __be16 id;
1305 __be16 rsvd1[3];
1306 __be16 dst_port;
1307 __be16 rsvd2;
1308 __be16 dst_port_msk;
1309 __be16 rsvd3;
1310 __be16 src_port;
1311 __be16 rsvd4;
1312 __be16 src_port_msk;
1313} __packed;
1314
1315struct mlx4_net_trans_rule_hw_ipv4 {
1316 u8 size;
1317 u8 rsvd;
1318 __be16 id;
1319 __be32 rsvd1;
1320 __be32 dst_ip;
1321 __be32 dst_ip_msk;
1322 __be32 src_ip;
1323 __be32 src_ip_msk;
1324} __packed;
1325
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001326struct mlx4_net_trans_rule_hw_vxlan {
1327 u8 size;
1328 u8 rsvd;
1329 __be16 id;
1330 __be32 rsvd1;
1331 __be32 vni;
1332 __be32 vni_mask;
1333} __packed;
1334
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001335struct _rule_hw {
1336 union {
1337 struct {
1338 u8 size;
1339 u8 rsvd;
1340 __be16 id;
1341 };
1342 struct mlx4_net_trans_rule_hw_eth eth;
1343 struct mlx4_net_trans_rule_hw_ib ib;
1344 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1345 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001346 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001347 };
1348};
1349
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001350enum {
1351 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1352 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1353 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1354 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1355 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1356};
1357
Mark Bloch3f85f2a2016-07-19 20:54:58 +03001358enum {
1359 MLX4_OP_MOD_QUERY_TRANSPORT_CI_ERRORS = 0x2,
1360};
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001361
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001362int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1363 enum mlx4_net_trans_promisc_mode mode);
1364int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1365 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001366int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1367int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1368int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1369int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1370int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001371
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001372int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1373void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001374int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1375int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001376int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1377 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1378int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1379 u8 promisc);
Ido Shamay51af33c2015-04-02 16:31:20 +03001380int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
Muhammad Mahajna78500b82015-04-02 16:31:22 +03001381int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
1382 u8 ignore_fcs_value);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001383int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +03001384int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val);
1385int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv);
Moshe Shemesh7c3d21c2016-09-22 12:11:13 +03001386int mlx4_get_is_vlan_offload_disabled(struct mlx4_dev *dev, u8 port,
1387 bool *vlan_offload_disabled);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001388int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001389int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001390int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001391void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001392
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001393int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1394 int npages, u64 iova, u32 *lkey, u32 *rkey);
1395int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1396 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1397int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1398void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1399 u32 *lkey, u32 *rkey);
1400int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1401int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001402int mlx4_test_interrupts(struct mlx4_dev *dev);
Mark Blochbfaf3162016-07-19 20:54:57 +03001403int mlx4_query_diag_counters(struct mlx4_dev *dev, u8 op_modifier,
1404 const u32 offset[], u32 value[],
1405 size_t array_len, u8 port);
Matan Barakc66fa192015-05-31 09:30:16 +03001406u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
1407bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
1408struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
1409int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001410void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001411
Matan Barakc66fa192015-05-31 09:30:16 +03001412int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
Amir Vadai35f6f452014-06-29 11:54:55 +03001413int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1414
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001415int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001416int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1417int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1418
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001419int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1420void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03001421int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001422
Yishai Hadas773af942015-03-03 10:54:48 +02001423void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
1424 int port);
1425__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
Yishai Hadasfb517a42015-03-03 11:23:32 +02001426void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001427int mlx4_flow_attach(struct mlx4_dev *dev,
1428 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1429int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001430int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1431 enum mlx4_net_trans_promisc_mode flow_type);
1432int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1433 enum mlx4_net_trans_rule_id id);
1434int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001435
Or Gerlitzb95089d2014-08-27 16:47:48 +03001436int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1437 int port, int qpn, u16 prio, u64 *reg_id);
1438
Jack Morgenstein54679e12012-08-03 08:40:43 +00001439void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1440 int i, int val);
1441
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001442int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1443
Jack Morgenstein993c4012012-08-03 08:40:48 +00001444int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1445int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1446int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1447int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1448int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1449enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1450int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1451
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001452void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1453__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001454
1455int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1456 int *slave_id);
1457int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1458 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001459
Matan Barak4de65802013-11-07 15:25:14 +02001460int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1461 u32 max_range_qpn);
1462
Amir Vadaiec693d42013-04-23 06:06:49 +00001463cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1464
Matan Barakf74462a2014-03-19 18:11:51 +02001465struct mlx4_active_ports {
1466 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1467};
1468/* Returns a bitmap of the physical ports which are assigned to slave */
1469struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1470
1471/* Returns the physical port that represents the virtual port of the slave, */
1472/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1473/* mapping is returned. */
1474int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1475
1476struct mlx4_slaves_pport {
1477 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1478};
1479/* Returns a bitmap of all slaves that are assigned to port. */
1480struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1481 int port);
1482
1483/* Returns a bitmap of all slaves that are assigned exactly to all the */
1484/* the ports that are set in crit_ports. */
1485struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1486 struct mlx4_dev *dev,
1487 const struct mlx4_active_ports *crit_ports);
1488
1489/* Returns the slave's virtual port that represents the physical port. */
1490int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1491
Matan Barak449fc482014-03-19 18:11:52 +02001492int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001493
1494int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Moni Shoua59e14e32015-02-03 16:48:32 +02001495int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
Moni Shouafca83002016-01-14 17:50:36 +02001496int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port);
Moni Shoua59e14e32015-02-03 16:48:32 +02001497int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001498int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001499int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1500int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1501 int enable);
Matan Barake6306642014-07-31 11:01:29 +03001502int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1503 struct mlx4_mpt_entry ***mpt_entry);
1504int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1505 struct mlx4_mpt_entry **mpt_entry);
1506int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1507 u32 pdn);
1508int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1509 struct mlx4_mpt_entry *mpt_entry,
1510 u32 access);
1511void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1512 struct mlx4_mpt_entry **mpt_entry);
1513void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1514int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1515 u64 iova, u64 size, int npages,
1516 int page_shift, struct mlx4_mpt_entry *mpt_entry);
Amir Vadai2599d852014-07-22 15:44:11 +03001517
Saeed Mahameed32a173c2014-10-27 11:37:35 +02001518int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1519 u16 offset, u16 size, u8 *data);
Rana Shahoutaf7d5182016-06-21 12:43:59 +03001520int mlx4_max_tc(struct mlx4_dev *dev);
Saeed Mahameed32a173c2014-10-27 11:37:35 +02001521
Amir Vadai2599d852014-07-22 15:44:11 +03001522/* Returns true if running in low memory profile (kdump kernel) */
1523static inline bool mlx4_low_memory_profile(void)
1524{
Amir Vadai48ea5262014-08-25 16:06:53 +03001525 return is_kdump_kernel();
Amir Vadai2599d852014-07-22 15:44:11 +03001526}
1527
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02001528/* ACCESS REG commands */
1529enum mlx4_access_reg_method {
1530 MLX4_ACCESS_REG_QUERY = 0x1,
1531 MLX4_ACCESS_REG_WRITE = 0x2,
1532};
1533
1534/* ACCESS PTYS Reg command */
1535enum mlx4_ptys_proto {
1536 MLX4_PTYS_IB = 1<<0,
1537 MLX4_PTYS_EN = 1<<2,
1538};
1539
1540struct mlx4_ptys_reg {
1541 u8 resrvd1;
1542 u8 local_port;
1543 u8 resrvd2;
1544 u8 proto_mask;
1545 __be32 resrvd3[2];
1546 __be32 eth_proto_cap;
1547 __be16 ib_width_cap;
1548 __be16 ib_speed_cap;
1549 __be32 resrvd4;
1550 __be32 eth_proto_admin;
1551 __be16 ib_width_admin;
1552 __be16 ib_speed_admin;
1553 __be32 resrvd5;
1554 __be32 eth_proto_oper;
1555 __be16 ib_width_oper;
1556 __be16 ib_speed_oper;
1557 __be32 resrvd6;
1558 __be32 eth_proto_lp_adv;
1559} __packed;
1560
1561int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1562 enum mlx4_access_reg_method method,
1563 struct mlx4_ptys_reg *ptys_reg);
1564
Matan Barak52033cf2015-06-11 16:35:26 +03001565int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1566 struct mlx4_clock_params *params);
1567
Huy Nguyen85743f12016-02-17 17:24:26 +02001568static inline int mlx4_to_hw_uar_index(struct mlx4_dev *dev, int index)
1569{
1570 return (index << (PAGE_SHIFT - dev->uar_page_shift));
1571}
1572
1573static inline int mlx4_get_num_reserved_uar(struct mlx4_dev *dev)
1574{
1575 /* The first 128 UARs are used for EQ doorbells */
1576 return (128 >> (PAGE_SHIFT - dev->uar_page_shift));
1577}
Roland Dreier225c7b12007-05-08 18:00:38 -07001578#endif /* MLX4_DEVICE_H */