blob: 3aff8a6a389e1e0403ac234f0441283c724c23fc [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
39
40#include <asm/atomic.h>
41
42enum {
43 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070044 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Roland Dreier225c7b12007-05-08 18:00:38 -070045};
46
47enum {
48 MLX4_MAX_PORTS = 2
49};
50
51enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020052 MLX4_BOARD_ID_LEN = 64
53};
54
55enum {
Roland Dreier225c7b12007-05-08 18:00:38 -070056 MLX4_DEV_CAP_FLAG_RC = 1 << 0,
57 MLX4_DEV_CAP_FLAG_UC = 1 << 1,
58 MLX4_DEV_CAP_FLAG_UD = 1 << 2,
59 MLX4_DEV_CAP_FLAG_SRQ = 1 << 6,
60 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1 << 7,
61 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1 << 8,
62 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1 << 9,
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -070063 MLX4_DEV_CAP_FLAG_DPDP = 1 << 12,
Roland Dreier225c7b12007-05-08 18:00:38 -070064 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1 << 16,
65 MLX4_DEV_CAP_FLAG_APM = 1 << 17,
66 MLX4_DEV_CAP_FLAG_ATOMIC = 1 << 18,
67 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1 << 19,
68 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1 << 20,
69 MLX4_DEV_CAP_FLAG_UD_MCAST = 1 << 21
70};
71
Roland Dreier95d04f02008-07-23 08:12:26 -070072enum {
73 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
74 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
75 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
76 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
77 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
78};
79
Roland Dreier225c7b12007-05-08 18:00:38 -070080enum mlx4_event {
81 MLX4_EVENT_TYPE_COMP = 0x00,
82 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
83 MLX4_EVENT_TYPE_COMM_EST = 0x02,
84 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
85 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
86 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
87 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
88 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
89 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
90 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
91 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
92 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
93 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
94 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
95 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
96 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
97 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
98 MLX4_EVENT_TYPE_CMD = 0x0a
99};
100
101enum {
102 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
103 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
104};
105
106enum {
107 MLX4_PERM_LOCAL_READ = 1 << 10,
108 MLX4_PERM_LOCAL_WRITE = 1 << 11,
109 MLX4_PERM_REMOTE_READ = 1 << 12,
110 MLX4_PERM_REMOTE_WRITE = 1 << 13,
111 MLX4_PERM_ATOMIC = 1 << 14
112};
113
114enum {
115 MLX4_OPCODE_NOP = 0x00,
116 MLX4_OPCODE_SEND_INVAL = 0x01,
117 MLX4_OPCODE_RDMA_WRITE = 0x08,
118 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
119 MLX4_OPCODE_SEND = 0x0a,
120 MLX4_OPCODE_SEND_IMM = 0x0b,
121 MLX4_OPCODE_LSO = 0x0e,
122 MLX4_OPCODE_RDMA_READ = 0x10,
123 MLX4_OPCODE_ATOMIC_CS = 0x11,
124 MLX4_OPCODE_ATOMIC_FA = 0x12,
125 MLX4_OPCODE_ATOMIC_MASK_CS = 0x14,
126 MLX4_OPCODE_ATOMIC_MASK_FA = 0x15,
127 MLX4_OPCODE_BIND_MW = 0x18,
128 MLX4_OPCODE_FMR = 0x19,
129 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
130 MLX4_OPCODE_CONFIG_CMD = 0x1f,
131
132 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
133 MLX4_RECV_OPCODE_SEND = 0x01,
134 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
135 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
136
137 MLX4_CQE_OPCODE_ERROR = 0x1e,
138 MLX4_CQE_OPCODE_RESIZE = 0x16,
139};
140
141enum {
142 MLX4_STAT_RATE_OFFSET = 5
143};
144
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700145enum {
146 MLX4_MTT_FLAG_PRESENT = 1
147};
148
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700149enum mlx4_qp_region {
150 MLX4_QP_REGION_FW = 0,
151 MLX4_QP_REGION_ETH_ADDR,
152 MLX4_QP_REGION_FC_ADDR,
153 MLX4_QP_REGION_FC_EXCH,
154 MLX4_NUM_QP_REGION
155};
156
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700157enum mlx4_port_type {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700158 MLX4_PORT_TYPE_IB = 1,
159 MLX4_PORT_TYPE_ETH = 2,
160 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700161};
162
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700163enum mlx4_special_vlan_idx {
164 MLX4_NO_VLAN_IDX = 0,
165 MLX4_VLAN_MISS_IDX,
166 MLX4_VLAN_REGULAR
167};
168
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700169enum {
170 MLX4_NUM_FEXCH = 64 * 1024,
171};
172
Jack Morgensteinea54b102008-01-28 10:40:59 +0200173static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
174{
175 return (major << 32) | (minor << 16) | subminor;
176}
177
Roland Dreier225c7b12007-05-08 18:00:38 -0700178struct mlx4_caps {
179 u64 fw_ver;
180 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700181 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700182 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800183 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700184 u64 def_mac[MLX4_MAX_PORTS + 1];
185 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700186 int gid_table_len[MLX4_MAX_PORTS + 1];
187 int pkey_table_len[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700188 int local_ca_ack_delay;
189 int num_uars;
190 int bf_reg_size;
191 int bf_regs_per_page;
192 int max_sq_sg;
193 int max_rq_sg;
194 int num_qps;
195 int max_wqes;
196 int max_sq_desc_sz;
197 int max_rq_desc_sz;
198 int max_qp_init_rdma;
199 int max_qp_dest_rdma;
Roland Dreier225c7b12007-05-08 18:00:38 -0700200 int sqp_start;
201 int num_srqs;
202 int max_srq_wqes;
203 int max_srq_sge;
204 int reserved_srqs;
205 int num_cqs;
206 int max_cqes;
207 int reserved_cqs;
208 int num_eqs;
209 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800210 int num_comp_vectors;
Roland Dreier225c7b12007-05-08 18:00:38 -0700211 int num_mpts;
212 int num_mtt_segs;
213 int fmr_reserved_mtts;
214 int reserved_mtts;
215 int reserved_mrws;
216 int reserved_uars;
217 int num_mgms;
218 int num_amgms;
219 int reserved_mcgs;
220 int num_qp_per_mgm;
221 int num_pds;
222 int reserved_pds;
223 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300224 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700225 u32 page_size_cap;
226 u32 flags;
Roland Dreier95d04f02008-07-23 08:12:26 -0700227 u32 bmme_flags;
228 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700229 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700230 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700231 int max_gso_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700232 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
233 int reserved_qps;
234 int reserved_qps_base[MLX4_NUM_QP_REGION];
235 int log_num_macs;
236 int log_num_vlans;
237 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700238 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
239 u8 supported_type[MLX4_MAX_PORTS + 1];
240 u32 port_mask;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700241 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700242};
243
244struct mlx4_buf_list {
245 void *buf;
246 dma_addr_t map;
247};
248
249struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800250 struct mlx4_buf_list direct;
251 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700252 int nbufs;
253 int npages;
254 int page_shift;
255};
256
257struct mlx4_mtt {
258 u32 first_seg;
259 int order;
260 int page_shift;
261};
262
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700263enum {
264 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
265};
266
267struct mlx4_db_pgdir {
268 struct list_head list;
269 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
270 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
271 unsigned long *bits[2];
272 __be32 *db_page;
273 dma_addr_t db_dma;
274};
275
276struct mlx4_ib_user_db_page;
277
278struct mlx4_db {
279 __be32 *db;
280 union {
281 struct mlx4_db_pgdir *pgdir;
282 struct mlx4_ib_user_db_page *user_page;
283 } u;
284 dma_addr_t dma;
285 int index;
286 int order;
287};
288
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700289struct mlx4_hwq_resources {
290 struct mlx4_db db;
291 struct mlx4_mtt mtt;
292 struct mlx4_buf buf;
293};
294
Roland Dreier225c7b12007-05-08 18:00:38 -0700295struct mlx4_mr {
296 struct mlx4_mtt mtt;
297 u64 iova;
298 u64 size;
299 u32 key;
300 u32 pd;
301 u32 access;
302 int enabled;
303};
304
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300305struct mlx4_fmr {
306 struct mlx4_mr mr;
307 struct mlx4_mpt_entry *mpt;
308 __be64 *mtts;
309 dma_addr_t dma_handle;
310 int max_pages;
311 int max_maps;
312 int maps;
313 u8 page_shift;
314};
315
Roland Dreier225c7b12007-05-08 18:00:38 -0700316struct mlx4_uar {
317 unsigned long pfn;
318 int index;
319};
320
321struct mlx4_cq {
322 void (*comp) (struct mlx4_cq *);
323 void (*event) (struct mlx4_cq *, enum mlx4_event);
324
325 struct mlx4_uar *uar;
326
327 u32 cons_index;
328
329 __be32 *set_ci_db;
330 __be32 *arm_db;
331 int arm_sn;
332
333 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800334 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700335
336 atomic_t refcount;
337 struct completion free;
338};
339
340struct mlx4_qp {
341 void (*event) (struct mlx4_qp *, enum mlx4_event);
342
343 int qpn;
344
345 atomic_t refcount;
346 struct completion free;
347};
348
349struct mlx4_srq {
350 void (*event) (struct mlx4_srq *, enum mlx4_event);
351
352 int srqn;
353 int max;
354 int max_gs;
355 int wqe_shift;
356
357 atomic_t refcount;
358 struct completion free;
359};
360
361struct mlx4_av {
362 __be32 port_pd;
363 u8 reserved1;
364 u8 g_slid;
365 __be16 dlid;
366 u8 reserved2;
367 u8 gid_index;
368 u8 stat_rate;
369 u8 hop_limit;
370 __be32 sl_tclass_flowlabel;
371 u8 dgid[16];
372};
373
374struct mlx4_dev {
375 struct pci_dev *pdev;
376 unsigned long flags;
377 struct mlx4_caps caps;
378 struct radix_tree_root qp_table_tree;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200379 u32 rev_id;
380 char board_id[MLX4_BOARD_ID_LEN];
Roland Dreier225c7b12007-05-08 18:00:38 -0700381};
382
383struct mlx4_init_port_param {
384 int set_guid0;
385 int set_node_guid;
386 int set_si_guid;
387 u16 mtu;
388 int port_width_cap;
389 u16 vl_cap;
390 u16 max_gid;
391 u16 max_pkey;
392 u64 guid0;
393 u64 node_guid;
394 u64 si_guid;
395};
396
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700397#define mlx4_foreach_port(port, dev, type) \
398 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
399 if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
400 ~(dev)->caps.port_mask) & 1 << ((port) - 1))
401
Roland Dreier225c7b12007-05-08 18:00:38 -0700402int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
403 struct mlx4_buf *buf);
404void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800405static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
406{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200407 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800408 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800409 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800410 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800411 (offset & (PAGE_SIZE - 1));
412}
Roland Dreier225c7b12007-05-08 18:00:38 -0700413
414int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
415void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
416
417int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
418void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
419
420int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
421 struct mlx4_mtt *mtt);
422void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
423u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
424
425int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
426 int npages, int page_shift, struct mlx4_mr *mr);
427void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
428int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
429int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
430 int start_index, int npages, u64 *page_list);
431int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
432 struct mlx4_buf *buf);
433
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700434int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
435void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
436
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700437int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
438 int size, int max_direct);
439void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
440 int size);
441
Roland Dreier225c7b12007-05-08 18:00:38 -0700442int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700443 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800444 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700445void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
446
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700447int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
448void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
449
450int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700451void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
452
453int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
454 u64 db_rec, struct mlx4_srq *srq);
455void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
456int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300457int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700458
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700459int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700460int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
461
Ron Livne521e5752008-07-14 23:48:48 -0700462int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
463 int block_mcast_loopback);
Roland Dreier225c7b12007-05-08 18:00:38 -0700464int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16]);
465
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700466int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *index);
467void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int index);
468
469int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
470void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
471
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300472int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
473 int npages, u64 iova, u32 *lkey, u32 *rkey);
474int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
475 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
476int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
477void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
478 u32 *lkey, u32 *rkey);
479int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
480int mlx4_SYNC_TPT(struct mlx4_dev *dev);
481
Roland Dreier225c7b12007-05-08 18:00:38 -0700482#endif /* MLX4_DEVICE_H */