blob: 9dc3fcbd290bef915cea9d12472b79b3dd36db4a [file] [log] [blame]
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001/*
2 * Copyright (C) 2015 Broadcom
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/**
10 * DOC: VC4 plane module
11 *
12 * Each DRM plane is a layer of pixels being scanned out by the HVS.
13 *
14 * At atomic modeset check time, we compute the HVS display element
15 * state that would be necessary for displaying the plane (giving us a
16 * chance to figure out if a plane configuration is invalid), then at
17 * atomic flush time the CRTC will ask us to write our element state
18 * into the region of the HVS that it has allocated for us.
19 */
20
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090021#include <drm/drm_atomic.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_fb_cma_helper.h>
24#include <drm/drm_plane_helper.h>
Daniel Vetter72fdb402018-09-05 15:57:11 +020025#include <drm/drm_atomic_uapi.h>
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090026
Boris Brezillonb9f19252017-10-19 14:57:48 +020027#include "uapi/drm/vc4_drm.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080028#include "vc4_drv.h"
29#include "vc4_regs.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080030
Eric Anholtc8b75bc2015-03-02 13:01:12 -080031static const struct hvs_format {
32 u32 drm; /* DRM_FORMAT_* */
33 u32 hvs; /* HVS_FORMAT_* */
34 u32 pixel_order;
Eric Anholtc8b75bc2015-03-02 13:01:12 -080035} hvs_formats[] = {
36 {
37 .drm = DRM_FORMAT_XRGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010038 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080039 },
40 {
41 .drm = DRM_FORMAT_ARGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010042 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080043 },
Eric Anholtfe4cd842015-10-20 13:59:15 +010044 {
Rob Herring93977762016-06-09 16:19:25 -050045 .drm = DRM_FORMAT_ABGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010046 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050047 },
48 {
49 .drm = DRM_FORMAT_XBGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010050 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050051 },
52 {
Eric Anholtfe4cd842015-10-20 13:59:15 +010053 .drm = DRM_FORMAT_RGB565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010054 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Eric Anholtfe4cd842015-10-20 13:59:15 +010055 },
56 {
57 .drm = DRM_FORMAT_BGR565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010058 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010059 },
60 {
61 .drm = DRM_FORMAT_ARGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010062 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010063 },
64 {
65 .drm = DRM_FORMAT_XRGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010066 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010067 },
Eric Anholtfc040232015-12-30 12:25:44 -080068 {
Dave Stevenson88f81562017-11-16 14:22:29 +000069 .drm = DRM_FORMAT_RGB888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010070 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Dave Stevenson88f81562017-11-16 14:22:29 +000071 },
72 {
73 .drm = DRM_FORMAT_BGR888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010074 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Dave Stevenson88f81562017-11-16 14:22:29 +000075 },
76 {
Eric Anholtfc040232015-12-30 12:25:44 -080077 .drm = DRM_FORMAT_YUV422,
78 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000079 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080080 },
81 {
82 .drm = DRM_FORMAT_YVU422,
83 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000084 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080085 },
86 {
87 .drm = DRM_FORMAT_YUV420,
88 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000089 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080090 },
91 {
92 .drm = DRM_FORMAT_YVU420,
93 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000094 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080095 },
96 {
97 .drm = DRM_FORMAT_NV12,
98 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000099 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -0800100 },
101 {
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000102 .drm = DRM_FORMAT_NV21,
103 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
104 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
105 },
106 {
Eric Anholtfc040232015-12-30 12:25:44 -0800107 .drm = DRM_FORMAT_NV16,
108 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000109 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -0800110 },
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000111 {
112 .drm = DRM_FORMAT_NV61,
113 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
114 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
115 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800116};
117
118static const struct hvs_format *vc4_get_hvs_format(u32 drm_format)
119{
120 unsigned i;
121
122 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
123 if (hvs_formats[i].drm == drm_format)
124 return &hvs_formats[i];
125 }
126
127 return NULL;
128}
129
Eric Anholt21af94c2015-10-20 16:06:57 +0100130static enum vc4_scaling_mode vc4_get_scaling_mode(u32 src, u32 dst)
131{
132 if (dst > src)
133 return VC4_SCALING_PPF;
134 else if (dst < src)
135 return VC4_SCALING_TPZ;
136 else
137 return VC4_SCALING_NONE;
138}
139
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800140static bool plane_enabled(struct drm_plane_state *state)
141{
142 return state->fb && state->crtc;
143}
144
kbuild test robot91276ae2015-10-22 11:12:26 +0800145static struct drm_plane_state *vc4_plane_duplicate_state(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800146{
147 struct vc4_plane_state *vc4_state;
148
149 if (WARN_ON(!plane->state))
150 return NULL;
151
152 vc4_state = kmemdup(plane->state, sizeof(*vc4_state), GFP_KERNEL);
153 if (!vc4_state)
154 return NULL;
155
Eric Anholt21af94c2015-10-20 16:06:57 +0100156 memset(&vc4_state->lbm, 0, sizeof(vc4_state->lbm));
157
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800158 __drm_atomic_helper_plane_duplicate_state(plane, &vc4_state->base);
159
160 if (vc4_state->dlist) {
161 vc4_state->dlist = kmemdup(vc4_state->dlist,
162 vc4_state->dlist_count * 4,
163 GFP_KERNEL);
164 if (!vc4_state->dlist) {
165 kfree(vc4_state);
166 return NULL;
167 }
168 vc4_state->dlist_size = vc4_state->dlist_count;
169 }
170
171 return &vc4_state->base;
172}
173
kbuild test robot91276ae2015-10-22 11:12:26 +0800174static void vc4_plane_destroy_state(struct drm_plane *plane,
175 struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800176{
Eric Anholt21af94c2015-10-20 16:06:57 +0100177 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800178 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
179
Eric Anholt21af94c2015-10-20 16:06:57 +0100180 if (vc4_state->lbm.allocated) {
181 unsigned long irqflags;
182
183 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
184 drm_mm_remove_node(&vc4_state->lbm);
185 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
186 }
187
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800188 kfree(vc4_state->dlist);
Daniel Vetter2f701692016-05-09 16:34:10 +0200189 __drm_atomic_helper_plane_destroy_state(&vc4_state->base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800190 kfree(state);
191}
192
193/* Called during init to allocate the plane's atomic state. */
kbuild test robot91276ae2015-10-22 11:12:26 +0800194static void vc4_plane_reset(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800195{
196 struct vc4_plane_state *vc4_state;
197
198 WARN_ON(plane->state);
199
200 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
201 if (!vc4_state)
202 return;
203
Alexandru Gheorghe42da6332018-08-04 17:15:29 +0100204 __drm_atomic_helper_plane_reset(plane, &vc4_state->base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800205}
206
207static void vc4_dlist_write(struct vc4_plane_state *vc4_state, u32 val)
208{
209 if (vc4_state->dlist_count == vc4_state->dlist_size) {
210 u32 new_size = max(4u, vc4_state->dlist_count * 2);
Kees Cook6da2ec52018-06-12 13:55:00 -0700211 u32 *new_dlist = kmalloc_array(new_size, 4, GFP_KERNEL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800212
213 if (!new_dlist)
214 return;
215 memcpy(new_dlist, vc4_state->dlist, vc4_state->dlist_count * 4);
216
217 kfree(vc4_state->dlist);
218 vc4_state->dlist = new_dlist;
219 vc4_state->dlist_size = new_size;
220 }
221
222 vc4_state->dlist[vc4_state->dlist_count++] = val;
223}
224
Eric Anholt21af94c2015-10-20 16:06:57 +0100225/* Returns the scl0/scl1 field based on whether the dimensions need to
226 * be up/down/non-scaled.
227 *
228 * This is a replication of a table from the spec.
229 */
Eric Anholtfc040232015-12-30 12:25:44 -0800230static u32 vc4_get_scl_field(struct drm_plane_state *state, int plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800231{
232 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholt21af94c2015-10-20 16:06:57 +0100233
Eric Anholtfc040232015-12-30 12:25:44 -0800234 switch (vc4_state->x_scaling[plane] << 2 | vc4_state->y_scaling[plane]) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100235 case VC4_SCALING_PPF << 2 | VC4_SCALING_PPF:
236 return SCALER_CTL0_SCL_H_PPF_V_PPF;
237 case VC4_SCALING_TPZ << 2 | VC4_SCALING_PPF:
238 return SCALER_CTL0_SCL_H_TPZ_V_PPF;
239 case VC4_SCALING_PPF << 2 | VC4_SCALING_TPZ:
240 return SCALER_CTL0_SCL_H_PPF_V_TPZ;
241 case VC4_SCALING_TPZ << 2 | VC4_SCALING_TPZ:
242 return SCALER_CTL0_SCL_H_TPZ_V_TPZ;
243 case VC4_SCALING_PPF << 2 | VC4_SCALING_NONE:
244 return SCALER_CTL0_SCL_H_PPF_V_NONE;
245 case VC4_SCALING_NONE << 2 | VC4_SCALING_PPF:
246 return SCALER_CTL0_SCL_H_NONE_V_PPF;
247 case VC4_SCALING_NONE << 2 | VC4_SCALING_TPZ:
248 return SCALER_CTL0_SCL_H_NONE_V_TPZ;
249 case VC4_SCALING_TPZ << 2 | VC4_SCALING_NONE:
250 return SCALER_CTL0_SCL_H_TPZ_V_NONE;
251 default:
252 case VC4_SCALING_NONE << 2 | VC4_SCALING_NONE:
253 /* The unity case is independently handled by
254 * SCALER_CTL0_UNITY.
255 */
256 return 0;
257 }
258}
259
260static int vc4_plane_setup_clipping_and_scaling(struct drm_plane_state *state)
261{
262 struct drm_plane *plane = state->plane;
263 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800264 struct drm_framebuffer *fb = state->fb;
Eric Anholtfc040232015-12-30 12:25:44 -0800265 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100266 u32 subpixel_src_mask = (1 << 16) - 1;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200267 u32 format = fb->format->format;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200268 int num_planes = fb->format->num_planes;
Eric Anholtfc040232015-12-30 12:25:44 -0800269 u32 h_subsample = 1;
270 u32 v_subsample = 1;
271 int i;
Eric Anholt5c679992015-12-28 14:34:44 -0800272
Eric Anholtfc040232015-12-30 12:25:44 -0800273 for (i = 0; i < num_planes; i++)
274 vc4_state->offsets[i] = bo->paddr + fb->offsets[i];
Eric Anholt5c679992015-12-28 14:34:44 -0800275
Eric Anholt21af94c2015-10-20 16:06:57 +0100276 /* We don't support subpixel source positioning for scaling. */
277 if ((state->src_x & subpixel_src_mask) ||
278 (state->src_y & subpixel_src_mask) ||
279 (state->src_w & subpixel_src_mask) ||
280 (state->src_h & subpixel_src_mask)) {
Eric Anholtbf893ac2015-10-23 10:36:27 +0100281 return -EINVAL;
282 }
283
Eric Anholt21af94c2015-10-20 16:06:57 +0100284 vc4_state->src_x = state->src_x >> 16;
285 vc4_state->src_y = state->src_y >> 16;
Eric Anholtfc040232015-12-30 12:25:44 -0800286 vc4_state->src_w[0] = state->src_w >> 16;
287 vc4_state->src_h[0] = state->src_h >> 16;
Eric Anholtf863e352015-12-28 14:45:25 -0800288
289 vc4_state->crtc_x = state->crtc_x;
290 vc4_state->crtc_y = state->crtc_y;
291 vc4_state->crtc_w = state->crtc_w;
292 vc4_state->crtc_h = state->crtc_h;
293
Eric Anholtfc040232015-12-30 12:25:44 -0800294 vc4_state->x_scaling[0] = vc4_get_scaling_mode(vc4_state->src_w[0],
295 vc4_state->crtc_w);
296 vc4_state->y_scaling[0] = vc4_get_scaling_mode(vc4_state->src_h[0],
297 vc4_state->crtc_h);
298
Boris Brezillon658d8cb2018-07-25 14:29:07 +0200299 vc4_state->is_unity = (vc4_state->x_scaling[0] == VC4_SCALING_NONE &&
300 vc4_state->y_scaling[0] == VC4_SCALING_NONE);
301
Eric Anholtfc040232015-12-30 12:25:44 -0800302 if (num_planes > 1) {
303 vc4_state->is_yuv = true;
304
305 h_subsample = drm_format_horz_chroma_subsampling(format);
306 v_subsample = drm_format_vert_chroma_subsampling(format);
307 vc4_state->src_w[1] = vc4_state->src_w[0] / h_subsample;
308 vc4_state->src_h[1] = vc4_state->src_h[0] / v_subsample;
309
310 vc4_state->x_scaling[1] =
311 vc4_get_scaling_mode(vc4_state->src_w[1],
312 vc4_state->crtc_w);
313 vc4_state->y_scaling[1] =
314 vc4_get_scaling_mode(vc4_state->src_h[1],
315 vc4_state->crtc_h);
316
Boris Brezillon658d8cb2018-07-25 14:29:07 +0200317 /* YUV conversion requires that horizontal scaling be enabled,
318 * even on a plane that's otherwise 1:1. Looks like only PPF
319 * works in that case, so let's pick that one.
Eric Anholtfc040232015-12-30 12:25:44 -0800320 */
Boris Brezillon658d8cb2018-07-25 14:29:07 +0200321 if (vc4_state->is_unity)
322 vc4_state->x_scaling[0] = VC4_SCALING_PPF;
Boris Brezillona6a00912018-07-24 15:36:01 +0200323 } else {
324 vc4_state->x_scaling[1] = VC4_SCALING_NONE;
325 vc4_state->y_scaling[1] = VC4_SCALING_NONE;
Eric Anholtfc040232015-12-30 12:25:44 -0800326 }
327
Eric Anholt21af94c2015-10-20 16:06:57 +0100328 /* No configuring scaling on the cursor plane, since it gets
329 non-vblank-synced updates, and scaling requires requires
330 LBM changes which have to be vblank-synced.
331 */
332 if (plane->type == DRM_PLANE_TYPE_CURSOR && !vc4_state->is_unity)
333 return -EINVAL;
334
335 /* Clamp the on-screen start x/y to 0. The hardware doesn't
336 * support negative y, and negative x wastes bandwidth.
337 */
Eric Anholt5c679992015-12-28 14:34:44 -0800338 if (vc4_state->crtc_x < 0) {
Eric Anholtfc040232015-12-30 12:25:44 -0800339 for (i = 0; i < num_planes; i++) {
Ville Syrjälä353c8592016-12-14 23:30:57 +0200340 u32 cpp = fb->format->cpp[i];
Eric Anholtfc040232015-12-30 12:25:44 -0800341 u32 subs = ((i == 0) ? 1 : h_subsample);
342
343 vc4_state->offsets[i] += (cpp *
344 (-vc4_state->crtc_x) / subs);
345 }
346 vc4_state->src_w[0] += vc4_state->crtc_x;
347 vc4_state->src_w[1] += vc4_state->crtc_x / h_subsample;
Eric Anholt5c679992015-12-28 14:34:44 -0800348 vc4_state->crtc_x = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800349 }
350
Eric Anholt5c679992015-12-28 14:34:44 -0800351 if (vc4_state->crtc_y < 0) {
Eric Anholtfc040232015-12-30 12:25:44 -0800352 for (i = 0; i < num_planes; i++) {
353 u32 subs = ((i == 0) ? 1 : v_subsample);
354
355 vc4_state->offsets[i] += (fb->pitches[i] *
356 (-vc4_state->crtc_y) / subs);
357 }
358 vc4_state->src_h[0] += vc4_state->crtc_y;
359 vc4_state->src_h[1] += vc4_state->crtc_y / v_subsample;
Eric Anholt5c679992015-12-28 14:34:44 -0800360 vc4_state->crtc_y = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800361 }
362
Eric Anholt5c679992015-12-28 14:34:44 -0800363 return 0;
364}
365
Eric Anholt21af94c2015-10-20 16:06:57 +0100366static void vc4_write_tpz(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
367{
368 u32 scale, recip;
369
370 scale = (1 << 16) * src / dst;
371
372 /* The specs note that while the reciprocal would be defined
373 * as (1<<32)/scale, ~0 is close enough.
374 */
375 recip = ~0 / scale;
376
377 vc4_dlist_write(vc4_state,
378 VC4_SET_FIELD(scale, SCALER_TPZ0_SCALE) |
379 VC4_SET_FIELD(0, SCALER_TPZ0_IPHASE));
380 vc4_dlist_write(vc4_state,
381 VC4_SET_FIELD(recip, SCALER_TPZ1_RECIP));
382}
383
384static void vc4_write_ppf(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
385{
386 u32 scale = (1 << 16) * src / dst;
387
388 vc4_dlist_write(vc4_state,
389 SCALER_PPF_AGC |
390 VC4_SET_FIELD(scale, SCALER_PPF_SCALE) |
391 VC4_SET_FIELD(0, SCALER_PPF_IPHASE));
392}
393
394static u32 vc4_lbm_size(struct drm_plane_state *state)
395{
396 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
397 /* This is the worst case number. One of the two sizes will
398 * be used depending on the scaling configuration.
399 */
Eric Anholtfc040232015-12-30 12:25:44 -0800400 u32 pix_per_line = max(vc4_state->src_w[0], (u32)vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100401 u32 lbm;
402
Eric Anholtfc040232015-12-30 12:25:44 -0800403 if (!vc4_state->is_yuv) {
404 if (vc4_state->is_unity)
405 return 0;
406 else if (vc4_state->y_scaling[0] == VC4_SCALING_TPZ)
407 lbm = pix_per_line * 8;
408 else {
409 /* In special cases, this multiplier might be 12. */
410 lbm = pix_per_line * 16;
411 }
412 } else {
413 /* There are cases for this going down to a multiplier
414 * of 2, but according to the firmware source, the
415 * table in the docs is somewhat wrong.
416 */
Eric Anholt21af94c2015-10-20 16:06:57 +0100417 lbm = pix_per_line * 16;
418 }
419
420 lbm = roundup(lbm, 32);
421
422 return lbm;
423}
424
Eric Anholtfc040232015-12-30 12:25:44 -0800425static void vc4_write_scaling_parameters(struct drm_plane_state *state,
426 int channel)
Eric Anholt21af94c2015-10-20 16:06:57 +0100427{
428 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
429
430 /* Ch0 H-PPF Word 0: Scaling Parameters */
Eric Anholtfc040232015-12-30 12:25:44 -0800431 if (vc4_state->x_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100432 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800433 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100434 }
435
436 /* Ch0 V-PPF Words 0-1: Scaling Parameters, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800437 if (vc4_state->y_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100438 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800439 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100440 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
441 }
442
443 /* Ch0 H-TPZ Words 0-1: Scaling Parameters, Recip */
Eric Anholtfc040232015-12-30 12:25:44 -0800444 if (vc4_state->x_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100445 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800446 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100447 }
448
449 /* Ch0 V-TPZ Words 0-2: Scaling Parameters, Recip, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800450 if (vc4_state->y_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100451 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800452 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100453 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
454 }
455}
Eric Anholt5c679992015-12-28 14:34:44 -0800456
457/* Writes out a full display list for an active plane to the plane's
458 * private dlist state.
459 */
460static int vc4_plane_mode_set(struct drm_plane *plane,
461 struct drm_plane_state *state)
462{
Eric Anholt21af94c2015-10-20 16:06:57 +0100463 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholt5c679992015-12-28 14:34:44 -0800464 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
465 struct drm_framebuffer *fb = state->fb;
Eric Anholt5c679992015-12-28 14:34:44 -0800466 u32 ctl0_offset = vc4_state->dlist_count;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200467 const struct hvs_format *format = vc4_get_hvs_format(fb->format->format);
Dave Stevensone065a8d2018-03-16 15:04:35 -0700468 u64 base_format_mod = fourcc_mod_broadcom_mod(fb->modifier);
Eric Anholtfc040232015-12-30 12:25:44 -0800469 int num_planes = drm_format_num_planes(format->drm);
Stefan Schake22445f02018-04-20 17:09:54 -0700470 bool mix_plane_alpha;
Stefan Schake3d67b682018-03-09 01:53:35 +0100471 bool covers_screen;
Eric Anholt98830d912017-06-07 17:13:35 -0700472 u32 scl0, scl1, pitch0;
473 u32 lbm_size, tiling;
Eric Anholt21af94c2015-10-20 16:06:57 +0100474 unsigned long irqflags;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700475 u32 hvs_format = format->hvs;
Eric Anholtfc040232015-12-30 12:25:44 -0800476 int ret, i;
Eric Anholt5c679992015-12-28 14:34:44 -0800477
478 ret = vc4_plane_setup_clipping_and_scaling(state);
479 if (ret)
480 return ret;
481
Eric Anholt21af94c2015-10-20 16:06:57 +0100482 /* Allocate the LBM memory that the HVS will use for temporary
483 * storage due to our scaling/format conversion.
484 */
485 lbm_size = vc4_lbm_size(state);
486 if (lbm_size) {
487 if (!vc4_state->lbm.allocated) {
488 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
Chris Wilson4e64e552017-02-02 21:04:38 +0000489 ret = drm_mm_insert_node_generic(&vc4->hvs->lbm_mm,
490 &vc4_state->lbm,
491 lbm_size, 32, 0, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100492 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
493 } else {
494 WARN_ON_ONCE(lbm_size != vc4_state->lbm.size);
495 }
496 }
497
498 if (ret)
499 return ret;
500
Eric Anholtfc040232015-12-30 12:25:44 -0800501 /* SCL1 is used for Cb/Cr scaling of planar formats. For RGB
502 * and 4:4:4, scl1 should be set to scl0 so both channels of
503 * the scaler do the same thing. For YUV, the Y plane needs
504 * to be put in channel 1 and Cb/Cr in channel 0, so we swap
505 * the scl fields here.
506 */
507 if (num_planes == 1) {
Boris Brezillon9a0e9802018-05-07 14:13:03 +0200508 scl0 = vc4_get_scl_field(state, 0);
Eric Anholtfc040232015-12-30 12:25:44 -0800509 scl1 = scl0;
510 } else {
511 scl0 = vc4_get_scl_field(state, 1);
512 scl1 = vc4_get_scl_field(state, 0);
513 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100514
Dave Stevensone065a8d2018-03-16 15:04:35 -0700515 switch (base_format_mod) {
Eric Anholt98830d912017-06-07 17:13:35 -0700516 case DRM_FORMAT_MOD_LINEAR:
517 tiling = SCALER_CTL0_TILING_LINEAR;
518 pitch0 = VC4_SET_FIELD(fb->pitches[0], SCALER_SRC_PITCH);
519 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700520
521 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED: {
522 /* For T-tiled, the FB pitch is "how many bytes from
523 * one row to the next, such that pitch * tile_h ==
524 * tile_size * tiles_per_row."
525 */
526 u32 tile_size_shift = 12; /* T tiles are 4kb */
527 u32 tile_h_shift = 5; /* 16 and 32bpp are 32 pixels high */
528 u32 tiles_w = fb->pitches[0] >> (tile_size_shift - tile_h_shift);
529
Eric Anholt98830d912017-06-07 17:13:35 -0700530 tiling = SCALER_CTL0_TILING_256B_OR_T;
531
Eric Anholt652badb2017-09-27 12:32:09 -0700532 pitch0 = (VC4_SET_FIELD(0, SCALER_PITCH0_TILE_Y_OFFSET) |
533 VC4_SET_FIELD(0, SCALER_PITCH0_TILE_WIDTH_L) |
534 VC4_SET_FIELD(tiles_w, SCALER_PITCH0_TILE_WIDTH_R));
Eric Anholt98830d912017-06-07 17:13:35 -0700535 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700536 }
537
Dave Stevensone065a8d2018-03-16 15:04:35 -0700538 case DRM_FORMAT_MOD_BROADCOM_SAND64:
539 case DRM_FORMAT_MOD_BROADCOM_SAND128:
540 case DRM_FORMAT_MOD_BROADCOM_SAND256: {
541 uint32_t param = fourcc_mod_broadcom_param(fb->modifier);
542
543 /* Column-based NV12 or RGBA.
544 */
545 if (fb->format->num_planes > 1) {
546 if (hvs_format != HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE) {
547 DRM_DEBUG_KMS("SAND format only valid for NV12/21");
548 return -EINVAL;
549 }
550 hvs_format = HVS_PIXEL_FORMAT_H264;
551 } else {
552 if (base_format_mod == DRM_FORMAT_MOD_BROADCOM_SAND256) {
553 DRM_DEBUG_KMS("SAND256 format only valid for H.264");
554 return -EINVAL;
555 }
556 }
557
558 switch (base_format_mod) {
559 case DRM_FORMAT_MOD_BROADCOM_SAND64:
560 tiling = SCALER_CTL0_TILING_64B;
561 break;
562 case DRM_FORMAT_MOD_BROADCOM_SAND128:
563 tiling = SCALER_CTL0_TILING_128B;
564 break;
565 case DRM_FORMAT_MOD_BROADCOM_SAND256:
566 tiling = SCALER_CTL0_TILING_256B_OR_T;
567 break;
568 default:
569 break;
570 }
571
572 if (param > SCALER_TILE_HEIGHT_MASK) {
573 DRM_DEBUG_KMS("SAND height too large (%d)\n", param);
574 return -EINVAL;
575 }
576
577 pitch0 = VC4_SET_FIELD(param, SCALER_TILE_HEIGHT);
578 break;
579 }
580
Eric Anholt98830d912017-06-07 17:13:35 -0700581 default:
582 DRM_DEBUG_KMS("Unsupported FB tiling flag 0x%16llx",
583 (long long)fb->modifier);
584 return -EINVAL;
585 }
586
Eric Anholt21af94c2015-10-20 16:06:57 +0100587 /* Control word */
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800588 vc4_dlist_write(vc4_state,
589 SCALER_CTL0_VALID |
Maxime Ripard3257ec72018-05-17 15:37:59 +0200590 VC4_SET_FIELD(SCALER_CTL0_RGBA_EXPAND_ROUND, SCALER_CTL0_RGBA_EXPAND) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800591 (format->pixel_order << SCALER_CTL0_ORDER_SHIFT) |
Dave Stevensone065a8d2018-03-16 15:04:35 -0700592 (hvs_format << SCALER_CTL0_PIXEL_FORMAT_SHIFT) |
Eric Anholt98830d912017-06-07 17:13:35 -0700593 VC4_SET_FIELD(tiling, SCALER_CTL0_TILING) |
Eric Anholt21af94c2015-10-20 16:06:57 +0100594 (vc4_state->is_unity ? SCALER_CTL0_UNITY : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800595 VC4_SET_FIELD(scl0, SCALER_CTL0_SCL0) |
596 VC4_SET_FIELD(scl1, SCALER_CTL0_SCL1));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800597
598 /* Position Word 0: Image Positions and Alpha Value */
Eric Anholt6674a902015-12-30 11:50:22 -0800599 vc4_state->pos0_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800600 vc4_dlist_write(vc4_state,
Stefan Schake22445f02018-04-20 17:09:54 -0700601 VC4_SET_FIELD(state->alpha >> 8, SCALER_POS0_FIXED_ALPHA) |
Eric Anholt5c679992015-12-28 14:34:44 -0800602 VC4_SET_FIELD(vc4_state->crtc_x, SCALER_POS0_START_X) |
603 VC4_SET_FIELD(vc4_state->crtc_y, SCALER_POS0_START_Y));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800604
Eric Anholt21af94c2015-10-20 16:06:57 +0100605 /* Position Word 1: Scaled Image Dimensions. */
606 if (!vc4_state->is_unity) {
607 vc4_dlist_write(vc4_state,
608 VC4_SET_FIELD(vc4_state->crtc_w,
609 SCALER_POS1_SCL_WIDTH) |
610 VC4_SET_FIELD(vc4_state->crtc_h,
611 SCALER_POS1_SCL_HEIGHT));
612 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800613
Stefan Schake22445f02018-04-20 17:09:54 -0700614 /* Don't waste cycles mixing with plane alpha if the set alpha
615 * is opaque or there is no per-pixel alpha information.
616 * In any case we use the alpha property value as the fixed alpha.
617 */
618 mix_plane_alpha = state->alpha != DRM_BLEND_ALPHA_OPAQUE &&
619 fb->format->has_alpha;
620
Stefan Schake05202c22018-03-09 01:53:34 +0100621 /* Position Word 2: Source Image Size, Alpha */
Eric Anholt6674a902015-12-30 11:50:22 -0800622 vc4_state->pos2_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800623 vc4_dlist_write(vc4_state,
Maxime Ripard124e5da2017-12-22 15:31:27 +0100624 VC4_SET_FIELD(fb->format->has_alpha ?
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800625 SCALER_POS2_ALPHA_MODE_PIPELINE :
626 SCALER_POS2_ALPHA_MODE_FIXED,
627 SCALER_POS2_ALPHA_MODE) |
Stefan Schake22445f02018-04-20 17:09:54 -0700628 (mix_plane_alpha ? SCALER_POS2_ALPHA_MIX : 0) |
Stefan Schake05202c22018-03-09 01:53:34 +0100629 (fb->format->has_alpha ? SCALER_POS2_ALPHA_PREMULT : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800630 VC4_SET_FIELD(vc4_state->src_w[0], SCALER_POS2_WIDTH) |
631 VC4_SET_FIELD(vc4_state->src_h[0], SCALER_POS2_HEIGHT));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800632
633 /* Position Word 3: Context. Written by the HVS. */
634 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
635
Eric Anholtfc040232015-12-30 12:25:44 -0800636
637 /* Pointer Word 0/1/2: RGB / Y / Cb / Cr Pointers
638 *
639 * The pointers may be any byte address.
640 */
Eric Anholt6674a902015-12-30 11:50:22 -0800641 vc4_state->ptr0_offset = vc4_state->dlist_count;
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000642 for (i = 0; i < num_planes; i++)
643 vc4_dlist_write(vc4_state, vc4_state->offsets[i]);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800644
Eric Anholtfc040232015-12-30 12:25:44 -0800645 /* Pointer Context Word 0/1/2: Written by the HVS */
646 for (i = 0; i < num_planes; i++)
647 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800648
Eric Anholt98830d912017-06-07 17:13:35 -0700649 /* Pitch word 0 */
650 vc4_dlist_write(vc4_state, pitch0);
651
652 /* Pitch word 1/2 */
653 for (i = 1; i < num_planes; i++) {
Dave Stevensone065a8d2018-03-16 15:04:35 -0700654 if (hvs_format != HVS_PIXEL_FORMAT_H264) {
655 vc4_dlist_write(vc4_state,
656 VC4_SET_FIELD(fb->pitches[i],
657 SCALER_SRC_PITCH));
658 } else {
659 vc4_dlist_write(vc4_state, pitch0);
660 }
Eric Anholtfc040232015-12-30 12:25:44 -0800661 }
662
663 /* Colorspace conversion words */
664 if (vc4_state->is_yuv) {
665 vc4_dlist_write(vc4_state, SCALER_CSC0_ITR_R_601_5);
666 vc4_dlist_write(vc4_state, SCALER_CSC1_ITR_R_601_5);
667 vc4_dlist_write(vc4_state, SCALER_CSC2_ITR_R_601_5);
668 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800669
Boris Brezillon658d8cb2018-07-25 14:29:07 +0200670 if (vc4_state->x_scaling[0] != VC4_SCALING_NONE ||
671 vc4_state->x_scaling[1] != VC4_SCALING_NONE ||
672 vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
673 vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100674 /* LBM Base Address. */
Eric Anholtfc040232015-12-30 12:25:44 -0800675 if (vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
676 vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100677 vc4_dlist_write(vc4_state, vc4_state->lbm.start);
Eric Anholtfc040232015-12-30 12:25:44 -0800678 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100679
Eric Anholtfc040232015-12-30 12:25:44 -0800680 if (num_planes > 1) {
681 /* Emit Cb/Cr as channel 0 and Y as channel
682 * 1. This matches how we set up scl0/scl1
683 * above.
684 */
685 vc4_write_scaling_parameters(state, 1);
686 }
687 vc4_write_scaling_parameters(state, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100688
689 /* If any PPF setup was done, then all the kernel
690 * pointers get uploaded.
691 */
Eric Anholtfc040232015-12-30 12:25:44 -0800692 if (vc4_state->x_scaling[0] == VC4_SCALING_PPF ||
693 vc4_state->y_scaling[0] == VC4_SCALING_PPF ||
694 vc4_state->x_scaling[1] == VC4_SCALING_PPF ||
695 vc4_state->y_scaling[1] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100696 u32 kernel = VC4_SET_FIELD(vc4->hvs->mitchell_netravali_filter.start,
697 SCALER_PPF_KERNEL_OFFSET);
698
699 /* HPPF plane 0 */
700 vc4_dlist_write(vc4_state, kernel);
701 /* VPPF plane 0 */
702 vc4_dlist_write(vc4_state, kernel);
703 /* HPPF plane 1 */
704 vc4_dlist_write(vc4_state, kernel);
705 /* VPPF plane 1 */
706 vc4_dlist_write(vc4_state, kernel);
707 }
708 }
709
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800710 vc4_state->dlist[ctl0_offset] |=
711 VC4_SET_FIELD(vc4_state->dlist_count, SCALER_CTL0_SIZE);
712
Stefan Schake3d67b682018-03-09 01:53:35 +0100713 /* crtc_* are already clipped coordinates. */
714 covers_screen = vc4_state->crtc_x == 0 && vc4_state->crtc_y == 0 &&
715 vc4_state->crtc_w == state->crtc->mode.hdisplay &&
716 vc4_state->crtc_h == state->crtc->mode.vdisplay;
717 /* Background fill might be necessary when the plane has per-pixel
Stefan Schake22445f02018-04-20 17:09:54 -0700718 * alpha content or a non-opaque plane alpha and could blend from the
719 * background or does not cover the entire screen.
Stefan Schake3d67b682018-03-09 01:53:35 +0100720 */
Stefan Schake22445f02018-04-20 17:09:54 -0700721 vc4_state->needs_bg_fill = fb->format->has_alpha || !covers_screen ||
722 state->alpha != DRM_BLEND_ALPHA_OPAQUE;
Stefan Schake3d67b682018-03-09 01:53:35 +0100723
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800724 return 0;
725}
726
727/* If a modeset involves changing the setup of a plane, the atomic
728 * infrastructure will call this to validate a proposed plane setup.
729 * However, if a plane isn't getting updated, this (and the
730 * corresponding vc4_plane_atomic_update) won't get called. Thus, we
731 * compute the dlist here and have all active plane dlists get updated
732 * in the CRTC's flush.
733 */
734static int vc4_plane_atomic_check(struct drm_plane *plane,
735 struct drm_plane_state *state)
736{
737 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
738
739 vc4_state->dlist_count = 0;
740
741 if (plane_enabled(state))
742 return vc4_plane_mode_set(plane, state);
743 else
744 return 0;
745}
746
747static void vc4_plane_atomic_update(struct drm_plane *plane,
748 struct drm_plane_state *old_state)
749{
750 /* No contents here. Since we don't know where in the CRTC's
751 * dlist we should be stored, our dlist is uploaded to the
752 * hardware with vc4_plane_write_dlist() at CRTC atomic_flush
753 * time.
754 */
755}
756
757u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist)
758{
759 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
760 int i;
761
Eric Anholtb501bac2015-11-30 12:34:01 -0800762 vc4_state->hw_dlist = dlist;
763
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800764 /* Can't memcpy_toio() because it needs to be 32-bit writes. */
765 for (i = 0; i < vc4_state->dlist_count; i++)
766 writel(vc4_state->dlist[i], &dlist[i]);
767
768 return vc4_state->dlist_count;
769}
770
Daniel Vetter2f196b72016-06-02 16:21:44 +0200771u32 vc4_plane_dlist_size(const struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800772{
Daniel Vetter2f196b72016-06-02 16:21:44 +0200773 const struct vc4_plane_state *vc4_state =
774 container_of(state, typeof(*vc4_state), base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800775
776 return vc4_state->dlist_count;
777}
778
Eric Anholtb501bac2015-11-30 12:34:01 -0800779/* Updates the plane to immediately (well, once the FIFO needs
780 * refilling) scan out from at a new framebuffer.
781 */
782void vc4_plane_async_set_fb(struct drm_plane *plane, struct drm_framebuffer *fb)
783{
784 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
785 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
786 uint32_t addr;
787
788 /* We're skipping the address adjustment for negative origin,
789 * because this is only called on the primary plane.
790 */
791 WARN_ON_ONCE(plane->state->crtc_x < 0 || plane->state->crtc_y < 0);
792 addr = bo->paddr + fb->offsets[0];
793
794 /* Write the new address into the hardware immediately. The
795 * scanout will start from this address as soon as the FIFO
796 * needs to refill with pixels.
797 */
Eric Anholt6674a902015-12-30 11:50:22 -0800798 writel(addr, &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
Eric Anholtb501bac2015-11-30 12:34:01 -0800799
800 /* Also update the CPU-side dlist copy, so that any later
801 * atomic updates that don't do a new modeset on our plane
802 * also use our updated address.
803 */
Eric Anholt6674a902015-12-30 11:50:22 -0800804 vc4_state->dlist[vc4_state->ptr0_offset] = addr;
Eric Anholtb501bac2015-11-30 12:34:01 -0800805}
806
Gustavo Padovan539c3202018-03-30 10:54:45 +0200807static void vc4_plane_atomic_async_update(struct drm_plane *plane,
808 struct drm_plane_state *state)
809{
810 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
811
812 if (plane->state->fb != state->fb) {
813 vc4_plane_async_set_fb(plane, state->fb);
814 drm_atomic_set_fb_for_plane(plane->state, state->fb);
815 }
816
817 /* Set the cursor's position on the screen. This is the
818 * expected change from the drm_mode_cursor_universal()
819 * helper.
820 */
821 plane->state->crtc_x = state->crtc_x;
822 plane->state->crtc_y = state->crtc_y;
823
824 /* Allow changing the start position within the cursor BO, if
825 * that matters.
826 */
827 plane->state->src_x = state->src_x;
828 plane->state->src_y = state->src_y;
829
830 /* Update the display list based on the new crtc_x/y. */
831 vc4_plane_atomic_check(plane, plane->state);
832
833 /* Note that we can't just call vc4_plane_write_dlist()
834 * because that would smash the context data that the HVS is
835 * currently using.
836 */
837 writel(vc4_state->dlist[vc4_state->pos0_offset],
838 &vc4_state->hw_dlist[vc4_state->pos0_offset]);
839 writel(vc4_state->dlist[vc4_state->pos2_offset],
840 &vc4_state->hw_dlist[vc4_state->pos2_offset]);
841 writel(vc4_state->dlist[vc4_state->ptr0_offset],
842 &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
843}
844
845static int vc4_plane_atomic_async_check(struct drm_plane *plane,
846 struct drm_plane_state *state)
847{
848 /* No configuring new scaling in the fast path. */
849 if (plane->state->crtc_w != state->crtc_w ||
850 plane->state->crtc_h != state->crtc_h ||
851 plane->state->src_w != state->src_w ||
852 plane->state->src_h != state->src_h)
853 return -EINVAL;
854
855 return 0;
856}
857
Eric Anholt334dbd62017-06-21 11:49:59 -0700858static int vc4_prepare_fb(struct drm_plane *plane,
859 struct drm_plane_state *state)
860{
861 struct vc4_bo *bo;
862 struct dma_fence *fence;
Boris Brezillonb9f19252017-10-19 14:57:48 +0200863 int ret;
Eric Anholt334dbd62017-06-21 11:49:59 -0700864
Daniel Vetter2227a7a2018-04-05 17:44:48 +0200865 if (!state->fb)
Eric Anholt334dbd62017-06-21 11:49:59 -0700866 return 0;
867
868 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
Boris Brezillonb9f19252017-10-19 14:57:48 +0200869
Daniel Vetter2227a7a2018-04-05 17:44:48 +0200870 fence = reservation_object_get_excl_rcu(bo->resv);
871 drm_atomic_set_fence_for_plane(state, fence);
872
873 if (plane->state->fb == state->fb)
874 return 0;
875
Boris Brezillonb9f19252017-10-19 14:57:48 +0200876 ret = vc4_bo_inc_usecnt(bo);
877 if (ret)
878 return ret;
879
Eric Anholt334dbd62017-06-21 11:49:59 -0700880 return 0;
881}
882
Boris Brezillonb9f19252017-10-19 14:57:48 +0200883static void vc4_cleanup_fb(struct drm_plane *plane,
884 struct drm_plane_state *state)
885{
886 struct vc4_bo *bo;
887
888 if (plane->state->fb == state->fb || !state->fb)
889 return;
890
891 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
892 vc4_bo_dec_usecnt(bo);
893}
894
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800895static const struct drm_plane_helper_funcs vc4_plane_helper_funcs = {
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800896 .atomic_check = vc4_plane_atomic_check,
897 .atomic_update = vc4_plane_atomic_update,
Eric Anholt334dbd62017-06-21 11:49:59 -0700898 .prepare_fb = vc4_prepare_fb,
Boris Brezillonb9f19252017-10-19 14:57:48 +0200899 .cleanup_fb = vc4_cleanup_fb,
Gustavo Padovan539c3202018-03-30 10:54:45 +0200900 .atomic_async_check = vc4_plane_atomic_async_check,
901 .atomic_async_update = vc4_plane_atomic_async_update,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800902};
903
904static void vc4_plane_destroy(struct drm_plane *plane)
905{
Russell King070473b2018-07-02 17:21:23 +0100906 drm_plane_helper_disable(plane, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800907 drm_plane_cleanup(plane);
908}
909
Daniel Stone423ad7b2017-08-08 17:44:48 +0100910static bool vc4_format_mod_supported(struct drm_plane *plane,
911 uint32_t format,
912 uint64_t modifier)
913{
914 /* Support T_TILING for RGB formats only. */
915 switch (format) {
916 case DRM_FORMAT_XRGB8888:
917 case DRM_FORMAT_ARGB8888:
918 case DRM_FORMAT_ABGR8888:
919 case DRM_FORMAT_XBGR8888:
920 case DRM_FORMAT_RGB565:
921 case DRM_FORMAT_BGR565:
922 case DRM_FORMAT_ARGB1555:
923 case DRM_FORMAT_XRGB1555:
Dave Stevensone065a8d2018-03-16 15:04:35 -0700924 switch (fourcc_mod_broadcom_mod(modifier)) {
925 case DRM_FORMAT_MOD_LINEAR:
926 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED:
927 case DRM_FORMAT_MOD_BROADCOM_SAND64:
928 case DRM_FORMAT_MOD_BROADCOM_SAND128:
929 return true;
930 default:
931 return false;
932 }
933 case DRM_FORMAT_NV12:
934 case DRM_FORMAT_NV21:
935 switch (fourcc_mod_broadcom_mod(modifier)) {
936 case DRM_FORMAT_MOD_LINEAR:
937 case DRM_FORMAT_MOD_BROADCOM_SAND64:
938 case DRM_FORMAT_MOD_BROADCOM_SAND128:
939 case DRM_FORMAT_MOD_BROADCOM_SAND256:
940 return true;
941 default:
942 return false;
943 }
Daniel Stone423ad7b2017-08-08 17:44:48 +0100944 case DRM_FORMAT_YUV422:
945 case DRM_FORMAT_YVU422:
946 case DRM_FORMAT_YUV420:
947 case DRM_FORMAT_YVU420:
Daniel Stone423ad7b2017-08-08 17:44:48 +0100948 case DRM_FORMAT_NV16:
Eric Anholt1e871d62018-03-16 15:04:34 -0700949 case DRM_FORMAT_NV61:
Daniel Stone423ad7b2017-08-08 17:44:48 +0100950 default:
951 return (modifier == DRM_FORMAT_MOD_LINEAR);
952 }
953}
954
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800955static const struct drm_plane_funcs vc4_plane_funcs = {
Gustavo Padovan539c3202018-03-30 10:54:45 +0200956 .update_plane = drm_atomic_helper_update_plane,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800957 .disable_plane = drm_atomic_helper_disable_plane,
958 .destroy = vc4_plane_destroy,
959 .set_property = NULL,
960 .reset = vc4_plane_reset,
961 .atomic_duplicate_state = vc4_plane_duplicate_state,
962 .atomic_destroy_state = vc4_plane_destroy_state,
Daniel Stone423ad7b2017-08-08 17:44:48 +0100963 .format_mod_supported = vc4_format_mod_supported,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800964};
965
966struct drm_plane *vc4_plane_init(struct drm_device *dev,
967 enum drm_plane_type type)
968{
969 struct drm_plane *plane = NULL;
970 struct vc4_plane *vc4_plane;
971 u32 formats[ARRAY_SIZE(hvs_formats)];
Eric Anholtfc040232015-12-30 12:25:44 -0800972 u32 num_formats = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800973 int ret = 0;
974 unsigned i;
Daniel Stone423ad7b2017-08-08 17:44:48 +0100975 static const uint64_t modifiers[] = {
976 DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED,
Dave Stevensone065a8d2018-03-16 15:04:35 -0700977 DRM_FORMAT_MOD_BROADCOM_SAND128,
978 DRM_FORMAT_MOD_BROADCOM_SAND64,
979 DRM_FORMAT_MOD_BROADCOM_SAND256,
Daniel Stone423ad7b2017-08-08 17:44:48 +0100980 DRM_FORMAT_MOD_LINEAR,
981 DRM_FORMAT_MOD_INVALID
982 };
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800983
984 vc4_plane = devm_kzalloc(dev->dev, sizeof(*vc4_plane),
985 GFP_KERNEL);
Colin Ian King7b347342017-03-16 18:54:18 +0000986 if (!vc4_plane)
987 return ERR_PTR(-ENOMEM);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800988
Eric Anholtfc040232015-12-30 12:25:44 -0800989 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
990 /* Don't allow YUV in cursor planes, since that means
991 * tuning on the scaler, which we don't allow for the
992 * cursor.
993 */
994 if (type != DRM_PLANE_TYPE_CURSOR ||
995 hvs_formats[i].hvs < HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE) {
996 formats[num_formats++] = hvs_formats[i].drm;
997 }
998 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800999 plane = &vc4_plane->base;
Andrzej Pietrasiewicz49d29a02017-02-01 10:35:08 +01001000 ret = drm_universal_plane_init(dev, plane, 0,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001001 &vc4_plane_funcs,
Eric Anholtfc040232015-12-30 12:25:44 -08001002 formats, num_formats,
Daniel Stone423ad7b2017-08-08 17:44:48 +01001003 modifiers, type, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001004
1005 drm_plane_helper_add(plane, &vc4_plane_helper_funcs);
1006
Stefan Schake22445f02018-04-20 17:09:54 -07001007 drm_plane_create_alpha_property(plane);
1008
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001009 return plane;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001010}