blob: c3a37a99e601baae4ce9f681e0da84c05ea70c8b [file] [log] [blame]
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001/*
2 * Copyright (C) 2015 Broadcom
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/**
10 * DOC: VC4 plane module
11 *
12 * Each DRM plane is a layer of pixels being scanned out by the HVS.
13 *
14 * At atomic modeset check time, we compute the HVS display element
15 * state that would be necessary for displaying the plane (giving us a
16 * chance to figure out if a plane configuration is invalid), then at
17 * atomic flush time the CRTC will ask us to write our element state
18 * into the region of the HVS that it has allocated for us.
19 */
20
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090021#include <drm/drm_atomic.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_fb_cma_helper.h>
24#include <drm/drm_plane_helper.h>
25
Boris Brezillonb9f19252017-10-19 14:57:48 +020026#include "uapi/drm/vc4_drm.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080027#include "vc4_drv.h"
28#include "vc4_regs.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080029
Eric Anholtc8b75bc2015-03-02 13:01:12 -080030static const struct hvs_format {
31 u32 drm; /* DRM_FORMAT_* */
32 u32 hvs; /* HVS_FORMAT_* */
33 u32 pixel_order;
Eric Anholtc8b75bc2015-03-02 13:01:12 -080034} hvs_formats[] = {
35 {
36 .drm = DRM_FORMAT_XRGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010037 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080038 },
39 {
40 .drm = DRM_FORMAT_ARGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010041 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080042 },
Eric Anholtfe4cd842015-10-20 13:59:15 +010043 {
Rob Herring93977762016-06-09 16:19:25 -050044 .drm = DRM_FORMAT_ABGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010045 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050046 },
47 {
48 .drm = DRM_FORMAT_XBGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010049 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050050 },
51 {
Eric Anholtfe4cd842015-10-20 13:59:15 +010052 .drm = DRM_FORMAT_RGB565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010053 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Eric Anholtfe4cd842015-10-20 13:59:15 +010054 },
55 {
56 .drm = DRM_FORMAT_BGR565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010057 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010058 },
59 {
60 .drm = DRM_FORMAT_ARGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010061 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010062 },
63 {
64 .drm = DRM_FORMAT_XRGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010065 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010066 },
Eric Anholtfc040232015-12-30 12:25:44 -080067 {
Dave Stevenson88f81562017-11-16 14:22:29 +000068 .drm = DRM_FORMAT_RGB888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010069 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Dave Stevenson88f81562017-11-16 14:22:29 +000070 },
71 {
72 .drm = DRM_FORMAT_BGR888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010073 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Dave Stevenson88f81562017-11-16 14:22:29 +000074 },
75 {
Eric Anholtfc040232015-12-30 12:25:44 -080076 .drm = DRM_FORMAT_YUV422,
77 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000078 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080079 },
80 {
81 .drm = DRM_FORMAT_YVU422,
82 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000083 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080084 },
85 {
86 .drm = DRM_FORMAT_YUV420,
87 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000088 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080089 },
90 {
91 .drm = DRM_FORMAT_YVU420,
92 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000093 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080094 },
95 {
96 .drm = DRM_FORMAT_NV12,
97 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000098 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080099 },
100 {
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000101 .drm = DRM_FORMAT_NV21,
102 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
103 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
104 },
105 {
Eric Anholtfc040232015-12-30 12:25:44 -0800106 .drm = DRM_FORMAT_NV16,
107 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000108 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -0800109 },
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000110 {
111 .drm = DRM_FORMAT_NV61,
112 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
113 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
114 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800115};
116
117static const struct hvs_format *vc4_get_hvs_format(u32 drm_format)
118{
119 unsigned i;
120
121 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
122 if (hvs_formats[i].drm == drm_format)
123 return &hvs_formats[i];
124 }
125
126 return NULL;
127}
128
Eric Anholt21af94c2015-10-20 16:06:57 +0100129static enum vc4_scaling_mode vc4_get_scaling_mode(u32 src, u32 dst)
130{
131 if (dst > src)
132 return VC4_SCALING_PPF;
133 else if (dst < src)
134 return VC4_SCALING_TPZ;
135 else
136 return VC4_SCALING_NONE;
137}
138
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800139static bool plane_enabled(struct drm_plane_state *state)
140{
141 return state->fb && state->crtc;
142}
143
kbuild test robot91276ae2015-10-22 11:12:26 +0800144static struct drm_plane_state *vc4_plane_duplicate_state(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800145{
146 struct vc4_plane_state *vc4_state;
147
148 if (WARN_ON(!plane->state))
149 return NULL;
150
151 vc4_state = kmemdup(plane->state, sizeof(*vc4_state), GFP_KERNEL);
152 if (!vc4_state)
153 return NULL;
154
Eric Anholt21af94c2015-10-20 16:06:57 +0100155 memset(&vc4_state->lbm, 0, sizeof(vc4_state->lbm));
156
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800157 __drm_atomic_helper_plane_duplicate_state(plane, &vc4_state->base);
158
159 if (vc4_state->dlist) {
160 vc4_state->dlist = kmemdup(vc4_state->dlist,
161 vc4_state->dlist_count * 4,
162 GFP_KERNEL);
163 if (!vc4_state->dlist) {
164 kfree(vc4_state);
165 return NULL;
166 }
167 vc4_state->dlist_size = vc4_state->dlist_count;
168 }
169
170 return &vc4_state->base;
171}
172
kbuild test robot91276ae2015-10-22 11:12:26 +0800173static void vc4_plane_destroy_state(struct drm_plane *plane,
174 struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800175{
Eric Anholt21af94c2015-10-20 16:06:57 +0100176 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800177 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
178
Eric Anholt21af94c2015-10-20 16:06:57 +0100179 if (vc4_state->lbm.allocated) {
180 unsigned long irqflags;
181
182 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
183 drm_mm_remove_node(&vc4_state->lbm);
184 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
185 }
186
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800187 kfree(vc4_state->dlist);
Daniel Vetter2f701692016-05-09 16:34:10 +0200188 __drm_atomic_helper_plane_destroy_state(&vc4_state->base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800189 kfree(state);
190}
191
192/* Called during init to allocate the plane's atomic state. */
kbuild test robot91276ae2015-10-22 11:12:26 +0800193static void vc4_plane_reset(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800194{
195 struct vc4_plane_state *vc4_state;
196
197 WARN_ON(plane->state);
198
199 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
200 if (!vc4_state)
201 return;
202
203 plane->state = &vc4_state->base;
204 vc4_state->base.plane = plane;
205}
206
207static void vc4_dlist_write(struct vc4_plane_state *vc4_state, u32 val)
208{
209 if (vc4_state->dlist_count == vc4_state->dlist_size) {
210 u32 new_size = max(4u, vc4_state->dlist_count * 2);
211 u32 *new_dlist = kmalloc(new_size * 4, GFP_KERNEL);
212
213 if (!new_dlist)
214 return;
215 memcpy(new_dlist, vc4_state->dlist, vc4_state->dlist_count * 4);
216
217 kfree(vc4_state->dlist);
218 vc4_state->dlist = new_dlist;
219 vc4_state->dlist_size = new_size;
220 }
221
222 vc4_state->dlist[vc4_state->dlist_count++] = val;
223}
224
Eric Anholt21af94c2015-10-20 16:06:57 +0100225/* Returns the scl0/scl1 field based on whether the dimensions need to
226 * be up/down/non-scaled.
227 *
228 * This is a replication of a table from the spec.
229 */
Eric Anholtfc040232015-12-30 12:25:44 -0800230static u32 vc4_get_scl_field(struct drm_plane_state *state, int plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800231{
232 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholt21af94c2015-10-20 16:06:57 +0100233
Eric Anholtfc040232015-12-30 12:25:44 -0800234 switch (vc4_state->x_scaling[plane] << 2 | vc4_state->y_scaling[plane]) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100235 case VC4_SCALING_PPF << 2 | VC4_SCALING_PPF:
236 return SCALER_CTL0_SCL_H_PPF_V_PPF;
237 case VC4_SCALING_TPZ << 2 | VC4_SCALING_PPF:
238 return SCALER_CTL0_SCL_H_TPZ_V_PPF;
239 case VC4_SCALING_PPF << 2 | VC4_SCALING_TPZ:
240 return SCALER_CTL0_SCL_H_PPF_V_TPZ;
241 case VC4_SCALING_TPZ << 2 | VC4_SCALING_TPZ:
242 return SCALER_CTL0_SCL_H_TPZ_V_TPZ;
243 case VC4_SCALING_PPF << 2 | VC4_SCALING_NONE:
244 return SCALER_CTL0_SCL_H_PPF_V_NONE;
245 case VC4_SCALING_NONE << 2 | VC4_SCALING_PPF:
246 return SCALER_CTL0_SCL_H_NONE_V_PPF;
247 case VC4_SCALING_NONE << 2 | VC4_SCALING_TPZ:
248 return SCALER_CTL0_SCL_H_NONE_V_TPZ;
249 case VC4_SCALING_TPZ << 2 | VC4_SCALING_NONE:
250 return SCALER_CTL0_SCL_H_TPZ_V_NONE;
251 default:
252 case VC4_SCALING_NONE << 2 | VC4_SCALING_NONE:
253 /* The unity case is independently handled by
254 * SCALER_CTL0_UNITY.
255 */
256 return 0;
257 }
258}
259
260static int vc4_plane_setup_clipping_and_scaling(struct drm_plane_state *state)
261{
262 struct drm_plane *plane = state->plane;
263 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800264 struct drm_framebuffer *fb = state->fb;
Eric Anholtfc040232015-12-30 12:25:44 -0800265 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100266 u32 subpixel_src_mask = (1 << 16) - 1;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200267 u32 format = fb->format->format;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200268 int num_planes = fb->format->num_planes;
Eric Anholtfc040232015-12-30 12:25:44 -0800269 u32 h_subsample = 1;
270 u32 v_subsample = 1;
271 int i;
Eric Anholt5c679992015-12-28 14:34:44 -0800272
Eric Anholtfc040232015-12-30 12:25:44 -0800273 for (i = 0; i < num_planes; i++)
274 vc4_state->offsets[i] = bo->paddr + fb->offsets[i];
Eric Anholt5c679992015-12-28 14:34:44 -0800275
Eric Anholt21af94c2015-10-20 16:06:57 +0100276 /* We don't support subpixel source positioning for scaling. */
277 if ((state->src_x & subpixel_src_mask) ||
278 (state->src_y & subpixel_src_mask) ||
279 (state->src_w & subpixel_src_mask) ||
280 (state->src_h & subpixel_src_mask)) {
Eric Anholtbf893ac2015-10-23 10:36:27 +0100281 return -EINVAL;
282 }
283
Eric Anholt21af94c2015-10-20 16:06:57 +0100284 vc4_state->src_x = state->src_x >> 16;
285 vc4_state->src_y = state->src_y >> 16;
Eric Anholtfc040232015-12-30 12:25:44 -0800286 vc4_state->src_w[0] = state->src_w >> 16;
287 vc4_state->src_h[0] = state->src_h >> 16;
Eric Anholtf863e352015-12-28 14:45:25 -0800288
289 vc4_state->crtc_x = state->crtc_x;
290 vc4_state->crtc_y = state->crtc_y;
291 vc4_state->crtc_w = state->crtc_w;
292 vc4_state->crtc_h = state->crtc_h;
293
Eric Anholtfc040232015-12-30 12:25:44 -0800294 vc4_state->x_scaling[0] = vc4_get_scaling_mode(vc4_state->src_w[0],
295 vc4_state->crtc_w);
296 vc4_state->y_scaling[0] = vc4_get_scaling_mode(vc4_state->src_h[0],
297 vc4_state->crtc_h);
298
299 if (num_planes > 1) {
300 vc4_state->is_yuv = true;
301
302 h_subsample = drm_format_horz_chroma_subsampling(format);
303 v_subsample = drm_format_vert_chroma_subsampling(format);
304 vc4_state->src_w[1] = vc4_state->src_w[0] / h_subsample;
305 vc4_state->src_h[1] = vc4_state->src_h[0] / v_subsample;
306
307 vc4_state->x_scaling[1] =
308 vc4_get_scaling_mode(vc4_state->src_w[1],
309 vc4_state->crtc_w);
310 vc4_state->y_scaling[1] =
311 vc4_get_scaling_mode(vc4_state->src_h[1],
312 vc4_state->crtc_h);
313
314 /* YUV conversion requires that scaling be enabled,
315 * even on a plane that's otherwise 1:1. Choose TPZ
316 * for simplicity.
317 */
318 if (vc4_state->x_scaling[0] == VC4_SCALING_NONE)
319 vc4_state->x_scaling[0] = VC4_SCALING_TPZ;
320 if (vc4_state->y_scaling[0] == VC4_SCALING_NONE)
321 vc4_state->y_scaling[0] = VC4_SCALING_TPZ;
322 }
323
324 vc4_state->is_unity = (vc4_state->x_scaling[0] == VC4_SCALING_NONE &&
325 vc4_state->y_scaling[0] == VC4_SCALING_NONE &&
326 vc4_state->x_scaling[1] == VC4_SCALING_NONE &&
327 vc4_state->y_scaling[1] == VC4_SCALING_NONE);
Eric Anholt21af94c2015-10-20 16:06:57 +0100328
329 /* No configuring scaling on the cursor plane, since it gets
330 non-vblank-synced updates, and scaling requires requires
331 LBM changes which have to be vblank-synced.
332 */
333 if (plane->type == DRM_PLANE_TYPE_CURSOR && !vc4_state->is_unity)
334 return -EINVAL;
335
336 /* Clamp the on-screen start x/y to 0. The hardware doesn't
337 * support negative y, and negative x wastes bandwidth.
338 */
Eric Anholt5c679992015-12-28 14:34:44 -0800339 if (vc4_state->crtc_x < 0) {
Eric Anholtfc040232015-12-30 12:25:44 -0800340 for (i = 0; i < num_planes; i++) {
Ville Syrjälä353c8592016-12-14 23:30:57 +0200341 u32 cpp = fb->format->cpp[i];
Eric Anholtfc040232015-12-30 12:25:44 -0800342 u32 subs = ((i == 0) ? 1 : h_subsample);
343
344 vc4_state->offsets[i] += (cpp *
345 (-vc4_state->crtc_x) / subs);
346 }
347 vc4_state->src_w[0] += vc4_state->crtc_x;
348 vc4_state->src_w[1] += vc4_state->crtc_x / h_subsample;
Eric Anholt5c679992015-12-28 14:34:44 -0800349 vc4_state->crtc_x = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800350 }
351
Eric Anholt5c679992015-12-28 14:34:44 -0800352 if (vc4_state->crtc_y < 0) {
Eric Anholtfc040232015-12-30 12:25:44 -0800353 for (i = 0; i < num_planes; i++) {
354 u32 subs = ((i == 0) ? 1 : v_subsample);
355
356 vc4_state->offsets[i] += (fb->pitches[i] *
357 (-vc4_state->crtc_y) / subs);
358 }
359 vc4_state->src_h[0] += vc4_state->crtc_y;
360 vc4_state->src_h[1] += vc4_state->crtc_y / v_subsample;
Eric Anholt5c679992015-12-28 14:34:44 -0800361 vc4_state->crtc_y = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800362 }
363
Eric Anholt5c679992015-12-28 14:34:44 -0800364 return 0;
365}
366
Eric Anholt21af94c2015-10-20 16:06:57 +0100367static void vc4_write_tpz(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
368{
369 u32 scale, recip;
370
371 scale = (1 << 16) * src / dst;
372
373 /* The specs note that while the reciprocal would be defined
374 * as (1<<32)/scale, ~0 is close enough.
375 */
376 recip = ~0 / scale;
377
378 vc4_dlist_write(vc4_state,
379 VC4_SET_FIELD(scale, SCALER_TPZ0_SCALE) |
380 VC4_SET_FIELD(0, SCALER_TPZ0_IPHASE));
381 vc4_dlist_write(vc4_state,
382 VC4_SET_FIELD(recip, SCALER_TPZ1_RECIP));
383}
384
385static void vc4_write_ppf(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
386{
387 u32 scale = (1 << 16) * src / dst;
388
389 vc4_dlist_write(vc4_state,
390 SCALER_PPF_AGC |
391 VC4_SET_FIELD(scale, SCALER_PPF_SCALE) |
392 VC4_SET_FIELD(0, SCALER_PPF_IPHASE));
393}
394
395static u32 vc4_lbm_size(struct drm_plane_state *state)
396{
397 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
398 /* This is the worst case number. One of the two sizes will
399 * be used depending on the scaling configuration.
400 */
Eric Anholtfc040232015-12-30 12:25:44 -0800401 u32 pix_per_line = max(vc4_state->src_w[0], (u32)vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100402 u32 lbm;
403
Eric Anholtfc040232015-12-30 12:25:44 -0800404 if (!vc4_state->is_yuv) {
405 if (vc4_state->is_unity)
406 return 0;
407 else if (vc4_state->y_scaling[0] == VC4_SCALING_TPZ)
408 lbm = pix_per_line * 8;
409 else {
410 /* In special cases, this multiplier might be 12. */
411 lbm = pix_per_line * 16;
412 }
413 } else {
414 /* There are cases for this going down to a multiplier
415 * of 2, but according to the firmware source, the
416 * table in the docs is somewhat wrong.
417 */
Eric Anholt21af94c2015-10-20 16:06:57 +0100418 lbm = pix_per_line * 16;
419 }
420
421 lbm = roundup(lbm, 32);
422
423 return lbm;
424}
425
Eric Anholtfc040232015-12-30 12:25:44 -0800426static void vc4_write_scaling_parameters(struct drm_plane_state *state,
427 int channel)
Eric Anholt21af94c2015-10-20 16:06:57 +0100428{
429 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
430
431 /* Ch0 H-PPF Word 0: Scaling Parameters */
Eric Anholtfc040232015-12-30 12:25:44 -0800432 if (vc4_state->x_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100433 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800434 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100435 }
436
437 /* Ch0 V-PPF Words 0-1: Scaling Parameters, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800438 if (vc4_state->y_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100439 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800440 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100441 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
442 }
443
444 /* Ch0 H-TPZ Words 0-1: Scaling Parameters, Recip */
Eric Anholtfc040232015-12-30 12:25:44 -0800445 if (vc4_state->x_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100446 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800447 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100448 }
449
450 /* Ch0 V-TPZ Words 0-2: Scaling Parameters, Recip, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800451 if (vc4_state->y_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100452 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800453 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100454 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
455 }
456}
Eric Anholt5c679992015-12-28 14:34:44 -0800457
458/* Writes out a full display list for an active plane to the plane's
459 * private dlist state.
460 */
461static int vc4_plane_mode_set(struct drm_plane *plane,
462 struct drm_plane_state *state)
463{
Eric Anholt21af94c2015-10-20 16:06:57 +0100464 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholt5c679992015-12-28 14:34:44 -0800465 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
466 struct drm_framebuffer *fb = state->fb;
Eric Anholt5c679992015-12-28 14:34:44 -0800467 u32 ctl0_offset = vc4_state->dlist_count;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200468 const struct hvs_format *format = vc4_get_hvs_format(fb->format->format);
Eric Anholtfc040232015-12-30 12:25:44 -0800469 int num_planes = drm_format_num_planes(format->drm);
Stefan Schake3d67b682018-03-09 01:53:35 +0100470 bool covers_screen;
Eric Anholt98830d912017-06-07 17:13:35 -0700471 u32 scl0, scl1, pitch0;
472 u32 lbm_size, tiling;
Eric Anholt21af94c2015-10-20 16:06:57 +0100473 unsigned long irqflags;
Eric Anholtfc040232015-12-30 12:25:44 -0800474 int ret, i;
Eric Anholt5c679992015-12-28 14:34:44 -0800475
476 ret = vc4_plane_setup_clipping_and_scaling(state);
477 if (ret)
478 return ret;
479
Eric Anholt21af94c2015-10-20 16:06:57 +0100480 /* Allocate the LBM memory that the HVS will use for temporary
481 * storage due to our scaling/format conversion.
482 */
483 lbm_size = vc4_lbm_size(state);
484 if (lbm_size) {
485 if (!vc4_state->lbm.allocated) {
486 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
Chris Wilson4e64e552017-02-02 21:04:38 +0000487 ret = drm_mm_insert_node_generic(&vc4->hvs->lbm_mm,
488 &vc4_state->lbm,
489 lbm_size, 32, 0, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100490 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
491 } else {
492 WARN_ON_ONCE(lbm_size != vc4_state->lbm.size);
493 }
494 }
495
496 if (ret)
497 return ret;
498
Eric Anholtfc040232015-12-30 12:25:44 -0800499 /* SCL1 is used for Cb/Cr scaling of planar formats. For RGB
500 * and 4:4:4, scl1 should be set to scl0 so both channels of
501 * the scaler do the same thing. For YUV, the Y plane needs
502 * to be put in channel 1 and Cb/Cr in channel 0, so we swap
503 * the scl fields here.
504 */
505 if (num_planes == 1) {
506 scl0 = vc4_get_scl_field(state, 1);
507 scl1 = scl0;
508 } else {
509 scl0 = vc4_get_scl_field(state, 1);
510 scl1 = vc4_get_scl_field(state, 0);
511 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100512
Eric Anholt98830d912017-06-07 17:13:35 -0700513 switch (fb->modifier) {
514 case DRM_FORMAT_MOD_LINEAR:
515 tiling = SCALER_CTL0_TILING_LINEAR;
516 pitch0 = VC4_SET_FIELD(fb->pitches[0], SCALER_SRC_PITCH);
517 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700518
519 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED: {
520 /* For T-tiled, the FB pitch is "how many bytes from
521 * one row to the next, such that pitch * tile_h ==
522 * tile_size * tiles_per_row."
523 */
524 u32 tile_size_shift = 12; /* T tiles are 4kb */
525 u32 tile_h_shift = 5; /* 16 and 32bpp are 32 pixels high */
526 u32 tiles_w = fb->pitches[0] >> (tile_size_shift - tile_h_shift);
527
Eric Anholt98830d912017-06-07 17:13:35 -0700528 tiling = SCALER_CTL0_TILING_256B_OR_T;
529
Eric Anholt652badb2017-09-27 12:32:09 -0700530 pitch0 = (VC4_SET_FIELD(0, SCALER_PITCH0_TILE_Y_OFFSET) |
531 VC4_SET_FIELD(0, SCALER_PITCH0_TILE_WIDTH_L) |
532 VC4_SET_FIELD(tiles_w, SCALER_PITCH0_TILE_WIDTH_R));
Eric Anholt98830d912017-06-07 17:13:35 -0700533 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700534 }
535
Eric Anholt98830d912017-06-07 17:13:35 -0700536 default:
537 DRM_DEBUG_KMS("Unsupported FB tiling flag 0x%16llx",
538 (long long)fb->modifier);
539 return -EINVAL;
540 }
541
Eric Anholt21af94c2015-10-20 16:06:57 +0100542 /* Control word */
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800543 vc4_dlist_write(vc4_state,
544 SCALER_CTL0_VALID |
545 (format->pixel_order << SCALER_CTL0_ORDER_SHIFT) |
546 (format->hvs << SCALER_CTL0_PIXEL_FORMAT_SHIFT) |
Eric Anholt98830d912017-06-07 17:13:35 -0700547 VC4_SET_FIELD(tiling, SCALER_CTL0_TILING) |
Eric Anholt21af94c2015-10-20 16:06:57 +0100548 (vc4_state->is_unity ? SCALER_CTL0_UNITY : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800549 VC4_SET_FIELD(scl0, SCALER_CTL0_SCL0) |
550 VC4_SET_FIELD(scl1, SCALER_CTL0_SCL1));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800551
552 /* Position Word 0: Image Positions and Alpha Value */
Eric Anholt6674a902015-12-30 11:50:22 -0800553 vc4_state->pos0_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800554 vc4_dlist_write(vc4_state,
555 VC4_SET_FIELD(0xff, SCALER_POS0_FIXED_ALPHA) |
Eric Anholt5c679992015-12-28 14:34:44 -0800556 VC4_SET_FIELD(vc4_state->crtc_x, SCALER_POS0_START_X) |
557 VC4_SET_FIELD(vc4_state->crtc_y, SCALER_POS0_START_Y));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800558
Eric Anholt21af94c2015-10-20 16:06:57 +0100559 /* Position Word 1: Scaled Image Dimensions. */
560 if (!vc4_state->is_unity) {
561 vc4_dlist_write(vc4_state,
562 VC4_SET_FIELD(vc4_state->crtc_w,
563 SCALER_POS1_SCL_WIDTH) |
564 VC4_SET_FIELD(vc4_state->crtc_h,
565 SCALER_POS1_SCL_HEIGHT));
566 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800567
Stefan Schake05202c22018-03-09 01:53:34 +0100568 /* Position Word 2: Source Image Size, Alpha */
Eric Anholt6674a902015-12-30 11:50:22 -0800569 vc4_state->pos2_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800570 vc4_dlist_write(vc4_state,
Maxime Ripard124e5da2017-12-22 15:31:27 +0100571 VC4_SET_FIELD(fb->format->has_alpha ?
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800572 SCALER_POS2_ALPHA_MODE_PIPELINE :
573 SCALER_POS2_ALPHA_MODE_FIXED,
574 SCALER_POS2_ALPHA_MODE) |
Stefan Schake05202c22018-03-09 01:53:34 +0100575 (fb->format->has_alpha ? SCALER_POS2_ALPHA_PREMULT : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800576 VC4_SET_FIELD(vc4_state->src_w[0], SCALER_POS2_WIDTH) |
577 VC4_SET_FIELD(vc4_state->src_h[0], SCALER_POS2_HEIGHT));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800578
579 /* Position Word 3: Context. Written by the HVS. */
580 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
581
Eric Anholtfc040232015-12-30 12:25:44 -0800582
583 /* Pointer Word 0/1/2: RGB / Y / Cb / Cr Pointers
584 *
585 * The pointers may be any byte address.
586 */
Eric Anholt6674a902015-12-30 11:50:22 -0800587 vc4_state->ptr0_offset = vc4_state->dlist_count;
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000588 for (i = 0; i < num_planes; i++)
589 vc4_dlist_write(vc4_state, vc4_state->offsets[i]);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800590
Eric Anholtfc040232015-12-30 12:25:44 -0800591 /* Pointer Context Word 0/1/2: Written by the HVS */
592 for (i = 0; i < num_planes; i++)
593 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800594
Eric Anholt98830d912017-06-07 17:13:35 -0700595 /* Pitch word 0 */
596 vc4_dlist_write(vc4_state, pitch0);
597
598 /* Pitch word 1/2 */
599 for (i = 1; i < num_planes; i++) {
Eric Anholtfc040232015-12-30 12:25:44 -0800600 vc4_dlist_write(vc4_state,
601 VC4_SET_FIELD(fb->pitches[i], SCALER_SRC_PITCH));
602 }
603
604 /* Colorspace conversion words */
605 if (vc4_state->is_yuv) {
606 vc4_dlist_write(vc4_state, SCALER_CSC0_ITR_R_601_5);
607 vc4_dlist_write(vc4_state, SCALER_CSC1_ITR_R_601_5);
608 vc4_dlist_write(vc4_state, SCALER_CSC2_ITR_R_601_5);
609 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800610
Eric Anholt21af94c2015-10-20 16:06:57 +0100611 if (!vc4_state->is_unity) {
612 /* LBM Base Address. */
Eric Anholtfc040232015-12-30 12:25:44 -0800613 if (vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
614 vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100615 vc4_dlist_write(vc4_state, vc4_state->lbm.start);
Eric Anholtfc040232015-12-30 12:25:44 -0800616 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100617
Eric Anholtfc040232015-12-30 12:25:44 -0800618 if (num_planes > 1) {
619 /* Emit Cb/Cr as channel 0 and Y as channel
620 * 1. This matches how we set up scl0/scl1
621 * above.
622 */
623 vc4_write_scaling_parameters(state, 1);
624 }
625 vc4_write_scaling_parameters(state, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100626
627 /* If any PPF setup was done, then all the kernel
628 * pointers get uploaded.
629 */
Eric Anholtfc040232015-12-30 12:25:44 -0800630 if (vc4_state->x_scaling[0] == VC4_SCALING_PPF ||
631 vc4_state->y_scaling[0] == VC4_SCALING_PPF ||
632 vc4_state->x_scaling[1] == VC4_SCALING_PPF ||
633 vc4_state->y_scaling[1] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100634 u32 kernel = VC4_SET_FIELD(vc4->hvs->mitchell_netravali_filter.start,
635 SCALER_PPF_KERNEL_OFFSET);
636
637 /* HPPF plane 0 */
638 vc4_dlist_write(vc4_state, kernel);
639 /* VPPF plane 0 */
640 vc4_dlist_write(vc4_state, kernel);
641 /* HPPF plane 1 */
642 vc4_dlist_write(vc4_state, kernel);
643 /* VPPF plane 1 */
644 vc4_dlist_write(vc4_state, kernel);
645 }
646 }
647
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800648 vc4_state->dlist[ctl0_offset] |=
649 VC4_SET_FIELD(vc4_state->dlist_count, SCALER_CTL0_SIZE);
650
Stefan Schake3d67b682018-03-09 01:53:35 +0100651 /* crtc_* are already clipped coordinates. */
652 covers_screen = vc4_state->crtc_x == 0 && vc4_state->crtc_y == 0 &&
653 vc4_state->crtc_w == state->crtc->mode.hdisplay &&
654 vc4_state->crtc_h == state->crtc->mode.vdisplay;
655 /* Background fill might be necessary when the plane has per-pixel
656 * alpha content and blends from the background or does not cover
657 * the entire screen.
658 */
659 vc4_state->needs_bg_fill = fb->format->has_alpha || !covers_screen;
660
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800661 return 0;
662}
663
664/* If a modeset involves changing the setup of a plane, the atomic
665 * infrastructure will call this to validate a proposed plane setup.
666 * However, if a plane isn't getting updated, this (and the
667 * corresponding vc4_plane_atomic_update) won't get called. Thus, we
668 * compute the dlist here and have all active plane dlists get updated
669 * in the CRTC's flush.
670 */
671static int vc4_plane_atomic_check(struct drm_plane *plane,
672 struct drm_plane_state *state)
673{
674 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
675
676 vc4_state->dlist_count = 0;
677
678 if (plane_enabled(state))
679 return vc4_plane_mode_set(plane, state);
680 else
681 return 0;
682}
683
684static void vc4_plane_atomic_update(struct drm_plane *plane,
685 struct drm_plane_state *old_state)
686{
687 /* No contents here. Since we don't know where in the CRTC's
688 * dlist we should be stored, our dlist is uploaded to the
689 * hardware with vc4_plane_write_dlist() at CRTC atomic_flush
690 * time.
691 */
692}
693
694u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist)
695{
696 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
697 int i;
698
Eric Anholtb501bac2015-11-30 12:34:01 -0800699 vc4_state->hw_dlist = dlist;
700
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800701 /* Can't memcpy_toio() because it needs to be 32-bit writes. */
702 for (i = 0; i < vc4_state->dlist_count; i++)
703 writel(vc4_state->dlist[i], &dlist[i]);
704
705 return vc4_state->dlist_count;
706}
707
Daniel Vetter2f196b72016-06-02 16:21:44 +0200708u32 vc4_plane_dlist_size(const struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800709{
Daniel Vetter2f196b72016-06-02 16:21:44 +0200710 const struct vc4_plane_state *vc4_state =
711 container_of(state, typeof(*vc4_state), base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800712
713 return vc4_state->dlist_count;
714}
715
Eric Anholtb501bac2015-11-30 12:34:01 -0800716/* Updates the plane to immediately (well, once the FIFO needs
717 * refilling) scan out from at a new framebuffer.
718 */
719void vc4_plane_async_set_fb(struct drm_plane *plane, struct drm_framebuffer *fb)
720{
721 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
722 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
723 uint32_t addr;
724
725 /* We're skipping the address adjustment for negative origin,
726 * because this is only called on the primary plane.
727 */
728 WARN_ON_ONCE(plane->state->crtc_x < 0 || plane->state->crtc_y < 0);
729 addr = bo->paddr + fb->offsets[0];
730
731 /* Write the new address into the hardware immediately. The
732 * scanout will start from this address as soon as the FIFO
733 * needs to refill with pixels.
734 */
Eric Anholt6674a902015-12-30 11:50:22 -0800735 writel(addr, &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
Eric Anholtb501bac2015-11-30 12:34:01 -0800736
737 /* Also update the CPU-side dlist copy, so that any later
738 * atomic updates that don't do a new modeset on our plane
739 * also use our updated address.
740 */
Eric Anholt6674a902015-12-30 11:50:22 -0800741 vc4_state->dlist[vc4_state->ptr0_offset] = addr;
Eric Anholtb501bac2015-11-30 12:34:01 -0800742}
743
Gustavo Padovan539c3202018-03-30 10:54:45 +0200744static void vc4_plane_atomic_async_update(struct drm_plane *plane,
745 struct drm_plane_state *state)
746{
747 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
748
749 if (plane->state->fb != state->fb) {
750 vc4_plane_async_set_fb(plane, state->fb);
751 drm_atomic_set_fb_for_plane(plane->state, state->fb);
752 }
753
754 /* Set the cursor's position on the screen. This is the
755 * expected change from the drm_mode_cursor_universal()
756 * helper.
757 */
758 plane->state->crtc_x = state->crtc_x;
759 plane->state->crtc_y = state->crtc_y;
760
761 /* Allow changing the start position within the cursor BO, if
762 * that matters.
763 */
764 plane->state->src_x = state->src_x;
765 plane->state->src_y = state->src_y;
766
767 /* Update the display list based on the new crtc_x/y. */
768 vc4_plane_atomic_check(plane, plane->state);
769
770 /* Note that we can't just call vc4_plane_write_dlist()
771 * because that would smash the context data that the HVS is
772 * currently using.
773 */
774 writel(vc4_state->dlist[vc4_state->pos0_offset],
775 &vc4_state->hw_dlist[vc4_state->pos0_offset]);
776 writel(vc4_state->dlist[vc4_state->pos2_offset],
777 &vc4_state->hw_dlist[vc4_state->pos2_offset]);
778 writel(vc4_state->dlist[vc4_state->ptr0_offset],
779 &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
780}
781
782static int vc4_plane_atomic_async_check(struct drm_plane *plane,
783 struct drm_plane_state *state)
784{
785 /* No configuring new scaling in the fast path. */
786 if (plane->state->crtc_w != state->crtc_w ||
787 plane->state->crtc_h != state->crtc_h ||
788 plane->state->src_w != state->src_w ||
789 plane->state->src_h != state->src_h)
790 return -EINVAL;
791
792 return 0;
793}
794
Eric Anholt334dbd62017-06-21 11:49:59 -0700795static int vc4_prepare_fb(struct drm_plane *plane,
796 struct drm_plane_state *state)
797{
798 struct vc4_bo *bo;
799 struct dma_fence *fence;
Boris Brezillonb9f19252017-10-19 14:57:48 +0200800 int ret;
Eric Anholt334dbd62017-06-21 11:49:59 -0700801
802 if ((plane->state->fb == state->fb) || !state->fb)
803 return 0;
804
805 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
Boris Brezillonb9f19252017-10-19 14:57:48 +0200806
807 ret = vc4_bo_inc_usecnt(bo);
808 if (ret)
809 return ret;
810
Eric Anholt334dbd62017-06-21 11:49:59 -0700811 fence = reservation_object_get_excl_rcu(bo->resv);
812 drm_atomic_set_fence_for_plane(state, fence);
813
814 return 0;
815}
816
Boris Brezillonb9f19252017-10-19 14:57:48 +0200817static void vc4_cleanup_fb(struct drm_plane *plane,
818 struct drm_plane_state *state)
819{
820 struct vc4_bo *bo;
821
822 if (plane->state->fb == state->fb || !state->fb)
823 return;
824
825 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
826 vc4_bo_dec_usecnt(bo);
827}
828
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800829static const struct drm_plane_helper_funcs vc4_plane_helper_funcs = {
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800830 .atomic_check = vc4_plane_atomic_check,
831 .atomic_update = vc4_plane_atomic_update,
Eric Anholt334dbd62017-06-21 11:49:59 -0700832 .prepare_fb = vc4_prepare_fb,
Boris Brezillonb9f19252017-10-19 14:57:48 +0200833 .cleanup_fb = vc4_cleanup_fb,
Gustavo Padovan539c3202018-03-30 10:54:45 +0200834 .atomic_async_check = vc4_plane_atomic_async_check,
835 .atomic_async_update = vc4_plane_atomic_async_update,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800836};
837
838static void vc4_plane_destroy(struct drm_plane *plane)
839{
840 drm_plane_helper_disable(plane);
841 drm_plane_cleanup(plane);
842}
843
Daniel Stone423ad7b2017-08-08 17:44:48 +0100844static bool vc4_format_mod_supported(struct drm_plane *plane,
845 uint32_t format,
846 uint64_t modifier)
847{
848 /* Support T_TILING for RGB formats only. */
849 switch (format) {
850 case DRM_FORMAT_XRGB8888:
851 case DRM_FORMAT_ARGB8888:
852 case DRM_FORMAT_ABGR8888:
853 case DRM_FORMAT_XBGR8888:
854 case DRM_FORMAT_RGB565:
855 case DRM_FORMAT_BGR565:
856 case DRM_FORMAT_ARGB1555:
857 case DRM_FORMAT_XRGB1555:
858 return true;
859 case DRM_FORMAT_YUV422:
860 case DRM_FORMAT_YVU422:
861 case DRM_FORMAT_YUV420:
862 case DRM_FORMAT_YVU420:
863 case DRM_FORMAT_NV12:
864 case DRM_FORMAT_NV16:
865 default:
866 return (modifier == DRM_FORMAT_MOD_LINEAR);
867 }
868}
869
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800870static const struct drm_plane_funcs vc4_plane_funcs = {
Gustavo Padovan539c3202018-03-30 10:54:45 +0200871 .update_plane = drm_atomic_helper_update_plane,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800872 .disable_plane = drm_atomic_helper_disable_plane,
873 .destroy = vc4_plane_destroy,
874 .set_property = NULL,
875 .reset = vc4_plane_reset,
876 .atomic_duplicate_state = vc4_plane_duplicate_state,
877 .atomic_destroy_state = vc4_plane_destroy_state,
Daniel Stone423ad7b2017-08-08 17:44:48 +0100878 .format_mod_supported = vc4_format_mod_supported,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800879};
880
881struct drm_plane *vc4_plane_init(struct drm_device *dev,
882 enum drm_plane_type type)
883{
884 struct drm_plane *plane = NULL;
885 struct vc4_plane *vc4_plane;
886 u32 formats[ARRAY_SIZE(hvs_formats)];
Eric Anholtfc040232015-12-30 12:25:44 -0800887 u32 num_formats = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800888 int ret = 0;
889 unsigned i;
Daniel Stone423ad7b2017-08-08 17:44:48 +0100890 static const uint64_t modifiers[] = {
891 DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED,
892 DRM_FORMAT_MOD_LINEAR,
893 DRM_FORMAT_MOD_INVALID
894 };
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800895
896 vc4_plane = devm_kzalloc(dev->dev, sizeof(*vc4_plane),
897 GFP_KERNEL);
Colin Ian King7b347342017-03-16 18:54:18 +0000898 if (!vc4_plane)
899 return ERR_PTR(-ENOMEM);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800900
Eric Anholtfc040232015-12-30 12:25:44 -0800901 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
902 /* Don't allow YUV in cursor planes, since that means
903 * tuning on the scaler, which we don't allow for the
904 * cursor.
905 */
906 if (type != DRM_PLANE_TYPE_CURSOR ||
907 hvs_formats[i].hvs < HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE) {
908 formats[num_formats++] = hvs_formats[i].drm;
909 }
910 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800911 plane = &vc4_plane->base;
Andrzej Pietrasiewicz49d29a02017-02-01 10:35:08 +0100912 ret = drm_universal_plane_init(dev, plane, 0,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800913 &vc4_plane_funcs,
Eric Anholtfc040232015-12-30 12:25:44 -0800914 formats, num_formats,
Daniel Stone423ad7b2017-08-08 17:44:48 +0100915 modifiers, type, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800916
917 drm_plane_helper_add(plane, &vc4_plane_helper_funcs);
918
919 return plane;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800920}