blob: 105eab7cb830d4c15459111561e81ae33d33f827 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include "omap_drv.h"
21
Andy Grossb9ed9f02012-10-16 00:17:40 -050022#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010023#include <drm/drm_plane_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060024#include "drm_crtc.h"
25#include "drm_crtc_helper.h"
26
27#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
28
29struct omap_crtc {
30 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060031
Rob Clarkbb5c2d92012-01-16 12:51:16 -060032 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060033 int pipe;
34 enum omap_channel channel;
35 struct omap_overlay_manager_info info;
Tomi Valkeinenc7aef122014-04-03 16:30:03 +030036 struct drm_encoder *current_encoder;
Rob Clarkf5f94542012-12-04 13:59:12 -060037
38 /*
39 * Temporary: eventually this will go away, but it is needed
40 * for now to keep the output's happy. (They only need
41 * mgr->id.) Eventually this will be replaced w/ something
42 * more common-panel-framework-y
43 */
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030044 struct omap_overlay_manager *mgr;
Rob Clarkf5f94542012-12-04 13:59:12 -060045
46 struct omap_video_timings timings;
47 bool enabled;
Rob Clarkf5f94542012-12-04 13:59:12 -060048
49 struct omap_drm_apply apply;
50
51 struct omap_drm_irq apply_irq;
52 struct omap_drm_irq error_irq;
53
54 /* list of in-progress apply's: */
55 struct list_head pending_applies;
56
57 /* list of queued apply's: */
58 struct list_head queued_applies;
59
60 /* for handling queued and in-progress applies: */
61 struct work_struct apply_work;
Rob Clarkcd5351f2011-11-12 12:09:40 -060062
Rob Clarkbb5c2d92012-01-16 12:51:16 -060063 /* if there is a pending flip, these will be non-null: */
Rob Clarkcd5351f2011-11-12 12:09:40 -060064 struct drm_pending_vblank_event *event;
Rob Clarkbb5c2d92012-01-16 12:51:16 -060065 struct drm_framebuffer *old_fb;
Rob Clarkf5f94542012-12-04 13:59:12 -060066
67 /* for handling page flips without caring about what
68 * the callback is called from. Possibly we should just
69 * make omap_gem always call the cb from the worker so
70 * we don't have to care about this..
71 *
72 * XXX maybe fold into apply_work??
73 */
74 struct work_struct page_flip_work;
Rob Clarkcd5351f2011-11-12 12:09:40 -060075};
76
Archit Taneja0d8f3712013-03-26 19:15:19 +053077uint32_t pipe2vbl(struct drm_crtc *crtc)
78{
79 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
80
81 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
82}
83
Rob Clarkf5f94542012-12-04 13:59:12 -060084/*
85 * Manager-ops, callbacks from output when they need to configure
86 * the upstream part of the video pipe.
87 *
88 * Most of these we can ignore until we add support for command-mode
89 * panels.. for video-mode the crtc-helpers already do an adequate
90 * job of sequencing the setup of the video pipe in the proper order
91 */
92
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030093/* ovl-mgr-id -> crtc */
94static struct omap_crtc *omap_crtcs[8];
95
Rob Clarkf5f94542012-12-04 13:59:12 -060096/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinena7e71e72013-05-08 16:23:32 +030097static int omap_crtc_connect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +030098 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +030099{
100 if (mgr->output)
101 return -EINVAL;
102
103 if ((mgr->supported_outputs & dst->id) == 0)
104 return -EINVAL;
105
106 dst->manager = mgr;
107 mgr->output = dst;
108
109 return 0;
110}
111
112static void omap_crtc_disconnect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300113 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300114{
115 mgr->output->manager = NULL;
116 mgr->output = NULL;
117}
118
Rob Clarkf5f94542012-12-04 13:59:12 -0600119static void omap_crtc_start_update(struct omap_overlay_manager *mgr)
120{
121}
122
Laurent Pinchart8472b572015-01-15 00:45:17 +0200123/* Called only from CRTC pre_apply and suspend/resume handlers. */
124static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
125{
126 struct drm_device *dev = crtc->dev;
127 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
128 enum omap_channel channel = omap_crtc->channel;
129 struct omap_irq_wait *wait;
130 u32 framedone_irq, vsync_irq;
131 int ret;
132
133 if (dispc_mgr_is_enabled(channel) == enable)
134 return;
135
136 /*
137 * Digit output produces some sync lost interrupts during the first
138 * frame when enabling, so we need to ignore those.
139 */
140 omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
141
142 framedone_irq = dispc_mgr_get_framedone_irq(channel);
143 vsync_irq = dispc_mgr_get_vsync_irq(channel);
144
145 if (enable) {
146 wait = omap_irq_wait_init(dev, vsync_irq, 1);
147 } else {
148 /*
149 * When we disable the digit output, we need to wait for
150 * FRAMEDONE to know that DISPC has finished with the output.
151 *
152 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
153 * that case we need to use vsync interrupt, and wait for both
154 * even and odd frames.
155 */
156
157 if (framedone_irq)
158 wait = omap_irq_wait_init(dev, framedone_irq, 1);
159 else
160 wait = omap_irq_wait_init(dev, vsync_irq, 2);
161 }
162
163 dispc_mgr_enable(channel, enable);
164
165 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
166 if (ret) {
167 dev_err(dev->dev, "%s: timeout waiting for %s\n",
168 omap_crtc->name, enable ? "enable" : "disable");
169 }
170
171 omap_irq_register(crtc->dev, &omap_crtc->error_irq);
172}
173
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300174
Rob Clarkf5f94542012-12-04 13:59:12 -0600175static int omap_crtc_enable(struct omap_overlay_manager *mgr)
176{
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300177 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
178
179 dispc_mgr_setup(omap_crtc->channel, &omap_crtc->info);
180 dispc_mgr_set_timings(omap_crtc->channel,
181 &omap_crtc->timings);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200182 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300183
Rob Clarkf5f94542012-12-04 13:59:12 -0600184 return 0;
185}
186
187static void omap_crtc_disable(struct omap_overlay_manager *mgr)
188{
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300189 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
190
Laurent Pinchart8472b572015-01-15 00:45:17 +0200191 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600192}
193
194static void omap_crtc_set_timings(struct omap_overlay_manager *mgr,
195 const struct omap_video_timings *timings)
196{
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300197 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Rob Clarkf5f94542012-12-04 13:59:12 -0600198 DBG("%s", omap_crtc->name);
199 omap_crtc->timings = *timings;
Rob Clarkf5f94542012-12-04 13:59:12 -0600200}
201
202static void omap_crtc_set_lcd_config(struct omap_overlay_manager *mgr,
203 const struct dss_lcd_mgr_config *config)
204{
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300205 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Rob Clarkf5f94542012-12-04 13:59:12 -0600206 DBG("%s", omap_crtc->name);
207 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
208}
209
210static int omap_crtc_register_framedone_handler(
211 struct omap_overlay_manager *mgr,
212 void (*handler)(void *), void *data)
213{
214 return 0;
215}
216
217static void omap_crtc_unregister_framedone_handler(
218 struct omap_overlay_manager *mgr,
219 void (*handler)(void *), void *data)
220{
221}
222
223static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200224 .connect = omap_crtc_connect,
225 .disconnect = omap_crtc_disconnect,
226 .start_update = omap_crtc_start_update,
227 .enable = omap_crtc_enable,
228 .disable = omap_crtc_disable,
229 .set_timings = omap_crtc_set_timings,
230 .set_lcd_config = omap_crtc_set_lcd_config,
231 .register_framedone_handler = omap_crtc_register_framedone_handler,
232 .unregister_framedone_handler = omap_crtc_unregister_framedone_handler,
Rob Clarkf5f94542012-12-04 13:59:12 -0600233};
234
235/*
236 * CRTC funcs:
237 */
238
Rob Clarkcd5351f2011-11-12 12:09:40 -0600239static void omap_crtc_destroy(struct drm_crtc *crtc)
240{
241 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600242
243 DBG("%s", omap_crtc->name);
244
245 WARN_ON(omap_crtc->apply_irq.registered);
246 omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
247
Rob Clarkcd5351f2011-11-12 12:09:40 -0600248 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600249
Rob Clarkcd5351f2011-11-12 12:09:40 -0600250 kfree(omap_crtc);
251}
252
253static void omap_crtc_dpms(struct drm_crtc *crtc, int mode)
254{
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600255 struct omap_drm_private *priv = crtc->dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600256 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600257 bool enabled = (mode == DRM_MODE_DPMS_ON);
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600258 int i;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600259
Rob Clarkf5f94542012-12-04 13:59:12 -0600260 DBG("%s: %d", omap_crtc->name, mode);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600261
Rob Clarkf5f94542012-12-04 13:59:12 -0600262 if (enabled != omap_crtc->enabled) {
263 omap_crtc->enabled = enabled;
Rob Clarkf5f94542012-12-04 13:59:12 -0600264 omap_crtc_apply(crtc, &omap_crtc->apply);
265
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200266 /* Enable/disable all planes associated with the CRTC. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600267 for (i = 0; i < priv->num_planes; i++) {
268 struct drm_plane *plane = priv->planes[i];
269 if (plane->crtc == crtc)
Laurent Pinchart2debab92015-01-12 22:38:16 +0200270 WARN_ON(omap_plane_set_enable(plane, enabled));
Rob Clarkf5f94542012-12-04 13:59:12 -0600271 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600272 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600273}
274
275static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200276 const struct drm_display_mode *mode,
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600277 struct drm_display_mode *adjusted_mode)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600278{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600279 return true;
280}
281
282static int omap_crtc_mode_set(struct drm_crtc *crtc,
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600283 struct drm_display_mode *mode,
284 struct drm_display_mode *adjusted_mode,
285 int x, int y,
286 struct drm_framebuffer *old_fb)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600287{
288 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
289
Rob Clarkf5f94542012-12-04 13:59:12 -0600290 mode = adjusted_mode;
291
292 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
293 omap_crtc->name, mode->base.id, mode->name,
294 mode->vrefresh, mode->clock,
295 mode->hdisplay, mode->hsync_start,
296 mode->hsync_end, mode->htotal,
297 mode->vdisplay, mode->vsync_start,
298 mode->vsync_end, mode->vtotal,
299 mode->type, mode->flags);
300
301 copy_timings_drm_to_omap(&omap_crtc->timings, mode);
Rob Clarkf5f94542012-12-04 13:59:12 -0600302
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200303 /*
304 * The primary plane CRTC can be reset if the plane is disabled directly
305 * through the universal plane API. Set it again here.
306 */
307 crtc->primary->crtc = crtc;
308
309 return omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
Laurent Pincharta350da82015-01-17 22:31:42 +0200310 0, 0, mode->hdisplay, mode->vdisplay,
311 x, y, mode->hdisplay, mode->vdisplay,
312 NULL, NULL);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600313}
314
315static void omap_crtc_prepare(struct drm_crtc *crtc)
316{
317 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600318 DBG("%s", omap_crtc->name);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600319 omap_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
320}
321
322static void omap_crtc_commit(struct drm_crtc *crtc)
323{
324 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600325 DBG("%s", omap_crtc->name);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600326 omap_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
327}
328
329static int omap_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600330 struct drm_framebuffer *old_fb)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600331{
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200332 struct drm_plane *plane = crtc->primary;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600333 struct drm_display_mode *mode = &crtc->mode;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600334
Matt Roperf4510a22014-04-01 15:22:40 -0700335 return omap_plane_mode_set(plane, crtc, crtc->primary->fb,
Laurent Pincharta350da82015-01-17 22:31:42 +0200336 0, 0, mode->hdisplay, mode->vdisplay,
337 x, y, mode->hdisplay, mode->vdisplay,
338 NULL, NULL);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600339}
340
Rob Clark72d0c332012-03-11 21:11:21 -0500341static void vblank_cb(void *arg)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600342{
343 struct drm_crtc *crtc = arg;
344 struct drm_device *dev = crtc->dev;
345 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600346 unsigned long flags;
347
Rob Clarkf5f94542012-12-04 13:59:12 -0600348 spin_lock_irqsave(&dev->event_lock, flags);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600349
350 /* wakeup userspace */
Rob Clarkf5f94542012-12-04 13:59:12 -0600351 if (omap_crtc->event)
352 drm_send_vblank_event(dev, omap_crtc->pipe, omap_crtc->event);
Rob Clark7411f9c2012-03-11 21:11:22 -0500353
Rob Clarkf5f94542012-12-04 13:59:12 -0600354 omap_crtc->event = NULL;
355 omap_crtc->old_fb = NULL;
356
357 spin_unlock_irqrestore(&dev->event_lock, flags);
358}
359
360static void page_flip_worker(struct work_struct *work)
361{
362 struct omap_crtc *omap_crtc =
363 container_of(work, struct omap_crtc, page_flip_work);
364 struct drm_crtc *crtc = &omap_crtc->base;
Rob Clarkf5f94542012-12-04 13:59:12 -0600365 struct drm_display_mode *mode = &crtc->mode;
366 struct drm_gem_object *bo;
367
Rob Clark51fd3712013-11-19 12:10:12 -0500368 drm_modeset_lock(&crtc->mutex, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200369 omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
Laurent Pincharta350da82015-01-17 22:31:42 +0200370 0, 0, mode->hdisplay, mode->vdisplay,
371 crtc->x, crtc->y, mode->hdisplay, mode->vdisplay,
372 vblank_cb, crtc);
Rob Clark51fd3712013-11-19 12:10:12 -0500373 drm_modeset_unlock(&crtc->mutex);
Rob Clarkf5f94542012-12-04 13:59:12 -0600374
Matt Roperf4510a22014-04-01 15:22:40 -0700375 bo = omap_framebuffer_bo(crtc->primary->fb, 0);
Rob Clarkf5f94542012-12-04 13:59:12 -0600376 drm_gem_object_unreference_unlocked(bo);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600377}
378
Rob Clark72d0c332012-03-11 21:11:21 -0500379static void page_flip_cb(void *arg)
380{
381 struct drm_crtc *crtc = arg;
382 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600383 struct omap_drm_private *priv = crtc->dev->dev_private;
Rob Clark72d0c332012-03-11 21:11:21 -0500384
Rob Clarkf5f94542012-12-04 13:59:12 -0600385 /* avoid assumptions about what ctxt we are called from: */
386 queue_work(priv->wq, &omap_crtc->page_flip_work);
Rob Clark72d0c332012-03-11 21:11:21 -0500387}
388
Rob Clarkcd5351f2011-11-12 12:09:40 -0600389static int omap_crtc_page_flip_locked(struct drm_crtc *crtc,
390 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700391 struct drm_pending_vblank_event *event,
392 uint32_t page_flip_flags)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600393{
394 struct drm_device *dev = crtc->dev;
395 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700396 struct drm_plane *primary = crtc->primary;
Rob Clark119c0812012-09-04 17:46:22 -0500397 struct drm_gem_object *bo;
Archit Taneja38e55972014-04-11 12:53:35 +0530398 unsigned long flags;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600399
Matt Roperf4510a22014-04-01 15:22:40 -0700400 DBG("%d -> %d (event=%p)", primary->fb ? primary->fb->base.id : -1,
Rob Clarkf5f94542012-12-04 13:59:12 -0600401 fb->base.id, event);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600402
Archit Taneja38e55972014-04-11 12:53:35 +0530403 spin_lock_irqsave(&dev->event_lock, flags);
404
Rob Clarkf5f94542012-12-04 13:59:12 -0600405 if (omap_crtc->old_fb) {
Archit Taneja38e55972014-04-11 12:53:35 +0530406 spin_unlock_irqrestore(&dev->event_lock, flags);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600407 dev_err(dev->dev, "already a pending flip\n");
408 return -EINVAL;
409 }
410
Rob Clarkcd5351f2011-11-12 12:09:40 -0600411 omap_crtc->event = event;
Archit Tanejabc905ace2014-04-11 12:53:34 +0530412 omap_crtc->old_fb = primary->fb = fb;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600413
Archit Taneja38e55972014-04-11 12:53:35 +0530414 spin_unlock_irqrestore(&dev->event_lock, flags);
415
Rob Clark119c0812012-09-04 17:46:22 -0500416 /*
417 * Hold a reference temporarily until the crtc is updated
418 * and takes the reference to the bo. This avoids it
419 * getting freed from under us:
420 */
421 bo = omap_framebuffer_bo(fb, 0);
422 drm_gem_object_reference(bo);
423
424 omap_gem_op_async(bo, OMAP_GEM_READ, page_flip_cb, crtc);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600425
426 return 0;
427}
428
Rob Clark3c810c62012-08-15 15:18:01 -0500429static int omap_crtc_set_property(struct drm_crtc *crtc,
430 struct drm_property *property, uint64_t val)
431{
Rob Clark1e0fdfc2012-09-04 11:36:20 -0500432 struct omap_drm_private *priv = crtc->dev->dev_private;
433
434 if (property == priv->rotation_prop) {
435 crtc->invert_dimensions =
436 !!(val & ((1LL << DRM_ROTATE_90) | (1LL << DRM_ROTATE_270)));
437 }
438
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200439 return omap_plane_set_property(crtc->primary, property, val);
Rob Clark3c810c62012-08-15 15:18:01 -0500440}
441
Rob Clarkcd5351f2011-11-12 12:09:40 -0600442static const struct drm_crtc_funcs omap_crtc_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600443 .set_config = drm_crtc_helper_set_config,
444 .destroy = omap_crtc_destroy,
445 .page_flip = omap_crtc_page_flip_locked,
Rob Clark3c810c62012-08-15 15:18:01 -0500446 .set_property = omap_crtc_set_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600447};
448
449static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
450 .dpms = omap_crtc_dpms,
451 .mode_fixup = omap_crtc_mode_fixup,
452 .mode_set = omap_crtc_mode_set,
453 .prepare = omap_crtc_prepare,
454 .commit = omap_crtc_commit,
455 .mode_set_base = omap_crtc_mode_set_base,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600456};
457
Rob Clarkf5f94542012-12-04 13:59:12 -0600458const struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
459{
460 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
461 return &omap_crtc->timings;
462}
463
464enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
465{
466 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
467 return omap_crtc->channel;
468}
469
470static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
471{
472 struct omap_crtc *omap_crtc =
473 container_of(irq, struct omap_crtc, error_irq);
474 struct drm_crtc *crtc = &omap_crtc->base;
475 DRM_ERROR("%s: errors: %08x\n", omap_crtc->name, irqstatus);
476 /* avoid getting in a flood, unregister the irq until next vblank */
Tomi Valkeinen6da9f892013-10-24 09:50:50 +0300477 __omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
Rob Clarkf5f94542012-12-04 13:59:12 -0600478}
479
480static void omap_crtc_apply_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
481{
482 struct omap_crtc *omap_crtc =
483 container_of(irq, struct omap_crtc, apply_irq);
484 struct drm_crtc *crtc = &omap_crtc->base;
485
486 if (!omap_crtc->error_irq.registered)
Tomi Valkeinen6da9f892013-10-24 09:50:50 +0300487 __omap_irq_register(crtc->dev, &omap_crtc->error_irq);
Rob Clarkf5f94542012-12-04 13:59:12 -0600488
489 if (!dispc_mgr_go_busy(omap_crtc->channel)) {
490 struct omap_drm_private *priv =
491 crtc->dev->dev_private;
492 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen6da9f892013-10-24 09:50:50 +0300493 __omap_irq_unregister(crtc->dev, &omap_crtc->apply_irq);
Rob Clarkf5f94542012-12-04 13:59:12 -0600494 queue_work(priv->wq, &omap_crtc->apply_work);
495 }
496}
497
498static void apply_worker(struct work_struct *work)
499{
500 struct omap_crtc *omap_crtc =
501 container_of(work, struct omap_crtc, apply_work);
502 struct drm_crtc *crtc = &omap_crtc->base;
503 struct drm_device *dev = crtc->dev;
504 struct omap_drm_apply *apply, *n;
505 bool need_apply;
506
507 /*
508 * Synchronize everything on mode_config.mutex, to keep
509 * the callbacks and list modification all serialized
510 * with respect to modesetting ioctls from userspace.
511 */
Rob Clark51fd3712013-11-19 12:10:12 -0500512 drm_modeset_lock(&crtc->mutex, NULL);
Rob Clarkf5f94542012-12-04 13:59:12 -0600513 dispc_runtime_get();
514
515 /*
516 * If we are still pending a previous update, wait.. when the
517 * pending update completes, we get kicked again.
518 */
519 if (omap_crtc->apply_irq.registered)
520 goto out;
521
522 /* finish up previous apply's: */
523 list_for_each_entry_safe(apply, n,
524 &omap_crtc->pending_applies, pending_node) {
525 apply->post_apply(apply);
526 list_del(&apply->pending_node);
527 }
528
529 need_apply = !list_empty(&omap_crtc->queued_applies);
530
531 /* then handle the next round of of queued apply's: */
532 list_for_each_entry_safe(apply, n,
533 &omap_crtc->queued_applies, queued_node) {
534 apply->pre_apply(apply);
535 list_del(&apply->queued_node);
536 apply->queued = false;
537 list_add_tail(&apply->pending_node,
538 &omap_crtc->pending_applies);
539 }
540
541 if (need_apply) {
542 enum omap_channel channel = omap_crtc->channel;
543
544 DBG("%s: GO", omap_crtc->name);
545
546 if (dispc_mgr_is_enabled(channel)) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600547 dispc_mgr_go(channel);
Laurent Pinchart5dbe4432015-01-13 09:14:53 +0200548 omap_irq_register(dev, &omap_crtc->apply_irq);
Rob Clarkf5f94542012-12-04 13:59:12 -0600549 } else {
550 struct omap_drm_private *priv = dev->dev_private;
551 queue_work(priv->wq, &omap_crtc->apply_work);
552 }
553 }
554
555out:
556 dispc_runtime_put();
Rob Clark51fd3712013-11-19 12:10:12 -0500557 drm_modeset_unlock(&crtc->mutex);
Rob Clarkf5f94542012-12-04 13:59:12 -0600558}
559
560int omap_crtc_apply(struct drm_crtc *crtc,
561 struct omap_drm_apply *apply)
562{
563 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600564
Rob Clark51fd3712013-11-19 12:10:12 -0500565 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
Rob Clarkf5f94542012-12-04 13:59:12 -0600566
567 /* no need to queue it again if it is already queued: */
568 if (apply->queued)
569 return 0;
570
571 apply->queued = true;
572 list_add_tail(&apply->queued_node, &omap_crtc->queued_applies);
573
574 /*
575 * If there are no currently pending updates, then go ahead and
576 * kick the worker immediately, otherwise it will run again when
577 * the current update finishes.
578 */
579 if (list_empty(&omap_crtc->pending_applies)) {
580 struct omap_drm_private *priv = crtc->dev->dev_private;
581 queue_work(priv->wq, &omap_crtc->apply_work);
582 }
583
584 return 0;
585}
586
Rob Clarkf5f94542012-12-04 13:59:12 -0600587static void omap_crtc_pre_apply(struct omap_drm_apply *apply)
588{
589 struct omap_crtc *omap_crtc =
590 container_of(apply, struct omap_crtc, apply);
591 struct drm_crtc *crtc = &omap_crtc->base;
Laurent Pinchart297767b2015-01-15 00:31:11 +0200592 struct omap_drm_private *priv = crtc->dev->dev_private;
Rob Clarkf5f94542012-12-04 13:59:12 -0600593 struct drm_encoder *encoder = NULL;
Laurent Pinchart297767b2015-01-15 00:31:11 +0200594 unsigned int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600595
Laurent Pinchart297767b2015-01-15 00:31:11 +0200596 DBG("%s: enabled=%d", omap_crtc->name, omap_crtc->enabled);
Rob Clarkf5f94542012-12-04 13:59:12 -0600597
Laurent Pinchart297767b2015-01-15 00:31:11 +0200598 for (i = 0; i < priv->num_encoders; i++) {
599 if (priv->encoders[i]->crtc == crtc) {
600 encoder = priv->encoders[i];
601 break;
Rob Clarkf5f94542012-12-04 13:59:12 -0600602 }
603 }
604
Tomi Valkeinenc7aef122014-04-03 16:30:03 +0300605 if (omap_crtc->current_encoder && encoder != omap_crtc->current_encoder)
606 omap_encoder_set_enabled(omap_crtc->current_encoder, false);
607
608 omap_crtc->current_encoder = encoder;
609
Rob Clarkf5f94542012-12-04 13:59:12 -0600610 if (!omap_crtc->enabled) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600611 if (encoder)
612 omap_encoder_set_enabled(encoder, false);
613 } else {
614 if (encoder) {
615 omap_encoder_set_enabled(encoder, false);
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300616 omap_encoder_update(encoder, omap_crtc->mgr,
Rob Clarkf5f94542012-12-04 13:59:12 -0600617 &omap_crtc->timings);
618 omap_encoder_set_enabled(encoder, true);
Rob Clarkf5f94542012-12-04 13:59:12 -0600619 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600620 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600621}
622
623static void omap_crtc_post_apply(struct omap_drm_apply *apply)
624{
625 /* nothing needed for post-apply */
626}
627
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300628void omap_crtc_flush(struct drm_crtc *crtc)
629{
630 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
631 int loops = 0;
632
633 while (!list_empty(&omap_crtc->pending_applies) ||
634 !list_empty(&omap_crtc->queued_applies) ||
635 omap_crtc->event || omap_crtc->old_fb) {
636
637 if (++loops > 10) {
638 dev_err(crtc->dev->dev,
639 "omap_crtc_flush() timeout\n");
640 break;
641 }
642
643 schedule_timeout_uninterruptible(msecs_to_jiffies(20));
644 }
645}
646
Rob Clarkf5f94542012-12-04 13:59:12 -0600647static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200648 [OMAP_DSS_CHANNEL_LCD] = "lcd",
649 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
650 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
651 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600652};
653
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300654void omap_crtc_pre_init(void)
655{
656 dss_install_mgr_ops(&mgr_ops);
657}
658
Archit Taneja3a01ab22014-01-02 14:49:51 +0530659void omap_crtc_pre_uninit(void)
660{
661 dss_uninstall_mgr_ops();
662}
663
Rob Clarkcd5351f2011-11-12 12:09:40 -0600664/* initialize crtc */
665struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600666 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600667{
668 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600669 struct omap_crtc *omap_crtc;
670 struct omap_overlay_manager_info *info;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200671 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600672
Rob Clarkf5f94542012-12-04 13:59:12 -0600673 DBG("%s", channel_names[channel]);
674
675 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800676 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200677 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600678
Rob Clarkcd5351f2011-11-12 12:09:40 -0600679 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600680
Rob Clarkf5f94542012-12-04 13:59:12 -0600681 INIT_WORK(&omap_crtc->page_flip_work, page_flip_worker);
682 INIT_WORK(&omap_crtc->apply_work, apply_worker);
683
684 INIT_LIST_HEAD(&omap_crtc->pending_applies);
685 INIT_LIST_HEAD(&omap_crtc->queued_applies);
686
687 omap_crtc->apply.pre_apply = omap_crtc_pre_apply;
688 omap_crtc->apply.post_apply = omap_crtc_post_apply;
689
Archit Taneja0d8f3712013-03-26 19:15:19 +0530690 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530691 omap_crtc->name = channel_names[channel];
692 omap_crtc->pipe = id;
693
694 omap_crtc->apply_irq.irqmask = pipe2vbl(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600695 omap_crtc->apply_irq.irq = omap_crtc_apply_irq;
696
697 omap_crtc->error_irq.irqmask =
698 dispc_mgr_get_sync_lost_irq(channel);
699 omap_crtc->error_irq.irq = omap_crtc_error_irq;
700 omap_irq_register(dev, &omap_crtc->error_irq);
701
Rob Clarkf5f94542012-12-04 13:59:12 -0600702 /* temporary: */
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300703 omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
Rob Clarkf5f94542012-12-04 13:59:12 -0600704
705 /* TODO: fix hard-coded setup.. add properties! */
706 info = &omap_crtc->info;
707 info->default_color = 0x00000000;
708 info->trans_key = 0x00000000;
709 info->trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
710 info->trans_enabled = false;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600711
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200712 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
713 &omap_crtc_funcs);
714 if (ret < 0) {
715 kfree(omap_crtc);
716 return NULL;
717 }
718
Rob Clarkcd5351f2011-11-12 12:09:40 -0600719 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
720
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200721 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500722
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300723 omap_crtcs[channel] = omap_crtc;
724
Rob Clarkcd5351f2011-11-12 12:09:40 -0600725 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600726}