blob: 7cda6d77aeb0cc0f24869db5b11386154184c454 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
Alex Deucher0aea5e42014-07-30 11:49:56 -040067#include <linux/interval_tree.h>
Christian König341cb9e2014-08-07 09:36:03 +020068#include <linux/hashtable.h>
Maarten Lankhorst954605c2014-01-09 11:03:12 +010069#include <linux/fence.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
Jerome Glisse4c788672009-11-20 14:29:23 +010071#include <ttm/ttm_bo_api.h>
72#include <ttm/ttm_bo_driver.h>
73#include <ttm/ttm_placement.h>
74#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000075#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010076
Daniel Vetterd9fc9412014-09-23 15:46:53 +020077#include <drm/drm_gem.h>
78
Dave Airliec2142712009-09-22 08:50:10 +100079#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080#include "radeon_mode.h"
81#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082
83/*
84 * Modules parameters.
85 */
86extern int radeon_no_wb;
87extern int radeon_modeset;
88extern int radeon_dynclks;
89extern int radeon_r4xx_atom;
90extern int radeon_agpmode;
91extern int radeon_vram_limit;
92extern int radeon_gart_size;
93extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020094extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100096extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020097extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040098extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040099extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -0500100extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -0400101extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +0200102extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400103extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -0400104extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400105extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000106extern int radeon_runtime_pm;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500107extern int radeon_hard_reset;
Christian Königc1c44132014-06-05 23:47:32 -0400108extern int radeon_vm_size;
Christian König4510fb92014-06-05 23:56:50 -0400109extern int radeon_vm_block_size;
Alex Deuchera624f422014-07-01 11:23:03 -0400110extern int radeon_deep_color;
Mario Kleiner39dc5452014-07-29 06:21:44 +0200111extern int radeon_use_pflipirq;
Alex Deucher6e909f72014-08-07 09:28:31 -0400112extern int radeon_bapm;
Alex Deucherbc130182014-09-16 20:57:26 -0400113extern int radeon_backlight;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114
115/*
116 * Copy from radeon_drv.h so we don't have to include both and have conflicting
117 * symbol;
118 */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
120#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100121/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200122#define RADEON_IB_POOL_SIZE 16
123#define RADEON_DEBUGFS_MAX_COMPONENTS 32
124#define RADEONFB_CONN_LIMIT 4
125#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200126
Alex Deucher1b370782011-11-17 20:13:28 -0500127/* internal ring indices */
128/* r1xx+ has gfx CP ring */
Christian Königd93f7932013-05-23 12:10:04 +0200129#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500130
131/* cayman has 2 compute CP rings */
Christian Königd93f7932013-05-23 12:10:04 +0200132#define CAYMAN_RING_TYPE_CP1_INDEX 1
133#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500134
Alex Deucher4d756582012-09-27 15:08:35 -0400135/* R600+ has an async dma ring */
136#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500137/* cayman add a second async dma ring */
138#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400139
Christian Königf2ba57b2013-04-08 12:41:29 +0200140/* R600+ */
Christian Königd93f7932013-05-23 12:10:04 +0200141#define R600_RING_TYPE_UVD_INDEX 5
142
143/* TN+ */
144#define TN_RING_TYPE_VCE1_INDEX 6
145#define TN_RING_TYPE_VCE2_INDEX 7
146
147/* max number of rings */
148#define RADEON_NUM_RINGS 8
Christian Königf2ba57b2013-04-08 12:41:29 +0200149
Christian König1c61eae2014-02-18 01:50:22 -0700150/* number of hw syncs before falling back on blocking */
151#define RADEON_NUM_SYNCS 4
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152
Jerome Glisse721604a2012-01-05 22:11:05 -0500153/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200154#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200155#define RADEON_VA_RESERVED_SIZE (8 << 20)
156#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500157
Alex Deucher1a0041b2013-10-02 13:01:36 -0400158/* hard reset data */
159#define RADEON_ASIC_RESET_DATA 0x39d5e86b
160
Alex Deucherec46c762013-01-03 12:07:30 -0500161/* reset flags */
162#define RADEON_RESET_GFX (1 << 0)
163#define RADEON_RESET_COMPUTE (1 << 1)
164#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500165#define RADEON_RESET_CP (1 << 3)
166#define RADEON_RESET_GRBM (1 << 4)
167#define RADEON_RESET_DMA1 (1 << 5)
168#define RADEON_RESET_RLC (1 << 6)
169#define RADEON_RESET_SEM (1 << 7)
170#define RADEON_RESET_IH (1 << 8)
171#define RADEON_RESET_VMC (1 << 9)
172#define RADEON_RESET_MC (1 << 10)
173#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500174
Alex Deucher22c775c2013-07-23 09:41:05 -0400175/* CG block flags */
176#define RADEON_CG_BLOCK_GFX (1 << 0)
177#define RADEON_CG_BLOCK_MC (1 << 1)
178#define RADEON_CG_BLOCK_SDMA (1 << 2)
179#define RADEON_CG_BLOCK_UVD (1 << 3)
180#define RADEON_CG_BLOCK_VCE (1 << 4)
181#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400182#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400183
Alex Deucher64d8a722013-08-08 16:31:25 -0400184/* CG flags */
185#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
186#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
187#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
188#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
189#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
190#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
191#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
192#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
193#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
194#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
195#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
196#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
197#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
198#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
199#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
200#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
201#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
202
203/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400204#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400205#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
206#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
207#define RADEON_PG_SUPPORT_UVD (1 << 3)
208#define RADEON_PG_SUPPORT_VCE (1 << 4)
209#define RADEON_PG_SUPPORT_CP (1 << 5)
210#define RADEON_PG_SUPPORT_GDS (1 << 6)
211#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
212#define RADEON_PG_SUPPORT_SDMA (1 << 8)
213#define RADEON_PG_SUPPORT_ACP (1 << 9)
214#define RADEON_PG_SUPPORT_SAMU (1 << 10)
215
Alex Deucher9e05fa12013-01-24 10:06:33 -0500216/* max cursor sizes (in pixels) */
217#define CURSOR_WIDTH 64
218#define CURSOR_HEIGHT 64
219
220#define CIK_CURSOR_WIDTH 128
221#define CIK_CURSOR_HEIGHT 128
222
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223/*
224 * Errata workarounds.
225 */
226enum radeon_pll_errata {
227 CHIP_ERRATA_R300_CG = 0x00000001,
228 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
229 CHIP_ERRATA_PLL_DELAY = 0x00000004
230};
231
232
233struct radeon_device;
234
235
236/*
237 * BIOS.
238 */
239bool radeon_get_bios(struct radeon_device *rdev);
240
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500241/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000242 * Dummy page
243 */
244struct radeon_dummy_page {
245 struct page *page;
246 dma_addr_t addr;
247};
248int radeon_dummy_page_init(struct radeon_device *rdev);
249void radeon_dummy_page_fini(struct radeon_device *rdev);
250
251
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252/*
253 * Clocks
254 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255struct radeon_clock {
256 struct radeon_pll p1pll;
257 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500258 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 struct radeon_pll spll;
260 struct radeon_pll mpll;
261 /* 10 Khz units */
262 uint32_t default_mclk;
263 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500264 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400265 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500266 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400267 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268};
269
Rafał Miłecki74338742009-11-03 00:53:02 +0100270/*
271 * Power management
272 */
273int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500274int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500275void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100276void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400277void radeon_pm_suspend(struct radeon_device *rdev);
278void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500279void radeon_combios_get_power_modes(struct radeon_device *rdev);
280void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab672013-04-08 12:41:31 +0200281int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
282 u8 clock_type,
283 u32 clock,
284 bool strobe_mode,
285 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500286int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
287 u32 clock,
288 bool strobe_mode,
289 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400290void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400291int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
292 u16 voltage_level, u8 voltage_type,
293 u32 *gpio_value, u32 *gpio_mask);
294void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
295 u32 eng_clock, u32 mem_clock);
296int radeon_atom_get_voltage_step(struct radeon_device *rdev,
297 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400298int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
299 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500300int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
301 u16 *voltage,
302 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400303int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
304 u16 *leakage_id);
305int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
306 u16 *vddc, u16 *vddci,
307 u16 virtual_voltage_id,
308 u16 vbios_voltage_id);
Alex Deuchere9f274b2014-07-31 17:57:42 -0400309int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
310 u16 virtual_voltage_id,
311 u16 *voltage);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400312int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
313 u8 voltage_type,
314 u16 nominal_voltage,
315 u16 *true_voltage);
316int radeon_atom_get_min_voltage(struct radeon_device *rdev,
317 u8 voltage_type, u16 *min_voltage);
318int radeon_atom_get_max_voltage(struct radeon_device *rdev,
319 u8 voltage_type, u16 *max_voltage);
320int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500321 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400322 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500323bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
324 u8 voltage_type, u8 voltage_mode);
Alex Deucher636e2582014-06-06 18:43:45 -0400325int radeon_atom_get_svi2_info(struct radeon_device *rdev,
326 u8 voltage_type,
327 u8 *svd_gpio_id, u8 *svc_gpio_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400328void radeon_atom_update_memory_dll(struct radeon_device *rdev,
329 u32 mem_clock);
330void radeon_atom_set_ac_timing(struct radeon_device *rdev,
331 u32 mem_clock);
332int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
333 u8 module_index,
334 struct atom_mc_reg_table *reg_table);
335int radeon_atom_get_memory_info(struct radeon_device *rdev,
336 u8 module_index, struct atom_memory_info *mem_info);
337int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
338 bool gddr5, u8 module_index,
339 struct atom_memory_clock_range_table *mclk_range_table);
340int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
341 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400342void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500343extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
344 unsigned *bankh, unsigned *mtaspect,
345 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000346
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347/*
348 * Fences.
349 */
350struct radeon_fence_driver {
Christian König0bfa4b42014-08-27 15:21:58 +0200351 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000353 uint64_t gpu_addr;
354 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200355 /* sync_seq is protected by ring emission lock */
356 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200357 atomic64_t last_seq;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100358 bool initialized, delayed_irq;
Christian König0bfa4b42014-08-27 15:21:58 +0200359 struct delayed_work lockup_work;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360};
361
362struct radeon_fence {
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100363 struct fence base;
364
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365 struct radeon_device *rdev;
Jerome Glissebb635562012-05-09 15:34:46 +0200366 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400367 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200368 unsigned ring;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100369
370 wait_queue_t fence_wake;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371};
372
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000373int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
374int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375void radeon_fence_driver_fini(struct radeon_device *rdev);
Christian Königeb98c702014-08-27 15:21:56 +0200376void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
Christian König876dc9f2012-05-08 14:24:01 +0200377int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400378void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200379bool radeon_fence_signaled(struct radeon_fence *fence);
380int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König37615522014-02-18 15:58:31 +0100381int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
382int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200383int radeon_fence_wait_any(struct radeon_device *rdev,
384 struct radeon_fence **fences,
385 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
387void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200388unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200389bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
390void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
391static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
392 struct radeon_fence *b)
393{
394 if (!a) {
395 return b;
396 }
397
398 if (!b) {
399 return a;
400 }
401
402 BUG_ON(a->ring != b->ring);
403
404 if (a->seq > b->seq) {
405 return a;
406 } else {
407 return b;
408 }
409}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410
Christian Königee60e292012-08-09 16:21:08 +0200411static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
412 struct radeon_fence *b)
413{
414 if (!a) {
415 return false;
416 }
417
418 if (!b) {
419 return true;
420 }
421
422 BUG_ON(a->ring != b->ring);
423
424 return a->seq < b->seq;
425}
426
Dave Airliee024e112009-06-24 09:48:08 +1000427/*
428 * Tiling registers
429 */
430struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100431 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000432};
433
434#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435
436/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100437 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200438 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100439struct radeon_mman {
440 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000441 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100442 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100443 bool mem_global_referenced;
444 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100445
446#if defined(CONFIG_DEBUG_FS)
447 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100448 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100449#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100450};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451
Jerome Glisse721604a2012-01-05 22:11:05 -0500452/* bo virtual address in a specific vm */
453struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200454 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500455 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500456 uint32_t flags;
Christian Könige31ad962014-07-18 09:24:53 +0200457 uint64_t addr;
Christian Könige971bd52012-09-11 16:10:04 +0200458 unsigned ref_count;
459
460 /* protected by vm mutex */
Alex Deucher0aea5e42014-07-30 11:49:56 -0400461 struct interval_tree_node it;
Christian König036bf462014-07-18 08:56:40 +0200462 struct list_head vm_status;
Christian Könige971bd52012-09-11 16:10:04 +0200463
464 /* constant after initialization */
465 struct radeon_vm *vm;
466 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500467};
468
Jerome Glisse4c788672009-11-20 14:29:23 +0100469struct radeon_bo {
470 /* Protected by gem.mutex */
471 struct list_head list;
472 /* Protected by tbo.reserved */
Marek Olšákbda72d52014-03-02 00:56:17 +0100473 u32 initial_domain;
Michel Dänzerc9da4a42014-10-10 12:28:36 +0900474 struct ttm_place placements[4];
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100475 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100476 struct ttm_buffer_object tbo;
477 struct ttm_bo_kmap_obj kmap;
Michel Dänzer02376d82014-07-17 19:01:08 +0900478 u32 flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100479 unsigned pin_count;
480 void *kptr;
481 u32 tiling_flags;
482 u32 pitch;
483 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500484 /* list of all virtual address to which this bo
485 * is associated to
486 */
487 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100488 /* Constant after initialization */
489 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100490 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100491
Jerome Glisse409851f2013-04-25 22:29:27 -0400492 struct ttm_bo_kmap_obj dma_buf_vmap;
493 pid_t pid;
Christian König341cb9e2014-08-07 09:36:03 +0200494
495 struct radeon_mn *mn;
496 struct interval_tree_node mn_it;
Jerome Glisse4c788672009-11-20 14:29:23 +0100497};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100498#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100499
Jerome Glisse409851f2013-04-25 22:29:27 -0400500int radeon_gem_debugfs_init(struct radeon_device *rdev);
501
Jerome Glisseb15ba512011-11-15 11:48:34 -0500502/* sub-allocation manager, it has to be protected by another lock.
503 * By conception this is an helper for other part of the driver
504 * like the indirect buffer or semaphore, which both have their
505 * locking.
506 *
507 * Principe is simple, we keep a list of sub allocation in offset
508 * order (first entry has offset == 0, last entry has the highest
509 * offset).
510 *
511 * When allocating new object we first check if there is room at
512 * the end total_size - (last_object_offset + last_object_size) >=
513 * alloc_size. If so we allocate new object there.
514 *
515 * When there is not enough room at the end, we start waiting for
516 * each sub object until we reach object_offset+object_size >=
517 * alloc_size, this object then become the sub object we return.
518 *
519 * Alignment can't be bigger than page size.
520 *
521 * Hole are not considered for allocation to keep things simple.
522 * Assumption is that there won't be hole (all object on same
523 * alignment).
524 */
525struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200526 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500527 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200528 struct list_head *hole;
529 struct list_head flist[RADEON_NUM_RINGS];
530 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500531 unsigned size;
532 uint64_t gpu_addr;
533 void *cpu_ptr;
534 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400535 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500536};
537
538struct radeon_sa_bo;
539
540/* sub-allocation buffer */
541struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200542 struct list_head olist;
543 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500544 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200545 unsigned soffset;
546 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200547 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500548};
549
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550/*
551 * GEM objects.
552 */
553struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100554 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 struct list_head objects;
556};
557
558int radeon_gem_init(struct radeon_device *rdev);
559void radeon_gem_fini(struct radeon_device *rdev);
Alex Deucher391bfec2014-07-17 12:26:29 -0400560int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100561 int alignment, int initial_domain,
Christian Königed5cb432014-07-21 13:27:27 +0200562 u32 flags, bool kernel,
Jerome Glisse4c788672009-11-20 14:29:23 +0100563 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564
Dave Airlieff72145b2011-02-07 12:16:14 +1000565int radeon_mode_dumb_create(struct drm_file *file_priv,
566 struct drm_device *dev,
567 struct drm_mode_create_dumb *args);
568int radeon_mode_dumb_mmap(struct drm_file *filp,
569 struct drm_device *dev,
570 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571
572/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500573 * Semaphores.
574 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500575struct radeon_semaphore {
Christian König975700d22014-11-19 14:01:22 +0100576 struct radeon_sa_bo *sa_bo;
577 signed waiters;
578 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500579};
580
Jerome Glissec1341e52011-12-21 12:13:47 -0500581int radeon_semaphore_create(struct radeon_device *rdev,
582 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100583bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500584 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100585bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500586 struct radeon_semaphore *semaphore);
587void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200588 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200589 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500590
591/*
Christian König975700d22014-11-19 14:01:22 +0100592 * Synchronization
593 */
594struct radeon_sync {
595 struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
596 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
597};
598
599void radeon_sync_create(struct radeon_sync *sync);
600void radeon_sync_fence(struct radeon_sync *sync,
601 struct radeon_fence *fence);
602int radeon_sync_resv(struct radeon_device *rdev,
603 struct radeon_sync *sync,
604 struct reservation_object *resv,
605 bool shared);
606int radeon_sync_rings(struct radeon_device *rdev,
607 struct radeon_sync *sync,
608 int waiting_ring);
609void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
610 struct radeon_fence *fence);
611
612/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613 * GART structures, functions & helpers
614 */
615struct radeon_mc;
616
Matt Turnera77f1712009-10-14 00:34:41 -0400617#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000618#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400619#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500620#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400621
Michel Dänzer77497f22014-07-17 19:01:07 +0900622#define RADEON_GART_PAGE_DUMMY 0
623#define RADEON_GART_PAGE_VALID (1 << 0)
624#define RADEON_GART_PAGE_READ (1 << 1)
625#define RADEON_GART_PAGE_WRITE (1 << 2)
626#define RADEON_GART_PAGE_SNOOP (1 << 3)
627
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628struct radeon_gart {
629 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400630 struct radeon_bo *robj;
631 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632 unsigned num_gpu_pages;
633 unsigned num_cpu_pages;
634 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635 struct page **pages;
636 dma_addr_t *pages_addr;
637 bool ready;
638};
639
640int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
641void radeon_gart_table_ram_free(struct radeon_device *rdev);
642int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
643void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400644int radeon_gart_table_vram_pin(struct radeon_device *rdev);
645void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200646int radeon_gart_init(struct radeon_device *rdev);
647void radeon_gart_fini(struct radeon_device *rdev);
648void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
649 int pages);
650int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500651 int pages, struct page **pagelist,
Michel Dänzer77497f22014-07-17 19:01:07 +0900652 dma_addr_t *dma_addr, uint32_t flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653
654
655/*
656 * GPU MC structures, functions & helpers
657 */
658struct radeon_mc {
659 resource_size_t aper_size;
660 resource_size_t aper_base;
661 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000662 /* for some chips with <= 32MB we need to lie
663 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000664 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000665 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000666 u64 gtt_size;
667 u64 gtt_start;
668 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000669 u64 vram_start;
670 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200671 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000672 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200673 int vram_mtrr;
674 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000675 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400676 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400677 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200678};
679
Alex Deucher06b64762010-01-05 11:27:29 -0500680bool radeon_combios_sideport_present(struct radeon_device *rdev);
681bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200682
683/*
684 * GPU scratch registers structures, functions & helpers
685 */
686struct radeon_scratch {
687 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400688 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689 bool free[32];
690 uint32_t reg[32];
691};
692
693int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
694void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
695
Alex Deucher75efdee2013-03-04 12:47:46 -0500696/*
697 * GPU doorbell structures, functions & helpers
698 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500699#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
700
Alex Deucher75efdee2013-03-04 12:47:46 -0500701struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500702 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500703 resource_size_t base;
704 resource_size_t size;
705 u32 __iomem *ptr;
706 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
707 unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
Alex Deucher75efdee2013-03-04 12:47:46 -0500708};
709
710int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
711void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Oded Gabbayebff8452014-01-28 14:43:19 +0200712void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
713 phys_addr_t *aperture_base,
714 size_t *aperture_size,
715 size_t *start_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716
717/*
718 * IRQS.
719 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500720
Christian Königfa7f5172014-06-03 18:13:21 -0400721struct radeon_flip_work {
722 struct work_struct flip_work;
723 struct work_struct unpin_work;
724 struct radeon_device *rdev;
725 int crtc_id;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900726 uint64_t base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500727 struct drm_pending_vblank_event *event;
Christian Königfa7f5172014-06-03 18:13:21 -0400728 struct radeon_bo *old_rbo;
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200729 struct fence *fence;
Alex Deucher6f34be52010-11-21 10:59:01 -0500730};
731
732struct r500_irq_stat_regs {
733 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400734 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500735};
736
737struct r600_irq_stat_regs {
738 u32 disp_int;
739 u32 disp_int_cont;
740 u32 disp_int_cont2;
741 u32 d1grph_int;
742 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400743 u32 hdmi0_status;
744 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500745};
746
747struct evergreen_irq_stat_regs {
748 u32 disp_int;
749 u32 disp_int_cont;
750 u32 disp_int_cont2;
751 u32 disp_int_cont3;
752 u32 disp_int_cont4;
753 u32 disp_int_cont5;
754 u32 d1grph_int;
755 u32 d2grph_int;
756 u32 d3grph_int;
757 u32 d4grph_int;
758 u32 d5grph_int;
759 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400760 u32 afmt_status1;
761 u32 afmt_status2;
762 u32 afmt_status3;
763 u32 afmt_status4;
764 u32 afmt_status5;
765 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500766};
767
Alex Deuchera59781b2012-11-09 10:45:57 -0500768struct cik_irq_stat_regs {
769 u32 disp_int;
770 u32 disp_int_cont;
771 u32 disp_int_cont2;
772 u32 disp_int_cont3;
773 u32 disp_int_cont4;
774 u32 disp_int_cont5;
775 u32 disp_int_cont6;
Christian Königf5d636d2014-04-23 20:46:06 +0200776 u32 d1grph_int;
777 u32 d2grph_int;
778 u32 d3grph_int;
779 u32 d4grph_int;
780 u32 d5grph_int;
781 u32 d6grph_int;
Alex Deuchera59781b2012-11-09 10:45:57 -0500782};
783
Alex Deucher6f34be52010-11-21 10:59:01 -0500784union radeon_irq_stat_regs {
785 struct r500_irq_stat_regs r500;
786 struct r600_irq_stat_regs r600;
787 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500788 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500789};
790
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200792 bool installed;
793 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200794 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200795 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200796 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200797 wait_queue_head_t vblank_queue;
798 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200799 bool afmt[RADEON_MAX_AFMT_BLOCKS];
800 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400801 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200802};
803
804int radeon_irq_kms_init(struct radeon_device *rdev);
805void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500806void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100807bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
Alex Deucher1b370782011-11-17 20:13:28 -0500808void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500809void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
810void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200811void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
812void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
813void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
814void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815
816/*
Christian Könige32eb502011-10-23 12:56:27 +0200817 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818 */
Alex Deucher74652802011-08-25 13:39:48 -0400819
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200820struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200821 struct radeon_sa_bo *sa_bo;
822 uint32_t length_dw;
823 uint64_t gpu_addr;
824 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200825 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200826 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200827 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200828 bool is_const_ib;
Christian König975700d22014-11-19 14:01:22 +0100829 struct radeon_sync sync;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830};
831
Christian Könige32eb502011-10-23 12:56:27 +0200832struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100833 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200834 volatile uint32_t *ring;
Christian König5596a9d2011-10-13 12:48:45 +0200835 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200836 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400837 u64 next_rptr_gpu_addr;
838 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 unsigned wptr;
840 unsigned wptr_old;
841 unsigned ring_size;
842 unsigned ring_free_dw;
843 int count_dw;
Christian Königaee4aa72014-02-18 15:24:06 +0100844 atomic_t last_rptr;
845 atomic64_t last_activity;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846 uint64_t gpu_addr;
847 uint32_t align_mask;
848 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500850 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400851 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500852 u64 last_semaphore_signal_addr;
853 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400854 /* for CIK queues */
855 u32 me;
856 u32 pipe;
857 u32 queue;
858 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500859 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400860 unsigned wptr_offs;
861};
862
863struct radeon_mec {
864 struct radeon_bo *hpd_eop_obj;
865 u64 hpd_eop_gpu_addr;
866 u32 num_pipe;
867 u32 num_mec;
868 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200869};
870
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500871/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500872 * VM
873 */
Christian Königee60e292012-08-09 16:21:08 +0200874
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200875/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200876#define RADEON_NUM_VM 16
877
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200878/* number of entries in page table */
Christian König4510fb92014-06-05 23:56:50 -0400879#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200880
Alex Deucher1c011032013-07-12 15:56:02 -0400881/* PTBs (Page Table Blocks) need to be aligned to 32K */
882#define RADEON_VM_PTB_ALIGN_SIZE 32768
883#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
884#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
885
Christian König24c16432013-10-30 11:51:09 -0400886#define R600_PTE_VALID (1 << 0)
887#define R600_PTE_SYSTEM (1 << 1)
888#define R600_PTE_SNOOPED (1 << 2)
889#define R600_PTE_READABLE (1 << 5)
890#define R600_PTE_WRITEABLE (1 << 6)
891
Christian Königec3dbbc2014-05-10 12:17:55 +0200892/* PTE (Page Table Entry) fragment field for different page sizes */
893#define R600_PTE_FRAG_4KB (0 << 7)
894#define R600_PTE_FRAG_64KB (4 << 7)
895#define R600_PTE_FRAG_256KB (6 << 7)
896
Christian König33fa9fe2014-07-22 17:42:20 +0200897/* flags needed to be set so we can copy directly from the GART table */
898#define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
899 R600_PTE_SYSTEM | R600_PTE_VALID )
Christian König0e977032014-05-27 16:47:37 +0200900
Christian König6d2f2942014-02-20 13:42:17 +0100901struct radeon_vm_pt {
902 struct radeon_bo *bo;
903 uint64_t addr;
904};
905
Jerome Glisse721604a2012-01-05 22:11:05 -0500906struct radeon_vm {
Alex Deucher0aea5e42014-07-30 11:49:56 -0400907 struct rb_root va;
Christian Königee60e292012-08-09 16:21:08 +0200908 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200909
Christian Könige31ad962014-07-18 09:24:53 +0200910 /* BOs moved, but not yet updated in the PT */
911 struct list_head invalidated;
912
Christian König036bf462014-07-18 08:56:40 +0200913 /* BOs freed, but not yet updated in the PT */
914 struct list_head freed;
915
Christian König90a51a32012-10-09 13:31:17 +0200916 /* contains the page directory */
Christian König6d2f2942014-02-20 13:42:17 +0100917 struct radeon_bo *page_directory;
Christian König90a51a32012-10-09 13:31:17 +0200918 uint64_t pd_gpu_addr;
Christian König6d2f2942014-02-20 13:42:17 +0100919 unsigned max_pde_used;
Christian König90a51a32012-10-09 13:31:17 +0200920
921 /* array of page tables, one for each page directory entry */
Christian König6d2f2942014-02-20 13:42:17 +0100922 struct radeon_vm_pt *page_tables;
Christian König90a51a32012-10-09 13:31:17 +0200923
Christian Königcc9e67e2014-07-18 13:48:10 +0200924 struct radeon_bo_va *ib_bo_va;
925
Jerome Glisse721604a2012-01-05 22:11:05 -0500926 struct mutex mutex;
927 /* last fence for cs using this vm */
928 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200929 /* last flush or NULL if we still need to flush */
930 struct radeon_fence *last_flush;
Christian König593b2632014-01-23 14:24:15 +0100931 /* last use of vmid */
932 struct radeon_fence *last_id_use;
Jerome Glisse721604a2012-01-05 22:11:05 -0500933};
934
Jerome Glisse721604a2012-01-05 22:11:05 -0500935struct radeon_vm_manager {
Christian Königee60e292012-08-09 16:21:08 +0200936 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500937 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500938 /* number of VMIDs */
939 unsigned nvm;
940 /* vram base address for page table entry */
941 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500942 /* is vm enabled? */
943 bool enabled;
Christian König054e01d2014-08-26 14:45:54 +0200944 /* for hw to save the PD addr on suspend/resume */
945 uint32_t saved_table_addr[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500946};
947
948/*
949 * file private structure
950 */
951struct radeon_fpriv {
952 struct radeon_vm vm;
953};
954
955/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500956 * R6xx+ IH ring
957 */
958struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100959 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500960 volatile uint32_t *ring;
961 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500962 unsigned ring_size;
963 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500964 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200965 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500966 bool enabled;
967};
968
Alex Deucher347e7592012-03-20 17:18:21 -0400969/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400970 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400971 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400972#include "clearstate_defs.h"
973
974struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400975 /* for power gating */
976 struct radeon_bo *save_restore_obj;
977 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400978 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400979 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400980 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400981 /* for clear state */
982 struct radeon_bo *clear_state_obj;
983 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400984 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400985 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400986 u32 clear_state_size;
987 /* for cp tables */
988 struct radeon_bo *cp_table_obj;
989 uint64_t cp_table_gpu_addr;
990 volatile uint32_t *cp_table_ptr;
991 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400992};
993
Jerome Glisse69e130a2011-12-21 12:13:46 -0500994int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200995 struct radeon_ib *ib, struct radeon_vm *vm,
996 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200997void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200998int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900999 struct radeon_ib *const_ib, bool hdp_flush);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000int radeon_ib_pool_init(struct radeon_device *rdev);
1001void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +02001002int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -04001004bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
1005 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +02001006void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
1007int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1008int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09001009void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1010 bool hdp_flush);
1011void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1012 bool hdp_flush);
Christian Königd6999bc2012-05-09 15:34:45 +02001013void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +02001014void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
1015int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königff212f22014-02-18 14:52:33 +01001016void radeon_ring_lockup_update(struct radeon_device *rdev,
1017 struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +02001018bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +02001019unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
1020 uint32_t **data);
1021int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
1022 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +02001023int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -05001024 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +02001025void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001026
1027
Alex Deucher4d756582012-09-27 15:08:35 -04001028/* r600 async dma */
1029void r600_dma_stop(struct radeon_device *rdev);
1030int r600_dma_resume(struct radeon_device *rdev);
1031void r600_dma_fini(struct radeon_device *rdev);
1032
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001033void cayman_dma_stop(struct radeon_device *rdev);
1034int cayman_dma_resume(struct radeon_device *rdev);
1035void cayman_dma_fini(struct radeon_device *rdev);
1036
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037/*
1038 * CS.
1039 */
1040struct radeon_cs_reloc {
1041 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001042 struct radeon_bo *robj;
Christian Königdf0af442014-03-03 12:38:08 +01001043 struct ttm_validate_buffer tv;
1044 uint64_t gpu_offset;
Christian Königce6758c2014-06-02 17:33:07 +02001045 unsigned prefered_domains;
1046 unsigned allowed_domains;
Christian Königdf0af442014-03-03 12:38:08 +01001047 uint32_t tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048 uint32_t handle;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049};
1050
1051struct radeon_cs_chunk {
1052 uint32_t chunk_id;
1053 uint32_t length_dw;
1054 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -05001055 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056};
1057
1058struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001059 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001060 struct radeon_device *rdev;
1061 struct drm_file *filp;
1062 /* chunks */
1063 unsigned nchunks;
1064 struct radeon_cs_chunk *chunks;
1065 uint64_t *chunks_array;
1066 /* IB */
1067 unsigned idx;
1068 /* relocations */
1069 unsigned nrelocs;
1070 struct radeon_cs_reloc *relocs;
1071 struct radeon_cs_reloc **relocs_ptr;
Christian Königdf0af442014-03-03 12:38:08 +01001072 struct radeon_cs_reloc *vm_bos;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001073 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001074 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001075 /* indices of various chunks */
1076 int chunk_ib_idx;
1077 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001078 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001079 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001080 struct radeon_ib ib;
1081 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001082 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001083 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001084 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001085 u32 cs_flags;
1086 u32 ring;
1087 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001088 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001089};
1090
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001091static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1092{
1093 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
1094
1095 if (ibc->kdata)
1096 return ibc->kdata[idx];
1097 return p->ib.ptr[idx];
1098}
1099
Dave Airlie513bcb42009-09-23 16:56:27 +10001100
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001101struct radeon_cs_packet {
1102 unsigned idx;
1103 unsigned type;
1104 unsigned reg;
1105 unsigned opcode;
1106 int count;
1107 unsigned one_reg_wr;
1108};
1109
1110typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1111 struct radeon_cs_packet *pkt,
1112 unsigned idx, unsigned reg);
1113typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1114 struct radeon_cs_packet *pkt);
1115
1116
1117/*
1118 * AGP
1119 */
1120int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001121void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001122void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001123void radeon_agp_fini(struct radeon_device *rdev);
1124
1125
1126/*
1127 * Writeback
1128 */
1129struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001130 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001131 volatile uint32_t *wb;
1132 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001133 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001134 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001135};
1136
Alex Deucher724c80e2010-08-27 18:25:25 -04001137#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001138#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001139#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001140#define RADEON_WB_CP1_RPTR_OFFSET 1280
1141#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001142#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001143#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001144#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001145#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001146#define CIK_WB_CP1_WPTR_OFFSET 3328
1147#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucheradfed2b02014-10-13 13:20:02 -04001148#define R600_WB_DMA_RING_TEST_OFFSET 3588
1149#define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
Alex Deucher724c80e2010-08-27 18:25:25 -04001150
Jerome Glissec93bb852009-07-13 21:04:08 +02001151/**
1152 * struct radeon_pm - power management datas
1153 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1154 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1155 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1156 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1157 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1158 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1159 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1160 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1161 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001162 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001163 * @needed_bandwidth: current bandwidth needs
1164 *
1165 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001166 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001167 * Equation between gpu/memory clock and available bandwidth is hw dependent
1168 * (type of memory, bus size, efficiency, ...)
1169 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001170
1171enum radeon_pm_method {
1172 PM_METHOD_PROFILE,
1173 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001174 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001175};
Alex Deucherce8f5372010-05-07 15:10:16 -04001176
1177enum radeon_dynpm_state {
1178 DYNPM_STATE_DISABLED,
1179 DYNPM_STATE_MINIMUM,
1180 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001181 DYNPM_STATE_ACTIVE,
1182 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001183};
1184enum radeon_dynpm_action {
1185 DYNPM_ACTION_NONE,
1186 DYNPM_ACTION_MINIMUM,
1187 DYNPM_ACTION_DOWNCLOCK,
1188 DYNPM_ACTION_UPCLOCK,
1189 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001190};
Alex Deucher56278a82009-12-28 13:58:44 -05001191
1192enum radeon_voltage_type {
1193 VOLTAGE_NONE = 0,
1194 VOLTAGE_GPIO,
1195 VOLTAGE_VDDC,
1196 VOLTAGE_SW
1197};
1198
Alex Deucher0ec0e742009-12-23 13:21:58 -05001199enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001200 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001201 POWER_STATE_TYPE_DEFAULT,
1202 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001203 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001204 POWER_STATE_TYPE_BATTERY,
1205 POWER_STATE_TYPE_BALANCED,
1206 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001207 /* internal states */
1208 POWER_STATE_TYPE_INTERNAL_UVD,
1209 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1210 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1211 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1212 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1213 POWER_STATE_TYPE_INTERNAL_BOOT,
1214 POWER_STATE_TYPE_INTERNAL_THERMAL,
1215 POWER_STATE_TYPE_INTERNAL_ACPI,
1216 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001217 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001218};
1219
Alex Deucherce8f5372010-05-07 15:10:16 -04001220enum radeon_pm_profile_type {
1221 PM_PROFILE_DEFAULT,
1222 PM_PROFILE_AUTO,
1223 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001224 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001225 PM_PROFILE_HIGH,
1226};
1227
1228#define PM_PROFILE_DEFAULT_IDX 0
1229#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001230#define PM_PROFILE_MID_SH_IDX 2
1231#define PM_PROFILE_HIGH_SH_IDX 3
1232#define PM_PROFILE_LOW_MH_IDX 4
1233#define PM_PROFILE_MID_MH_IDX 5
1234#define PM_PROFILE_HIGH_MH_IDX 6
1235#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001236
1237struct radeon_pm_profile {
1238 int dpms_off_ps_idx;
1239 int dpms_on_ps_idx;
1240 int dpms_off_cm_idx;
1241 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001242};
1243
Alex Deucher21a81222010-07-02 12:58:16 -04001244enum radeon_int_thermal_type {
1245 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001246 THERMAL_TYPE_EXTERNAL,
1247 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001248 THERMAL_TYPE_RV6XX,
1249 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001250 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001251 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001252 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001253 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001254 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001255 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001256 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001257 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001258};
1259
Alex Deucher56278a82009-12-28 13:58:44 -05001260struct radeon_voltage {
1261 enum radeon_voltage_type type;
1262 /* gpio voltage */
1263 struct radeon_gpio_rec gpio;
1264 u32 delay; /* delay in usec from voltage drop to sclk change */
1265 bool active_high; /* voltage drop is active when bit is high */
1266 /* VDDC voltage */
1267 u8 vddc_id; /* index into vddc voltage table */
1268 u8 vddci_id; /* index into vddci voltage table */
1269 bool vddci_enabled;
1270 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001271 u16 voltage;
1272 /* evergreen+ vddci */
1273 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001274};
1275
Alex Deucherd7311172010-05-03 01:13:14 -04001276/* clock mode flags */
1277#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1278
Alex Deucher56278a82009-12-28 13:58:44 -05001279struct radeon_pm_clock_info {
1280 /* memory clock */
1281 u32 mclk;
1282 /* engine clock */
1283 u32 sclk;
1284 /* voltage info */
1285 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001286 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001287 u32 flags;
1288};
1289
Alex Deuchera48b9b42010-04-22 14:03:55 -04001290/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001291#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001292
Alex Deucher56278a82009-12-28 13:58:44 -05001293struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001294 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001295 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001296 /* number of valid clock modes in this power state */
1297 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001298 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001299 /* standardized state flags */
1300 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001301 u32 misc; /* vbios specific flags */
1302 u32 misc2; /* vbios specific flags */
1303 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001304};
1305
Rafał Miłecki27459322010-02-11 22:16:36 +00001306/*
1307 * Some modes are overclocked by very low value, accept them
1308 */
1309#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1310
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001311enum radeon_dpm_auto_throttle_src {
1312 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1313 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1314};
1315
1316enum radeon_dpm_event_src {
1317 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1318 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1319 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1320 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1321 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1322};
1323
Alex Deucher58bd2a82013-09-04 16:13:56 -04001324#define RADEON_MAX_VCE_LEVELS 6
1325
Alex Deucherb62d6282013-08-20 20:29:05 -04001326enum radeon_vce_level {
1327 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1328 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1329 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1330 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1331 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1332 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1333};
1334
Alex Deucherda321c82013-04-12 13:55:22 -04001335struct radeon_ps {
1336 u32 caps; /* vbios flags */
1337 u32 class; /* vbios flags */
1338 u32 class2; /* vbios flags */
1339 /* UVD clocks */
1340 u32 vclk;
1341 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001342 /* VCE clocks */
1343 u32 evclk;
1344 u32 ecclk;
Alex Deucherb62d6282013-08-20 20:29:05 -04001345 bool vce_active;
1346 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001347 /* asic priv */
1348 void *ps_priv;
1349};
1350
1351struct radeon_dpm_thermal {
1352 /* thermal interrupt work */
1353 struct work_struct work;
1354 /* low temperature threshold */
1355 int min_temp;
1356 /* high temperature threshold */
1357 int max_temp;
1358 /* was interrupt low to high or high to low */
1359 bool high_to_low;
1360};
1361
Alex Deucherd22b7e42012-11-29 19:27:56 -05001362enum radeon_clk_action
1363{
1364 RADEON_SCLK_UP = 1,
1365 RADEON_SCLK_DOWN
1366};
1367
1368struct radeon_blacklist_clocks
1369{
1370 u32 sclk;
1371 u32 mclk;
1372 enum radeon_clk_action action;
1373};
1374
Alex Deucher61b7d602012-11-14 19:57:42 -05001375struct radeon_clock_and_voltage_limits {
1376 u32 sclk;
1377 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001378 u16 vddc;
1379 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001380};
1381
1382struct radeon_clock_array {
1383 u32 count;
1384 u32 *values;
1385};
1386
1387struct radeon_clock_voltage_dependency_entry {
1388 u32 clk;
1389 u16 v;
1390};
1391
1392struct radeon_clock_voltage_dependency_table {
1393 u32 count;
1394 struct radeon_clock_voltage_dependency_entry *entries;
1395};
1396
Alex Deucheref976ec2013-05-06 11:31:04 -04001397union radeon_cac_leakage_entry {
1398 struct {
1399 u16 vddc;
1400 u32 leakage;
1401 };
1402 struct {
1403 u16 vddc1;
1404 u16 vddc2;
1405 u16 vddc3;
1406 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001407};
1408
1409struct radeon_cac_leakage_table {
1410 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001411 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001412};
1413
Alex Deucher929ee7a2013-03-20 12:30:25 -04001414struct radeon_phase_shedding_limits_entry {
1415 u16 voltage;
1416 u32 sclk;
1417 u32 mclk;
1418};
1419
1420struct radeon_phase_shedding_limits_table {
1421 u32 count;
1422 struct radeon_phase_shedding_limits_entry *entries;
1423};
1424
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001425struct radeon_uvd_clock_voltage_dependency_entry {
1426 u32 vclk;
1427 u32 dclk;
1428 u16 v;
1429};
1430
1431struct radeon_uvd_clock_voltage_dependency_table {
1432 u8 count;
1433 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1434};
1435
Alex Deucherd29f0132013-05-09 16:37:28 -04001436struct radeon_vce_clock_voltage_dependency_entry {
1437 u32 ecclk;
1438 u32 evclk;
1439 u16 v;
1440};
1441
1442struct radeon_vce_clock_voltage_dependency_table {
1443 u8 count;
1444 struct radeon_vce_clock_voltage_dependency_entry *entries;
1445};
1446
Alex Deuchera5cb3182013-03-20 13:00:18 -04001447struct radeon_ppm_table {
1448 u8 ppm_design;
1449 u16 cpu_core_number;
1450 u32 platform_tdp;
1451 u32 small_ac_platform_tdp;
1452 u32 platform_tdc;
1453 u32 small_ac_platform_tdc;
1454 u32 apu_tdp;
1455 u32 dgpu_tdp;
1456 u32 dgpu_ulv_power;
1457 u32 tj_max;
1458};
1459
Alex Deucher58cb7632013-05-06 12:15:33 -04001460struct radeon_cac_tdp_table {
1461 u16 tdp;
1462 u16 configurable_tdp;
1463 u16 tdc;
1464 u16 battery_power_limit;
1465 u16 small_power_limit;
1466 u16 low_cac_leakage;
1467 u16 high_cac_leakage;
1468 u16 maximum_power_delivery_limit;
1469};
1470
Alex Deucher61b7d602012-11-14 19:57:42 -05001471struct radeon_dpm_dynamic_state {
1472 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1473 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1474 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001475 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001476 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001477 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001478 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001479 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1480 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001481 struct radeon_clock_array valid_sclk_values;
1482 struct radeon_clock_array valid_mclk_values;
1483 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1484 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1485 u32 mclk_sclk_ratio;
1486 u32 sclk_mclk_delta;
1487 u16 vddc_vddci_delta;
1488 u16 min_vddc_for_pcie_gen2;
1489 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001490 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001491 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001492 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001493};
1494
1495struct radeon_dpm_fan {
1496 u16 t_min;
1497 u16 t_med;
1498 u16 t_high;
1499 u16 pwm_min;
1500 u16 pwm_med;
1501 u16 pwm_high;
1502 u8 t_hyst;
1503 u32 cycle_delay;
1504 u16 t_max;
Alex Deuchere03cea32014-09-15 00:15:22 -04001505 u8 control_mode;
1506 u16 default_max_fan_pwm;
1507 u16 default_fan_output_sensitivity;
1508 u16 fan_output_sensitivity;
Alex Deucher61b7d602012-11-14 19:57:42 -05001509 bool ucode_fan_control;
1510};
1511
Alex Deucher32ce4652013-03-18 17:03:01 -04001512enum radeon_pcie_gen {
1513 RADEON_PCIE_GEN1 = 0,
1514 RADEON_PCIE_GEN2 = 1,
1515 RADEON_PCIE_GEN3 = 2,
1516 RADEON_PCIE_GEN_INVALID = 0xffff
1517};
1518
Alex Deucher70d01a52013-07-02 18:38:02 -04001519enum radeon_dpm_forced_level {
1520 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1521 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1522 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1523};
1524
Alex Deucher58bd2a82013-09-04 16:13:56 -04001525struct radeon_vce_state {
1526 /* vce clocks */
1527 u32 evclk;
1528 u32 ecclk;
1529 /* gpu clocks */
1530 u32 sclk;
1531 u32 mclk;
1532 u8 clk_idx;
1533 u8 pstate;
1534};
1535
Alex Deucherda321c82013-04-12 13:55:22 -04001536struct radeon_dpm {
1537 struct radeon_ps *ps;
1538 /* number of valid power states */
1539 int num_ps;
1540 /* current power state that is active */
1541 struct radeon_ps *current_ps;
1542 /* requested power state */
1543 struct radeon_ps *requested_ps;
1544 /* boot up power state */
1545 struct radeon_ps *boot_ps;
1546 /* default uvd power state */
1547 struct radeon_ps *uvd_ps;
Alex Deucher58bd2a82013-09-04 16:13:56 -04001548 /* vce requirements */
1549 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1550 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001551 enum radeon_pm_state_type state;
1552 enum radeon_pm_state_type user_state;
1553 u32 platform_caps;
1554 u32 voltage_response_time;
1555 u32 backbias_response_time;
1556 void *priv;
1557 u32 new_active_crtcs;
1558 int new_active_crtc_count;
1559 u32 current_active_crtcs;
1560 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001561 struct radeon_dpm_dynamic_state dyn_state;
1562 struct radeon_dpm_fan fan;
1563 u32 tdp_limit;
1564 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001565 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001566 u32 sq_ramping_threshold;
1567 u32 cac_leakage;
1568 u16 tdp_od_limit;
1569 u32 tdp_adjustment;
1570 u16 load_line_slope;
1571 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001572 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001573 /* special states active */
1574 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001575 bool uvd_active;
Alex Deucherb62d6282013-08-20 20:29:05 -04001576 bool vce_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001577 /* thermal handling */
1578 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001579 /* forced levels */
1580 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001581 /* track UVD streams */
1582 unsigned sd;
1583 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001584};
1585
Alex Deucherce3537d2013-07-24 12:12:49 -04001586void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001587void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001588
Jerome Glissec93bb852009-07-13 21:04:08 +02001589struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001590 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001591 /* write locked while reprogramming mclk */
1592 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001593 u32 active_crtcs;
1594 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001595 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001596 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001597 fixed20_12 max_bandwidth;
1598 fixed20_12 igp_sideport_mclk;
1599 fixed20_12 igp_system_mclk;
1600 fixed20_12 igp_ht_link_clk;
1601 fixed20_12 igp_ht_link_width;
1602 fixed20_12 k8_bandwidth;
1603 fixed20_12 sideport_bandwidth;
1604 fixed20_12 ht_bandwidth;
1605 fixed20_12 core_bandwidth;
1606 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001607 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001608 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001609 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001610 /* number of valid power states */
1611 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001612 int current_power_state_index;
1613 int current_clock_mode_index;
1614 int requested_power_state_index;
1615 int requested_clock_mode_index;
1616 int default_power_state_index;
1617 u32 current_sclk;
1618 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001619 u16 current_vddc;
1620 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001621 u32 default_sclk;
1622 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001623 u16 default_vddc;
1624 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001625 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001626 /* selected pm method */
1627 enum radeon_pm_method pm_method;
1628 /* dynpm power management */
1629 struct delayed_work dynpm_idle_work;
1630 enum radeon_dynpm_state dynpm_state;
1631 enum radeon_dynpm_action dynpm_planned_action;
1632 unsigned long dynpm_action_timeout;
1633 bool dynpm_can_upclock;
1634 bool dynpm_can_downclock;
1635 /* profile-based power management */
1636 enum radeon_pm_profile_type profile;
1637 int profile_index;
1638 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001639 /* internal thermal controller on rv6xx+ */
1640 enum radeon_int_thermal_type int_thermal_type;
1641 struct device *int_hwmon_dev;
Alex Deucher9b92d1e2014-09-08 02:51:49 -04001642 /* fan control parameters */
1643 bool no_fan;
1644 u8 fan_pulses_per_revolution;
1645 u8 fan_min_rpm;
1646 u8 fan_max_rpm;
Alex Deucherda321c82013-04-12 13:55:22 -04001647 /* dpm */
1648 bool dpm_enabled;
1649 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001650};
1651
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001652int radeon_pm_get_type_index(struct radeon_device *rdev,
1653 enum radeon_pm_state_type ps_type,
1654 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001655/*
1656 * UVD
1657 */
1658#define RADEON_MAX_UVD_HANDLES 10
1659#define RADEON_UVD_STACK_SIZE (1024*1024)
1660#define RADEON_UVD_HEAP_SIZE (1024*1024)
1661
1662struct radeon_uvd {
1663 struct radeon_bo *vcpu_bo;
1664 void *cpu_addr;
1665 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001666 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001667 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1668 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001669 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001670 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001671};
1672
1673int radeon_uvd_init(struct radeon_device *rdev);
1674void radeon_uvd_fini(struct radeon_device *rdev);
1675int radeon_uvd_suspend(struct radeon_device *rdev);
1676int radeon_uvd_resume(struct radeon_device *rdev);
1677int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1678 uint32_t handle, struct radeon_fence **fence);
1679int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1680 uint32_t handle, struct radeon_fence **fence);
Christian König38527522014-08-21 12:18:12 +02001681void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
1682 uint32_t allowed_domains);
Christian Königf2ba57b2013-04-08 12:41:29 +02001683void radeon_uvd_free_handles(struct radeon_device *rdev,
1684 struct drm_file *filp);
1685int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001686void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001687int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1688 unsigned vclk, unsigned dclk,
1689 unsigned vco_min, unsigned vco_max,
1690 unsigned fb_factor, unsigned fb_mask,
1691 unsigned pd_min, unsigned pd_max,
1692 unsigned pd_even,
1693 unsigned *optimal_fb_div,
1694 unsigned *optimal_vclk_div,
1695 unsigned *optimal_dclk_div);
1696int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1697 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001698
Christian Königd93f7932013-05-23 12:10:04 +02001699/*
1700 * VCE
1701 */
1702#define RADEON_MAX_VCE_HANDLES 16
1703#define RADEON_VCE_STACK_SIZE (1024*1024)
1704#define RADEON_VCE_HEAP_SIZE (4*1024*1024)
1705
1706struct radeon_vce {
1707 struct radeon_bo *vcpu_bo;
Christian Königd93f7932013-05-23 12:10:04 +02001708 uint64_t gpu_addr;
Christian König98ccc292014-01-23 09:50:49 -07001709 unsigned fw_version;
1710 unsigned fb_version;
Christian Königd93f7932013-05-23 12:10:04 +02001711 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1712 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
Leo Liu2fc57032014-05-05 15:42:18 -04001713 unsigned img_size[RADEON_MAX_VCE_HANDLES];
Alex Deucher03afe6f2013-08-23 11:56:26 -04001714 struct delayed_work idle_work;
Christian Königd93f7932013-05-23 12:10:04 +02001715};
1716
1717int radeon_vce_init(struct radeon_device *rdev);
1718void radeon_vce_fini(struct radeon_device *rdev);
1719int radeon_vce_suspend(struct radeon_device *rdev);
1720int radeon_vce_resume(struct radeon_device *rdev);
1721int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1722 uint32_t handle, struct radeon_fence **fence);
1723int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1724 uint32_t handle, struct radeon_fence **fence);
1725void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001726void radeon_vce_note_usage(struct radeon_device *rdev);
Leo Liu2fc57032014-05-05 15:42:18 -04001727int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
Christian Königd93f7932013-05-23 12:10:04 +02001728int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1729bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1730 struct radeon_ring *ring,
1731 struct radeon_semaphore *semaphore,
1732 bool emit_wait);
1733void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1734void radeon_vce_fence_emit(struct radeon_device *rdev,
1735 struct radeon_fence *fence);
1736int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1737int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1738
Alex Deucherb5306022013-07-31 16:51:33 -04001739struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001740 int channels;
1741 int rate;
1742 int bits_per_sample;
1743 u8 status_bits;
1744 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001745 u32 offset;
1746 bool connected;
1747 u32 id;
1748};
1749
1750struct r600_audio {
1751 bool enabled;
1752 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1753 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001754};
1755
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001756/*
1757 * Benchmarking
1758 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001759void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001760
1761
1762/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001763 * Testing
1764 */
1765void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001766void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001767 struct radeon_ring *cpA,
1768 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001769void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001770
Christian König341cb9e2014-08-07 09:36:03 +02001771/*
1772 * MMU Notifier
1773 */
1774int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
1775void radeon_mn_unregister(struct radeon_bo *bo);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001776
1777/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001778 * Debugfs
1779 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001780struct radeon_debugfs {
1781 struct drm_info_list *files;
1782 unsigned num_files;
1783};
1784
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001785int radeon_debugfs_add_files(struct radeon_device *rdev,
1786 struct drm_info_list *files,
1787 unsigned nfiles);
1788int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001789
Christian König76a0df82013-08-13 11:56:50 +02001790/*
1791 * ASIC ring specific functions.
1792 */
1793struct radeon_asic_ring {
1794 /* ring read/write ptr handling */
1795 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1796 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1797 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1798
1799 /* validating and patching of IBs */
1800 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1801 int (*cs_parse)(struct radeon_cs_parser *p);
1802
1803 /* command emmit functions */
1804 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1805 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Michel Dänzer72a99872014-07-31 18:43:49 +09001806 void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König1654b812013-11-12 12:58:05 +01001807 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001808 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königfaffaf62014-11-19 14:01:19 +01001809 void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
1810 unsigned vm_id, uint64_t pd_addr);
Christian König76a0df82013-08-13 11:56:50 +02001811
1812 /* testing functions */
1813 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1814 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1815 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1816
1817 /* deprecated */
1818 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1819};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001820
1821/*
1822 * ASIC specific functions.
1823 */
1824struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001825 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001826 void (*fini)(struct radeon_device *rdev);
1827 int (*resume)(struct radeon_device *rdev);
1828 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001829 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001830 int (*asic_reset)(struct radeon_device *rdev);
Michel Dänzer124764f2014-07-31 18:43:48 +09001831 /* Flush the HDP cache via MMIO */
1832 void (*mmio_hdp_flush)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001833 /* check if 3D engine is idle */
1834 bool (*gui_idle)(struct radeon_device *rdev);
1835 /* wait for mc_idle */
1836 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001837 /* get the reference clock */
1838 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001839 /* get the gpu clock counter */
1840 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001841 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001842 struct {
1843 void (*tlb_flush)(struct radeon_device *rdev);
Christian König7f90fc92014-06-04 15:29:57 +02001844 void (*set_page)(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +09001845 uint64_t addr, uint32_t flags);
Alex Deucherc5b3b852012-02-23 17:53:46 -05001846 } gart;
Christian König05b07142012-08-06 20:21:10 +02001847 struct {
1848 int (*init)(struct radeon_device *rdev);
1849 void (*fini)(struct radeon_device *rdev);
Christian König03f62ab2014-07-30 21:05:17 +02001850 void (*copy_pages)(struct radeon_device *rdev,
1851 struct radeon_ib *ib,
1852 uint64_t pe, uint64_t src,
1853 unsigned count);
1854 void (*write_pages)(struct radeon_device *rdev,
1855 struct radeon_ib *ib,
1856 uint64_t pe,
1857 uint64_t addr, unsigned count,
1858 uint32_t incr, uint32_t flags);
1859 void (*set_pages)(struct radeon_device *rdev,
1860 struct radeon_ib *ib,
1861 uint64_t pe,
1862 uint64_t addr, unsigned count,
1863 uint32_t incr, uint32_t flags);
1864 void (*pad_ib)(struct radeon_ib *ib);
Christian König05b07142012-08-06 20:21:10 +02001865 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001866 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001867 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001868 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001869 struct {
1870 int (*set)(struct radeon_device *rdev);
1871 int (*process)(struct radeon_device *rdev);
1872 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001873 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001874 struct {
1875 /* display watermarks */
1876 void (*bandwidth_update)(struct radeon_device *rdev);
1877 /* get frame count */
1878 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1879 /* wait for vblank */
1880 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001881 /* set backlight level */
1882 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001883 /* get backlight level */
1884 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001885 /* audio callbacks */
1886 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1887 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001888 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001889 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001890 struct {
Christian König57d20a42014-09-04 20:01:53 +02001891 struct radeon_fence *(*blit)(struct radeon_device *rdev,
1892 uint64_t src_offset,
1893 uint64_t dst_offset,
1894 unsigned num_gpu_pages,
1895 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001896 u32 blit_ring_index;
Christian König57d20a42014-09-04 20:01:53 +02001897 struct radeon_fence *(*dma)(struct radeon_device *rdev,
1898 uint64_t src_offset,
1899 uint64_t dst_offset,
1900 unsigned num_gpu_pages,
1901 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001902 u32 dma_ring_index;
1903 /* method used for bo copy */
Christian König57d20a42014-09-04 20:01:53 +02001904 struct radeon_fence *(*copy)(struct radeon_device *rdev,
1905 uint64_t src_offset,
1906 uint64_t dst_offset,
1907 unsigned num_gpu_pages,
1908 struct reservation_object *resv);
Alex Deucher27cd7762012-02-23 17:53:42 -05001909 /* ring used for bo copies */
1910 u32 copy_ring_index;
1911 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001912 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001913 struct {
1914 int (*set_reg)(struct radeon_device *rdev, int reg,
1915 uint32_t tiling_flags, uint32_t pitch,
1916 uint32_t offset, uint32_t obj_size);
1917 void (*clear_reg)(struct radeon_device *rdev, int reg);
1918 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001919 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001920 struct {
1921 void (*init)(struct radeon_device *rdev);
1922 void (*fini)(struct radeon_device *rdev);
1923 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1924 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1925 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001926 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001927 struct {
1928 void (*misc)(struct radeon_device *rdev);
1929 void (*prepare)(struct radeon_device *rdev);
1930 void (*finish)(struct radeon_device *rdev);
1931 void (*init_profile)(struct radeon_device *rdev);
1932 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001933 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1934 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1935 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1936 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1937 int (*get_pcie_lanes)(struct radeon_device *rdev);
1938 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1939 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001940 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucherb59b7332013-08-20 20:01:18 -04001941 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001942 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001943 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001944 /* dynamic power management */
1945 struct {
1946 int (*init)(struct radeon_device *rdev);
1947 void (*setup_asic)(struct radeon_device *rdev);
1948 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001949 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001950 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001951 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001952 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001953 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001954 void (*display_configuration_changed)(struct radeon_device *rdev);
1955 void (*fini)(struct radeon_device *rdev);
1956 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1957 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1958 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001959 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001960 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001961 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001962 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001963 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001964 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001965 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001966 struct {
Christian König157fa142014-05-27 16:49:20 +02001967 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1968 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
Alex Deucher0f9e0062012-02-23 17:53:40 -05001969 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001970};
1971
Jerome Glisse21f9a432009-09-11 15:55:33 +02001972/*
1973 * Asic structures
1974 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001975struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001976 const unsigned *reg_safe_bm;
1977 unsigned reg_safe_bm_size;
1978 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001979};
1980
Jerome Glisse21f9a432009-09-11 15:55:33 +02001981struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001982 const unsigned *reg_safe_bm;
1983 unsigned reg_safe_bm_size;
1984 u32 resync_scratch;
1985 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001986};
1987
1988struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001989 unsigned max_pipes;
1990 unsigned max_tile_pipes;
1991 unsigned max_simds;
1992 unsigned max_backends;
1993 unsigned max_gprs;
1994 unsigned max_threads;
1995 unsigned max_stack_entries;
1996 unsigned max_hw_contexts;
1997 unsigned max_gs_threads;
1998 unsigned sx_max_export_size;
1999 unsigned sx_max_export_pos_size;
2000 unsigned sx_max_export_smx_size;
2001 unsigned sq_num_cf_insts;
2002 unsigned tiling_nbanks;
2003 unsigned tiling_npipes;
2004 unsigned tiling_group_size;
Alex Deuchere7aeeba62010-06-04 13:10:12 -04002005 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002006 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002007 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02002008};
2009
2010struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00002011 unsigned max_pipes;
2012 unsigned max_tile_pipes;
2013 unsigned max_simds;
2014 unsigned max_backends;
2015 unsigned max_gprs;
2016 unsigned max_threads;
2017 unsigned max_stack_entries;
2018 unsigned max_hw_contexts;
2019 unsigned max_gs_threads;
2020 unsigned sx_max_export_size;
2021 unsigned sx_max_export_pos_size;
2022 unsigned sx_max_export_smx_size;
2023 unsigned sq_num_cf_insts;
2024 unsigned sx_num_of_sets;
2025 unsigned sc_prim_fifo_size;
2026 unsigned sc_hiz_tile_fifo_size;
2027 unsigned sc_earlyz_tile_fifo_fize;
2028 unsigned tiling_nbanks;
2029 unsigned tiling_npipes;
2030 unsigned tiling_group_size;
Alex Deuchere7aeeba62010-06-04 13:10:12 -04002031 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002032 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002033 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02002034};
2035
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002036struct evergreen_asic {
2037 unsigned num_ses;
2038 unsigned max_pipes;
2039 unsigned max_tile_pipes;
2040 unsigned max_simds;
2041 unsigned max_backends;
2042 unsigned max_gprs;
2043 unsigned max_threads;
2044 unsigned max_stack_entries;
2045 unsigned max_hw_contexts;
2046 unsigned max_gs_threads;
2047 unsigned sx_max_export_size;
2048 unsigned sx_max_export_pos_size;
2049 unsigned sx_max_export_smx_size;
2050 unsigned sq_num_cf_insts;
2051 unsigned sx_num_of_sets;
2052 unsigned sc_prim_fifo_size;
2053 unsigned sc_hiz_tile_fifo_size;
2054 unsigned sc_earlyz_tile_fifo_size;
2055 unsigned tiling_nbanks;
2056 unsigned tiling_npipes;
2057 unsigned tiling_group_size;
Alex Deuchere7aeeba62010-06-04 13:10:12 -04002058 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002059 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002060 unsigned active_simds;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002061};
2062
Alex Deucherfecf1d02011-03-02 20:07:29 -05002063struct cayman_asic {
2064 unsigned max_shader_engines;
2065 unsigned max_pipes_per_simd;
2066 unsigned max_tile_pipes;
2067 unsigned max_simds_per_se;
2068 unsigned max_backends_per_se;
2069 unsigned max_texture_channel_caches;
2070 unsigned max_gprs;
2071 unsigned max_threads;
2072 unsigned max_gs_threads;
2073 unsigned max_stack_entries;
2074 unsigned sx_num_of_sets;
2075 unsigned sx_max_export_size;
2076 unsigned sx_max_export_pos_size;
2077 unsigned sx_max_export_smx_size;
2078 unsigned max_hw_contexts;
2079 unsigned sq_num_cf_insts;
2080 unsigned sc_prim_fifo_size;
2081 unsigned sc_hiz_tile_fifo_size;
2082 unsigned sc_earlyz_tile_fifo_size;
2083
2084 unsigned num_shader_engines;
2085 unsigned num_shader_pipes_per_simd;
2086 unsigned num_tile_pipes;
2087 unsigned num_simds_per_se;
2088 unsigned num_backends_per_se;
2089 unsigned backend_disable_mask_per_asic;
2090 unsigned backend_map;
2091 unsigned num_texture_channel_caches;
2092 unsigned mem_max_burst_length_bytes;
2093 unsigned mem_row_size_in_kb;
2094 unsigned shader_engine_tile_size;
2095 unsigned num_gpus;
2096 unsigned multi_gpu_tile_size;
2097
2098 unsigned tile_config;
Alex Deucher65fcf662014-06-02 16:13:21 -04002099 unsigned active_simds;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002100};
2101
Alex Deucher0a96d722012-03-20 17:18:11 -04002102struct si_asic {
2103 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04002104 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04002105 unsigned max_cu_per_sh;
2106 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04002107 unsigned max_backends_per_se;
2108 unsigned max_texture_channel_caches;
2109 unsigned max_gprs;
2110 unsigned max_gs_threads;
2111 unsigned max_hw_contexts;
2112 unsigned sc_prim_fifo_size_frontend;
2113 unsigned sc_prim_fifo_size_backend;
2114 unsigned sc_hiz_tile_fifo_size;
2115 unsigned sc_earlyz_tile_fifo_size;
2116
Alex Deucher0a96d722012-03-20 17:18:11 -04002117 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002118 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04002119 unsigned backend_disable_mask_per_asic;
2120 unsigned backend_map;
2121 unsigned num_texture_channel_caches;
2122 unsigned mem_max_burst_length_bytes;
2123 unsigned mem_row_size_in_kb;
2124 unsigned shader_engine_tile_size;
2125 unsigned num_gpus;
2126 unsigned multi_gpu_tile_size;
2127
2128 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04002129 uint32_t tile_mode_array[32];
Alex Deucher65fcf662014-06-02 16:13:21 -04002130 uint32_t active_cus;
Alex Deucher0a96d722012-03-20 17:18:11 -04002131};
2132
Alex Deucher8cc1a532013-04-09 12:41:24 -04002133struct cik_asic {
2134 unsigned max_shader_engines;
2135 unsigned max_tile_pipes;
2136 unsigned max_cu_per_sh;
2137 unsigned max_sh_per_se;
2138 unsigned max_backends_per_se;
2139 unsigned max_texture_channel_caches;
2140 unsigned max_gprs;
2141 unsigned max_gs_threads;
2142 unsigned max_hw_contexts;
2143 unsigned sc_prim_fifo_size_frontend;
2144 unsigned sc_prim_fifo_size_backend;
2145 unsigned sc_hiz_tile_fifo_size;
2146 unsigned sc_earlyz_tile_fifo_size;
2147
2148 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002149 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002150 unsigned backend_disable_mask_per_asic;
2151 unsigned backend_map;
2152 unsigned num_texture_channel_caches;
2153 unsigned mem_max_burst_length_bytes;
2154 unsigned mem_row_size_in_kb;
2155 unsigned shader_engine_tile_size;
2156 unsigned num_gpus;
2157 unsigned multi_gpu_tile_size;
2158
2159 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04002160 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09002161 uint32_t macrotile_mode_array[16];
Alex Deucher65fcf662014-06-02 16:13:21 -04002162 uint32_t active_cus;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002163};
2164
Jerome Glisse068a1172009-06-17 13:28:30 +02002165union radeon_asic_config {
2166 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10002167 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002168 struct r600_asic r600;
2169 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002170 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002171 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002172 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002173 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002174};
2175
Daniel Vetter0a10c852010-03-11 21:19:14 +00002176/*
2177 * asic initizalization from radeon_asic.c
2178 */
2179void radeon_agp_disable(struct radeon_device *rdev);
2180int radeon_asic_init(struct radeon_device *rdev);
2181
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002182
2183/*
2184 * IOCTL.
2185 */
2186int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2187 struct drm_file *filp);
2188int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2189 struct drm_file *filp);
Christian Königf72a113a2014-08-07 09:36:00 +02002190int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
2191 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002192int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2193 struct drm_file *file_priv);
2194int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2195 struct drm_file *file_priv);
2196int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2197 struct drm_file *file_priv);
2198int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2199 struct drm_file *file_priv);
2200int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2201 struct drm_file *filp);
2202int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *filp);
2204int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *filp);
2206int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2207 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002208int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2209 struct drm_file *filp);
Marek Olšákbda72d52014-03-02 00:56:17 +01002210int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2211 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002212int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002213int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2214 struct drm_file *filp);
2215int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2216 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002217
Alex Deucher16cdf042011-10-28 10:30:02 -04002218/* VRAM scratch page for HDP bug, default vram page */
2219struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002220 struct radeon_bo *robj;
2221 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002222 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002223};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002224
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002225/*
2226 * ACPI
2227 */
2228struct radeon_atif_notification_cfg {
2229 bool enabled;
2230 int command_code;
2231};
2232
2233struct radeon_atif_notifications {
2234 bool display_switch;
2235 bool expansion_mode_change;
2236 bool thermal_state;
2237 bool forced_power_state;
2238 bool system_power_state;
2239 bool display_conf_change;
2240 bool px_gfx_switch;
2241 bool brightness_change;
2242 bool dgpu_display_event;
2243};
2244
2245struct radeon_atif_functions {
2246 bool system_params;
2247 bool sbios_requests;
2248 bool select_active_disp;
2249 bool lid_state;
2250 bool get_tv_standard;
2251 bool set_tv_standard;
2252 bool get_panel_expansion_mode;
2253 bool set_panel_expansion_mode;
2254 bool temperature_change;
2255 bool graphics_device_types;
2256};
2257
2258struct radeon_atif {
2259 struct radeon_atif_notifications notifications;
2260 struct radeon_atif_functions functions;
2261 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002262 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002263};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002264
Alex Deuchere3a15922012-08-16 11:13:43 -04002265struct radeon_atcs_functions {
2266 bool get_ext_state;
2267 bool pcie_perf_req;
2268 bool pcie_dev_rdy;
2269 bool pcie_bus_width;
2270};
2271
2272struct radeon_atcs {
2273 struct radeon_atcs_functions functions;
2274};
2275
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002276/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002277 * Core structure, functions and helpers.
2278 */
2279typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2280typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2281
2282struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002283 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002284 struct drm_device *ddev;
2285 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002286 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002287 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002288 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002289 enum radeon_family family;
2290 unsigned long flags;
2291 int usec_timeout;
2292 enum radeon_pll_errata pll_errata;
2293 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002294 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002295 int disp_priority;
2296 /* BIOS */
2297 uint8_t *bios;
2298 bool is_atom_bios;
2299 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002300 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002301 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002302 resource_size_t rmmio_base;
2303 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002304 /* protects concurrent MM_INDEX/DATA based register access */
2305 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002306 /* protects concurrent SMC based register access */
2307 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002308 /* protects concurrent PLL register access */
2309 spinlock_t pll_idx_lock;
2310 /* protects concurrent MC register access */
2311 spinlock_t mc_idx_lock;
2312 /* protects concurrent PCIE register access */
2313 spinlock_t pcie_idx_lock;
2314 /* protects concurrent PCIE_PORT register access */
2315 spinlock_t pciep_idx_lock;
2316 /* protects concurrent PIF register access */
2317 spinlock_t pif_idx_lock;
2318 /* protects concurrent CG register access */
2319 spinlock_t cg_idx_lock;
2320 /* protects concurrent UVD register access */
2321 spinlock_t uvd_idx_lock;
2322 /* protects concurrent RCU register access */
2323 spinlock_t rcu_idx_lock;
2324 /* protects concurrent DIDT register access */
2325 spinlock_t didt_idx_lock;
2326 /* protects concurrent ENDPOINT (audio) register access */
2327 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002328 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002329 radeon_rreg_t mc_rreg;
2330 radeon_wreg_t mc_wreg;
2331 radeon_rreg_t pll_rreg;
2332 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002333 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002334 radeon_rreg_t pciep_rreg;
2335 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002336 /* io port */
2337 void __iomem *rio_mem;
2338 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002339 struct radeon_clock clock;
2340 struct radeon_mc mc;
2341 struct radeon_gart gart;
2342 struct radeon_mode_info mode_info;
2343 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002344 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002345 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002346 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002347 wait_queue_head_t fence_queue;
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002348 unsigned fence_context;
Christian Königd6999bc2012-05-09 15:34:45 +02002349 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002350 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002351 bool ib_pool_ready;
2352 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002353 struct radeon_irq irq;
2354 struct radeon_asic *asic;
2355 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002356 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002357 struct radeon_uvd uvd;
Christian Königd93f7932013-05-23 12:10:04 +02002358 struct radeon_vce vce;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002359 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002360 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002361 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002362 bool shutdown;
2363 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002364 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002365 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002366 bool fastfb_working; /* IGP feature*/
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04002367 bool needs_reset, in_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002368 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002369 const struct firmware *me_fw; /* all family ME firmware */
2370 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002371 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002372 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002373 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002374 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucherf2c6b0f2014-06-25 19:32:36 -04002375 const struct firmware *mec2_fw; /* KV MEC2 firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002376 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002377 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002378 const struct firmware *uvd_fw; /* UVD firmware */
Christian Königd93f7932013-05-23 12:10:04 +02002379 const struct firmware *vce_fw; /* VCE firmware */
Alex Deucher629bd332014-06-25 18:41:34 -04002380 bool new_fw;
Alex Deucher16cdf042011-10-28 10:30:02 -04002381 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002382 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002383 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002384 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002385 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002386 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002387 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002388 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002389 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002390 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002391 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002392 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002393 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002394 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002395 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002396 /* i2c buses */
2397 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002398 /* debugfs */
2399 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2400 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002401 /* virtual memory */
2402 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002403 struct mutex gpu_clock_mutex;
Marek Olšák67e8e3f2014-03-02 00:56:18 +01002404 /* memory stats */
2405 atomic64_t vram_usage;
2406 atomic64_t gtt_usage;
2407 atomic64_t num_bytes_moved;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002408 /* ACPI interface */
2409 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002410 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002411 /* srbm instance registers */
2412 struct mutex srbm_mutex;
Oded Gabbay1c0a4622014-07-14 15:36:08 +03002413 /* GRBM index mutex. Protects concurrents access to GRBM index */
2414 struct mutex grbm_idx_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002415 /* clock, powergating flags */
2416 u32 cg_flags;
2417 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002418
2419 struct dev_pm_domain vga_pm_domain;
2420 bool have_disp_power_ref;
Alex Deucher4807c5a2014-07-18 11:54:20 -04002421 u32 px_quirk_flags;
Alex Deucher71ecc972014-07-17 12:09:25 -04002422
2423 /* tracking pinned memory */
2424 u64 vram_pin_size;
2425 u64 gart_pin_size;
Christian König341cb9e2014-08-07 09:36:03 +02002426
Oded Gabbaye28740e2014-07-15 13:53:32 +03002427 /* amdkfd interface */
2428 struct kfd_dev *kfd;
2429 struct radeon_sa_manager kfd_bo;
2430
Christian König341cb9e2014-08-07 09:36:03 +02002431 struct mutex mn_lock;
2432 DECLARE_HASHTABLE(mn_hash, 7);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002433};
2434
Alex Deucher90c4cde2014-04-10 22:29:01 -04002435bool radeon_is_px(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002436int radeon_device_init(struct radeon_device *rdev,
2437 struct drm_device *ddev,
2438 struct pci_dev *pdev,
2439 uint32_t flags);
2440void radeon_device_fini(struct radeon_device *rdev);
2441int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2442
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002443#define RADEON_MIN_MMIO_SIZE 0x10000
2444
2445static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2446 bool always_indirect)
2447{
2448 /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
2449 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2450 return readl(((void __iomem *)rdev->rmmio) + reg);
2451 else {
2452 unsigned long flags;
2453 uint32_t ret;
2454
2455 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
2456 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
2457 ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
2458 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
2459
2460 return ret;
2461 }
2462}
2463
2464static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2465 bool always_indirect)
2466{
2467 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2468 writel(v, ((void __iomem *)rdev->rmmio) + reg);
2469 else {
2470 unsigned long flags;
2471
2472 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
2473 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
2474 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
2475 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
2476 }
2477}
2478
Andi Kleen6fcbef72011-10-13 16:08:42 -07002479u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2480void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002481
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002482u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2483void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002484
Jerome Glisse4c788672009-11-20 14:29:23 +01002485/*
2486 * Cast helper
2487 */
Maarten Lankhorst954605c2014-01-09 11:03:12 +01002488extern const struct fence_ops radeon_fence_ops;
2489
2490static inline struct radeon_fence *to_radeon_fence(struct fence *f)
2491{
2492 struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
2493
2494 if (__f->base.ops == &radeon_fence_ops)
2495 return __f;
2496
2497 return NULL;
2498}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002499
2500/*
2501 * Registers read & write functions.
2502 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002503#define RREG8(reg) readb((rdev->rmmio) + (reg))
2504#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2505#define RREG16(reg) readw((rdev->rmmio) + (reg))
2506#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002507#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2508#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2509#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2510#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2511#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002512#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2513#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2514#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2515#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2516#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2517#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002518#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2519#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002520#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2521#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002522#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2523#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002524#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2525#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002526#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2527#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002528#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2529#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2530#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2531#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002532#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2533#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002534#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2535#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002536#define WREG32_P(reg, val, mask) \
2537 do { \
2538 uint32_t tmp_ = RREG32(reg); \
2539 tmp_ &= (mask); \
2540 tmp_ |= ((val) & ~(mask)); \
2541 WREG32(reg, tmp_); \
2542 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002543#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002544#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002545#define WREG32_PLL_P(reg, val, mask) \
2546 do { \
2547 uint32_t tmp_ = RREG32_PLL(reg); \
2548 tmp_ &= (mask); \
2549 tmp_ |= ((val) & ~(mask)); \
2550 WREG32_PLL(reg, tmp_); \
2551 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002552#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002553#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2554#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002555
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002556#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2557#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002558
Dave Airliede1b2892009-08-12 18:43:14 +10002559/*
2560 * Indirect registers accessor
2561 */
2562static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2563{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002564 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002565 uint32_t r;
2566
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002567 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002568 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2569 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002570 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002571 return r;
2572}
2573
2574static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2575{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002576 unsigned long flags;
2577
2578 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002579 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2580 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002581 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002582}
2583
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002584static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2585{
Alex Deucherfe781182013-09-03 18:19:42 -04002586 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002587 u32 r;
2588
Alex Deucherfe781182013-09-03 18:19:42 -04002589 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002590 WREG32(TN_SMC_IND_INDEX_0, (reg));
2591 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002592 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002593 return r;
2594}
2595
2596static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2597{
Alex Deucherfe781182013-09-03 18:19:42 -04002598 unsigned long flags;
2599
2600 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002601 WREG32(TN_SMC_IND_INDEX_0, (reg));
2602 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002603 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002604}
2605
Alex Deucherff82bbc2013-04-12 11:27:20 -04002606static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2607{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002608 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002609 u32 r;
2610
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002611 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002612 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2613 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002614 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002615 return r;
2616}
2617
2618static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2619{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002620 unsigned long flags;
2621
2622 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002623 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2624 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002625 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002626}
2627
Alex Deucher46f95642013-04-12 11:49:51 -04002628static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2629{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002630 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002631 u32 r;
2632
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002633 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002634 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2635 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002636 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002637 return r;
2638}
2639
2640static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2641{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002642 unsigned long flags;
2643
2644 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002645 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2646 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002647 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002648}
2649
Alex Deucher792edd62013-02-14 18:18:12 -05002650static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2651{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002652 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002653 u32 r;
2654
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002655 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002656 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2657 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002658 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002659 return r;
2660}
2661
2662static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2663{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002664 unsigned long flags;
2665
2666 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002667 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2668 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002669 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002670}
2671
2672static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2673{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002674 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002675 u32 r;
2676
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002677 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002678 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2679 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002680 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002681 return r;
2682}
2683
2684static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2685{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002686 unsigned long flags;
2687
2688 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002689 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2690 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002691 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002692}
2693
Alex Deucher93656cd2013-02-25 15:18:39 -05002694static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2695{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002696 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002697 u32 r;
2698
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002699 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002700 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2701 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002702 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002703 return r;
2704}
2705
2706static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2707{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002708 unsigned long flags;
2709
2710 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002711 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2712 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002713 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002714}
2715
Alex Deucher1d582342013-04-19 13:03:37 -04002716
2717static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2718{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002719 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002720 u32 r;
2721
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002722 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002723 WREG32(CIK_DIDT_IND_INDEX, (reg));
2724 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002725 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002726 return r;
2727}
2728
2729static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2730{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002731 unsigned long flags;
2732
2733 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002734 WREG32(CIK_DIDT_IND_INDEX, (reg));
2735 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002736 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002737}
2738
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002739void r100_pll_errata_after_index(struct radeon_device *rdev);
2740
2741
2742/*
2743 * ASICs helpers.
2744 */
Dave Airlieb995e432009-07-14 02:02:32 +10002745#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2746 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002747#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2748 (rdev->family == CHIP_RV200) || \
2749 (rdev->family == CHIP_RS100) || \
2750 (rdev->family == CHIP_RS200) || \
2751 (rdev->family == CHIP_RV250) || \
2752 (rdev->family == CHIP_RV280) || \
2753 (rdev->family == CHIP_RS300))
2754#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2755 (rdev->family == CHIP_RV350) || \
2756 (rdev->family == CHIP_R350) || \
2757 (rdev->family == CHIP_RV380) || \
2758 (rdev->family == CHIP_R420) || \
2759 (rdev->family == CHIP_R423) || \
2760 (rdev->family == CHIP_RV410) || \
2761 (rdev->family == CHIP_RS400) || \
2762 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002763#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2764 (rdev->ddev->pdev->device == 0x9443) || \
2765 (rdev->ddev->pdev->device == 0x944B) || \
2766 (rdev->ddev->pdev->device == 0x9506) || \
2767 (rdev->ddev->pdev->device == 0x9509) || \
2768 (rdev->ddev->pdev->device == 0x950F) || \
2769 (rdev->ddev->pdev->device == 0x689C) || \
2770 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002771#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002772#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2773 (rdev->family == CHIP_RS690) || \
2774 (rdev->family == CHIP_RS740) || \
2775 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002776#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2777#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002778#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002779#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2780 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002781#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002782#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2783#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2784 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002785#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002786#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002787#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Alex Deucherbe0949f2014-04-08 11:28:54 -04002788#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2789#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
Alex Deucher89d26182014-05-08 18:26:23 -04002790#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2791 (rdev->family == CHIP_MULLINS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002792
Alex Deucherdc50ba72013-06-26 00:33:35 -04002793#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2794 (rdev->ddev->pdev->device == 0x6850) || \
2795 (rdev->ddev->pdev->device == 0x6858) || \
2796 (rdev->ddev->pdev->device == 0x6859) || \
2797 (rdev->ddev->pdev->device == 0x6840) || \
2798 (rdev->ddev->pdev->device == 0x6841) || \
2799 (rdev->ddev->pdev->device == 0x6842) || \
2800 (rdev->ddev->pdev->device == 0x6843))
2801
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002802/*
2803 * BIOS helpers.
2804 */
2805#define RBIOS8(i) (rdev->bios[i])
2806#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2807#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2808
2809int radeon_combios_init(struct radeon_device *rdev);
2810void radeon_combios_fini(struct radeon_device *rdev);
2811int radeon_atombios_init(struct radeon_device *rdev);
2812void radeon_atombios_fini(struct radeon_device *rdev);
2813
2814
2815/*
2816 * RING helpers.
2817 */
David Herrmannedf0ac72014-08-29 12:12:38 +02002818
2819/**
2820 * radeon_ring_write - write a value to the ring
2821 *
2822 * @ring: radeon_ring structure holding ring information
2823 * @v: dword (dw) value to write
2824 *
2825 * Write a value to the requested ring buffer (all asics).
2826 */
Christian Könige32eb502011-10-23 12:56:27 +02002827static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002828{
David Herrmannedf0ac72014-08-29 12:12:38 +02002829 if (ring->count_dw <= 0)
2830 DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
2831
Christian Könige32eb502011-10-23 12:56:27 +02002832 ring->ring[ring->wptr++] = v;
2833 ring->wptr &= ring->ptr_mask;
2834 ring->count_dw--;
2835 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002836}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002837
2838/*
2839 * ASICs macro.
2840 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002841#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002842#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2843#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2844#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002845#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002846#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002847#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002848#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
Michel Dänzer77497f22014-07-17 19:01:07 +09002849#define radeon_gart_set_page(rdev, i, p, f) (rdev)->asic->gart.set_page((rdev), (i), (p), (f))
Christian König05b07142012-08-06 20:21:10 +02002850#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2851#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian König03f62ab2014-07-30 21:05:17 +02002852#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
2853#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2854#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2855#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
Christian König76a0df82013-08-13 11:56:50 +02002856#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2857#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2858#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2859#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2860#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2861#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
Christian Königfaffaf62014-11-19 14:01:19 +01002862#define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
Christian König76a0df82013-08-13 11:56:50 +02002863#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2864#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2865#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002866#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2867#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002868#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002869#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002870#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002871#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2872#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002873#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2874#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Christian König57d20a42014-09-04 20:01:53 +02002875#define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
2876#define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
2877#define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
Alex Deucher27cd7762012-02-23 17:53:42 -05002878#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2879#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2880#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002881#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2882#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2883#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2884#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2885#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2886#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2887#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002888#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucherb59b7332013-08-20 20:01:18 -04002889#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002890#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002891#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2892#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002893#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002894#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2895#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2896#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2897#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002898#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002899#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2900#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2901#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2902#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2903#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002904#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
Christian König157fa142014-05-27 16:49:20 +02002905#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002906#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2907#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002908#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002909#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002910#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2911#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2912#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002913#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002914#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002915#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002916#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002917#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002918#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2919#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2920#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2921#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2922#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002923#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002924#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002925#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002926#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002927#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002928
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002929/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002930/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002931extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher1a0041b2013-10-02 13:01:36 -04002932extern void radeon_pci_config_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002933extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002934extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002935extern int radeon_modeset_init(struct radeon_device *rdev);
2936extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002937extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002938extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002939extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002940extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002941extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002942extern void radeon_wb_fini(struct radeon_device *rdev);
2943extern int radeon_wb_init(struct radeon_device *rdev);
2944extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002945extern void radeon_surface_init(struct radeon_device *rdev);
2946extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002947extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002948extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002949extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002950extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Christian Königf72a113a2014-08-07 09:36:00 +02002951extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2952 uint32_t flags);
2953extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
2954extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
Jerome Glissed594e462010-02-17 21:54:29 +00002955extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2956extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002957extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2958extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002959extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002960extern void radeon_program_register_sequence(struct radeon_device *rdev,
2961 const u32 *registers,
2962 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002963
Daniel Vetter3574dda2011-02-18 17:59:19 +01002964/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002965 * vm
2966 */
2967int radeon_vm_manager_init(struct radeon_device *rdev);
2968void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian König6d2f2942014-02-20 13:42:17 +01002969int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002970void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königdf0af442014-03-03 12:38:08 +01002971struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
2972 struct radeon_vm *vm,
2973 struct list_head *head);
Christian Königee60e292012-08-09 16:21:08 +02002974struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2975 struct radeon_vm *vm, int ring);
Christian Königfa688342014-02-20 10:47:05 +01002976void radeon_vm_flush(struct radeon_device *rdev,
2977 struct radeon_vm *vm,
2978 int ring);
Christian Königee60e292012-08-09 16:21:08 +02002979void radeon_vm_fence(struct radeon_device *rdev,
2980 struct radeon_vm *vm,
2981 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002982uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König6d2f2942014-02-20 13:42:17 +01002983int radeon_vm_update_page_directory(struct radeon_device *rdev,
2984 struct radeon_vm *vm);
Christian König036bf462014-07-18 08:56:40 +02002985int radeon_vm_clear_freed(struct radeon_device *rdev,
2986 struct radeon_vm *vm);
Christian Könige31ad962014-07-18 09:24:53 +02002987int radeon_vm_clear_invalids(struct radeon_device *rdev,
2988 struct radeon_vm *vm);
Christian König9c57a6b2013-11-25 15:42:11 +01002989int radeon_vm_bo_update(struct radeon_device *rdev,
Christian König036bf462014-07-18 08:56:40 +02002990 struct radeon_bo_va *bo_va,
Christian König9c57a6b2013-11-25 15:42:11 +01002991 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002992void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2993 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002994struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2995 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002996struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2997 struct radeon_vm *vm,
2998 struct radeon_bo *bo);
2999int radeon_vm_bo_set_addr(struct radeon_device *rdev,
3000 struct radeon_bo_va *bo_va,
3001 uint64_t offset,
3002 uint32_t flags);
Christian König036bf462014-07-18 08:56:40 +02003003void radeon_vm_bo_rmv(struct radeon_device *rdev,
3004 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05003005
Alex Deucherf122c612012-03-30 08:59:57 -04003006/* audio */
3007void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04003008struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
3009struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Alex Deucher832eafa2014-02-18 11:07:55 -05003010void r600_audio_enable(struct radeon_device *rdev,
3011 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -04003012 u8 enable_mask);
Alex Deucher832eafa2014-02-18 11:07:55 -05003013void dce6_audio_enable(struct radeon_device *rdev,
3014 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -04003015 u8 enable_mask);
Jerome Glisse721604a2012-01-05 22:11:05 -05003016
3017/*
Alex Deucher16cdf042011-10-28 10:30:02 -04003018 * R600 vram scratch functions
3019 */
3020int r600_vram_scratch_init(struct radeon_device *rdev);
3021void r600_vram_scratch_fini(struct radeon_device *rdev);
3022
3023/*
Jerome Glisse285484e2011-12-16 17:03:42 -05003024 * r600 cs checking helper
3025 */
3026unsigned r600_mip_minify(unsigned size, unsigned level);
3027bool r600_fmt_is_valid_color(u32 format);
3028bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
3029int r600_fmt_get_blocksize(u32 format);
3030int r600_fmt_get_nblocksx(u32 format, u32 w);
3031int r600_fmt_get_nblocksy(u32 format, u32 h);
3032
3033/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01003034 * r600 functions used by radeon_encoder.c
3035 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +02003036struct radeon_hdmi_acr {
3037 u32 clock;
3038
3039 int n_32khz;
3040 int cts_32khz;
3041
3042 int n_44_1khz;
3043 int cts_44_1khz;
3044
3045 int n_48khz;
3046 int cts_48khz;
3047
3048};
3049
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02003050extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
3051
Alex Deucher416a2bd2012-05-31 19:00:25 -04003052extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
3053 u32 tiling_pipe_num,
3054 u32 max_rb_num,
3055 u32 total_max_rb_num,
3056 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04003057
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02003058/*
3059 * evergreen functions used by radeon_encoder.c
3060 */
3061
Alex Deucher0af62b02011-01-06 21:19:31 -05003062extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05003063extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05003064
Alex Deucherc4917072012-07-31 17:14:35 -04003065/* radeon_acpi.c */
3066#if defined(CONFIG_ACPI)
3067extern int radeon_acpi_init(struct radeon_device *rdev);
3068extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04003069extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
3070extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05003071 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04003072extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04003073#else
3074static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
3075static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
3076#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04003077
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05003078int radeon_cs_packet_parse(struct radeon_cs_parser *p,
3079 struct radeon_cs_packet *pkt,
3080 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05003081bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05003082void radeon_cs_dump_packet(struct radeon_cs_parser *p,
3083 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05003084int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
3085 struct radeon_cs_reloc **cs_reloc,
3086 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05003087int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
3088 uint32_t *vline_start_end,
3089 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05003090
Jerome Glisse4c788672009-11-20 14:29:23 +01003091#include "radeon_object.h"
3092
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003093#endif