blob: 99d9f431ae2c20c538b888e0b8509e8afe54dc44 [file] [log] [blame]
Fabio Estevamc01faac2018-05-21 23:53:30 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// drivers/dma/imx-sdma.c
4//
5// This file contains a driver for the Freescale Smart DMA engine
6//
7// Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8//
9// Based on code from Freescale:
10//
11// Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
Sascha Hauer1ec1e822010-09-30 13:56:34 +000012
13#include <linux/init.h>
Michael Olbrich1d069bf2016-07-07 11:35:51 +020014#include <linux/iopoll.h>
Axel Linf8de8f42011-08-30 15:08:24 +080015#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000016#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080017#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000018#include <linux/mm.h>
19#include <linux/interrupt.h>
20#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080021#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/sched.h>
23#include <linux/semaphore.h>
24#include <linux/spinlock.h>
25#include <linux/device.h>
26#include <linux/dma-mapping.h>
27#include <linux/firmware.h>
28#include <linux/slab.h>
29#include <linux/platform_device.h>
30#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080031#include <linux/of.h>
Shengjiu Wang8391ecf2015-07-10 17:08:16 +080032#include <linux/of_address.h>
Shawn Guo580975d2011-07-14 08:35:48 +080033#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080034#include <linux/of_dma.h>
Lucas Stachb8603d22018-11-06 03:40:33 +000035#include <linux/workqueue.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000036
37#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020038#include <linux/platform_data/dma-imx-sdma.h>
39#include <linux/platform_data/dma-imx.h>
Zidan Wangd078cd12015-07-23 11:40:49 +080040#include <linux/regmap.h>
41#include <linux/mfd/syscon.h>
42#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000043
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000044#include "dmaengine.h"
Robin Gong57b772b2018-06-20 00:57:00 +080045#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000046
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800127 * p_2_p watermark_level description
128 * Bits Name Description
129 * 0-7 Lower WML Lower watermark level
130 * 8 PS 1: Pad Swallowing
131 * 0: No Pad Swallowing
132 * 9 PA 1: Pad Adding
133 * 0: No Pad Adding
134 * 10 SPDIF If this bit is set both source
135 * and destination are on SPBA
136 * 11 Source Bit(SP) 1: Source on SPBA
137 * 0: Source on AIPS
138 * 12 Destination Bit(DP) 1: Destination on SPBA
139 * 0: Destination on AIPS
140 * 13-15 --------- MUST BE 0
141 * 16-23 Higher WML HWML
142 * 24-27 N Total number of samples after
143 * which Pad adding/Swallowing
144 * must be done. It must be odd.
145 * 28 Lower WML Event(LWE) SDMA events reg to check for
146 * LWML event mask
147 * 0: LWE in EVENTS register
148 * 1: LWE in EVENTS2 register
149 * 29 Higher WML Event(HWE) SDMA events reg to check for
150 * HWML event mask
151 * 0: HWE in EVENTS register
152 * 1: HWE in EVENTS2 register
153 * 30 --------- MUST BE 0
154 * 31 CONT 1: Amount of samples to be
155 * transferred is unknown and
156 * script will keep on
157 * transferring samples as long as
158 * both events are detected and
159 * script must be manually stopped
160 * by the application
161 * 0: The amount of samples to be
162 * transferred is equal to the
163 * count field of mode word
164 */
165#define SDMA_WATERMARK_LEVEL_LWML 0xFF
166#define SDMA_WATERMARK_LEVEL_PS BIT(8)
167#define SDMA_WATERMARK_LEVEL_PA BIT(9)
168#define SDMA_WATERMARK_LEVEL_SPDIF BIT(10)
169#define SDMA_WATERMARK_LEVEL_SP BIT(11)
170#define SDMA_WATERMARK_LEVEL_DP BIT(12)
171#define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16)
172#define SDMA_WATERMARK_LEVEL_LWE BIT(28)
173#define SDMA_WATERMARK_LEVEL_HWE BIT(29)
174#define SDMA_WATERMARK_LEVEL_CONT BIT(31)
175
Nicolin Chenf9d4a392017-09-14 11:46:43 -0700176#define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179
180#define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \
181 BIT(DMA_MEM_TO_DEV) | \
182 BIT(DMA_DEV_TO_DEV))
183
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800184/*
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000185 * Mode/Count of data node descriptors - IPCv2
186 */
187struct sdma_mode_count {
Robin Gong4a6b2e82018-07-24 01:46:10 +0800188#define SDMA_BD_MAX_CNT 0xffff
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000189 u32 count : 16; /* size of the buffer pointed by this BD */
190 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
Martin Kaisere4b75762016-08-08 22:45:58 +0200191 u32 command : 8; /* command mostly used for channel 0 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000192};
193
194/*
195 * Buffer descriptor
196 */
197struct sdma_buffer_descriptor {
198 struct sdma_mode_count mode;
199 u32 buffer_addr; /* address of the buffer described */
200 u32 ext_buffer_addr; /* extended buffer address */
201} __attribute__ ((packed));
202
203/**
204 * struct sdma_channel_control - Channel control Block
205 *
Robin Gong24ca3122018-07-04 18:06:42 +0800206 * @current_bd_ptr: current buffer descriptor processed
207 * @base_bd_ptr: first element of buffer descriptor array
208 * @unused: padding. The SDMA engine expects an array of 128 byte
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000209 * control blocks
210 */
211struct sdma_channel_control {
212 u32 current_bd_ptr;
213 u32 base_bd_ptr;
214 u32 unused[2];
215} __attribute__ ((packed));
216
217/**
218 * struct sdma_state_registers - SDMA context for a channel
219 *
220 * @pc: program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800221 * @unused1: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000222 * @t: test bit: status of arithmetic & test instruction
223 * @rpc: return program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800224 * @unused0: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000225 * @sf: source fault while loading data
226 * @spc: loop start program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800227 * @unused2: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000228 * @df: destination fault while storing data
229 * @epc: loop end program counter
230 * @lm: loop mode
231 */
232struct sdma_state_registers {
233 u32 pc :14;
234 u32 unused1: 1;
235 u32 t : 1;
236 u32 rpc :14;
237 u32 unused0: 1;
238 u32 sf : 1;
239 u32 spc :14;
240 u32 unused2: 1;
241 u32 df : 1;
242 u32 epc :14;
243 u32 lm : 2;
244} __attribute__ ((packed));
245
246/**
247 * struct sdma_context_data - sdma context specific to a channel
248 *
249 * @channel_state: channel state bits
250 * @gReg: general registers
251 * @mda: burst dma destination address register
252 * @msa: burst dma source address register
253 * @ms: burst dma status register
254 * @md: burst dma data register
255 * @pda: peripheral dma destination address register
256 * @psa: peripheral dma source address register
257 * @ps: peripheral dma status register
258 * @pd: peripheral dma data register
259 * @ca: CRC polynomial register
260 * @cs: CRC accumulator register
261 * @dda: dedicated core destination address register
262 * @dsa: dedicated core source address register
263 * @ds: dedicated core status register
264 * @dd: dedicated core data register
Robin Gong24ca3122018-07-04 18:06:42 +0800265 * @scratch0: 1st word of dedicated ram for context switch
266 * @scratch1: 2nd word of dedicated ram for context switch
267 * @scratch2: 3rd word of dedicated ram for context switch
268 * @scratch3: 4th word of dedicated ram for context switch
269 * @scratch4: 5th word of dedicated ram for context switch
270 * @scratch5: 6th word of dedicated ram for context switch
271 * @scratch6: 7th word of dedicated ram for context switch
272 * @scratch7: 8th word of dedicated ram for context switch
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273 */
274struct sdma_context_data {
275 struct sdma_state_registers channel_state;
276 u32 gReg[8];
277 u32 mda;
278 u32 msa;
279 u32 ms;
280 u32 md;
281 u32 pda;
282 u32 psa;
283 u32 ps;
284 u32 pd;
285 u32 ca;
286 u32 cs;
287 u32 dda;
288 u32 dsa;
289 u32 ds;
290 u32 dd;
291 u32 scratch0;
292 u32 scratch1;
293 u32 scratch2;
294 u32 scratch3;
295 u32 scratch4;
296 u32 scratch5;
297 u32 scratch6;
298 u32 scratch7;
299} __attribute__ ((packed));
300
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000301
302struct sdma_engine;
303
304/**
Sascha Hauer76c33d22018-06-20 00:56:59 +0800305 * struct sdma_desc - descriptor structor for one transfer
Robin Gong24ca3122018-07-04 18:06:42 +0800306 * @vd: descriptor for virt dma
307 * @num_bd: number of descriptors currently handling
308 * @bd_phys: physical address of bd
309 * @buf_tail: ID of the buffer that was processed
310 * @buf_ptail: ID of the previous buffer that was processed
311 * @period_len: period length, used in cyclic.
312 * @chn_real_count: the real count updated from bd->mode.count
313 * @chn_count: the transfer count set
314 * @sdmac: sdma_channel pointer
315 * @bd: pointer of allocate bd
Sascha Hauer76c33d22018-06-20 00:56:59 +0800316 */
317struct sdma_desc {
Robin Gong57b772b2018-06-20 00:57:00 +0800318 struct virt_dma_desc vd;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800319 unsigned int num_bd;
320 dma_addr_t bd_phys;
321 unsigned int buf_tail;
322 unsigned int buf_ptail;
323 unsigned int period_len;
324 unsigned int chn_real_count;
325 unsigned int chn_count;
326 struct sdma_channel *sdmac;
327 struct sdma_buffer_descriptor *bd;
328};
329
330/**
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000331 * struct sdma_channel - housekeeping for a SDMA channel
332 *
Robin Gong24ca3122018-07-04 18:06:42 +0800333 * @vc: virt_dma base structure
334 * @desc: sdma description including vd and other special member
335 * @sdma: pointer to the SDMA engine for this channel
336 * @channel: the channel number, matches dmaengine chan_id + 1
337 * @direction: transfer type. Needed for setting SDMA script
Vinod Koul107d0642018-10-25 15:15:28 +0100338 * @slave_config Slave configuration
Robin Gong24ca3122018-07-04 18:06:42 +0800339 * @peripheral_type: Peripheral type. Needed for setting SDMA script
340 * @event_id0: aka dma request line
341 * @event_id1: for channels that use 2 events
342 * @word_size: peripheral access size
343 * @pc_from_device: script address for those device_2_memory
344 * @pc_to_device: script address for those memory_2_device
345 * @device_to_device: script address for those device_2_device
Robin Gong0f06c022018-07-24 01:46:11 +0800346 * @pc_to_pc: script address for those memory_2_memory
Robin Gong24ca3122018-07-04 18:06:42 +0800347 * @flags: loop mode or not
348 * @per_address: peripheral source or destination address in common case
349 * destination address in p_2_p case
350 * @per_address2: peripheral source address in p_2_p case
351 * @event_mask: event mask used in p_2_p script
352 * @watermark_level: value for gReg[7], some script will extend it from
353 * basic watermark such as p_2_p
354 * @shp_addr: value for gReg[6]
355 * @per_addr: value for gReg[2]
356 * @status: status of dma channel
357 * @data: specific sdma interface structure
358 * @bd_pool: dma_pool for bd
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000359 */
360struct sdma_channel {
Robin Gong57b772b2018-06-20 00:57:00 +0800361 struct virt_dma_chan vc;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800362 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000363 struct sdma_engine *sdma;
364 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530365 enum dma_transfer_direction direction;
Vinod Koul107d0642018-10-25 15:15:28 +0100366 struct dma_slave_config slave_config;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000367 enum sdma_peripheral_type peripheral_type;
368 unsigned int event_id0;
369 unsigned int event_id1;
370 enum dma_slave_buswidth word_size;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000371 unsigned int pc_from_device, pc_to_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800372 unsigned int device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800373 unsigned int pc_to_pc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000374 unsigned long flags;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800375 dma_addr_t per_address, per_address2;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800376 unsigned long event_mask[2];
377 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000378 u32 shp_addr, per_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000379 enum dma_status status;
Robin Gongad0d92d2019-01-08 12:00:16 +0000380 bool context_loaded;
Nicolin Chen0b351862014-06-16 11:32:29 +0800381 struct imx_dma_data data;
Lucas Stachb8603d22018-11-06 03:40:33 +0000382 struct work_struct terminate_worker;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000383};
384
Richard Zhao0bbc1412012-01-13 11:10:01 +0800385#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000386
387#define MAX_DMA_CHANNELS 32
388#define MXC_SDMA_DEFAULT_PRIORITY 1
389#define MXC_SDMA_MIN_PRIORITY 1
390#define MXC_SDMA_MAX_PRIORITY 7
391
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000392#define SDMA_FIRMWARE_MAGIC 0x414d4453
393
394/**
395 * struct sdma_firmware_header - Layout of the firmware image
396 *
Robin Gong24ca3122018-07-04 18:06:42 +0800397 * @magic: "SDMA"
398 * @version_major: increased whenever layout of struct
399 * sdma_script_start_addrs changes.
400 * @version_minor: firmware minor version (for binary compatible changes)
401 * @script_addrs_start: offset of struct sdma_script_start_addrs in this image
402 * @num_script_addrs: Number of script addresses in this image
403 * @ram_code_start: offset of SDMA ram image in this firmware image
404 * @ram_code_size: size of SDMA ram image
405 * @script_addrs: Stores the start address of the SDMA scripts
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000406 * (in SDMA memory space)
407 */
408struct sdma_firmware_header {
409 u32 magic;
410 u32 version_major;
411 u32 version_minor;
412 u32 script_addrs_start;
413 u32 num_script_addrs;
414 u32 ram_code_start;
415 u32 ram_code_size;
416};
417
Sascha Hauer17bba722013-08-20 10:04:31 +0200418struct sdma_driver_data {
419 int chnenbl0;
420 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200421 struct sdma_script_start_addrs *script_addrs;
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700422 bool check_ratio;
Shawn Guo62550cd2011-07-13 21:33:17 +0800423};
424
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000425struct sdma_engine {
426 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100427 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000428 struct sdma_channel channel[MAX_DMA_CHANNELS];
429 struct sdma_channel_control *channel_control;
430 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000431 struct sdma_context_data *context;
432 dma_addr_t context_phys;
433 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100434 struct clk *clk_ipg;
435 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800436 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800437 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000438 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200439 const struct sdma_driver_data *drvdata;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800440 u32 spba_start_addr;
441 u32 spba_end_addr;
Vinod Koul5bb9dbb2016-07-03 00:00:55 +0530442 unsigned int irq;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800443 dma_addr_t bd0_phys;
444 struct sdma_buffer_descriptor *bd0;
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -0700445 /* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/
446 bool clk_ratio;
Sascha Hauer17bba722013-08-20 10:04:31 +0200447};
448
Vinod Koul107d0642018-10-25 15:15:28 +0100449static int sdma_config_write(struct dma_chan *chan,
450 struct dma_slave_config *dmaengine_cfg,
451 enum dma_transfer_direction direction);
452
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300453static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200454 .chnenbl0 = SDMA_CHNENBL0_IMX31,
455 .num_events = 32,
456};
457
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200458static struct sdma_script_start_addrs sdma_script_imx25 = {
459 .ap_2_ap_addr = 729,
460 .uart_2_mcu_addr = 904,
461 .per_2_app_addr = 1255,
462 .mcu_2_app_addr = 834,
463 .uartsh_2_mcu_addr = 1120,
464 .per_2_shp_addr = 1329,
465 .mcu_2_shp_addr = 1048,
466 .ata_2_mcu_addr = 1560,
467 .mcu_2_ata_addr = 1479,
468 .app_2_per_addr = 1189,
469 .app_2_mcu_addr = 770,
470 .shp_2_per_addr = 1407,
471 .shp_2_mcu_addr = 979,
472};
473
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300474static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200475 .chnenbl0 = SDMA_CHNENBL0_IMX35,
476 .num_events = 48,
477 .script_addrs = &sdma_script_imx25,
478};
479
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300480static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200481 .chnenbl0 = SDMA_CHNENBL0_IMX35,
482 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000483};
484
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200485static struct sdma_script_start_addrs sdma_script_imx51 = {
486 .ap_2_ap_addr = 642,
487 .uart_2_mcu_addr = 817,
488 .mcu_2_app_addr = 747,
489 .mcu_2_shp_addr = 961,
490 .ata_2_mcu_addr = 1473,
491 .mcu_2_ata_addr = 1392,
492 .app_2_per_addr = 1033,
493 .app_2_mcu_addr = 683,
494 .shp_2_per_addr = 1251,
495 .shp_2_mcu_addr = 892,
496};
497
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300498static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200499 .chnenbl0 = SDMA_CHNENBL0_IMX35,
500 .num_events = 48,
501 .script_addrs = &sdma_script_imx51,
502};
503
504static struct sdma_script_start_addrs sdma_script_imx53 = {
505 .ap_2_ap_addr = 642,
506 .app_2_mcu_addr = 683,
507 .mcu_2_app_addr = 747,
508 .uart_2_mcu_addr = 817,
509 .shp_2_mcu_addr = 891,
510 .mcu_2_shp_addr = 960,
511 .uartsh_2_mcu_addr = 1032,
512 .spdif_2_mcu_addr = 1100,
513 .mcu_2_spdif_addr = 1134,
514 .firi_2_mcu_addr = 1193,
515 .mcu_2_firi_addr = 1290,
516};
517
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300518static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200519 .chnenbl0 = SDMA_CHNENBL0_IMX35,
520 .num_events = 48,
521 .script_addrs = &sdma_script_imx53,
522};
523
524static struct sdma_script_start_addrs sdma_script_imx6q = {
525 .ap_2_ap_addr = 642,
526 .uart_2_mcu_addr = 817,
527 .mcu_2_app_addr = 747,
528 .per_2_per_addr = 6331,
529 .uartsh_2_mcu_addr = 1032,
530 .mcu_2_shp_addr = 960,
531 .app_2_mcu_addr = 683,
532 .shp_2_mcu_addr = 891,
533 .spdif_2_mcu_addr = 1100,
534 .mcu_2_spdif_addr = 1134,
535};
536
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300537static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200538 .chnenbl0 = SDMA_CHNENBL0_IMX35,
539 .num_events = 48,
540 .script_addrs = &sdma_script_imx6q,
541};
542
Fabio Estevamb7d26482016-08-10 13:05:05 -0300543static struct sdma_script_start_addrs sdma_script_imx7d = {
544 .ap_2_ap_addr = 644,
545 .uart_2_mcu_addr = 819,
546 .mcu_2_app_addr = 749,
547 .uartsh_2_mcu_addr = 1034,
548 .mcu_2_shp_addr = 962,
549 .app_2_mcu_addr = 685,
550 .shp_2_mcu_addr = 893,
551 .spdif_2_mcu_addr = 1102,
552 .mcu_2_spdif_addr = 1136,
553};
554
555static struct sdma_driver_data sdma_imx7d = {
556 .chnenbl0 = SDMA_CHNENBL0_IMX35,
557 .num_events = 48,
558 .script_addrs = &sdma_script_imx7d,
559};
560
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700561static struct sdma_driver_data sdma_imx8mq = {
562 .chnenbl0 = SDMA_CHNENBL0_IMX35,
563 .num_events = 48,
564 .script_addrs = &sdma_script_imx7d,
565 .check_ratio = 1,
566};
567
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900568static const struct platform_device_id sdma_devtypes[] = {
Shawn Guo62550cd2011-07-13 21:33:17 +0800569 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200570 .name = "imx25-sdma",
571 .driver_data = (unsigned long)&sdma_imx25,
572 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800573 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200574 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800575 }, {
576 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200577 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800578 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200579 .name = "imx51-sdma",
580 .driver_data = (unsigned long)&sdma_imx51,
581 }, {
582 .name = "imx53-sdma",
583 .driver_data = (unsigned long)&sdma_imx53,
584 }, {
585 .name = "imx6q-sdma",
586 .driver_data = (unsigned long)&sdma_imx6q,
587 }, {
Fabio Estevamb7d26482016-08-10 13:05:05 -0300588 .name = "imx7d-sdma",
589 .driver_data = (unsigned long)&sdma_imx7d,
590 }, {
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700591 .name = "imx8mq-sdma",
592 .driver_data = (unsigned long)&sdma_imx8mq,
593 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800594 /* sentinel */
595 }
596};
597MODULE_DEVICE_TABLE(platform, sdma_devtypes);
598
Shawn Guo580975d2011-07-14 08:35:48 +0800599static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200600 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
601 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
602 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200603 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200604 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100605 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Fabio Estevamb7d26482016-08-10 13:05:05 -0300606 { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700607 { .compatible = "fsl,imx8mq-sdma", .data = &sdma_imx8mq, },
Shawn Guo580975d2011-07-14 08:35:48 +0800608 { /* sentinel */ }
609};
610MODULE_DEVICE_TABLE(of, sdma_dt_ids);
611
Richard Zhao0bbc1412012-01-13 11:10:01 +0800612#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
613#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
614#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000615#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
616
617static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
618{
Sascha Hauer17bba722013-08-20 10:04:31 +0200619 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000620 return chnenbl0 + event * 4;
621}
622
623static int sdma_config_ownership(struct sdma_channel *sdmac,
624 bool event_override, bool mcu_override, bool dsp_override)
625{
626 struct sdma_engine *sdma = sdmac->sdma;
627 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800628 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000629
630 if (event_override && mcu_override && dsp_override)
631 return -EINVAL;
632
Richard Zhaoc4b56852012-01-13 11:09:57 +0800633 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
634 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
635 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000636
637 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800638 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000639 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800640 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000641
642 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800643 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000644 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800645 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000646
647 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800648 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000649 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800650 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000651
Richard Zhaoc4b56852012-01-13 11:09:57 +0800652 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
653 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
654 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000655
656 return 0;
657}
658
Richard Zhaob9a591662012-01-13 11:09:56 +0800659static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
660{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800661 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800662}
663
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000664/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800665 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000666 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800667static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000668{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000669 int ret;
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200670 u32 reg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000671
Richard Zhao2ccaef02012-05-11 15:14:27 +0800672 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000673
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200674 ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
675 reg, !(reg & 1), 1, 500);
676 if (ret)
Richard Zhao2ccaef02012-05-11 15:14:27 +0800677 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000678
Robin Gong855832e2015-02-15 10:00:35 +0800679 /* Set bits of CONFIG register with dynamic context switching */
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -0700680 reg = readl(sdma->regs + SDMA_H_CONFIG);
681 if ((reg & SDMA_H_CONFIG_CSM) == 0) {
682 reg |= SDMA_H_CONFIG_CSM;
683 writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG);
684 }
Robin Gong855832e2015-02-15 10:00:35 +0800685
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200686 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000687}
688
689static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
690 u32 address)
691{
Sascha Hauer76c33d22018-06-20 00:56:59 +0800692 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000693 void *buf_virt;
694 dma_addr_t buf_phys;
695 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800696 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200697
Andy Duanceaf5222019-01-11 14:29:49 +0000698 buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200699 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800700 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200701 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000702
Richard Zhao2ccaef02012-05-11 15:14:27 +0800703 spin_lock_irqsave(&sdma->channel_0_lock, flags);
704
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000705 bd0->mode.command = C0_SETPM;
706 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
707 bd0->mode.count = size / 2;
708 bd0->buffer_addr = buf_phys;
709 bd0->ext_buffer_addr = address;
710
711 memcpy(buf_virt, buf, size);
712
Richard Zhao2ccaef02012-05-11 15:14:27 +0800713 ret = sdma_run_channel0(sdma);
714
715 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000716
Andy Duanceaf5222019-01-11 14:29:49 +0000717 dma_free_coherent(sdma->dev, size, buf_virt, buf_phys);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000718
719 return ret;
720}
721
722static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
723{
724 struct sdma_engine *sdma = sdmac->sdma;
725 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800726 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000727 u32 chnenbl = chnenbl_ofs(sdma, event);
728
Richard Zhaoc4b56852012-01-13 11:09:57 +0800729 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800730 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800731 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000732}
733
734static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
735{
736 struct sdma_engine *sdma = sdmac->sdma;
737 int channel = sdmac->channel;
738 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800739 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000740
Richard Zhaoc4b56852012-01-13 11:09:57 +0800741 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800742 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800743 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000744}
745
Robin Gong57b772b2018-06-20 00:57:00 +0800746static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
747{
748 return container_of(t, struct sdma_desc, vd.tx);
749}
750
751static void sdma_start_desc(struct sdma_channel *sdmac)
752{
753 struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
754 struct sdma_desc *desc;
755 struct sdma_engine *sdma = sdmac->sdma;
756 int channel = sdmac->channel;
757
758 if (!vd) {
759 sdmac->desc = NULL;
760 return;
761 }
762 sdmac->desc = desc = to_sdma_desc(&vd->tx);
763 /*
764 * Do not delete the node in desc_issued list in cyclic mode, otherwise
Vinod Koul680302c2018-07-02 18:34:02 +0530765 * the desc allocated will never be freed in vchan_dma_desc_free_list
Robin Gong57b772b2018-06-20 00:57:00 +0800766 */
767 if (!(sdmac->flags & IMX_DMA_SG_LOOP))
768 list_del(&vd->node);
769
770 sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
771 sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
772 sdma_enable_channel(sdma, sdmac->channel);
773}
774
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100775static void sdma_update_channel_loop(struct sdma_channel *sdmac)
776{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000777 struct sdma_buffer_descriptor *bd;
Nandor Han58818262016-08-08 15:38:26 +0300778 int error = 0;
779 enum dma_status old_status = sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000780
781 /*
782 * loop mode. Iterate over descriptors, re-setup them and
783 * call callback function.
784 */
Robin Gong57b772b2018-06-20 00:57:00 +0800785 while (sdmac->desc) {
Sascha Hauer76c33d22018-06-20 00:56:59 +0800786 struct sdma_desc *desc = sdmac->desc;
787
788 bd = &desc->bd[desc->buf_tail];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000789
790 if (bd->mode.status & BD_DONE)
791 break;
792
Nandor Han58818262016-08-08 15:38:26 +0300793 if (bd->mode.status & BD_RROR) {
794 bd->mode.status &= ~BD_RROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000795 sdmac->status = DMA_ERROR;
Nandor Han58818262016-08-08 15:38:26 +0300796 error = -EIO;
797 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000798
Nandor Han58818262016-08-08 15:38:26 +0300799 /*
800 * We use bd->mode.count to calculate the residue, since contains
801 * the number of bytes present in the current buffer descriptor.
802 */
803
Sascha Hauer76c33d22018-06-20 00:56:59 +0800804 desc->chn_real_count = bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000805 bd->mode.status |= BD_DONE;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800806 bd->mode.count = desc->period_len;
807 desc->buf_ptail = desc->buf_tail;
808 desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
Nandor Han15f30f52016-08-08 15:38:25 +0300809
810 /*
811 * The callback is called from the interrupt context in order
812 * to reduce latency and to avoid the risk of altering the
813 * SDMA transaction status by the time the client tasklet is
814 * executed.
815 */
Robin Gong57b772b2018-06-20 00:57:00 +0800816 spin_unlock(&sdmac->vc.lock);
817 dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
818 spin_lock(&sdmac->vc.lock);
Nandor Han15f30f52016-08-08 15:38:25 +0300819
Nandor Han58818262016-08-08 15:38:26 +0300820 if (error)
821 sdmac->status = old_status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000822 }
823}
824
Robin Gong57b772b2018-06-20 00:57:00 +0800825static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000826{
Nandor Han15f30f52016-08-08 15:38:25 +0300827 struct sdma_channel *sdmac = (struct sdma_channel *) data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000828 struct sdma_buffer_descriptor *bd;
829 int i, error = 0;
830
Sascha Hauer76c33d22018-06-20 00:56:59 +0800831 sdmac->desc->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000832 /*
833 * non loop mode. Iterate over all descriptors, collect
834 * errors and call callback function
835 */
Sascha Hauer76c33d22018-06-20 00:56:59 +0800836 for (i = 0; i < sdmac->desc->num_bd; i++) {
837 bd = &sdmac->desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000838
839 if (bd->mode.status & (BD_DONE | BD_RROR))
840 error = -EIO;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800841 sdmac->desc->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000842 }
843
844 if (error)
845 sdmac->status = DMA_ERROR;
846 else
Vinod Koul409bff62013-10-16 14:07:06 +0530847 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000848}
849
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000850static irqreturn_t sdma_int_handler(int irq, void *dev_id)
851{
852 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800853 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000854
Richard Zhaoc4b56852012-01-13 11:09:57 +0800855 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
856 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200857 /* channel 0 is special and not handled here, see run_channel0() */
858 stat &= ~1;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000859
860 while (stat) {
861 int channel = fls(stat) - 1;
862 struct sdma_channel *sdmac = &sdma->channel[channel];
Robin Gong57b772b2018-06-20 00:57:00 +0800863 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000864
Robin Gong57b772b2018-06-20 00:57:00 +0800865 spin_lock(&sdmac->vc.lock);
866 desc = sdmac->desc;
867 if (desc) {
868 if (sdmac->flags & IMX_DMA_SG_LOOP) {
869 sdma_update_channel_loop(sdmac);
870 } else {
871 mxc_sdma_handle_channel_normal(sdmac);
872 vchan_cookie_complete(&desc->vd);
873 sdma_start_desc(sdmac);
874 }
875 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000876
Robin Gong57b772b2018-06-20 00:57:00 +0800877 spin_unlock(&sdmac->vc.lock);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800878 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000879 }
880
881 return IRQ_HANDLED;
882}
883
884/*
885 * sets the pc of SDMA script according to the peripheral type
886 */
887static void sdma_get_pc(struct sdma_channel *sdmac,
888 enum sdma_peripheral_type peripheral_type)
889{
890 struct sdma_engine *sdma = sdmac->sdma;
891 int per_2_emi = 0, emi_2_per = 0;
892 /*
893 * These are needed once we start to support transfers between
894 * two peripherals or memory-to-memory transfers
895 */
Robin Gong0f06c022018-07-24 01:46:11 +0800896 int per_2_per = 0, emi_2_emi = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000897
898 sdmac->pc_from_device = 0;
899 sdmac->pc_to_device = 0;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800900 sdmac->device_to_device = 0;
Robin Gong0f06c022018-07-24 01:46:11 +0800901 sdmac->pc_to_pc = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000902
903 switch (peripheral_type) {
904 case IMX_DMATYPE_MEMORY:
Robin Gong0f06c022018-07-24 01:46:11 +0800905 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000906 break;
907 case IMX_DMATYPE_DSP:
908 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
909 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
910 break;
911 case IMX_DMATYPE_FIRI:
912 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
913 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
914 break;
915 case IMX_DMATYPE_UART:
916 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
917 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
918 break;
919 case IMX_DMATYPE_UART_SP:
920 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
921 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
922 break;
923 case IMX_DMATYPE_ATA:
924 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
925 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
926 break;
927 case IMX_DMATYPE_CSPI:
928 case IMX_DMATYPE_EXT:
929 case IMX_DMATYPE_SSI:
Nicolin Chen29aebfd2014-10-24 12:37:41 -0700930 case IMX_DMATYPE_SAI:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000931 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
932 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
933 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800934 case IMX_DMATYPE_SSI_DUAL:
935 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
936 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
937 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000938 case IMX_DMATYPE_SSI_SP:
939 case IMX_DMATYPE_MMC:
940 case IMX_DMATYPE_SDHC:
941 case IMX_DMATYPE_CSPI_SP:
942 case IMX_DMATYPE_ESAI:
943 case IMX_DMATYPE_MSHC_SP:
944 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
945 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
946 break;
947 case IMX_DMATYPE_ASRC:
948 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
949 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
950 per_2_per = sdma->script_addrs->per_2_per_addr;
951 break;
Nicolin Chenf892afb2014-06-16 11:31:05 +0800952 case IMX_DMATYPE_ASRC_SP:
953 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
954 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
955 per_2_per = sdma->script_addrs->per_2_per_addr;
956 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000957 case IMX_DMATYPE_MSHC:
958 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
959 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
960 break;
961 case IMX_DMATYPE_CCM:
962 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
963 break;
964 case IMX_DMATYPE_SPDIF:
965 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
966 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
967 break;
968 case IMX_DMATYPE_IPU_MEMORY:
969 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
970 break;
971 default:
972 break;
973 }
974
975 sdmac->pc_from_device = per_2_emi;
976 sdmac->pc_to_device = emi_2_per;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800977 sdmac->device_to_device = per_2_per;
Robin Gong0f06c022018-07-24 01:46:11 +0800978 sdmac->pc_to_pc = emi_2_emi;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000979}
980
981static int sdma_load_context(struct sdma_channel *sdmac)
982{
983 struct sdma_engine *sdma = sdmac->sdma;
984 int channel = sdmac->channel;
985 int load_address;
986 struct sdma_context_data *context = sdma->context;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800987 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000988 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800989 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000990
Robin Gongad0d92d2019-01-08 12:00:16 +0000991 if (sdmac->context_loaded)
992 return 0;
993
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800994 if (sdmac->direction == DMA_DEV_TO_MEM)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000995 load_address = sdmac->pc_from_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800996 else if (sdmac->direction == DMA_DEV_TO_DEV)
997 load_address = sdmac->device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800998 else if (sdmac->direction == DMA_MEM_TO_MEM)
999 load_address = sdmac->pc_to_pc;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001000 else
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001001 load_address = sdmac->pc_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001002
1003 if (load_address < 0)
1004 return load_address;
1005
1006 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +08001007 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001008 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
1009 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +08001010 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
1011 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001012
Richard Zhao2ccaef02012-05-11 15:14:27 +08001013 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001014
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001015 memset(context, 0, sizeof(*context));
1016 context->channel_state.pc = load_address;
1017
1018 /* Send by context the event mask,base address for peripheral
1019 * and watermark level
1020 */
Richard Zhao0bbc1412012-01-13 11:10:01 +08001021 context->gReg[0] = sdmac->event_mask[1];
1022 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001023 context->gReg[2] = sdmac->per_addr;
1024 context->gReg[6] = sdmac->shp_addr;
1025 context->gReg[7] = sdmac->watermark_level;
1026
1027 bd0->mode.command = C0_SETDM;
1028 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
1029 bd0->mode.count = sizeof(*context) / 4;
1030 bd0->buffer_addr = sdma->context_phys;
1031 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +08001032 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001033
Richard Zhao2ccaef02012-05-11 15:14:27 +08001034 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001035
Robin Gongad0d92d2019-01-08 12:00:16 +00001036 sdmac->context_loaded = true;
1037
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001038 return ret;
1039}
1040
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001041static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001042{
Robin Gong57b772b2018-06-20 00:57:00 +08001043 return container_of(chan, struct sdma_channel, vc.chan);
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001044}
1045
1046static int sdma_disable_channel(struct dma_chan *chan)
1047{
1048 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001049 struct sdma_engine *sdma = sdmac->sdma;
1050 int channel = sdmac->channel;
1051
Richard Zhao0bbc1412012-01-13 11:10:01 +08001052 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001053 sdmac->status = DMA_ERROR;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001054
1055 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001056}
Lucas Stachb8603d22018-11-06 03:40:33 +00001057static void sdma_channel_terminate_work(struct work_struct *work)
Jiada Wang7f3ff142017-03-16 23:12:09 -07001058{
Lucas Stachb8603d22018-11-06 03:40:33 +00001059 struct sdma_channel *sdmac = container_of(work, struct sdma_channel,
1060 terminate_worker);
Robin Gong57b772b2018-06-20 00:57:00 +08001061 unsigned long flags;
1062 LIST_HEAD(head);
1063
Jiada Wang7f3ff142017-03-16 23:12:09 -07001064 /*
1065 * According to NXP R&D team a delay of one BD SDMA cost time
1066 * (maximum is 1ms) should be added after disable of the channel
1067 * bit, to ensure SDMA core has really been stopped after SDMA
1068 * clients call .device_terminate_all.
1069 */
Lucas Stachb8603d22018-11-06 03:40:33 +00001070 usleep_range(1000, 2000);
1071
1072 spin_lock_irqsave(&sdmac->vc.lock, flags);
1073 vchan_get_all_descriptors(&sdmac->vc, &head);
1074 sdmac->desc = NULL;
1075 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1076 vchan_dma_desc_free_list(&sdmac->vc, &head);
Robin Gongad0d92d2019-01-08 12:00:16 +00001077 sdmac->context_loaded = false;
Lucas Stachb8603d22018-11-06 03:40:33 +00001078}
1079
1080static int sdma_disable_channel_async(struct dma_chan *chan)
1081{
1082 struct sdma_channel *sdmac = to_sdma_chan(chan);
1083
1084 sdma_disable_channel(chan);
1085
1086 if (sdmac->desc)
1087 schedule_work(&sdmac->terminate_worker);
Jiada Wang7f3ff142017-03-16 23:12:09 -07001088
1089 return 0;
1090}
1091
Lucas Stachb8603d22018-11-06 03:40:33 +00001092static void sdma_channel_synchronize(struct dma_chan *chan)
1093{
1094 struct sdma_channel *sdmac = to_sdma_chan(chan);
1095
1096 vchan_synchronize(&sdmac->vc);
1097
1098 flush_work(&sdmac->terminate_worker);
1099}
1100
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001101static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
1102{
1103 struct sdma_engine *sdma = sdmac->sdma;
1104
1105 int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
1106 int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
1107
1108 set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
1109 set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
1110
1111 if (sdmac->event_id0 > 31)
1112 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
1113
1114 if (sdmac->event_id1 > 31)
1115 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
1116
1117 /*
1118 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
1119 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
1120 * r0(event_mask[1]) and r1(event_mask[0]).
1121 */
1122 if (lwml > hwml) {
1123 sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
1124 SDMA_WATERMARK_LEVEL_HWML);
1125 sdmac->watermark_level |= hwml;
1126 sdmac->watermark_level |= lwml << 16;
1127 swap(sdmac->event_mask[0], sdmac->event_mask[1]);
1128 }
1129
1130 if (sdmac->per_address2 >= sdma->spba_start_addr &&
1131 sdmac->per_address2 <= sdma->spba_end_addr)
1132 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
1133
1134 if (sdmac->per_address >= sdma->spba_start_addr &&
1135 sdmac->per_address <= sdma->spba_end_addr)
1136 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
1137
1138 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
1139}
1140
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001141static int sdma_config_channel(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001142{
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001143 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001144 int ret;
1145
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001146 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001147
Richard Zhao0bbc1412012-01-13 11:10:01 +08001148 sdmac->event_mask[0] = 0;
1149 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001150 sdmac->shp_addr = 0;
1151 sdmac->per_addr = 0;
1152
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001153 switch (sdmac->peripheral_type) {
1154 case IMX_DMATYPE_DSP:
1155 sdma_config_ownership(sdmac, false, true, true);
1156 break;
1157 case IMX_DMATYPE_MEMORY:
1158 sdma_config_ownership(sdmac, false, true, false);
1159 break;
1160 default:
1161 sdma_config_ownership(sdmac, true, true, false);
1162 break;
1163 }
1164
1165 sdma_get_pc(sdmac, sdmac->peripheral_type);
1166
1167 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
1168 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
1169 /* Handle multiple event channels differently */
1170 if (sdmac->event_id1) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001171 if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
1172 sdmac->peripheral_type == IMX_DMATYPE_ASRC)
1173 sdma_set_watermarklevel_for_p2p(sdmac);
1174 } else
Richard Zhao0bbc1412012-01-13 11:10:01 +08001175 __set_bit(sdmac->event_id0, sdmac->event_mask);
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001176
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001177 /* Address */
1178 sdmac->shp_addr = sdmac->per_address;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001179 sdmac->per_addr = sdmac->per_address2;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001180 } else {
1181 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1182 }
1183
1184 ret = sdma_load_context(sdmac);
1185
1186 return ret;
1187}
1188
1189static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1190 unsigned int priority)
1191{
1192 struct sdma_engine *sdma = sdmac->sdma;
1193 int channel = sdmac->channel;
1194
1195 if (priority < MXC_SDMA_MIN_PRIORITY
1196 || priority > MXC_SDMA_MAX_PRIORITY) {
1197 return -EINVAL;
1198 }
1199
Richard Zhaoc4b56852012-01-13 11:09:57 +08001200 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001201
1202 return 0;
1203}
1204
Robin Gong57b772b2018-06-20 00:57:00 +08001205static int sdma_request_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001206{
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001207 int ret = -EBUSY;
1208
Linus Torvalds31ef4892019-03-14 09:11:54 -07001209 sdma->bd0 = dma_alloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys,
Robin Gong57b772b2018-06-20 00:57:00 +08001210 GFP_NOWAIT);
1211 if (!sdma->bd0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001212 ret = -ENOMEM;
1213 goto out;
1214 }
1215
Robin Gong57b772b2018-06-20 00:57:00 +08001216 sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
1217 sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001218
Robin Gong57b772b2018-06-20 00:57:00 +08001219 sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001220 return 0;
1221out:
1222
1223 return ret;
1224}
1225
Robin Gong57b772b2018-06-20 00:57:00 +08001226
1227static int sdma_alloc_bd(struct sdma_desc *desc)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001228{
Lucas Stachebb853b2018-11-06 03:40:28 +00001229 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
Robin Gong57b772b2018-06-20 00:57:00 +08001230 int ret = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001231
Linus Torvalds31ef4892019-03-14 09:11:54 -07001232 desc->bd = dma_alloc_coherent(desc->sdmac->sdma->dev, bd_size,
Andy Duanceaf5222019-01-11 14:29:49 +00001233 &desc->bd_phys, GFP_NOWAIT);
Robin Gong57b772b2018-06-20 00:57:00 +08001234 if (!desc->bd) {
1235 ret = -ENOMEM;
1236 goto out;
1237 }
1238out:
1239 return ret;
1240}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001241
Robin Gong57b772b2018-06-20 00:57:00 +08001242static void sdma_free_bd(struct sdma_desc *desc)
1243{
Lucas Stachebb853b2018-11-06 03:40:28 +00001244 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1245
Andy Duanceaf5222019-01-11 14:29:49 +00001246 dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd,
1247 desc->bd_phys);
Robin Gong57b772b2018-06-20 00:57:00 +08001248}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001249
Robin Gong57b772b2018-06-20 00:57:00 +08001250static void sdma_desc_free(struct virt_dma_desc *vd)
1251{
1252 struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
1253
1254 sdma_free_bd(desc);
1255 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001256}
1257
1258static int sdma_alloc_chan_resources(struct dma_chan *chan)
1259{
1260 struct sdma_channel *sdmac = to_sdma_chan(chan);
1261 struct imx_dma_data *data = chan->private;
Robin Gong0f06c022018-07-24 01:46:11 +08001262 struct imx_dma_data mem_data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001263 int prio, ret;
1264
Robin Gong0f06c022018-07-24 01:46:11 +08001265 /*
1266 * MEMCPY may never setup chan->private by filter function such as
1267 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
1268 * Please note in any other slave case, you have to setup chan->private
1269 * with 'struct imx_dma_data' in your own filter function if you want to
1270 * request dma channel by dma_request_channel() rather than
1271 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
1272 * to warn you to correct your filter function.
1273 */
1274 if (!data) {
1275 dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
1276 mem_data.priority = 2;
1277 mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
1278 mem_data.dma_request = 0;
1279 mem_data.dma_request2 = 0;
1280 data = &mem_data;
1281
1282 sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
1283 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001284
1285 switch (data->priority) {
1286 case DMA_PRIO_HIGH:
1287 prio = 3;
1288 break;
1289 case DMA_PRIO_MEDIUM:
1290 prio = 2;
1291 break;
1292 case DMA_PRIO_LOW:
1293 default:
1294 prio = 1;
1295 break;
1296 }
1297
1298 sdmac->peripheral_type = data->peripheral_type;
1299 sdmac->event_id0 = data->dma_request;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001300 sdmac->event_id1 = data->dma_request2;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001301
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001302 ret = clk_enable(sdmac->sdma->clk_ipg);
1303 if (ret)
1304 return ret;
1305 ret = clk_enable(sdmac->sdma->clk_ahb);
1306 if (ret)
1307 goto disable_clk_ipg;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001308
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001309 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001310 if (ret)
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001311 goto disable_clk_ahb;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001312
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001313 return 0;
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001314
1315disable_clk_ahb:
1316 clk_disable(sdmac->sdma->clk_ahb);
1317disable_clk_ipg:
1318 clk_disable(sdmac->sdma->clk_ipg);
1319 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001320}
1321
1322static void sdma_free_chan_resources(struct dma_chan *chan)
1323{
1324 struct sdma_channel *sdmac = to_sdma_chan(chan);
1325 struct sdma_engine *sdma = sdmac->sdma;
1326
Lucas Stachb8603d22018-11-06 03:40:33 +00001327 sdma_disable_channel_async(chan);
1328
1329 sdma_channel_synchronize(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001330
1331 if (sdmac->event_id0)
1332 sdma_event_disable(sdmac, sdmac->event_id0);
1333 if (sdmac->event_id1)
1334 sdma_event_disable(sdmac, sdmac->event_id1);
1335
1336 sdmac->event_id0 = 0;
1337 sdmac->event_id1 = 0;
1338
1339 sdma_set_channel_priority(sdmac, 0);
1340
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001341 clk_disable(sdma->clk_ipg);
1342 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001343}
1344
Robin Gong21420842018-06-20 00:57:03 +08001345static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
1346 enum dma_transfer_direction direction, u32 bds)
1347{
1348 struct sdma_desc *desc;
1349
1350 desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
1351 if (!desc)
1352 goto err_out;
1353
1354 sdmac->status = DMA_IN_PROGRESS;
1355 sdmac->direction = direction;
1356 sdmac->flags = 0;
1357
1358 desc->chn_count = 0;
1359 desc->chn_real_count = 0;
1360 desc->buf_tail = 0;
1361 desc->buf_ptail = 0;
1362 desc->sdmac = sdmac;
1363 desc->num_bd = bds;
1364
1365 if (sdma_alloc_bd(desc))
1366 goto err_desc_out;
1367
Robin Gong0f06c022018-07-24 01:46:11 +08001368 /* No slave_config called in MEMCPY case, so do here */
1369 if (direction == DMA_MEM_TO_MEM)
1370 sdma_config_ownership(sdmac, false, true, false);
1371
Robin Gong21420842018-06-20 00:57:03 +08001372 if (sdma_load_context(sdmac))
1373 goto err_desc_out;
1374
1375 return desc;
1376
1377err_desc_out:
1378 kfree(desc);
1379err_out:
1380 return NULL;
1381}
1382
Robin Gong0f06c022018-07-24 01:46:11 +08001383static struct dma_async_tx_descriptor *sdma_prep_memcpy(
1384 struct dma_chan *chan, dma_addr_t dma_dst,
1385 dma_addr_t dma_src, size_t len, unsigned long flags)
1386{
1387 struct sdma_channel *sdmac = to_sdma_chan(chan);
1388 struct sdma_engine *sdma = sdmac->sdma;
1389 int channel = sdmac->channel;
1390 size_t count;
1391 int i = 0, param;
1392 struct sdma_buffer_descriptor *bd;
1393 struct sdma_desc *desc;
1394
1395 if (!chan || !len)
1396 return NULL;
1397
1398 dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
1399 &dma_src, &dma_dst, len, channel);
1400
1401 desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
1402 len / SDMA_BD_MAX_CNT + 1);
1403 if (!desc)
1404 return NULL;
1405
1406 do {
1407 count = min_t(size_t, len, SDMA_BD_MAX_CNT);
1408 bd = &desc->bd[i];
1409 bd->buffer_addr = dma_src;
1410 bd->ext_buffer_addr = dma_dst;
1411 bd->mode.count = count;
1412 desc->chn_count += count;
1413 bd->mode.command = 0;
1414
1415 dma_src += count;
1416 dma_dst += count;
1417 len -= count;
1418 i++;
1419
1420 param = BD_DONE | BD_EXTD | BD_CONT;
1421 /* last bd */
1422 if (!len) {
1423 param |= BD_INTR;
1424 param |= BD_LAST;
1425 param &= ~BD_CONT;
1426 }
1427
1428 dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
1429 i, count, bd->buffer_addr,
1430 param & BD_WRAP ? "wrap" : "",
1431 param & BD_INTR ? " intr" : "");
1432
1433 bd->mode.status = param;
1434 } while (len);
1435
1436 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1437}
1438
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001439static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1440 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301441 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001442 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001443{
1444 struct sdma_channel *sdmac = to_sdma_chan(chan);
1445 struct sdma_engine *sdma = sdmac->sdma;
Vinod Koulad78b002018-07-02 18:42:51 +05301446 int i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001447 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001448 struct scatterlist *sg;
Robin Gong57b772b2018-06-20 00:57:00 +08001449 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001450
Vinod Koul107d0642018-10-25 15:15:28 +01001451 sdma_config_write(chan, &sdmac->slave_config, direction);
1452
Robin Gong21420842018-06-20 00:57:03 +08001453 desc = sdma_transfer_init(sdmac, direction, sg_len);
Robin Gong57b772b2018-06-20 00:57:00 +08001454 if (!desc)
1455 goto err_out;
1456
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001457 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1458 sg_len, channel);
1459
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001460 for_each_sg(sgl, sg, sg_len, i) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001461 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001462 int param;
1463
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001464 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001465
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001466 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001467
Robin Gong4a6b2e82018-07-24 01:46:10 +08001468 if (count > SDMA_BD_MAX_CNT) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001469 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001470 channel, count, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001471 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001472 }
1473
1474 bd->mode.count = count;
Sascha Hauer76c33d22018-06-20 00:56:59 +08001475 desc->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001476
Vinod Koulad78b002018-07-02 18:42:51 +05301477 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001478 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001479
1480 switch (sdmac->word_size) {
1481 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001482 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001483 if (count & 3 || sg->dma_address & 3)
Robin Gong57b772b2018-06-20 00:57:00 +08001484 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001485 break;
1486 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1487 bd->mode.command = 2;
1488 if (count & 1 || sg->dma_address & 1)
Robin Gong57b772b2018-06-20 00:57:00 +08001489 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001490 break;
1491 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1492 bd->mode.command = 1;
1493 break;
1494 default:
Robin Gong57b772b2018-06-20 00:57:00 +08001495 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001496 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001497
1498 param = BD_DONE | BD_EXTD | BD_CONT;
1499
Shawn Guo341b9412011-01-20 05:50:39 +08001500 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001501 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001502 param |= BD_LAST;
1503 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001504 }
1505
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001506 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1507 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001508 param & BD_WRAP ? "wrap" : "",
1509 param & BD_INTR ? " intr" : "");
1510
1511 bd->mode.status = param;
1512 }
1513
Robin Gong57b772b2018-06-20 00:57:00 +08001514 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1515err_bd_out:
1516 sdma_free_bd(desc);
1517 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001518err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001519 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001520 return NULL;
1521}
1522
1523static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1524 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001525 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001526 unsigned long flags)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001527{
1528 struct sdma_channel *sdmac = to_sdma_chan(chan);
1529 struct sdma_engine *sdma = sdmac->sdma;
1530 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001531 int channel = sdmac->channel;
Robin Gong21420842018-06-20 00:57:03 +08001532 int i = 0, buf = 0;
Robin Gong57b772b2018-06-20 00:57:00 +08001533 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001534
1535 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1536
Vinod Koul107d0642018-10-25 15:15:28 +01001537 sdma_config_write(chan, &sdmac->slave_config, direction);
1538
Robin Gong21420842018-06-20 00:57:03 +08001539 desc = sdma_transfer_init(sdmac, direction, num_periods);
Robin Gong57b772b2018-06-20 00:57:00 +08001540 if (!desc)
1541 goto err_out;
1542
Sascha Hauer76c33d22018-06-20 00:56:59 +08001543 desc->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001544
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001545 sdmac->flags |= IMX_DMA_SG_LOOP;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001546
Robin Gong4a6b2e82018-07-24 01:46:10 +08001547 if (period_len > SDMA_BD_MAX_CNT) {
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301548 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001549 channel, period_len, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001550 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001551 }
1552
1553 while (buf < buf_len) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001554 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001555 int param;
1556
1557 bd->buffer_addr = dma_addr;
1558
1559 bd->mode.count = period_len;
1560
1561 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001562 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001563 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1564 bd->mode.command = 0;
1565 else
1566 bd->mode.command = sdmac->word_size;
1567
1568 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1569 if (i + 1 == num_periods)
1570 param |= BD_WRAP;
1571
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301572 dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001573 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001574 param & BD_WRAP ? "wrap" : "",
1575 param & BD_INTR ? " intr" : "");
1576
1577 bd->mode.status = param;
1578
1579 dma_addr += period_len;
1580 buf += period_len;
1581
1582 i++;
1583 }
1584
Robin Gong57b772b2018-06-20 00:57:00 +08001585 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1586err_bd_out:
1587 sdma_free_bd(desc);
1588 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001589err_out:
1590 sdmac->status = DMA_ERROR;
1591 return NULL;
1592}
1593
Vinod Koul107d0642018-10-25 15:15:28 +01001594static int sdma_config_write(struct dma_chan *chan,
1595 struct dma_slave_config *dmaengine_cfg,
1596 enum dma_transfer_direction direction)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001597{
1598 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001599
Vinod Koul107d0642018-10-25 15:15:28 +01001600 if (direction == DMA_DEV_TO_MEM) {
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001601 sdmac->per_address = dmaengine_cfg->src_addr;
1602 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1603 dmaengine_cfg->src_addr_width;
1604 sdmac->word_size = dmaengine_cfg->src_addr_width;
Vinod Koul107d0642018-10-25 15:15:28 +01001605 } else if (direction == DMA_DEV_TO_DEV) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001606 sdmac->per_address2 = dmaengine_cfg->src_addr;
1607 sdmac->per_address = dmaengine_cfg->dst_addr;
1608 sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1609 SDMA_WATERMARK_LEVEL_LWML;
1610 sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1611 SDMA_WATERMARK_LEVEL_HWML;
1612 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001613 } else {
1614 sdmac->per_address = dmaengine_cfg->dst_addr;
1615 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1616 dmaengine_cfg->dst_addr_width;
1617 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001618 }
Vinod Koul107d0642018-10-25 15:15:28 +01001619 sdmac->direction = direction;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001620 return sdma_config_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001621}
1622
Vinod Koul107d0642018-10-25 15:15:28 +01001623static int sdma_config(struct dma_chan *chan,
1624 struct dma_slave_config *dmaengine_cfg)
1625{
1626 struct sdma_channel *sdmac = to_sdma_chan(chan);
1627
1628 memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
1629
1630 /* Set ENBLn earlier to make sure dma request triggered after that */
1631 if (sdmac->event_id0) {
1632 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
1633 return -EINVAL;
1634 sdma_event_enable(sdmac, sdmac->event_id0);
1635 }
1636
1637 if (sdmac->event_id1) {
1638 if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1639 return -EINVAL;
1640 sdma_event_enable(sdmac, sdmac->event_id1);
1641 }
1642
1643 return 0;
1644}
1645
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001646static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001647 dma_cookie_t cookie,
1648 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001649{
1650 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001651 struct sdma_desc *desc;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001652 u32 residue;
Robin Gong57b772b2018-06-20 00:57:00 +08001653 struct virt_dma_desc *vd;
1654 enum dma_status ret;
1655 unsigned long flags;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001656
Robin Gong57b772b2018-06-20 00:57:00 +08001657 ret = dma_cookie_status(chan, cookie, txstate);
1658 if (ret == DMA_COMPLETE || !txstate)
1659 return ret;
1660
1661 spin_lock_irqsave(&sdmac->vc.lock, flags);
1662 vd = vchan_find_desc(&sdmac->vc, cookie);
1663 if (vd) {
1664 desc = to_sdma_desc(&vd->tx);
1665 if (sdmac->flags & IMX_DMA_SG_LOOP)
1666 residue = (desc->num_bd - desc->buf_ptail) *
1667 desc->period_len - desc->chn_real_count;
1668 else
1669 residue = desc->chn_count - desc->chn_real_count;
1670 } else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie) {
1671 residue = sdmac->desc->chn_count - sdmac->desc->chn_real_count;
1672 } else {
1673 residue = 0;
1674 }
1675 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001676
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001677 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001678 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001679
Shawn Guo8a965912011-01-20 05:50:37 +08001680 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001681}
1682
1683static void sdma_issue_pending(struct dma_chan *chan)
1684{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001685 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001686 unsigned long flags;
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001687
Robin Gong57b772b2018-06-20 00:57:00 +08001688 spin_lock_irqsave(&sdmac->vc.lock, flags);
1689 if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
1690 sdma_start_desc(sdmac);
1691 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001692}
1693
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001694#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001695#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Fabio Estevama5724602015-03-11 12:30:58 -03001696#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41
Fabio Estevamb7d26482016-08-10 13:05:05 -03001697#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001698
1699static void sdma_add_scripts(struct sdma_engine *sdma,
1700 const struct sdma_script_start_addrs *addr)
1701{
1702 s32 *addr_arr = (u32 *)addr;
1703 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1704 int i;
1705
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001706 /* use the default firmware in ROM if missing external firmware */
1707 if (!sdma->script_number)
1708 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1709
Nicolin Chencd72b842013-11-13 22:55:24 +08001710 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001711 if (addr_arr[i] > 0)
1712 saddr_arr[i] = addr_arr[i];
1713}
1714
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001715static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001716{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001717 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001718 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001719 const struct sdma_script_start_addrs *addr;
1720 unsigned short *ram_code;
1721
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001722 if (!fw) {
Sascha Hauer0f927a12014-11-12 20:04:29 -02001723 dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1724 /* In this case we just use the ROM firmware. */
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001725 return;
1726 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001727
1728 if (fw->size < sizeof(*header))
1729 goto err_firmware;
1730
1731 header = (struct sdma_firmware_header *)fw->data;
1732
1733 if (header->magic != SDMA_FIRMWARE_MAGIC)
1734 goto err_firmware;
1735 if (header->ram_code_start + header->ram_code_size > fw->size)
1736 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001737 switch (header->version_major) {
Asaf Vertz681d15e2014-12-10 10:00:36 +02001738 case 1:
1739 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1740 break;
1741 case 2:
1742 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1743 break;
Fabio Estevama5724602015-03-11 12:30:58 -03001744 case 3:
1745 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1746 break;
Fabio Estevamb7d26482016-08-10 13:05:05 -03001747 case 4:
1748 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1749 break;
Asaf Vertz681d15e2014-12-10 10:00:36 +02001750 default:
1751 dev_err(sdma->dev, "unknown firmware version\n");
1752 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001753 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001754
1755 addr = (void *)header + header->script_addrs_start;
1756 ram_code = (void *)header + header->ram_code_start;
1757
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001758 clk_enable(sdma->clk_ipg);
1759 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001760 /* download the RAM image for SDMA */
1761 sdma_load_script(sdma, ram_code,
1762 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001763 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001764 clk_disable(sdma->clk_ipg);
1765 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001766
1767 sdma_add_scripts(sdma, addr);
1768
1769 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1770 header->version_major,
1771 header->version_minor);
1772
1773err_firmware:
1774 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001775}
1776
Zidan Wangd078cd12015-07-23 11:40:49 +08001777#define EVENT_REMAP_CELLS 3
1778
Jason Liu29f493d2015-11-11 17:20:49 +08001779static int sdma_event_remap(struct sdma_engine *sdma)
Zidan Wangd078cd12015-07-23 11:40:49 +08001780{
1781 struct device_node *np = sdma->dev->of_node;
1782 struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1783 struct property *event_remap;
1784 struct regmap *gpr;
1785 char propname[] = "fsl,sdma-event-remap";
1786 u32 reg, val, shift, num_map, i;
1787 int ret = 0;
1788
1789 if (IS_ERR(np) || IS_ERR(gpr_np))
1790 goto out;
1791
1792 event_remap = of_find_property(np, propname, NULL);
1793 num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1794 if (!num_map) {
Fabio Estevamce078af2015-10-03 19:37:58 -03001795 dev_dbg(sdma->dev, "no event needs to be remapped\n");
Zidan Wangd078cd12015-07-23 11:40:49 +08001796 goto out;
1797 } else if (num_map % EVENT_REMAP_CELLS) {
1798 dev_err(sdma->dev, "the property %s must modulo %d\n",
1799 propname, EVENT_REMAP_CELLS);
1800 ret = -EINVAL;
1801 goto out;
1802 }
1803
1804 gpr = syscon_node_to_regmap(gpr_np);
1805 if (IS_ERR(gpr)) {
1806 dev_err(sdma->dev, "failed to get gpr regmap\n");
1807 ret = PTR_ERR(gpr);
1808 goto out;
1809 }
1810
1811 for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1812 ret = of_property_read_u32_index(np, propname, i, &reg);
1813 if (ret) {
1814 dev_err(sdma->dev, "failed to read property %s index %d\n",
1815 propname, i);
1816 goto out;
1817 }
1818
1819 ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1820 if (ret) {
1821 dev_err(sdma->dev, "failed to read property %s index %d\n",
1822 propname, i + 1);
1823 goto out;
1824 }
1825
1826 ret = of_property_read_u32_index(np, propname, i + 2, &val);
1827 if (ret) {
1828 dev_err(sdma->dev, "failed to read property %s index %d\n",
1829 propname, i + 2);
1830 goto out;
1831 }
1832
1833 regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1834 }
1835
1836out:
1837 if (!IS_ERR(gpr_np))
1838 of_node_put(gpr_np);
1839
1840 return ret;
1841}
1842
Arnd Bergmannfe6cf282014-09-26 23:24:00 +02001843static int sdma_get_firmware(struct sdma_engine *sdma,
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001844 const char *fw_name)
1845{
1846 int ret;
1847
1848 ret = request_firmware_nowait(THIS_MODULE,
1849 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1850 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001851
1852 return ret;
1853}
1854
Jingoo Han19bfc772014-11-06 10:10:09 +09001855static int sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001856{
1857 int i, ret;
1858 dma_addr_t ccb_phys;
1859
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001860 ret = clk_enable(sdma->clk_ipg);
1861 if (ret)
1862 return ret;
1863 ret = clk_enable(sdma->clk_ahb);
1864 if (ret)
1865 goto disable_clk_ipg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001866
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -07001867 if (sdma->drvdata->check_ratio &&
1868 (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg)))
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -07001869 sdma->clk_ratio = 1;
1870
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001871 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001872 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001873
Andy Duanceaf5222019-01-11 14:29:49 +00001874 sdma->channel_control = dma_alloc_coherent(sdma->dev,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001875 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1876 sizeof(struct sdma_context_data),
1877 &ccb_phys, GFP_KERNEL);
1878
1879 if (!sdma->channel_control) {
1880 ret = -ENOMEM;
1881 goto err_dma_alloc;
1882 }
1883
1884 sdma->context = (void *)sdma->channel_control +
1885 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1886 sdma->context_phys = ccb_phys +
1887 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1888
1889 /* Zero-out the CCB structures array just allocated */
1890 memset(sdma->channel_control, 0,
1891 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1892
1893 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001894 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001895 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001896
1897 /* All channels have priority 0 */
1898 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001899 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001900
Robin Gong57b772b2018-06-20 00:57:00 +08001901 ret = sdma_request_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001902 if (ret)
1903 goto err_dma_alloc;
1904
1905 sdma_config_ownership(&sdma->channel[0], false, true, false);
1906
1907 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001908 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001909
1910 /* Set bits of CONFIG register but with static context switching */
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -07001911 if (sdma->clk_ratio)
1912 writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG);
1913 else
1914 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001915
Richard Zhaoc4b56852012-01-13 11:09:57 +08001916 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001917
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001918 /* Initializes channel's priorities */
1919 sdma_set_channel_priority(&sdma->channel[0], 7);
1920
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001921 clk_disable(sdma->clk_ipg);
1922 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001923
1924 return 0;
1925
1926err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001927 clk_disable(sdma->clk_ahb);
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001928disable_clk_ipg:
1929 clk_disable(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001930 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1931 return ret;
1932}
1933
Shawn Guo9479e172013-05-30 22:23:32 +08001934static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1935{
Nicolin Chen0b351862014-06-16 11:32:29 +08001936 struct sdma_channel *sdmac = to_sdma_chan(chan);
Angus Ainslie (Purism)de7b7dc2019-01-28 09:03:22 -07001937 struct sdma_engine *sdma = sdmac->sdma;
Shawn Guo9479e172013-05-30 22:23:32 +08001938 struct imx_dma_data *data = fn_param;
1939
1940 if (!imx_dma_is_general_purpose(chan))
1941 return false;
1942
Angus Ainslie (Purism)de7b7dc2019-01-28 09:03:22 -07001943 /* return false if it's not the right device */
1944 if (sdma->dev->of_node != data->of_node)
1945 return false;
1946
Nicolin Chen0b351862014-06-16 11:32:29 +08001947 sdmac->data = *data;
1948 chan->private = &sdmac->data;
Shawn Guo9479e172013-05-30 22:23:32 +08001949
1950 return true;
1951}
1952
1953static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1954 struct of_dma *ofdma)
1955{
1956 struct sdma_engine *sdma = ofdma->of_dma_data;
1957 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1958 struct imx_dma_data data;
1959
1960 if (dma_spec->args_count != 3)
1961 return NULL;
1962
1963 data.dma_request = dma_spec->args[0];
1964 data.peripheral_type = dma_spec->args[1];
1965 data.priority = dma_spec->args[2];
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001966 /*
1967 * init dma_request2 to zero, which is not used by the dts.
1968 * For P2P, dma_request2 is init from dma_request_channel(),
1969 * chan->private will point to the imx_dma_data, and in
1970 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1971 * be set to sdmac->event_id1.
1972 */
1973 data.dma_request2 = 0;
Angus Ainslie (Purism)de7b7dc2019-01-28 09:03:22 -07001974 data.of_node = ofdma->of_node;
Shawn Guo9479e172013-05-30 22:23:32 +08001975
1976 return dma_request_channel(mask, sdma_filter_fn, &data);
1977}
1978
Mark Browne34b7312014-08-27 11:55:53 +01001979static int sdma_probe(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001980{
Shawn Guo580975d2011-07-14 08:35:48 +08001981 const struct of_device_id *of_id =
1982 of_match_device(sdma_dt_ids, &pdev->dev);
1983 struct device_node *np = pdev->dev.of_node;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001984 struct device_node *spba_bus;
Shawn Guo580975d2011-07-14 08:35:48 +08001985 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001986 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001987 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001988 struct resource *iores;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001989 struct resource spba_res;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001990 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001991 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001992 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001993 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001994 const struct sdma_driver_data *drvdata = NULL;
1995
1996 if (of_id)
1997 drvdata = of_id->data;
1998 else if (pdev->id_entry)
1999 drvdata = (void *)pdev->id_entry->driver_data;
2000
2001 if (!drvdata) {
2002 dev_err(&pdev->dev, "unable to find driver data\n");
2003 return -EINVAL;
2004 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002005
Philippe Retornaz42536b92013-10-14 09:45:17 +01002006 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2007 if (ret)
2008 return ret;
2009
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002010 sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002011 if (!sdma)
2012 return -ENOMEM;
2013
Richard Zhao2ccaef02012-05-11 15:14:27 +08002014 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02002015
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002016 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02002017 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002018
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002019 irq = platform_get_irq(pdev, 0);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002020 if (irq < 0)
Fabio Estevam63c72e02014-12-29 15:20:53 -02002021 return irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002022
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002023 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2024 sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
2025 if (IS_ERR(sdma->regs))
2026 return PTR_ERR(sdma->regs);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002027
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002028 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002029 if (IS_ERR(sdma->clk_ipg))
2030 return PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002031
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002032 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002033 if (IS_ERR(sdma->clk_ahb))
2034 return PTR_ERR(sdma->clk_ahb);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002035
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302036 ret = clk_prepare(sdma->clk_ipg);
2037 if (ret)
2038 return ret;
2039
2040 ret = clk_prepare(sdma->clk_ahb);
2041 if (ret)
2042 goto err_clk;
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002043
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002044 ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
2045 sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002046 if (ret)
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302047 goto err_irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002048
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302049 sdma->irq = irq;
2050
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002051 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302052 if (!sdma->script_addrs) {
2053 ret = -ENOMEM;
2054 goto err_irq;
2055 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002056
Sascha Hauer36e2f212011-08-25 11:03:36 +02002057 /* initially no scripts available */
2058 saddr_arr = (s32 *)sdma->script_addrs;
2059 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
2060 saddr_arr[i] = -EINVAL;
2061
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002062 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
2063 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
Robin Gong0f06c022018-07-24 01:46:11 +08002064 dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002065
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002066 INIT_LIST_HEAD(&sdma->dma_device.channels);
2067 /* Initialize channel parameters */
2068 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2069 struct sdma_channel *sdmac = &sdma->channel[i];
2070
2071 sdmac->sdma = sdma;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002072
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002073 sdmac->channel = i;
Robin Gong57b772b2018-06-20 00:57:00 +08002074 sdmac->vc.desc_free = sdma_desc_free;
Lucas Stachb8603d22018-11-06 03:40:33 +00002075 INIT_WORK(&sdmac->terminate_worker,
2076 sdma_channel_terminate_work);
Sascha Hauer23889c62011-01-31 10:56:58 +01002077 /*
2078 * Add the channel to the DMAC list. Do not add channel 0 though
2079 * because we need it internally in the SDMA driver. This also means
2080 * that channel 0 in dmaengine counting matches sdma channel 1.
2081 */
2082 if (i)
Robin Gong57b772b2018-06-20 00:57:00 +08002083 vchan_init(&sdmac->vc, &sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002084 }
2085
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002086 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002087 if (ret)
2088 goto err_init;
2089
Zidan Wangd078cd12015-07-23 11:40:49 +08002090 ret = sdma_event_remap(sdma);
2091 if (ret)
2092 goto err_init;
2093
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02002094 if (sdma->drvdata->script_addrs)
2095 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08002096 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002097 sdma_add_scripts(sdma, pdata->script_addrs);
2098
Shawn Guo580975d2011-07-14 08:35:48 +08002099 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03002100 ret = sdma_get_firmware(sdma, pdata->fw_name);
2101 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002102 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08002103 } else {
2104 /*
2105 * Because that device tree does not encode ROM script address,
2106 * the RAM script in firmware is mandatory for device tree
2107 * probe, otherwise it fails.
2108 */
2109 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
2110 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03002111 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002112 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03002113 else {
2114 ret = sdma_get_firmware(sdma, fw_name);
2115 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002116 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08002117 }
2118 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002119
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002120 sdma->dma_device.dev = &pdev->dev;
2121
2122 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
2123 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
2124 sdma->dma_device.device_tx_status = sdma_tx_status;
2125 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
2126 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01002127 sdma->dma_device.device_config = sdma_config;
Lucas Stachb8603d22018-11-06 03:40:33 +00002128 sdma->dma_device.device_terminate_all = sdma_disable_channel_async;
2129 sdma->dma_device.device_synchronize = sdma_channel_synchronize;
Nicolin Chenf9d4a392017-09-14 11:46:43 -07002130 sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2131 sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2132 sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
Lucas Stach6f3125ce2017-03-08 10:13:09 +01002133 sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Robin Gong0f06c022018-07-24 01:46:11 +08002134 sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002135 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01002136 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
Angus Ainslie (Purism)a3711d42019-01-28 09:03:23 -07002137 sdma->dma_device.copy_align = 2;
Robin Gong4a6b2e82018-07-24 01:46:10 +08002138 dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002139
Vignesh Raman23e11812014-08-05 18:39:41 +05302140 platform_set_drvdata(pdev, sdma);
2141
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002142 ret = dma_async_device_register(&sdma->dma_device);
2143 if (ret) {
2144 dev_err(&pdev->dev, "unable to register\n");
2145 goto err_init;
2146 }
2147
Shawn Guo9479e172013-05-30 22:23:32 +08002148 if (np) {
2149 ret = of_dma_controller_register(np, sdma_xlate, sdma);
2150 if (ret) {
2151 dev_err(&pdev->dev, "failed to register controller\n");
2152 goto err_register;
2153 }
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08002154
2155 spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
2156 ret = of_address_to_resource(spba_bus, 0, &spba_res);
2157 if (!ret) {
2158 sdma->spba_start_addr = spba_res.start;
2159 sdma->spba_end_addr = spba_res.end;
2160 }
2161 of_node_put(spba_bus);
Shawn Guo9479e172013-05-30 22:23:32 +08002162 }
2163
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002164 return 0;
2165
Shawn Guo9479e172013-05-30 22:23:32 +08002166err_register:
2167 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002168err_init:
2169 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302170err_irq:
2171 clk_unprepare(sdma->clk_ahb);
2172err_clk:
2173 clk_unprepare(sdma->clk_ipg);
Shawn Guo939fd4f2011-01-19 19:13:06 +08002174 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002175}
2176
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002177static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002178{
Vignesh Raman23e11812014-08-05 18:39:41 +05302179 struct sdma_engine *sdma = platform_get_drvdata(pdev);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302180 int i;
Vignesh Raman23e11812014-08-05 18:39:41 +05302181
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302182 devm_free_irq(&pdev->dev, sdma->irq, sdma);
Vignesh Raman23e11812014-08-05 18:39:41 +05302183 dma_async_device_unregister(&sdma->dma_device);
2184 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302185 clk_unprepare(sdma->clk_ahb);
2186 clk_unprepare(sdma->clk_ipg);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302187 /* Kill the tasklet */
2188 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2189 struct sdma_channel *sdmac = &sdma->channel[i];
2190
Robin Gong57b772b2018-06-20 00:57:00 +08002191 tasklet_kill(&sdmac->vc.task);
2192 sdma_free_chan_resources(&sdmac->vc.chan);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302193 }
Vignesh Raman23e11812014-08-05 18:39:41 +05302194
2195 platform_set_drvdata(pdev, NULL);
Vignesh Raman23e11812014-08-05 18:39:41 +05302196 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002197}
2198
2199static struct platform_driver sdma_driver = {
2200 .driver = {
2201 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08002202 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002203 },
Shawn Guo62550cd2011-07-13 21:33:17 +08002204 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002205 .remove = sdma_remove,
Vignesh Raman23e11812014-08-05 18:39:41 +05302206 .probe = sdma_probe,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002207};
2208
Vignesh Raman23e11812014-08-05 18:39:41 +05302209module_platform_driver(sdma_driver);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002210
2211MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
2212MODULE_DESCRIPTION("i.MX SDMA driver");
Nicolas Chauvetc0879342017-12-13 16:50:33 +01002213#if IS_ENABLED(CONFIG_SOC_IMX6Q)
2214MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2215#endif
2216#if IS_ENABLED(CONFIG_SOC_IMX7D)
2217MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2218#endif
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002219MODULE_LICENSE("GPL");