blob: 8fb0cd293b54b20e7db4f754346f432e508ff759 [file] [log] [blame]
Fabio Estevamc01faac2018-05-21 23:53:30 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// drivers/dma/imx-sdma.c
4//
5// This file contains a driver for the Freescale Smart DMA engine
6//
7// Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8//
9// Based on code from Freescale:
10//
11// Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
Sascha Hauer1ec1e822010-09-30 13:56:34 +000012
13#include <linux/init.h>
Michael Olbrich1d069bf2016-07-07 11:35:51 +020014#include <linux/iopoll.h>
Axel Linf8de8f42011-08-30 15:08:24 +080015#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000016#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080017#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000018#include <linux/mm.h>
19#include <linux/interrupt.h>
20#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080021#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/sched.h>
23#include <linux/semaphore.h>
24#include <linux/spinlock.h>
25#include <linux/device.h>
26#include <linux/dma-mapping.h>
27#include <linux/firmware.h>
28#include <linux/slab.h>
29#include <linux/platform_device.h>
30#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080031#include <linux/of.h>
Shengjiu Wang8391ecf2015-07-10 17:08:16 +080032#include <linux/of_address.h>
Shawn Guo580975d2011-07-14 08:35:48 +080033#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080034#include <linux/of_dma.h>
Lucas Stachb8603d22018-11-06 03:40:33 +000035#include <linux/workqueue.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000036
37#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020038#include <linux/platform_data/dma-imx-sdma.h>
39#include <linux/platform_data/dma-imx.h>
Zidan Wangd078cd12015-07-23 11:40:49 +080040#include <linux/regmap.h>
41#include <linux/mfd/syscon.h>
42#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000043
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000044#include "dmaengine.h"
Robin Gong57b772b2018-06-20 00:57:00 +080045#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000046
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800127 * p_2_p watermark_level description
128 * Bits Name Description
129 * 0-7 Lower WML Lower watermark level
130 * 8 PS 1: Pad Swallowing
131 * 0: No Pad Swallowing
132 * 9 PA 1: Pad Adding
133 * 0: No Pad Adding
134 * 10 SPDIF If this bit is set both source
135 * and destination are on SPBA
136 * 11 Source Bit(SP) 1: Source on SPBA
137 * 0: Source on AIPS
138 * 12 Destination Bit(DP) 1: Destination on SPBA
139 * 0: Destination on AIPS
140 * 13-15 --------- MUST BE 0
141 * 16-23 Higher WML HWML
142 * 24-27 N Total number of samples after
143 * which Pad adding/Swallowing
144 * must be done. It must be odd.
145 * 28 Lower WML Event(LWE) SDMA events reg to check for
146 * LWML event mask
147 * 0: LWE in EVENTS register
148 * 1: LWE in EVENTS2 register
149 * 29 Higher WML Event(HWE) SDMA events reg to check for
150 * HWML event mask
151 * 0: HWE in EVENTS register
152 * 1: HWE in EVENTS2 register
153 * 30 --------- MUST BE 0
154 * 31 CONT 1: Amount of samples to be
155 * transferred is unknown and
156 * script will keep on
157 * transferring samples as long as
158 * both events are detected and
159 * script must be manually stopped
160 * by the application
161 * 0: The amount of samples to be
162 * transferred is equal to the
163 * count field of mode word
164 */
165#define SDMA_WATERMARK_LEVEL_LWML 0xFF
166#define SDMA_WATERMARK_LEVEL_PS BIT(8)
167#define SDMA_WATERMARK_LEVEL_PA BIT(9)
168#define SDMA_WATERMARK_LEVEL_SPDIF BIT(10)
169#define SDMA_WATERMARK_LEVEL_SP BIT(11)
170#define SDMA_WATERMARK_LEVEL_DP BIT(12)
171#define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16)
172#define SDMA_WATERMARK_LEVEL_LWE BIT(28)
173#define SDMA_WATERMARK_LEVEL_HWE BIT(29)
174#define SDMA_WATERMARK_LEVEL_CONT BIT(31)
175
Nicolin Chenf9d4a392017-09-14 11:46:43 -0700176#define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179
180#define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \
181 BIT(DMA_MEM_TO_DEV) | \
182 BIT(DMA_DEV_TO_DEV))
183
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800184/*
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000185 * Mode/Count of data node descriptors - IPCv2
186 */
187struct sdma_mode_count {
Robin Gong4a6b2e82018-07-24 01:46:10 +0800188#define SDMA_BD_MAX_CNT 0xffff
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000189 u32 count : 16; /* size of the buffer pointed by this BD */
190 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
Martin Kaisere4b75762016-08-08 22:45:58 +0200191 u32 command : 8; /* command mostly used for channel 0 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000192};
193
194/*
195 * Buffer descriptor
196 */
197struct sdma_buffer_descriptor {
198 struct sdma_mode_count mode;
199 u32 buffer_addr; /* address of the buffer described */
200 u32 ext_buffer_addr; /* extended buffer address */
201} __attribute__ ((packed));
202
203/**
204 * struct sdma_channel_control - Channel control Block
205 *
Robin Gong24ca3122018-07-04 18:06:42 +0800206 * @current_bd_ptr: current buffer descriptor processed
207 * @base_bd_ptr: first element of buffer descriptor array
208 * @unused: padding. The SDMA engine expects an array of 128 byte
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000209 * control blocks
210 */
211struct sdma_channel_control {
212 u32 current_bd_ptr;
213 u32 base_bd_ptr;
214 u32 unused[2];
215} __attribute__ ((packed));
216
217/**
218 * struct sdma_state_registers - SDMA context for a channel
219 *
220 * @pc: program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800221 * @unused1: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000222 * @t: test bit: status of arithmetic & test instruction
223 * @rpc: return program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800224 * @unused0: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000225 * @sf: source fault while loading data
226 * @spc: loop start program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800227 * @unused2: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000228 * @df: destination fault while storing data
229 * @epc: loop end program counter
230 * @lm: loop mode
231 */
232struct sdma_state_registers {
233 u32 pc :14;
234 u32 unused1: 1;
235 u32 t : 1;
236 u32 rpc :14;
237 u32 unused0: 1;
238 u32 sf : 1;
239 u32 spc :14;
240 u32 unused2: 1;
241 u32 df : 1;
242 u32 epc :14;
243 u32 lm : 2;
244} __attribute__ ((packed));
245
246/**
247 * struct sdma_context_data - sdma context specific to a channel
248 *
249 * @channel_state: channel state bits
250 * @gReg: general registers
251 * @mda: burst dma destination address register
252 * @msa: burst dma source address register
253 * @ms: burst dma status register
254 * @md: burst dma data register
255 * @pda: peripheral dma destination address register
256 * @psa: peripheral dma source address register
257 * @ps: peripheral dma status register
258 * @pd: peripheral dma data register
259 * @ca: CRC polynomial register
260 * @cs: CRC accumulator register
261 * @dda: dedicated core destination address register
262 * @dsa: dedicated core source address register
263 * @ds: dedicated core status register
264 * @dd: dedicated core data register
Robin Gong24ca3122018-07-04 18:06:42 +0800265 * @scratch0: 1st word of dedicated ram for context switch
266 * @scratch1: 2nd word of dedicated ram for context switch
267 * @scratch2: 3rd word of dedicated ram for context switch
268 * @scratch3: 4th word of dedicated ram for context switch
269 * @scratch4: 5th word of dedicated ram for context switch
270 * @scratch5: 6th word of dedicated ram for context switch
271 * @scratch6: 7th word of dedicated ram for context switch
272 * @scratch7: 8th word of dedicated ram for context switch
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273 */
274struct sdma_context_data {
275 struct sdma_state_registers channel_state;
276 u32 gReg[8];
277 u32 mda;
278 u32 msa;
279 u32 ms;
280 u32 md;
281 u32 pda;
282 u32 psa;
283 u32 ps;
284 u32 pd;
285 u32 ca;
286 u32 cs;
287 u32 dda;
288 u32 dsa;
289 u32 ds;
290 u32 dd;
291 u32 scratch0;
292 u32 scratch1;
293 u32 scratch2;
294 u32 scratch3;
295 u32 scratch4;
296 u32 scratch5;
297 u32 scratch6;
298 u32 scratch7;
299} __attribute__ ((packed));
300
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000301
302struct sdma_engine;
303
304/**
Sascha Hauer76c33d22018-06-20 00:56:59 +0800305 * struct sdma_desc - descriptor structor for one transfer
Robin Gong24ca3122018-07-04 18:06:42 +0800306 * @vd: descriptor for virt dma
307 * @num_bd: number of descriptors currently handling
308 * @bd_phys: physical address of bd
309 * @buf_tail: ID of the buffer that was processed
310 * @buf_ptail: ID of the previous buffer that was processed
311 * @period_len: period length, used in cyclic.
312 * @chn_real_count: the real count updated from bd->mode.count
313 * @chn_count: the transfer count set
314 * @sdmac: sdma_channel pointer
315 * @bd: pointer of allocate bd
Sascha Hauer76c33d22018-06-20 00:56:59 +0800316 */
317struct sdma_desc {
Robin Gong57b772b2018-06-20 00:57:00 +0800318 struct virt_dma_desc vd;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800319 unsigned int num_bd;
320 dma_addr_t bd_phys;
321 unsigned int buf_tail;
322 unsigned int buf_ptail;
323 unsigned int period_len;
324 unsigned int chn_real_count;
325 unsigned int chn_count;
326 struct sdma_channel *sdmac;
327 struct sdma_buffer_descriptor *bd;
328};
329
330/**
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000331 * struct sdma_channel - housekeeping for a SDMA channel
332 *
Robin Gong24ca3122018-07-04 18:06:42 +0800333 * @vc: virt_dma base structure
334 * @desc: sdma description including vd and other special member
335 * @sdma: pointer to the SDMA engine for this channel
336 * @channel: the channel number, matches dmaengine chan_id + 1
337 * @direction: transfer type. Needed for setting SDMA script
Vinod Koul107d0642018-10-25 15:15:28 +0100338 * @slave_config Slave configuration
Robin Gong24ca3122018-07-04 18:06:42 +0800339 * @peripheral_type: Peripheral type. Needed for setting SDMA script
340 * @event_id0: aka dma request line
341 * @event_id1: for channels that use 2 events
342 * @word_size: peripheral access size
343 * @pc_from_device: script address for those device_2_memory
344 * @pc_to_device: script address for those memory_2_device
345 * @device_to_device: script address for those device_2_device
Robin Gong0f06c022018-07-24 01:46:11 +0800346 * @pc_to_pc: script address for those memory_2_memory
Robin Gong24ca3122018-07-04 18:06:42 +0800347 * @flags: loop mode or not
348 * @per_address: peripheral source or destination address in common case
349 * destination address in p_2_p case
350 * @per_address2: peripheral source address in p_2_p case
351 * @event_mask: event mask used in p_2_p script
352 * @watermark_level: value for gReg[7], some script will extend it from
353 * basic watermark such as p_2_p
354 * @shp_addr: value for gReg[6]
355 * @per_addr: value for gReg[2]
356 * @status: status of dma channel
357 * @data: specific sdma interface structure
358 * @bd_pool: dma_pool for bd
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000359 */
360struct sdma_channel {
Robin Gong57b772b2018-06-20 00:57:00 +0800361 struct virt_dma_chan vc;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800362 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000363 struct sdma_engine *sdma;
364 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530365 enum dma_transfer_direction direction;
Vinod Koul107d0642018-10-25 15:15:28 +0100366 struct dma_slave_config slave_config;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000367 enum sdma_peripheral_type peripheral_type;
368 unsigned int event_id0;
369 unsigned int event_id1;
370 enum dma_slave_buswidth word_size;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000371 unsigned int pc_from_device, pc_to_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800372 unsigned int device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800373 unsigned int pc_to_pc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000374 unsigned long flags;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800375 dma_addr_t per_address, per_address2;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800376 unsigned long event_mask[2];
377 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000378 u32 shp_addr, per_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000379 enum dma_status status;
Nicolin Chen0b351862014-06-16 11:32:29 +0800380 struct imx_dma_data data;
Lucas Stachb8603d22018-11-06 03:40:33 +0000381 struct work_struct terminate_worker;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000382};
383
Richard Zhao0bbc1412012-01-13 11:10:01 +0800384#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000385
386#define MAX_DMA_CHANNELS 32
387#define MXC_SDMA_DEFAULT_PRIORITY 1
388#define MXC_SDMA_MIN_PRIORITY 1
389#define MXC_SDMA_MAX_PRIORITY 7
390
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000391#define SDMA_FIRMWARE_MAGIC 0x414d4453
392
393/**
394 * struct sdma_firmware_header - Layout of the firmware image
395 *
Robin Gong24ca3122018-07-04 18:06:42 +0800396 * @magic: "SDMA"
397 * @version_major: increased whenever layout of struct
398 * sdma_script_start_addrs changes.
399 * @version_minor: firmware minor version (for binary compatible changes)
400 * @script_addrs_start: offset of struct sdma_script_start_addrs in this image
401 * @num_script_addrs: Number of script addresses in this image
402 * @ram_code_start: offset of SDMA ram image in this firmware image
403 * @ram_code_size: size of SDMA ram image
404 * @script_addrs: Stores the start address of the SDMA scripts
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000405 * (in SDMA memory space)
406 */
407struct sdma_firmware_header {
408 u32 magic;
409 u32 version_major;
410 u32 version_minor;
411 u32 script_addrs_start;
412 u32 num_script_addrs;
413 u32 ram_code_start;
414 u32 ram_code_size;
415};
416
Sascha Hauer17bba722013-08-20 10:04:31 +0200417struct sdma_driver_data {
418 int chnenbl0;
419 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200420 struct sdma_script_start_addrs *script_addrs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800421};
422
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000423struct sdma_engine {
424 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100425 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000426 struct sdma_channel channel[MAX_DMA_CHANNELS];
427 struct sdma_channel_control *channel_control;
428 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000429 struct sdma_context_data *context;
430 dma_addr_t context_phys;
431 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100432 struct clk *clk_ipg;
433 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800434 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800435 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000436 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200437 const struct sdma_driver_data *drvdata;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800438 u32 spba_start_addr;
439 u32 spba_end_addr;
Vinod Koul5bb9dbb2016-07-03 00:00:55 +0530440 unsigned int irq;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800441 dma_addr_t bd0_phys;
442 struct sdma_buffer_descriptor *bd0;
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -0700443 /* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/
444 bool clk_ratio;
Sascha Hauer17bba722013-08-20 10:04:31 +0200445};
446
Vinod Koul107d0642018-10-25 15:15:28 +0100447static int sdma_config_write(struct dma_chan *chan,
448 struct dma_slave_config *dmaengine_cfg,
449 enum dma_transfer_direction direction);
450
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300451static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200452 .chnenbl0 = SDMA_CHNENBL0_IMX31,
453 .num_events = 32,
454};
455
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200456static struct sdma_script_start_addrs sdma_script_imx25 = {
457 .ap_2_ap_addr = 729,
458 .uart_2_mcu_addr = 904,
459 .per_2_app_addr = 1255,
460 .mcu_2_app_addr = 834,
461 .uartsh_2_mcu_addr = 1120,
462 .per_2_shp_addr = 1329,
463 .mcu_2_shp_addr = 1048,
464 .ata_2_mcu_addr = 1560,
465 .mcu_2_ata_addr = 1479,
466 .app_2_per_addr = 1189,
467 .app_2_mcu_addr = 770,
468 .shp_2_per_addr = 1407,
469 .shp_2_mcu_addr = 979,
470};
471
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300472static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200473 .chnenbl0 = SDMA_CHNENBL0_IMX35,
474 .num_events = 48,
475 .script_addrs = &sdma_script_imx25,
476};
477
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300478static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200479 .chnenbl0 = SDMA_CHNENBL0_IMX35,
480 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000481};
482
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200483static struct sdma_script_start_addrs sdma_script_imx51 = {
484 .ap_2_ap_addr = 642,
485 .uart_2_mcu_addr = 817,
486 .mcu_2_app_addr = 747,
487 .mcu_2_shp_addr = 961,
488 .ata_2_mcu_addr = 1473,
489 .mcu_2_ata_addr = 1392,
490 .app_2_per_addr = 1033,
491 .app_2_mcu_addr = 683,
492 .shp_2_per_addr = 1251,
493 .shp_2_mcu_addr = 892,
494};
495
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300496static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200497 .chnenbl0 = SDMA_CHNENBL0_IMX35,
498 .num_events = 48,
499 .script_addrs = &sdma_script_imx51,
500};
501
502static struct sdma_script_start_addrs sdma_script_imx53 = {
503 .ap_2_ap_addr = 642,
504 .app_2_mcu_addr = 683,
505 .mcu_2_app_addr = 747,
506 .uart_2_mcu_addr = 817,
507 .shp_2_mcu_addr = 891,
508 .mcu_2_shp_addr = 960,
509 .uartsh_2_mcu_addr = 1032,
510 .spdif_2_mcu_addr = 1100,
511 .mcu_2_spdif_addr = 1134,
512 .firi_2_mcu_addr = 1193,
513 .mcu_2_firi_addr = 1290,
514};
515
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300516static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200517 .chnenbl0 = SDMA_CHNENBL0_IMX35,
518 .num_events = 48,
519 .script_addrs = &sdma_script_imx53,
520};
521
522static struct sdma_script_start_addrs sdma_script_imx6q = {
523 .ap_2_ap_addr = 642,
524 .uart_2_mcu_addr = 817,
525 .mcu_2_app_addr = 747,
526 .per_2_per_addr = 6331,
527 .uartsh_2_mcu_addr = 1032,
528 .mcu_2_shp_addr = 960,
529 .app_2_mcu_addr = 683,
530 .shp_2_mcu_addr = 891,
531 .spdif_2_mcu_addr = 1100,
532 .mcu_2_spdif_addr = 1134,
533};
534
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300535static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200536 .chnenbl0 = SDMA_CHNENBL0_IMX35,
537 .num_events = 48,
538 .script_addrs = &sdma_script_imx6q,
539};
540
Fabio Estevamb7d26482016-08-10 13:05:05 -0300541static struct sdma_script_start_addrs sdma_script_imx7d = {
542 .ap_2_ap_addr = 644,
543 .uart_2_mcu_addr = 819,
544 .mcu_2_app_addr = 749,
545 .uartsh_2_mcu_addr = 1034,
546 .mcu_2_shp_addr = 962,
547 .app_2_mcu_addr = 685,
548 .shp_2_mcu_addr = 893,
549 .spdif_2_mcu_addr = 1102,
550 .mcu_2_spdif_addr = 1136,
551};
552
553static struct sdma_driver_data sdma_imx7d = {
554 .chnenbl0 = SDMA_CHNENBL0_IMX35,
555 .num_events = 48,
556 .script_addrs = &sdma_script_imx7d,
557};
558
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900559static const struct platform_device_id sdma_devtypes[] = {
Shawn Guo62550cd2011-07-13 21:33:17 +0800560 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200561 .name = "imx25-sdma",
562 .driver_data = (unsigned long)&sdma_imx25,
563 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800564 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200565 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800566 }, {
567 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200568 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800569 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200570 .name = "imx51-sdma",
571 .driver_data = (unsigned long)&sdma_imx51,
572 }, {
573 .name = "imx53-sdma",
574 .driver_data = (unsigned long)&sdma_imx53,
575 }, {
576 .name = "imx6q-sdma",
577 .driver_data = (unsigned long)&sdma_imx6q,
578 }, {
Fabio Estevamb7d26482016-08-10 13:05:05 -0300579 .name = "imx7d-sdma",
580 .driver_data = (unsigned long)&sdma_imx7d,
581 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800582 /* sentinel */
583 }
584};
585MODULE_DEVICE_TABLE(platform, sdma_devtypes);
586
Shawn Guo580975d2011-07-14 08:35:48 +0800587static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200588 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
589 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
590 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200591 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200592 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100593 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Fabio Estevamb7d26482016-08-10 13:05:05 -0300594 { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
Shawn Guo580975d2011-07-14 08:35:48 +0800595 { /* sentinel */ }
596};
597MODULE_DEVICE_TABLE(of, sdma_dt_ids);
598
Richard Zhao0bbc1412012-01-13 11:10:01 +0800599#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
600#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
601#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000602#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
603
604static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
605{
Sascha Hauer17bba722013-08-20 10:04:31 +0200606 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000607 return chnenbl0 + event * 4;
608}
609
610static int sdma_config_ownership(struct sdma_channel *sdmac,
611 bool event_override, bool mcu_override, bool dsp_override)
612{
613 struct sdma_engine *sdma = sdmac->sdma;
614 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800615 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000616
617 if (event_override && mcu_override && dsp_override)
618 return -EINVAL;
619
Richard Zhaoc4b56852012-01-13 11:09:57 +0800620 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
621 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
622 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000623
624 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800625 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000626 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800627 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000628
629 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800630 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000631 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800632 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000633
634 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800635 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000636 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800637 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000638
Richard Zhaoc4b56852012-01-13 11:09:57 +0800639 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
640 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
641 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000642
643 return 0;
644}
645
Richard Zhaob9a591662012-01-13 11:09:56 +0800646static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
647{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800648 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800649}
650
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000651/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800652 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000653 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800654static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000655{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000656 int ret;
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200657 u32 reg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000658
Richard Zhao2ccaef02012-05-11 15:14:27 +0800659 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000660
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200661 ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
662 reg, !(reg & 1), 1, 500);
663 if (ret)
Richard Zhao2ccaef02012-05-11 15:14:27 +0800664 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000665
Robin Gong855832e2015-02-15 10:00:35 +0800666 /* Set bits of CONFIG register with dynamic context switching */
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -0700667 reg = readl(sdma->regs + SDMA_H_CONFIG);
668 if ((reg & SDMA_H_CONFIG_CSM) == 0) {
669 reg |= SDMA_H_CONFIG_CSM;
670 writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG);
671 }
Robin Gong855832e2015-02-15 10:00:35 +0800672
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200673 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000674}
675
676static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
677 u32 address)
678{
Sascha Hauer76c33d22018-06-20 00:56:59 +0800679 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000680 void *buf_virt;
681 dma_addr_t buf_phys;
682 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800683 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200684
Fabio Estevamaf8bf892018-10-25 14:52:36 -0300685 buf_virt = dma_alloc_coherent(NULL, size, &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200686 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800687 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200688 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000689
Richard Zhao2ccaef02012-05-11 15:14:27 +0800690 spin_lock_irqsave(&sdma->channel_0_lock, flags);
691
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000692 bd0->mode.command = C0_SETPM;
693 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
694 bd0->mode.count = size / 2;
695 bd0->buffer_addr = buf_phys;
696 bd0->ext_buffer_addr = address;
697
698 memcpy(buf_virt, buf, size);
699
Richard Zhao2ccaef02012-05-11 15:14:27 +0800700 ret = sdma_run_channel0(sdma);
701
702 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000703
704 dma_free_coherent(NULL, size, buf_virt, buf_phys);
705
706 return ret;
707}
708
709static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
710{
711 struct sdma_engine *sdma = sdmac->sdma;
712 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800713 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000714 u32 chnenbl = chnenbl_ofs(sdma, event);
715
Richard Zhaoc4b56852012-01-13 11:09:57 +0800716 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800717 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800718 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000719}
720
721static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
722{
723 struct sdma_engine *sdma = sdmac->sdma;
724 int channel = sdmac->channel;
725 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800726 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000727
Richard Zhaoc4b56852012-01-13 11:09:57 +0800728 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800729 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800730 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000731}
732
Robin Gong57b772b2018-06-20 00:57:00 +0800733static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
734{
735 return container_of(t, struct sdma_desc, vd.tx);
736}
737
738static void sdma_start_desc(struct sdma_channel *sdmac)
739{
740 struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
741 struct sdma_desc *desc;
742 struct sdma_engine *sdma = sdmac->sdma;
743 int channel = sdmac->channel;
744
745 if (!vd) {
746 sdmac->desc = NULL;
747 return;
748 }
749 sdmac->desc = desc = to_sdma_desc(&vd->tx);
750 /*
751 * Do not delete the node in desc_issued list in cyclic mode, otherwise
Vinod Koul680302c2018-07-02 18:34:02 +0530752 * the desc allocated will never be freed in vchan_dma_desc_free_list
Robin Gong57b772b2018-06-20 00:57:00 +0800753 */
754 if (!(sdmac->flags & IMX_DMA_SG_LOOP))
755 list_del(&vd->node);
756
757 sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
758 sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
759 sdma_enable_channel(sdma, sdmac->channel);
760}
761
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100762static void sdma_update_channel_loop(struct sdma_channel *sdmac)
763{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000764 struct sdma_buffer_descriptor *bd;
Nandor Han58818262016-08-08 15:38:26 +0300765 int error = 0;
766 enum dma_status old_status = sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000767
768 /*
769 * loop mode. Iterate over descriptors, re-setup them and
770 * call callback function.
771 */
Robin Gong57b772b2018-06-20 00:57:00 +0800772 while (sdmac->desc) {
Sascha Hauer76c33d22018-06-20 00:56:59 +0800773 struct sdma_desc *desc = sdmac->desc;
774
775 bd = &desc->bd[desc->buf_tail];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000776
777 if (bd->mode.status & BD_DONE)
778 break;
779
Nandor Han58818262016-08-08 15:38:26 +0300780 if (bd->mode.status & BD_RROR) {
781 bd->mode.status &= ~BD_RROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000782 sdmac->status = DMA_ERROR;
Nandor Han58818262016-08-08 15:38:26 +0300783 error = -EIO;
784 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000785
Nandor Han58818262016-08-08 15:38:26 +0300786 /*
787 * We use bd->mode.count to calculate the residue, since contains
788 * the number of bytes present in the current buffer descriptor.
789 */
790
Sascha Hauer76c33d22018-06-20 00:56:59 +0800791 desc->chn_real_count = bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000792 bd->mode.status |= BD_DONE;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800793 bd->mode.count = desc->period_len;
794 desc->buf_ptail = desc->buf_tail;
795 desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
Nandor Han15f30f52016-08-08 15:38:25 +0300796
797 /*
798 * The callback is called from the interrupt context in order
799 * to reduce latency and to avoid the risk of altering the
800 * SDMA transaction status by the time the client tasklet is
801 * executed.
802 */
Robin Gong57b772b2018-06-20 00:57:00 +0800803 spin_unlock(&sdmac->vc.lock);
804 dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
805 spin_lock(&sdmac->vc.lock);
Nandor Han15f30f52016-08-08 15:38:25 +0300806
Nandor Han58818262016-08-08 15:38:26 +0300807 if (error)
808 sdmac->status = old_status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000809 }
810}
811
Robin Gong57b772b2018-06-20 00:57:00 +0800812static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000813{
Nandor Han15f30f52016-08-08 15:38:25 +0300814 struct sdma_channel *sdmac = (struct sdma_channel *) data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000815 struct sdma_buffer_descriptor *bd;
816 int i, error = 0;
817
Sascha Hauer76c33d22018-06-20 00:56:59 +0800818 sdmac->desc->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000819 /*
820 * non loop mode. Iterate over all descriptors, collect
821 * errors and call callback function
822 */
Sascha Hauer76c33d22018-06-20 00:56:59 +0800823 for (i = 0; i < sdmac->desc->num_bd; i++) {
824 bd = &sdmac->desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000825
826 if (bd->mode.status & (BD_DONE | BD_RROR))
827 error = -EIO;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800828 sdmac->desc->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000829 }
830
831 if (error)
832 sdmac->status = DMA_ERROR;
833 else
Vinod Koul409bff62013-10-16 14:07:06 +0530834 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000835}
836
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000837static irqreturn_t sdma_int_handler(int irq, void *dev_id)
838{
839 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800840 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000841
Richard Zhaoc4b56852012-01-13 11:09:57 +0800842 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
843 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200844 /* channel 0 is special and not handled here, see run_channel0() */
845 stat &= ~1;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000846
847 while (stat) {
848 int channel = fls(stat) - 1;
849 struct sdma_channel *sdmac = &sdma->channel[channel];
Robin Gong57b772b2018-06-20 00:57:00 +0800850 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000851
Robin Gong57b772b2018-06-20 00:57:00 +0800852 spin_lock(&sdmac->vc.lock);
853 desc = sdmac->desc;
854 if (desc) {
855 if (sdmac->flags & IMX_DMA_SG_LOOP) {
856 sdma_update_channel_loop(sdmac);
857 } else {
858 mxc_sdma_handle_channel_normal(sdmac);
859 vchan_cookie_complete(&desc->vd);
860 sdma_start_desc(sdmac);
861 }
862 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000863
Robin Gong57b772b2018-06-20 00:57:00 +0800864 spin_unlock(&sdmac->vc.lock);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800865 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000866 }
867
868 return IRQ_HANDLED;
869}
870
871/*
872 * sets the pc of SDMA script according to the peripheral type
873 */
874static void sdma_get_pc(struct sdma_channel *sdmac,
875 enum sdma_peripheral_type peripheral_type)
876{
877 struct sdma_engine *sdma = sdmac->sdma;
878 int per_2_emi = 0, emi_2_per = 0;
879 /*
880 * These are needed once we start to support transfers between
881 * two peripherals or memory-to-memory transfers
882 */
Robin Gong0f06c022018-07-24 01:46:11 +0800883 int per_2_per = 0, emi_2_emi = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000884
885 sdmac->pc_from_device = 0;
886 sdmac->pc_to_device = 0;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800887 sdmac->device_to_device = 0;
Robin Gong0f06c022018-07-24 01:46:11 +0800888 sdmac->pc_to_pc = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000889
890 switch (peripheral_type) {
891 case IMX_DMATYPE_MEMORY:
Robin Gong0f06c022018-07-24 01:46:11 +0800892 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000893 break;
894 case IMX_DMATYPE_DSP:
895 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
896 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
897 break;
898 case IMX_DMATYPE_FIRI:
899 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
900 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
901 break;
902 case IMX_DMATYPE_UART:
903 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
904 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
905 break;
906 case IMX_DMATYPE_UART_SP:
907 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
908 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
909 break;
910 case IMX_DMATYPE_ATA:
911 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
912 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
913 break;
914 case IMX_DMATYPE_CSPI:
915 case IMX_DMATYPE_EXT:
916 case IMX_DMATYPE_SSI:
Nicolin Chen29aebfd2014-10-24 12:37:41 -0700917 case IMX_DMATYPE_SAI:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000918 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
919 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
920 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800921 case IMX_DMATYPE_SSI_DUAL:
922 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
923 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
924 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000925 case IMX_DMATYPE_SSI_SP:
926 case IMX_DMATYPE_MMC:
927 case IMX_DMATYPE_SDHC:
928 case IMX_DMATYPE_CSPI_SP:
929 case IMX_DMATYPE_ESAI:
930 case IMX_DMATYPE_MSHC_SP:
931 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
932 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
933 break;
934 case IMX_DMATYPE_ASRC:
935 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
936 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
937 per_2_per = sdma->script_addrs->per_2_per_addr;
938 break;
Nicolin Chenf892afb2014-06-16 11:31:05 +0800939 case IMX_DMATYPE_ASRC_SP:
940 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
941 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
942 per_2_per = sdma->script_addrs->per_2_per_addr;
943 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000944 case IMX_DMATYPE_MSHC:
945 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
946 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
947 break;
948 case IMX_DMATYPE_CCM:
949 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
950 break;
951 case IMX_DMATYPE_SPDIF:
952 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
953 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
954 break;
955 case IMX_DMATYPE_IPU_MEMORY:
956 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
957 break;
958 default:
959 break;
960 }
961
962 sdmac->pc_from_device = per_2_emi;
963 sdmac->pc_to_device = emi_2_per;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800964 sdmac->device_to_device = per_2_per;
Robin Gong0f06c022018-07-24 01:46:11 +0800965 sdmac->pc_to_pc = emi_2_emi;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000966}
967
968static int sdma_load_context(struct sdma_channel *sdmac)
969{
970 struct sdma_engine *sdma = sdmac->sdma;
971 int channel = sdmac->channel;
972 int load_address;
973 struct sdma_context_data *context = sdma->context;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800974 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000975 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800976 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000977
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800978 if (sdmac->direction == DMA_DEV_TO_MEM)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000979 load_address = sdmac->pc_from_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800980 else if (sdmac->direction == DMA_DEV_TO_DEV)
981 load_address = sdmac->device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800982 else if (sdmac->direction == DMA_MEM_TO_MEM)
983 load_address = sdmac->pc_to_pc;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800984 else
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000985 load_address = sdmac->pc_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000986
987 if (load_address < 0)
988 return load_address;
989
990 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800991 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000992 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
993 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800994 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
995 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000996
Richard Zhao2ccaef02012-05-11 15:14:27 +0800997 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200998
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000999 memset(context, 0, sizeof(*context));
1000 context->channel_state.pc = load_address;
1001
1002 /* Send by context the event mask,base address for peripheral
1003 * and watermark level
1004 */
Richard Zhao0bbc1412012-01-13 11:10:01 +08001005 context->gReg[0] = sdmac->event_mask[1];
1006 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001007 context->gReg[2] = sdmac->per_addr;
1008 context->gReg[6] = sdmac->shp_addr;
1009 context->gReg[7] = sdmac->watermark_level;
1010
1011 bd0->mode.command = C0_SETDM;
1012 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
1013 bd0->mode.count = sizeof(*context) / 4;
1014 bd0->buffer_addr = sdma->context_phys;
1015 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +08001016 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001017
Richard Zhao2ccaef02012-05-11 15:14:27 +08001018 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001019
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001020 return ret;
1021}
1022
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001023static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001024{
Robin Gong57b772b2018-06-20 00:57:00 +08001025 return container_of(chan, struct sdma_channel, vc.chan);
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001026}
1027
1028static int sdma_disable_channel(struct dma_chan *chan)
1029{
1030 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001031 struct sdma_engine *sdma = sdmac->sdma;
1032 int channel = sdmac->channel;
1033
Richard Zhao0bbc1412012-01-13 11:10:01 +08001034 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001035 sdmac->status = DMA_ERROR;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001036
1037 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001038}
Lucas Stachb8603d22018-11-06 03:40:33 +00001039static void sdma_channel_terminate_work(struct work_struct *work)
Jiada Wang7f3ff142017-03-16 23:12:09 -07001040{
Lucas Stachb8603d22018-11-06 03:40:33 +00001041 struct sdma_channel *sdmac = container_of(work, struct sdma_channel,
1042 terminate_worker);
Robin Gong57b772b2018-06-20 00:57:00 +08001043 unsigned long flags;
1044 LIST_HEAD(head);
1045
Jiada Wang7f3ff142017-03-16 23:12:09 -07001046 /*
1047 * According to NXP R&D team a delay of one BD SDMA cost time
1048 * (maximum is 1ms) should be added after disable of the channel
1049 * bit, to ensure SDMA core has really been stopped after SDMA
1050 * clients call .device_terminate_all.
1051 */
Lucas Stachb8603d22018-11-06 03:40:33 +00001052 usleep_range(1000, 2000);
1053
1054 spin_lock_irqsave(&sdmac->vc.lock, flags);
1055 vchan_get_all_descriptors(&sdmac->vc, &head);
1056 sdmac->desc = NULL;
1057 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1058 vchan_dma_desc_free_list(&sdmac->vc, &head);
1059}
1060
1061static int sdma_disable_channel_async(struct dma_chan *chan)
1062{
1063 struct sdma_channel *sdmac = to_sdma_chan(chan);
1064
1065 sdma_disable_channel(chan);
1066
1067 if (sdmac->desc)
1068 schedule_work(&sdmac->terminate_worker);
Jiada Wang7f3ff142017-03-16 23:12:09 -07001069
1070 return 0;
1071}
1072
Lucas Stachb8603d22018-11-06 03:40:33 +00001073static void sdma_channel_synchronize(struct dma_chan *chan)
1074{
1075 struct sdma_channel *sdmac = to_sdma_chan(chan);
1076
1077 vchan_synchronize(&sdmac->vc);
1078
1079 flush_work(&sdmac->terminate_worker);
1080}
1081
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001082static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
1083{
1084 struct sdma_engine *sdma = sdmac->sdma;
1085
1086 int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
1087 int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
1088
1089 set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
1090 set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
1091
1092 if (sdmac->event_id0 > 31)
1093 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
1094
1095 if (sdmac->event_id1 > 31)
1096 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
1097
1098 /*
1099 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
1100 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
1101 * r0(event_mask[1]) and r1(event_mask[0]).
1102 */
1103 if (lwml > hwml) {
1104 sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
1105 SDMA_WATERMARK_LEVEL_HWML);
1106 sdmac->watermark_level |= hwml;
1107 sdmac->watermark_level |= lwml << 16;
1108 swap(sdmac->event_mask[0], sdmac->event_mask[1]);
1109 }
1110
1111 if (sdmac->per_address2 >= sdma->spba_start_addr &&
1112 sdmac->per_address2 <= sdma->spba_end_addr)
1113 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
1114
1115 if (sdmac->per_address >= sdma->spba_start_addr &&
1116 sdmac->per_address <= sdma->spba_end_addr)
1117 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
1118
1119 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
1120}
1121
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001122static int sdma_config_channel(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001123{
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001124 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001125 int ret;
1126
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001127 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001128
Richard Zhao0bbc1412012-01-13 11:10:01 +08001129 sdmac->event_mask[0] = 0;
1130 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001131 sdmac->shp_addr = 0;
1132 sdmac->per_addr = 0;
1133
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001134 switch (sdmac->peripheral_type) {
1135 case IMX_DMATYPE_DSP:
1136 sdma_config_ownership(sdmac, false, true, true);
1137 break;
1138 case IMX_DMATYPE_MEMORY:
1139 sdma_config_ownership(sdmac, false, true, false);
1140 break;
1141 default:
1142 sdma_config_ownership(sdmac, true, true, false);
1143 break;
1144 }
1145
1146 sdma_get_pc(sdmac, sdmac->peripheral_type);
1147
1148 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
1149 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
1150 /* Handle multiple event channels differently */
1151 if (sdmac->event_id1) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001152 if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
1153 sdmac->peripheral_type == IMX_DMATYPE_ASRC)
1154 sdma_set_watermarklevel_for_p2p(sdmac);
1155 } else
Richard Zhao0bbc1412012-01-13 11:10:01 +08001156 __set_bit(sdmac->event_id0, sdmac->event_mask);
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001157
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001158 /* Address */
1159 sdmac->shp_addr = sdmac->per_address;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001160 sdmac->per_addr = sdmac->per_address2;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001161 } else {
1162 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1163 }
1164
1165 ret = sdma_load_context(sdmac);
1166
1167 return ret;
1168}
1169
1170static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1171 unsigned int priority)
1172{
1173 struct sdma_engine *sdma = sdmac->sdma;
1174 int channel = sdmac->channel;
1175
1176 if (priority < MXC_SDMA_MIN_PRIORITY
1177 || priority > MXC_SDMA_MAX_PRIORITY) {
1178 return -EINVAL;
1179 }
1180
Richard Zhaoc4b56852012-01-13 11:09:57 +08001181 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001182
1183 return 0;
1184}
1185
Robin Gong57b772b2018-06-20 00:57:00 +08001186static int sdma_request_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001187{
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001188 int ret = -EBUSY;
1189
Robin Gong57b772b2018-06-20 00:57:00 +08001190 sdma->bd0 = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdma->bd0_phys,
1191 GFP_NOWAIT);
1192 if (!sdma->bd0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001193 ret = -ENOMEM;
1194 goto out;
1195 }
1196
Robin Gong57b772b2018-06-20 00:57:00 +08001197 sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
1198 sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001199
Robin Gong57b772b2018-06-20 00:57:00 +08001200 sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001201 return 0;
1202out:
1203
1204 return ret;
1205}
1206
Robin Gong57b772b2018-06-20 00:57:00 +08001207
1208static int sdma_alloc_bd(struct sdma_desc *desc)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001209{
Lucas Stachebb853b2018-11-06 03:40:28 +00001210 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
Robin Gong57b772b2018-06-20 00:57:00 +08001211 int ret = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001212
Lucas Stachebb853b2018-11-06 03:40:28 +00001213 desc->bd = dma_zalloc_coherent(NULL, bd_size, &desc->bd_phys,
Lucas Stach64068852018-11-06 03:40:37 +00001214 GFP_NOWAIT);
Robin Gong57b772b2018-06-20 00:57:00 +08001215 if (!desc->bd) {
1216 ret = -ENOMEM;
1217 goto out;
1218 }
1219out:
1220 return ret;
1221}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001222
Robin Gong57b772b2018-06-20 00:57:00 +08001223static void sdma_free_bd(struct sdma_desc *desc)
1224{
Lucas Stachebb853b2018-11-06 03:40:28 +00001225 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1226
1227 dma_free_coherent(NULL, bd_size, desc->bd, desc->bd_phys);
Robin Gong57b772b2018-06-20 00:57:00 +08001228}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001229
Robin Gong57b772b2018-06-20 00:57:00 +08001230static void sdma_desc_free(struct virt_dma_desc *vd)
1231{
1232 struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
1233
1234 sdma_free_bd(desc);
1235 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001236}
1237
1238static int sdma_alloc_chan_resources(struct dma_chan *chan)
1239{
1240 struct sdma_channel *sdmac = to_sdma_chan(chan);
1241 struct imx_dma_data *data = chan->private;
Robin Gong0f06c022018-07-24 01:46:11 +08001242 struct imx_dma_data mem_data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001243 int prio, ret;
1244
Robin Gong0f06c022018-07-24 01:46:11 +08001245 /*
1246 * MEMCPY may never setup chan->private by filter function such as
1247 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
1248 * Please note in any other slave case, you have to setup chan->private
1249 * with 'struct imx_dma_data' in your own filter function if you want to
1250 * request dma channel by dma_request_channel() rather than
1251 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
1252 * to warn you to correct your filter function.
1253 */
1254 if (!data) {
1255 dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
1256 mem_data.priority = 2;
1257 mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
1258 mem_data.dma_request = 0;
1259 mem_data.dma_request2 = 0;
1260 data = &mem_data;
1261
1262 sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
1263 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001264
1265 switch (data->priority) {
1266 case DMA_PRIO_HIGH:
1267 prio = 3;
1268 break;
1269 case DMA_PRIO_MEDIUM:
1270 prio = 2;
1271 break;
1272 case DMA_PRIO_LOW:
1273 default:
1274 prio = 1;
1275 break;
1276 }
1277
1278 sdmac->peripheral_type = data->peripheral_type;
1279 sdmac->event_id0 = data->dma_request;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001280 sdmac->event_id1 = data->dma_request2;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001281
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001282 ret = clk_enable(sdmac->sdma->clk_ipg);
1283 if (ret)
1284 return ret;
1285 ret = clk_enable(sdmac->sdma->clk_ahb);
1286 if (ret)
1287 goto disable_clk_ipg;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001288
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001289 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001290 if (ret)
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001291 goto disable_clk_ahb;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001292
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001293 return 0;
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001294
1295disable_clk_ahb:
1296 clk_disable(sdmac->sdma->clk_ahb);
1297disable_clk_ipg:
1298 clk_disable(sdmac->sdma->clk_ipg);
1299 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001300}
1301
1302static void sdma_free_chan_resources(struct dma_chan *chan)
1303{
1304 struct sdma_channel *sdmac = to_sdma_chan(chan);
1305 struct sdma_engine *sdma = sdmac->sdma;
1306
Lucas Stachb8603d22018-11-06 03:40:33 +00001307 sdma_disable_channel_async(chan);
1308
1309 sdma_channel_synchronize(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001310
1311 if (sdmac->event_id0)
1312 sdma_event_disable(sdmac, sdmac->event_id0);
1313 if (sdmac->event_id1)
1314 sdma_event_disable(sdmac, sdmac->event_id1);
1315
1316 sdmac->event_id0 = 0;
1317 sdmac->event_id1 = 0;
1318
1319 sdma_set_channel_priority(sdmac, 0);
1320
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001321 clk_disable(sdma->clk_ipg);
1322 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001323}
1324
Robin Gong21420842018-06-20 00:57:03 +08001325static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
1326 enum dma_transfer_direction direction, u32 bds)
1327{
1328 struct sdma_desc *desc;
1329
1330 desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
1331 if (!desc)
1332 goto err_out;
1333
1334 sdmac->status = DMA_IN_PROGRESS;
1335 sdmac->direction = direction;
1336 sdmac->flags = 0;
1337
1338 desc->chn_count = 0;
1339 desc->chn_real_count = 0;
1340 desc->buf_tail = 0;
1341 desc->buf_ptail = 0;
1342 desc->sdmac = sdmac;
1343 desc->num_bd = bds;
1344
1345 if (sdma_alloc_bd(desc))
1346 goto err_desc_out;
1347
Robin Gong0f06c022018-07-24 01:46:11 +08001348 /* No slave_config called in MEMCPY case, so do here */
1349 if (direction == DMA_MEM_TO_MEM)
1350 sdma_config_ownership(sdmac, false, true, false);
1351
Robin Gong21420842018-06-20 00:57:03 +08001352 if (sdma_load_context(sdmac))
1353 goto err_desc_out;
1354
1355 return desc;
1356
1357err_desc_out:
1358 kfree(desc);
1359err_out:
1360 return NULL;
1361}
1362
Robin Gong0f06c022018-07-24 01:46:11 +08001363static struct dma_async_tx_descriptor *sdma_prep_memcpy(
1364 struct dma_chan *chan, dma_addr_t dma_dst,
1365 dma_addr_t dma_src, size_t len, unsigned long flags)
1366{
1367 struct sdma_channel *sdmac = to_sdma_chan(chan);
1368 struct sdma_engine *sdma = sdmac->sdma;
1369 int channel = sdmac->channel;
1370 size_t count;
1371 int i = 0, param;
1372 struct sdma_buffer_descriptor *bd;
1373 struct sdma_desc *desc;
1374
1375 if (!chan || !len)
1376 return NULL;
1377
1378 dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
1379 &dma_src, &dma_dst, len, channel);
1380
1381 desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
1382 len / SDMA_BD_MAX_CNT + 1);
1383 if (!desc)
1384 return NULL;
1385
1386 do {
1387 count = min_t(size_t, len, SDMA_BD_MAX_CNT);
1388 bd = &desc->bd[i];
1389 bd->buffer_addr = dma_src;
1390 bd->ext_buffer_addr = dma_dst;
1391 bd->mode.count = count;
1392 desc->chn_count += count;
1393 bd->mode.command = 0;
1394
1395 dma_src += count;
1396 dma_dst += count;
1397 len -= count;
1398 i++;
1399
1400 param = BD_DONE | BD_EXTD | BD_CONT;
1401 /* last bd */
1402 if (!len) {
1403 param |= BD_INTR;
1404 param |= BD_LAST;
1405 param &= ~BD_CONT;
1406 }
1407
1408 dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
1409 i, count, bd->buffer_addr,
1410 param & BD_WRAP ? "wrap" : "",
1411 param & BD_INTR ? " intr" : "");
1412
1413 bd->mode.status = param;
1414 } while (len);
1415
1416 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1417}
1418
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001419static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1420 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301421 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001422 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001423{
1424 struct sdma_channel *sdmac = to_sdma_chan(chan);
1425 struct sdma_engine *sdma = sdmac->sdma;
Vinod Koulad78b002018-07-02 18:42:51 +05301426 int i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001427 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001428 struct scatterlist *sg;
Robin Gong57b772b2018-06-20 00:57:00 +08001429 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001430
Vinod Koul107d0642018-10-25 15:15:28 +01001431 sdma_config_write(chan, &sdmac->slave_config, direction);
1432
Robin Gong21420842018-06-20 00:57:03 +08001433 desc = sdma_transfer_init(sdmac, direction, sg_len);
Robin Gong57b772b2018-06-20 00:57:00 +08001434 if (!desc)
1435 goto err_out;
1436
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001437 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1438 sg_len, channel);
1439
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001440 for_each_sg(sgl, sg, sg_len, i) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001441 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001442 int param;
1443
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001444 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001445
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001446 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001447
Robin Gong4a6b2e82018-07-24 01:46:10 +08001448 if (count > SDMA_BD_MAX_CNT) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001449 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001450 channel, count, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001451 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001452 }
1453
1454 bd->mode.count = count;
Sascha Hauer76c33d22018-06-20 00:56:59 +08001455 desc->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001456
Vinod Koulad78b002018-07-02 18:42:51 +05301457 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001458 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001459
1460 switch (sdmac->word_size) {
1461 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001462 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001463 if (count & 3 || sg->dma_address & 3)
Robin Gong57b772b2018-06-20 00:57:00 +08001464 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001465 break;
1466 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1467 bd->mode.command = 2;
1468 if (count & 1 || sg->dma_address & 1)
Robin Gong57b772b2018-06-20 00:57:00 +08001469 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001470 break;
1471 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1472 bd->mode.command = 1;
1473 break;
1474 default:
Robin Gong57b772b2018-06-20 00:57:00 +08001475 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001476 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001477
1478 param = BD_DONE | BD_EXTD | BD_CONT;
1479
Shawn Guo341b9412011-01-20 05:50:39 +08001480 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001481 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001482 param |= BD_LAST;
1483 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001484 }
1485
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001486 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1487 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001488 param & BD_WRAP ? "wrap" : "",
1489 param & BD_INTR ? " intr" : "");
1490
1491 bd->mode.status = param;
1492 }
1493
Robin Gong57b772b2018-06-20 00:57:00 +08001494 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1495err_bd_out:
1496 sdma_free_bd(desc);
1497 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001498err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001499 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001500 return NULL;
1501}
1502
1503static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1504 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001505 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001506 unsigned long flags)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001507{
1508 struct sdma_channel *sdmac = to_sdma_chan(chan);
1509 struct sdma_engine *sdma = sdmac->sdma;
1510 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001511 int channel = sdmac->channel;
Robin Gong21420842018-06-20 00:57:03 +08001512 int i = 0, buf = 0;
Robin Gong57b772b2018-06-20 00:57:00 +08001513 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001514
1515 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1516
Vinod Koul107d0642018-10-25 15:15:28 +01001517 sdma_config_write(chan, &sdmac->slave_config, direction);
1518
Robin Gong21420842018-06-20 00:57:03 +08001519 desc = sdma_transfer_init(sdmac, direction, num_periods);
Robin Gong57b772b2018-06-20 00:57:00 +08001520 if (!desc)
1521 goto err_out;
1522
Sascha Hauer76c33d22018-06-20 00:56:59 +08001523 desc->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001524
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001525 sdmac->flags |= IMX_DMA_SG_LOOP;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001526
Robin Gong4a6b2e82018-07-24 01:46:10 +08001527 if (period_len > SDMA_BD_MAX_CNT) {
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301528 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001529 channel, period_len, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001530 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001531 }
1532
1533 while (buf < buf_len) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001534 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001535 int param;
1536
1537 bd->buffer_addr = dma_addr;
1538
1539 bd->mode.count = period_len;
1540
1541 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001542 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001543 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1544 bd->mode.command = 0;
1545 else
1546 bd->mode.command = sdmac->word_size;
1547
1548 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1549 if (i + 1 == num_periods)
1550 param |= BD_WRAP;
1551
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301552 dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001553 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001554 param & BD_WRAP ? "wrap" : "",
1555 param & BD_INTR ? " intr" : "");
1556
1557 bd->mode.status = param;
1558
1559 dma_addr += period_len;
1560 buf += period_len;
1561
1562 i++;
1563 }
1564
Robin Gong57b772b2018-06-20 00:57:00 +08001565 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1566err_bd_out:
1567 sdma_free_bd(desc);
1568 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001569err_out:
1570 sdmac->status = DMA_ERROR;
1571 return NULL;
1572}
1573
Vinod Koul107d0642018-10-25 15:15:28 +01001574static int sdma_config_write(struct dma_chan *chan,
1575 struct dma_slave_config *dmaengine_cfg,
1576 enum dma_transfer_direction direction)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001577{
1578 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001579
Vinod Koul107d0642018-10-25 15:15:28 +01001580 if (direction == DMA_DEV_TO_MEM) {
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001581 sdmac->per_address = dmaengine_cfg->src_addr;
1582 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1583 dmaengine_cfg->src_addr_width;
1584 sdmac->word_size = dmaengine_cfg->src_addr_width;
Vinod Koul107d0642018-10-25 15:15:28 +01001585 } else if (direction == DMA_DEV_TO_DEV) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001586 sdmac->per_address2 = dmaengine_cfg->src_addr;
1587 sdmac->per_address = dmaengine_cfg->dst_addr;
1588 sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1589 SDMA_WATERMARK_LEVEL_LWML;
1590 sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1591 SDMA_WATERMARK_LEVEL_HWML;
1592 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001593 } else {
1594 sdmac->per_address = dmaengine_cfg->dst_addr;
1595 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1596 dmaengine_cfg->dst_addr_width;
1597 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001598 }
Vinod Koul107d0642018-10-25 15:15:28 +01001599 sdmac->direction = direction;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001600 return sdma_config_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001601}
1602
Vinod Koul107d0642018-10-25 15:15:28 +01001603static int sdma_config(struct dma_chan *chan,
1604 struct dma_slave_config *dmaengine_cfg)
1605{
1606 struct sdma_channel *sdmac = to_sdma_chan(chan);
1607
1608 memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
1609
1610 /* Set ENBLn earlier to make sure dma request triggered after that */
1611 if (sdmac->event_id0) {
1612 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
1613 return -EINVAL;
1614 sdma_event_enable(sdmac, sdmac->event_id0);
1615 }
1616
1617 if (sdmac->event_id1) {
1618 if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1619 return -EINVAL;
1620 sdma_event_enable(sdmac, sdmac->event_id1);
1621 }
1622
1623 return 0;
1624}
1625
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001626static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001627 dma_cookie_t cookie,
1628 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001629{
1630 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001631 struct sdma_desc *desc;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001632 u32 residue;
Robin Gong57b772b2018-06-20 00:57:00 +08001633 struct virt_dma_desc *vd;
1634 enum dma_status ret;
1635 unsigned long flags;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001636
Robin Gong57b772b2018-06-20 00:57:00 +08001637 ret = dma_cookie_status(chan, cookie, txstate);
1638 if (ret == DMA_COMPLETE || !txstate)
1639 return ret;
1640
1641 spin_lock_irqsave(&sdmac->vc.lock, flags);
1642 vd = vchan_find_desc(&sdmac->vc, cookie);
1643 if (vd) {
1644 desc = to_sdma_desc(&vd->tx);
1645 if (sdmac->flags & IMX_DMA_SG_LOOP)
1646 residue = (desc->num_bd - desc->buf_ptail) *
1647 desc->period_len - desc->chn_real_count;
1648 else
1649 residue = desc->chn_count - desc->chn_real_count;
1650 } else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie) {
1651 residue = sdmac->desc->chn_count - sdmac->desc->chn_real_count;
1652 } else {
1653 residue = 0;
1654 }
1655 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001656
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001657 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001658 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001659
Shawn Guo8a965912011-01-20 05:50:37 +08001660 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001661}
1662
1663static void sdma_issue_pending(struct dma_chan *chan)
1664{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001665 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001666 unsigned long flags;
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001667
Robin Gong57b772b2018-06-20 00:57:00 +08001668 spin_lock_irqsave(&sdmac->vc.lock, flags);
1669 if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
1670 sdma_start_desc(sdmac);
1671 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001672}
1673
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001674#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001675#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Fabio Estevama5724602015-03-11 12:30:58 -03001676#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41
Fabio Estevamb7d26482016-08-10 13:05:05 -03001677#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001678
1679static void sdma_add_scripts(struct sdma_engine *sdma,
1680 const struct sdma_script_start_addrs *addr)
1681{
1682 s32 *addr_arr = (u32 *)addr;
1683 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1684 int i;
1685
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001686 /* use the default firmware in ROM if missing external firmware */
1687 if (!sdma->script_number)
1688 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1689
Nicolin Chencd72b842013-11-13 22:55:24 +08001690 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001691 if (addr_arr[i] > 0)
1692 saddr_arr[i] = addr_arr[i];
1693}
1694
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001695static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001696{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001697 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001698 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001699 const struct sdma_script_start_addrs *addr;
1700 unsigned short *ram_code;
1701
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001702 if (!fw) {
Sascha Hauer0f927a12014-11-12 20:04:29 -02001703 dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1704 /* In this case we just use the ROM firmware. */
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001705 return;
1706 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001707
1708 if (fw->size < sizeof(*header))
1709 goto err_firmware;
1710
1711 header = (struct sdma_firmware_header *)fw->data;
1712
1713 if (header->magic != SDMA_FIRMWARE_MAGIC)
1714 goto err_firmware;
1715 if (header->ram_code_start + header->ram_code_size > fw->size)
1716 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001717 switch (header->version_major) {
Asaf Vertz681d15e2014-12-10 10:00:36 +02001718 case 1:
1719 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1720 break;
1721 case 2:
1722 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1723 break;
Fabio Estevama5724602015-03-11 12:30:58 -03001724 case 3:
1725 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1726 break;
Fabio Estevamb7d26482016-08-10 13:05:05 -03001727 case 4:
1728 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1729 break;
Asaf Vertz681d15e2014-12-10 10:00:36 +02001730 default:
1731 dev_err(sdma->dev, "unknown firmware version\n");
1732 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001733 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001734
1735 addr = (void *)header + header->script_addrs_start;
1736 ram_code = (void *)header + header->ram_code_start;
1737
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001738 clk_enable(sdma->clk_ipg);
1739 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001740 /* download the RAM image for SDMA */
1741 sdma_load_script(sdma, ram_code,
1742 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001743 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001744 clk_disable(sdma->clk_ipg);
1745 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001746
1747 sdma_add_scripts(sdma, addr);
1748
1749 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1750 header->version_major,
1751 header->version_minor);
1752
1753err_firmware:
1754 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001755}
1756
Zidan Wangd078cd12015-07-23 11:40:49 +08001757#define EVENT_REMAP_CELLS 3
1758
Jason Liu29f493d2015-11-11 17:20:49 +08001759static int sdma_event_remap(struct sdma_engine *sdma)
Zidan Wangd078cd12015-07-23 11:40:49 +08001760{
1761 struct device_node *np = sdma->dev->of_node;
1762 struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1763 struct property *event_remap;
1764 struct regmap *gpr;
1765 char propname[] = "fsl,sdma-event-remap";
1766 u32 reg, val, shift, num_map, i;
1767 int ret = 0;
1768
1769 if (IS_ERR(np) || IS_ERR(gpr_np))
1770 goto out;
1771
1772 event_remap = of_find_property(np, propname, NULL);
1773 num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1774 if (!num_map) {
Fabio Estevamce078af2015-10-03 19:37:58 -03001775 dev_dbg(sdma->dev, "no event needs to be remapped\n");
Zidan Wangd078cd12015-07-23 11:40:49 +08001776 goto out;
1777 } else if (num_map % EVENT_REMAP_CELLS) {
1778 dev_err(sdma->dev, "the property %s must modulo %d\n",
1779 propname, EVENT_REMAP_CELLS);
1780 ret = -EINVAL;
1781 goto out;
1782 }
1783
1784 gpr = syscon_node_to_regmap(gpr_np);
1785 if (IS_ERR(gpr)) {
1786 dev_err(sdma->dev, "failed to get gpr regmap\n");
1787 ret = PTR_ERR(gpr);
1788 goto out;
1789 }
1790
1791 for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1792 ret = of_property_read_u32_index(np, propname, i, &reg);
1793 if (ret) {
1794 dev_err(sdma->dev, "failed to read property %s index %d\n",
1795 propname, i);
1796 goto out;
1797 }
1798
1799 ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1800 if (ret) {
1801 dev_err(sdma->dev, "failed to read property %s index %d\n",
1802 propname, i + 1);
1803 goto out;
1804 }
1805
1806 ret = of_property_read_u32_index(np, propname, i + 2, &val);
1807 if (ret) {
1808 dev_err(sdma->dev, "failed to read property %s index %d\n",
1809 propname, i + 2);
1810 goto out;
1811 }
1812
1813 regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1814 }
1815
1816out:
1817 if (!IS_ERR(gpr_np))
1818 of_node_put(gpr_np);
1819
1820 return ret;
1821}
1822
Arnd Bergmannfe6cf282014-09-26 23:24:00 +02001823static int sdma_get_firmware(struct sdma_engine *sdma,
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001824 const char *fw_name)
1825{
1826 int ret;
1827
1828 ret = request_firmware_nowait(THIS_MODULE,
1829 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1830 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001831
1832 return ret;
1833}
1834
Jingoo Han19bfc772014-11-06 10:10:09 +09001835static int sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001836{
1837 int i, ret;
1838 dma_addr_t ccb_phys;
1839
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001840 ret = clk_enable(sdma->clk_ipg);
1841 if (ret)
1842 return ret;
1843 ret = clk_enable(sdma->clk_ahb);
1844 if (ret)
1845 goto disable_clk_ipg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001846
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -07001847 if (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg))
1848 sdma->clk_ratio = 1;
1849
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001850 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001851 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001852
1853 sdma->channel_control = dma_alloc_coherent(NULL,
1854 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1855 sizeof(struct sdma_context_data),
1856 &ccb_phys, GFP_KERNEL);
1857
1858 if (!sdma->channel_control) {
1859 ret = -ENOMEM;
1860 goto err_dma_alloc;
1861 }
1862
1863 sdma->context = (void *)sdma->channel_control +
1864 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1865 sdma->context_phys = ccb_phys +
1866 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1867
1868 /* Zero-out the CCB structures array just allocated */
1869 memset(sdma->channel_control, 0,
1870 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1871
1872 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001873 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001874 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001875
1876 /* All channels have priority 0 */
1877 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001878 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001879
Robin Gong57b772b2018-06-20 00:57:00 +08001880 ret = sdma_request_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001881 if (ret)
1882 goto err_dma_alloc;
1883
1884 sdma_config_ownership(&sdma->channel[0], false, true, false);
1885
1886 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001887 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001888
1889 /* Set bits of CONFIG register but with static context switching */
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -07001890 if (sdma->clk_ratio)
1891 writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG);
1892 else
1893 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001894
Richard Zhaoc4b56852012-01-13 11:09:57 +08001895 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001896
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001897 /* Initializes channel's priorities */
1898 sdma_set_channel_priority(&sdma->channel[0], 7);
1899
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001900 clk_disable(sdma->clk_ipg);
1901 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001902
1903 return 0;
1904
1905err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001906 clk_disable(sdma->clk_ahb);
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001907disable_clk_ipg:
1908 clk_disable(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001909 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1910 return ret;
1911}
1912
Shawn Guo9479e172013-05-30 22:23:32 +08001913static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1914{
Nicolin Chen0b351862014-06-16 11:32:29 +08001915 struct sdma_channel *sdmac = to_sdma_chan(chan);
Angus Ainslie (Purism)de7b7dc2019-01-28 09:03:22 -07001916 struct sdma_engine *sdma = sdmac->sdma;
Shawn Guo9479e172013-05-30 22:23:32 +08001917 struct imx_dma_data *data = fn_param;
1918
1919 if (!imx_dma_is_general_purpose(chan))
1920 return false;
1921
Angus Ainslie (Purism)de7b7dc2019-01-28 09:03:22 -07001922 /* return false if it's not the right device */
1923 if (sdma->dev->of_node != data->of_node)
1924 return false;
1925
Nicolin Chen0b351862014-06-16 11:32:29 +08001926 sdmac->data = *data;
1927 chan->private = &sdmac->data;
Shawn Guo9479e172013-05-30 22:23:32 +08001928
1929 return true;
1930}
1931
1932static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1933 struct of_dma *ofdma)
1934{
1935 struct sdma_engine *sdma = ofdma->of_dma_data;
1936 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1937 struct imx_dma_data data;
1938
1939 if (dma_spec->args_count != 3)
1940 return NULL;
1941
1942 data.dma_request = dma_spec->args[0];
1943 data.peripheral_type = dma_spec->args[1];
1944 data.priority = dma_spec->args[2];
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001945 /*
1946 * init dma_request2 to zero, which is not used by the dts.
1947 * For P2P, dma_request2 is init from dma_request_channel(),
1948 * chan->private will point to the imx_dma_data, and in
1949 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1950 * be set to sdmac->event_id1.
1951 */
1952 data.dma_request2 = 0;
Angus Ainslie (Purism)de7b7dc2019-01-28 09:03:22 -07001953 data.of_node = ofdma->of_node;
Shawn Guo9479e172013-05-30 22:23:32 +08001954
1955 return dma_request_channel(mask, sdma_filter_fn, &data);
1956}
1957
Mark Browne34b7312014-08-27 11:55:53 +01001958static int sdma_probe(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001959{
Shawn Guo580975d2011-07-14 08:35:48 +08001960 const struct of_device_id *of_id =
1961 of_match_device(sdma_dt_ids, &pdev->dev);
1962 struct device_node *np = pdev->dev.of_node;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001963 struct device_node *spba_bus;
Shawn Guo580975d2011-07-14 08:35:48 +08001964 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001965 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001966 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001967 struct resource *iores;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001968 struct resource spba_res;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001969 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001970 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001971 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001972 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001973 const struct sdma_driver_data *drvdata = NULL;
1974
1975 if (of_id)
1976 drvdata = of_id->data;
1977 else if (pdev->id_entry)
1978 drvdata = (void *)pdev->id_entry->driver_data;
1979
1980 if (!drvdata) {
1981 dev_err(&pdev->dev, "unable to find driver data\n");
1982 return -EINVAL;
1983 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001984
Philippe Retornaz42536b92013-10-14 09:45:17 +01001985 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1986 if (ret)
1987 return ret;
1988
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001989 sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001990 if (!sdma)
1991 return -ENOMEM;
1992
Richard Zhao2ccaef02012-05-11 15:14:27 +08001993 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001994
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001995 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02001996 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001997
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001998 irq = platform_get_irq(pdev, 0);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001999 if (irq < 0)
Fabio Estevam63c72e02014-12-29 15:20:53 -02002000 return irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002001
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002002 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2003 sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
2004 if (IS_ERR(sdma->regs))
2005 return PTR_ERR(sdma->regs);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002006
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002007 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002008 if (IS_ERR(sdma->clk_ipg))
2009 return PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002010
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002011 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002012 if (IS_ERR(sdma->clk_ahb))
2013 return PTR_ERR(sdma->clk_ahb);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002014
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302015 ret = clk_prepare(sdma->clk_ipg);
2016 if (ret)
2017 return ret;
2018
2019 ret = clk_prepare(sdma->clk_ahb);
2020 if (ret)
2021 goto err_clk;
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002022
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002023 ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
2024 sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002025 if (ret)
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302026 goto err_irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002027
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302028 sdma->irq = irq;
2029
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002030 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302031 if (!sdma->script_addrs) {
2032 ret = -ENOMEM;
2033 goto err_irq;
2034 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002035
Sascha Hauer36e2f212011-08-25 11:03:36 +02002036 /* initially no scripts available */
2037 saddr_arr = (s32 *)sdma->script_addrs;
2038 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
2039 saddr_arr[i] = -EINVAL;
2040
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002041 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
2042 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
Robin Gong0f06c022018-07-24 01:46:11 +08002043 dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002044
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002045 INIT_LIST_HEAD(&sdma->dma_device.channels);
2046 /* Initialize channel parameters */
2047 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2048 struct sdma_channel *sdmac = &sdma->channel[i];
2049
2050 sdmac->sdma = sdma;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002051
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002052 sdmac->channel = i;
Robin Gong57b772b2018-06-20 00:57:00 +08002053 sdmac->vc.desc_free = sdma_desc_free;
Lucas Stachb8603d22018-11-06 03:40:33 +00002054 INIT_WORK(&sdmac->terminate_worker,
2055 sdma_channel_terminate_work);
Sascha Hauer23889c62011-01-31 10:56:58 +01002056 /*
2057 * Add the channel to the DMAC list. Do not add channel 0 though
2058 * because we need it internally in the SDMA driver. This also means
2059 * that channel 0 in dmaengine counting matches sdma channel 1.
2060 */
2061 if (i)
Robin Gong57b772b2018-06-20 00:57:00 +08002062 vchan_init(&sdmac->vc, &sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002063 }
2064
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002065 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002066 if (ret)
2067 goto err_init;
2068
Zidan Wangd078cd12015-07-23 11:40:49 +08002069 ret = sdma_event_remap(sdma);
2070 if (ret)
2071 goto err_init;
2072
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02002073 if (sdma->drvdata->script_addrs)
2074 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08002075 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002076 sdma_add_scripts(sdma, pdata->script_addrs);
2077
Shawn Guo580975d2011-07-14 08:35:48 +08002078 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03002079 ret = sdma_get_firmware(sdma, pdata->fw_name);
2080 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002081 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08002082 } else {
2083 /*
2084 * Because that device tree does not encode ROM script address,
2085 * the RAM script in firmware is mandatory for device tree
2086 * probe, otherwise it fails.
2087 */
2088 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
2089 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03002090 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002091 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03002092 else {
2093 ret = sdma_get_firmware(sdma, fw_name);
2094 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002095 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08002096 }
2097 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002098
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002099 sdma->dma_device.dev = &pdev->dev;
2100
2101 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
2102 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
2103 sdma->dma_device.device_tx_status = sdma_tx_status;
2104 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
2105 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01002106 sdma->dma_device.device_config = sdma_config;
Lucas Stachb8603d22018-11-06 03:40:33 +00002107 sdma->dma_device.device_terminate_all = sdma_disable_channel_async;
2108 sdma->dma_device.device_synchronize = sdma_channel_synchronize;
Nicolin Chenf9d4a392017-09-14 11:46:43 -07002109 sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2110 sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2111 sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
Lucas Stach6f3125ce2017-03-08 10:13:09 +01002112 sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Robin Gong0f06c022018-07-24 01:46:11 +08002113 sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002114 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01002115 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
Robin Gong4a6b2e82018-07-24 01:46:10 +08002116 dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002117
Vignesh Raman23e11812014-08-05 18:39:41 +05302118 platform_set_drvdata(pdev, sdma);
2119
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002120 ret = dma_async_device_register(&sdma->dma_device);
2121 if (ret) {
2122 dev_err(&pdev->dev, "unable to register\n");
2123 goto err_init;
2124 }
2125
Shawn Guo9479e172013-05-30 22:23:32 +08002126 if (np) {
2127 ret = of_dma_controller_register(np, sdma_xlate, sdma);
2128 if (ret) {
2129 dev_err(&pdev->dev, "failed to register controller\n");
2130 goto err_register;
2131 }
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08002132
2133 spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
2134 ret = of_address_to_resource(spba_bus, 0, &spba_res);
2135 if (!ret) {
2136 sdma->spba_start_addr = spba_res.start;
2137 sdma->spba_end_addr = spba_res.end;
2138 }
2139 of_node_put(spba_bus);
Shawn Guo9479e172013-05-30 22:23:32 +08002140 }
2141
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002142 return 0;
2143
Shawn Guo9479e172013-05-30 22:23:32 +08002144err_register:
2145 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002146err_init:
2147 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302148err_irq:
2149 clk_unprepare(sdma->clk_ahb);
2150err_clk:
2151 clk_unprepare(sdma->clk_ipg);
Shawn Guo939fd4f2011-01-19 19:13:06 +08002152 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002153}
2154
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002155static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002156{
Vignesh Raman23e11812014-08-05 18:39:41 +05302157 struct sdma_engine *sdma = platform_get_drvdata(pdev);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302158 int i;
Vignesh Raman23e11812014-08-05 18:39:41 +05302159
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302160 devm_free_irq(&pdev->dev, sdma->irq, sdma);
Vignesh Raman23e11812014-08-05 18:39:41 +05302161 dma_async_device_unregister(&sdma->dma_device);
2162 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302163 clk_unprepare(sdma->clk_ahb);
2164 clk_unprepare(sdma->clk_ipg);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302165 /* Kill the tasklet */
2166 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2167 struct sdma_channel *sdmac = &sdma->channel[i];
2168
Robin Gong57b772b2018-06-20 00:57:00 +08002169 tasklet_kill(&sdmac->vc.task);
2170 sdma_free_chan_resources(&sdmac->vc.chan);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302171 }
Vignesh Raman23e11812014-08-05 18:39:41 +05302172
2173 platform_set_drvdata(pdev, NULL);
Vignesh Raman23e11812014-08-05 18:39:41 +05302174 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002175}
2176
2177static struct platform_driver sdma_driver = {
2178 .driver = {
2179 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08002180 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002181 },
Shawn Guo62550cd2011-07-13 21:33:17 +08002182 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002183 .remove = sdma_remove,
Vignesh Raman23e11812014-08-05 18:39:41 +05302184 .probe = sdma_probe,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002185};
2186
Vignesh Raman23e11812014-08-05 18:39:41 +05302187module_platform_driver(sdma_driver);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002188
2189MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
2190MODULE_DESCRIPTION("i.MX SDMA driver");
Nicolas Chauvetc0879342017-12-13 16:50:33 +01002191#if IS_ENABLED(CONFIG_SOC_IMX6Q)
2192MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2193#endif
2194#if IS_ENABLED(CONFIG_SOC_IMX7D)
2195MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2196#endif
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002197MODULE_LICENSE("GPL");