blob: f39352cef38223e4b1b5ab70693ca3deb5eee451 [file] [log] [blame]
Guenter Roeck0c24fdc2018-05-24 12:49:23 -07001/* SPDX-License-Identifier: GPL-2.0 */
Jeeja KP23db4722015-08-01 19:40:41 +05302/*
3 * skl-tplg-interface.h - Intel DSP FW private data interface
4 *
5 * Copyright (C) 2015 Intel Corp
6 * Author: Jeeja KP <jeeja.kp@intel.com>
7 * Nilofer, Samreen <samreen.nilofer@intel.com>
Jeeja KP23db4722015-08-01 19:40:41 +05308 */
9
10#ifndef __HDA_TPLG_INTERFACE_H__
11#define __HDA_TPLG_INTERFACE_H__
12
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +030013#include <linux/types.h>
14
Vinod Koul3af36702015-10-07 11:31:56 +010015/*
16 * Default types range from 0~12. type can range from 0 to 0xff
17 * SST types start at higher to avoid any overlapping in future
18 */
Jeeja KP140adfb2015-11-28 15:01:50 +053019#define SKL_CONTROL_TYPE_BYTE_TLV 0x100
Dharageswari R7a1b7492017-05-31 10:30:25 +053020#define SKL_CONTROL_TYPE_MIC_SELECT 0x102
Vinod Koul3af36702015-10-07 11:31:56 +010021
22#define HDA_SST_CFG_MAX 900 /* size of copier cfg*/
23#define MAX_IN_QUEUE 8
24#define MAX_OUT_QUEUE 8
25
Hardik T Shah65aecfa2015-10-27 09:22:57 +090026#define SKL_UUID_STR_SZ 40
Vinod Koul3af36702015-10-07 11:31:56 +010027/* Event types goes here */
28/* Reserve event type 0 for no event handlers */
29enum skl_event_types {
30 SKL_EVENT_NONE = 0,
31 SKL_MIXER_EVENT,
32 SKL_MUX_EVENT,
33 SKL_VMIXER_EVENT,
34 SKL_PGA_EVENT
35};
36
Jeeja KP23db4722015-08-01 19:40:41 +053037/**
38 * enum skl_ch_cfg - channel configuration
39 *
40 * @SKL_CH_CFG_MONO: One channel only
41 * @SKL_CH_CFG_STEREO: L & R
42 * @SKL_CH_CFG_2_1: L, R & LFE
43 * @SKL_CH_CFG_3_0: L, C & R
44 * @SKL_CH_CFG_3_1: L, C, R & LFE
45 * @SKL_CH_CFG_QUATRO: L, R, Ls & Rs
46 * @SKL_CH_CFG_4_0: L, C, R & Cs
47 * @SKL_CH_CFG_5_0: L, C, R, Ls & Rs
48 * @SKL_CH_CFG_5_1: L, C, R, Ls, Rs & LFE
49 * @SKL_CH_CFG_DUAL_MONO: One channel replicated in two
50 * @SKL_CH_CFG_I2S_DUAL_STEREO_0: Stereo(L,R) in 4 slots, 1st stream:[ L, R, -, - ]
51 * @SKL_CH_CFG_I2S_DUAL_STEREO_1: Stereo(L,R) in 4 slots, 2nd stream:[ -, -, L, R ]
52 * @SKL_CH_CFG_INVALID: Invalid
53 */
54enum skl_ch_cfg {
55 SKL_CH_CFG_MONO = 0,
56 SKL_CH_CFG_STEREO = 1,
57 SKL_CH_CFG_2_1 = 2,
58 SKL_CH_CFG_3_0 = 3,
59 SKL_CH_CFG_3_1 = 4,
60 SKL_CH_CFG_QUATRO = 5,
61 SKL_CH_CFG_4_0 = 6,
62 SKL_CH_CFG_5_0 = 7,
63 SKL_CH_CFG_5_1 = 8,
64 SKL_CH_CFG_DUAL_MONO = 9,
65 SKL_CH_CFG_I2S_DUAL_STEREO_0 = 10,
66 SKL_CH_CFG_I2S_DUAL_STEREO_1 = 11,
Hardik T Shah04afbbb2015-10-27 09:22:56 +090067 SKL_CH_CFG_4_CHANNEL = 12,
Jeeja KP23db4722015-08-01 19:40:41 +053068 SKL_CH_CFG_INVALID
69};
70
71enum skl_module_type {
72 SKL_MODULE_TYPE_MIXER = 0,
73 SKL_MODULE_TYPE_COPIER,
74 SKL_MODULE_TYPE_UPDWMIX,
Jeeja KP399b2102015-11-28 15:01:48 +053075 SKL_MODULE_TYPE_SRCINT,
Dharageswari Rfd181102015-12-03 23:29:52 +053076 SKL_MODULE_TYPE_ALGO,
Dharageswari R5e8f0ee2016-09-22 14:00:40 +053077 SKL_MODULE_TYPE_BASE_OUTFMT,
78 SKL_MODULE_TYPE_KPB,
Dharageswari Rdb6879e2017-05-31 10:30:24 +053079 SKL_MODULE_TYPE_MIC_SELECT,
Jeeja KP23db4722015-08-01 19:40:41 +053080};
81
82enum skl_core_affinity {
83 SKL_AFFINITY_CORE_0 = 0,
84 SKL_AFFINITY_CORE_1,
85 SKL_AFFINITY_CORE_MAX
86};
87
88enum skl_pipe_conn_type {
89 SKL_PIPE_CONN_TYPE_NONE = 0,
90 SKL_PIPE_CONN_TYPE_FE,
91 SKL_PIPE_CONN_TYPE_BE
92};
93
94enum skl_hw_conn_type {
95 SKL_CONN_NONE = 0,
96 SKL_CONN_SOURCE = 1,
97 SKL_CONN_SINK = 2
98};
99
100enum skl_dev_type {
101 SKL_DEVICE_BT = 0x0,
102 SKL_DEVICE_DMIC = 0x1,
103 SKL_DEVICE_I2S = 0x2,
104 SKL_DEVICE_SLIMBUS = 0x3,
105 SKL_DEVICE_HDALINK = 0x4,
Jeeja KPbfa764a2015-10-22 23:22:41 +0530106 SKL_DEVICE_HDAHOST = 0x5,
Jeeja KP23db4722015-08-01 19:40:41 +0530107 SKL_DEVICE_NONE
108};
Vinod Koul3af36702015-10-07 11:31:56 +0100109
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900110/**
111 * enum skl_interleaving - interleaving style
112 *
113 * @SKL_INTERLEAVING_PER_CHANNEL: [s1_ch1...s1_chN,...,sM_ch1...sM_chN]
114 * @SKL_INTERLEAVING_PER_SAMPLE: [s1_ch1...sM_ch1,...,s1_chN...sM_chN]
115 */
116enum skl_interleaving {
117 SKL_INTERLEAVING_PER_CHANNEL = 0,
118 SKL_INTERLEAVING_PER_SAMPLE = 1,
119};
120
121enum skl_sample_type {
122 SKL_SAMPLE_TYPE_INT_MSB = 0,
123 SKL_SAMPLE_TYPE_INT_LSB = 1,
124 SKL_SAMPLE_TYPE_INT_SIGNED = 2,
125 SKL_SAMPLE_TYPE_INT_UNSIGNED = 3,
126 SKL_SAMPLE_TYPE_FLOAT = 4
127};
128
Hardik T Shah4cd98992015-10-27 09:22:55 +0900129enum module_pin_type {
130 /* All pins of the module takes same PCM inputs or outputs
131 * e.g. mixout
132 */
133 SKL_PIN_TYPE_HOMOGENEOUS,
134 /* All pins of the module takes different PCM inputs or outputs
135 * e.g mux
136 */
137 SKL_PIN_TYPE_HETEROGENEOUS,
138};
139
Jeeja KP4ced1822015-12-03 23:29:53 +0530140enum skl_module_param_type {
141 SKL_PARAM_DEFAULT = 0,
142 SKL_PARAM_INIT,
Jeeja KPcc6a4042016-02-05 12:19:08 +0530143 SKL_PARAM_SET,
144 SKL_PARAM_BIND
Jeeja KP4ced1822015-12-03 23:29:53 +0530145};
146
Vinod Koul3af36702015-10-07 11:31:56 +0100147struct skl_dfw_algo_data {
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300148 __u32 set_params:2;
149 __u32 rsvd:30;
150 __u32 param_id;
151 __u32 max;
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900152 char params[0];
Vinod Koul3af36702015-10-07 11:31:56 +0100153} __packed;
154
Shreyas NC6277e832016-08-12 12:29:51 +0530155enum skl_tkn_dir {
156 SKL_DIR_IN,
157 SKL_DIR_OUT
158};
159
160enum skl_tuple_type {
161 SKL_TYPE_TUPLE,
162 SKL_TYPE_DATA
163};
164
Guenter Roeckac9391d2018-05-24 12:49:21 -0700165/* v4 configuration data */
166
167struct skl_dfw_v4_module_pin {
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300168 __u16 module_id;
169 __u16 instance_id;
Guenter Roeckac9391d2018-05-24 12:49:21 -0700170} __packed;
171
172struct skl_dfw_v4_module_fmt {
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300173 __u32 channels;
174 __u32 freq;
175 __u32 bit_depth;
176 __u32 valid_bit_depth;
177 __u32 ch_cfg;
178 __u32 interleaving_style;
179 __u32 sample_type;
180 __u32 ch_map;
Guenter Roeckac9391d2018-05-24 12:49:21 -0700181} __packed;
182
183struct skl_dfw_v4_module_caps {
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300184 __u32 set_params:2;
185 __u32 rsvd:30;
186 __u32 param_id;
187 __u32 caps_size;
188 __u32 caps[HDA_SST_CFG_MAX];
Guenter Roeckac9391d2018-05-24 12:49:21 -0700189} __packed;
190
191struct skl_dfw_v4_pipe {
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300192 __u8 pipe_id;
193 __u8 pipe_priority;
194 __u16 conn_type:4;
195 __u16 rsvd:4;
196 __u16 memory_pages:8;
Guenter Roeckac9391d2018-05-24 12:49:21 -0700197} __packed;
198
199struct skl_dfw_v4_module {
200 char uuid[SKL_UUID_STR_SZ];
201
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300202 __u16 module_id;
203 __u16 instance_id;
204 __u32 max_mcps;
205 __u32 mem_pages;
206 __u32 obs;
207 __u32 ibs;
208 __u32 vbus_id;
Guenter Roeckac9391d2018-05-24 12:49:21 -0700209
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300210 __u32 max_in_queue:8;
211 __u32 max_out_queue:8;
212 __u32 time_slot:8;
213 __u32 core_id:4;
214 __u32 rsvd1:4;
Guenter Roeckac9391d2018-05-24 12:49:21 -0700215
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300216 __u32 module_type:8;
217 __u32 conn_type:4;
218 __u32 dev_type:4;
219 __u32 hw_conn_type:4;
220 __u32 rsvd2:12;
Guenter Roeckac9391d2018-05-24 12:49:21 -0700221
Dmitry V. Levinfb504ca2018-08-13 18:50:02 +0300222 __u32 params_fixup:8;
223 __u32 converter:8;
224 __u32 input_pin_type:1;
225 __u32 output_pin_type:1;
226 __u32 is_dynamic_in_pin:1;
227 __u32 is_dynamic_out_pin:1;
228 __u32 is_loadable:1;
229 __u32 rsvd3:11;
Guenter Roeckac9391d2018-05-24 12:49:21 -0700230
231 struct skl_dfw_v4_pipe pipe;
232 struct skl_dfw_v4_module_fmt in_fmt[MAX_IN_QUEUE];
233 struct skl_dfw_v4_module_fmt out_fmt[MAX_OUT_QUEUE];
234 struct skl_dfw_v4_module_pin in_pin[MAX_IN_QUEUE];
235 struct skl_dfw_v4_module_pin out_pin[MAX_OUT_QUEUE];
236 struct skl_dfw_v4_module_caps caps;
237} __packed;
238
Jeeja KP23db4722015-08-01 19:40:41 +0530239#endif