blob: 3f1908e3ae807076f7b13e443ca96eeccf4be167 [file] [log] [blame]
Jeeja KP23db4722015-08-01 19:40:41 +05301/*
2 * skl-tplg-interface.h - Intel DSP FW private data interface
3 *
4 * Copyright (C) 2015 Intel Corp
5 * Author: Jeeja KP <jeeja.kp@intel.com>
6 * Nilofer, Samreen <samreen.nilofer@intel.com>
7 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as version 2, as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 */
18
19#ifndef __HDA_TPLG_INTERFACE_H__
20#define __HDA_TPLG_INTERFACE_H__
21
Vinod Koul3af36702015-10-07 11:31:56 +010022/*
23 * Default types range from 0~12. type can range from 0 to 0xff
24 * SST types start at higher to avoid any overlapping in future
25 */
Jeeja KP140adfb2015-11-28 15:01:50 +053026#define SKL_CONTROL_TYPE_BYTE_TLV 0x100
Vinod Koul3af36702015-10-07 11:31:56 +010027
28#define HDA_SST_CFG_MAX 900 /* size of copier cfg*/
29#define MAX_IN_QUEUE 8
30#define MAX_OUT_QUEUE 8
31
Hardik T Shah65aecfa2015-10-27 09:22:57 +090032#define SKL_UUID_STR_SZ 40
Vinod Koul3af36702015-10-07 11:31:56 +010033/* Event types goes here */
34/* Reserve event type 0 for no event handlers */
35enum skl_event_types {
36 SKL_EVENT_NONE = 0,
37 SKL_MIXER_EVENT,
38 SKL_MUX_EVENT,
39 SKL_VMIXER_EVENT,
40 SKL_PGA_EVENT
41};
42
Jeeja KP23db4722015-08-01 19:40:41 +053043/**
44 * enum skl_ch_cfg - channel configuration
45 *
46 * @SKL_CH_CFG_MONO: One channel only
47 * @SKL_CH_CFG_STEREO: L & R
48 * @SKL_CH_CFG_2_1: L, R & LFE
49 * @SKL_CH_CFG_3_0: L, C & R
50 * @SKL_CH_CFG_3_1: L, C, R & LFE
51 * @SKL_CH_CFG_QUATRO: L, R, Ls & Rs
52 * @SKL_CH_CFG_4_0: L, C, R & Cs
53 * @SKL_CH_CFG_5_0: L, C, R, Ls & Rs
54 * @SKL_CH_CFG_5_1: L, C, R, Ls, Rs & LFE
55 * @SKL_CH_CFG_DUAL_MONO: One channel replicated in two
56 * @SKL_CH_CFG_I2S_DUAL_STEREO_0: Stereo(L,R) in 4 slots, 1st stream:[ L, R, -, - ]
57 * @SKL_CH_CFG_I2S_DUAL_STEREO_1: Stereo(L,R) in 4 slots, 2nd stream:[ -, -, L, R ]
58 * @SKL_CH_CFG_INVALID: Invalid
59 */
60enum skl_ch_cfg {
61 SKL_CH_CFG_MONO = 0,
62 SKL_CH_CFG_STEREO = 1,
63 SKL_CH_CFG_2_1 = 2,
64 SKL_CH_CFG_3_0 = 3,
65 SKL_CH_CFG_3_1 = 4,
66 SKL_CH_CFG_QUATRO = 5,
67 SKL_CH_CFG_4_0 = 6,
68 SKL_CH_CFG_5_0 = 7,
69 SKL_CH_CFG_5_1 = 8,
70 SKL_CH_CFG_DUAL_MONO = 9,
71 SKL_CH_CFG_I2S_DUAL_STEREO_0 = 10,
72 SKL_CH_CFG_I2S_DUAL_STEREO_1 = 11,
Hardik T Shah04afbbb2015-10-27 09:22:56 +090073 SKL_CH_CFG_4_CHANNEL = 12,
Jeeja KP23db4722015-08-01 19:40:41 +053074 SKL_CH_CFG_INVALID
75};
76
77enum skl_module_type {
78 SKL_MODULE_TYPE_MIXER = 0,
79 SKL_MODULE_TYPE_COPIER,
80 SKL_MODULE_TYPE_UPDWMIX,
Jeeja KP399b2102015-11-28 15:01:48 +053081 SKL_MODULE_TYPE_SRCINT,
82 SKL_MODULE_TYPE_ALGO
Jeeja KP23db4722015-08-01 19:40:41 +053083};
84
85enum skl_core_affinity {
86 SKL_AFFINITY_CORE_0 = 0,
87 SKL_AFFINITY_CORE_1,
88 SKL_AFFINITY_CORE_MAX
89};
90
91enum skl_pipe_conn_type {
92 SKL_PIPE_CONN_TYPE_NONE = 0,
93 SKL_PIPE_CONN_TYPE_FE,
94 SKL_PIPE_CONN_TYPE_BE
95};
96
97enum skl_hw_conn_type {
98 SKL_CONN_NONE = 0,
99 SKL_CONN_SOURCE = 1,
100 SKL_CONN_SINK = 2
101};
102
103enum skl_dev_type {
104 SKL_DEVICE_BT = 0x0,
105 SKL_DEVICE_DMIC = 0x1,
106 SKL_DEVICE_I2S = 0x2,
107 SKL_DEVICE_SLIMBUS = 0x3,
108 SKL_DEVICE_HDALINK = 0x4,
Jeeja KPbfa764a2015-10-22 23:22:41 +0530109 SKL_DEVICE_HDAHOST = 0x5,
Jeeja KP23db4722015-08-01 19:40:41 +0530110 SKL_DEVICE_NONE
111};
Vinod Koul3af36702015-10-07 11:31:56 +0100112
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900113/**
114 * enum skl_interleaving - interleaving style
115 *
116 * @SKL_INTERLEAVING_PER_CHANNEL: [s1_ch1...s1_chN,...,sM_ch1...sM_chN]
117 * @SKL_INTERLEAVING_PER_SAMPLE: [s1_ch1...sM_ch1,...,s1_chN...sM_chN]
118 */
119enum skl_interleaving {
120 SKL_INTERLEAVING_PER_CHANNEL = 0,
121 SKL_INTERLEAVING_PER_SAMPLE = 1,
122};
123
124enum skl_sample_type {
125 SKL_SAMPLE_TYPE_INT_MSB = 0,
126 SKL_SAMPLE_TYPE_INT_LSB = 1,
127 SKL_SAMPLE_TYPE_INT_SIGNED = 2,
128 SKL_SAMPLE_TYPE_INT_UNSIGNED = 3,
129 SKL_SAMPLE_TYPE_FLOAT = 4
130};
131
Hardik T Shah4cd98992015-10-27 09:22:55 +0900132enum module_pin_type {
133 /* All pins of the module takes same PCM inputs or outputs
134 * e.g. mixout
135 */
136 SKL_PIN_TYPE_HOMOGENEOUS,
137 /* All pins of the module takes different PCM inputs or outputs
138 * e.g mux
139 */
140 SKL_PIN_TYPE_HETEROGENEOUS,
141};
142
Vinod Koul3af36702015-10-07 11:31:56 +0100143struct skl_dfw_module_pin {
144 u16 module_id;
145 u16 instance_id;
Vinod Koul3af36702015-10-07 11:31:56 +0100146} __packed;
147
148struct skl_dfw_module_fmt {
149 u32 channels;
150 u32 freq;
151 u32 bit_depth;
152 u32 valid_bit_depth;
153 u32 ch_cfg;
Hardik T Shah4cd98992015-10-27 09:22:55 +0900154 u32 interleaving_style;
155 u32 sample_type;
156 u32 ch_map;
Vinod Koul3af36702015-10-07 11:31:56 +0100157} __packed;
158
159struct skl_dfw_module_caps {
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900160 u32 set_params:1;
161 u32 rsvd:31;
162 u32 param_id;
Vinod Koul3af36702015-10-07 11:31:56 +0100163 u32 caps_size;
164 u32 caps[HDA_SST_CFG_MAX];
165};
166
167struct skl_dfw_pipe {
168 u8 pipe_id;
169 u8 pipe_priority;
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900170 u16 conn_type:4;
171 u16 rsvd:4;
172 u16 memory_pages:8;
Vinod Koul3af36702015-10-07 11:31:56 +0100173} __packed;
174
175struct skl_dfw_module {
Hardik T Shah65aecfa2015-10-27 09:22:57 +0900176 char uuid[SKL_UUID_STR_SZ];
177
Vinod Koul3af36702015-10-07 11:31:56 +0100178 u16 module_id;
179 u16 instance_id;
180 u32 max_mcps;
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900181 u32 mem_pages;
Vinod Koul3af36702015-10-07 11:31:56 +0100182 u32 obs;
183 u32 ibs;
Vinod Koul3af36702015-10-07 11:31:56 +0100184 u32 vbus_id;
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900185
186 u32 max_in_queue:8;
187 u32 max_out_queue:8;
188 u32 time_slot:8;
189 u32 core_id:4;
190 u32 rsvd1:4;
191
192 u32 module_type:8;
193 u32 conn_type:4;
194 u32 dev_type:4;
195 u32 hw_conn_type:4;
196 u32 rsvd2:12;
197
198 u32 params_fixup:8;
199 u32 converter:8;
200 u32 input_pin_type:1;
201 u32 output_pin_type:1;
202 u32 is_dynamic_in_pin:1;
203 u32 is_dynamic_out_pin:1;
204 u32 is_loadable:1;
205 u32 rsvd3:11;
206
Vinod Koul3af36702015-10-07 11:31:56 +0100207 struct skl_dfw_pipe pipe;
Hardik T Shah4cd98992015-10-27 09:22:55 +0900208 struct skl_dfw_module_fmt in_fmt[MAX_IN_QUEUE];
209 struct skl_dfw_module_fmt out_fmt[MAX_OUT_QUEUE];
Jeeja KP6abca1d2015-10-22 23:22:42 +0530210 struct skl_dfw_module_pin in_pin[MAX_IN_QUEUE];
211 struct skl_dfw_module_pin out_pin[MAX_OUT_QUEUE];
Vinod Koul3af36702015-10-07 11:31:56 +0100212 struct skl_dfw_module_caps caps;
213} __packed;
214
215struct skl_dfw_algo_data {
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900216 u32 set_params:1;
217 u32 rsvd:31;
Vinod Koul3af36702015-10-07 11:31:56 +0100218 u32 max;
Jeeja KP140adfb2015-11-28 15:01:50 +0530219 u32 param_id;
Hardik T Shah04afbbb2015-10-27 09:22:56 +0900220 char params[0];
Vinod Koul3af36702015-10-07 11:31:56 +0100221} __packed;
222
Jeeja KP23db4722015-08-01 19:40:41 +0530223#endif